dw-mipi-dsi-rockchip.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
  4. * Author:
  5. * Chris Zhong <[email protected]>
  6. * Nickey Yang <[email protected]>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/iopoll.h>
  10. #include <linux/math64.h>
  11. #include <linux/mfd/syscon.h>
  12. #include <linux/module.h>
  13. #include <linux/of_device.h>
  14. #include <linux/phy/phy.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/regmap.h>
  17. #include <video/mipi_display.h>
  18. #include <drm/bridge/dw_mipi_dsi.h>
  19. #include <drm/drm_mipi_dsi.h>
  20. #include <drm/drm_of.h>
  21. #include <drm/drm_simple_kms_helper.h>
  22. #include "rockchip_drm_drv.h"
  23. #include "rockchip_drm_vop.h"
  24. #define DSI_PHY_RSTZ 0xa0
  25. #define PHY_DISFORCEPLL 0
  26. #define PHY_ENFORCEPLL BIT(3)
  27. #define PHY_DISABLECLK 0
  28. #define PHY_ENABLECLK BIT(2)
  29. #define PHY_RSTZ 0
  30. #define PHY_UNRSTZ BIT(1)
  31. #define PHY_SHUTDOWNZ 0
  32. #define PHY_UNSHUTDOWNZ BIT(0)
  33. #define DSI_PHY_IF_CFG 0xa4
  34. #define N_LANES(n) ((((n) - 1) & 0x3) << 0)
  35. #define PHY_STOP_WAIT_TIME(cycle) (((cycle) & 0xff) << 8)
  36. #define DSI_PHY_STATUS 0xb0
  37. #define LOCK BIT(0)
  38. #define STOP_STATE_CLK_LANE BIT(2)
  39. #define DSI_PHY_TST_CTRL0 0xb4
  40. #define PHY_TESTCLK BIT(1)
  41. #define PHY_UNTESTCLK 0
  42. #define PHY_TESTCLR BIT(0)
  43. #define PHY_UNTESTCLR 0
  44. #define DSI_PHY_TST_CTRL1 0xb8
  45. #define PHY_TESTEN BIT(16)
  46. #define PHY_UNTESTEN 0
  47. #define PHY_TESTDOUT(n) (((n) & 0xff) << 8)
  48. #define PHY_TESTDIN(n) (((n) & 0xff) << 0)
  49. #define DSI_INT_ST0 0xbc
  50. #define DSI_INT_ST1 0xc0
  51. #define DSI_INT_MSK0 0xc4
  52. #define DSI_INT_MSK1 0xc8
  53. #define PHY_STATUS_TIMEOUT_US 10000
  54. #define CMD_PKT_STATUS_TIMEOUT_US 20000
  55. #define BYPASS_VCO_RANGE BIT(7)
  56. #define VCO_RANGE_CON_SEL(val) (((val) & 0x7) << 3)
  57. #define VCO_IN_CAP_CON_DEFAULT (0x0 << 1)
  58. #define VCO_IN_CAP_CON_LOW (0x1 << 1)
  59. #define VCO_IN_CAP_CON_HIGH (0x2 << 1)
  60. #define REF_BIAS_CUR_SEL BIT(0)
  61. #define CP_CURRENT_3UA 0x1
  62. #define CP_CURRENT_4_5UA 0x2
  63. #define CP_CURRENT_7_5UA 0x6
  64. #define CP_CURRENT_6UA 0x9
  65. #define CP_CURRENT_12UA 0xb
  66. #define CP_CURRENT_SEL(val) ((val) & 0xf)
  67. #define CP_PROGRAM_EN BIT(7)
  68. #define LPF_RESISTORS_15_5KOHM 0x1
  69. #define LPF_RESISTORS_13KOHM 0x2
  70. #define LPF_RESISTORS_11_5KOHM 0x4
  71. #define LPF_RESISTORS_10_5KOHM 0x8
  72. #define LPF_RESISTORS_8KOHM 0x10
  73. #define LPF_PROGRAM_EN BIT(6)
  74. #define LPF_RESISTORS_SEL(val) ((val) & 0x3f)
  75. #define HSFREQRANGE_SEL(val) (((val) & 0x3f) << 1)
  76. #define INPUT_DIVIDER(val) (((val) - 1) & 0x7f)
  77. #define LOW_PROGRAM_EN 0
  78. #define HIGH_PROGRAM_EN BIT(7)
  79. #define LOOP_DIV_LOW_SEL(val) (((val) - 1) & 0x1f)
  80. #define LOOP_DIV_HIGH_SEL(val) ((((val) - 1) >> 5) & 0xf)
  81. #define PLL_LOOP_DIV_EN BIT(5)
  82. #define PLL_INPUT_DIV_EN BIT(4)
  83. #define POWER_CONTROL BIT(6)
  84. #define INTERNAL_REG_CURRENT BIT(3)
  85. #define BIAS_BLOCK_ON BIT(2)
  86. #define BANDGAP_ON BIT(0)
  87. #define TER_RESISTOR_HIGH BIT(7)
  88. #define TER_RESISTOR_LOW 0
  89. #define LEVEL_SHIFTERS_ON BIT(6)
  90. #define TER_CAL_DONE BIT(5)
  91. #define SETRD_MAX (0x7 << 2)
  92. #define POWER_MANAGE BIT(1)
  93. #define TER_RESISTORS_ON BIT(0)
  94. #define BIASEXTR_SEL(val) ((val) & 0x7)
  95. #define BANDGAP_SEL(val) ((val) & 0x7)
  96. #define TLP_PROGRAM_EN BIT(7)
  97. #define THS_PRE_PROGRAM_EN BIT(7)
  98. #define THS_ZERO_PROGRAM_EN BIT(6)
  99. #define PLL_BIAS_CUR_SEL_CAP_VCO_CONTROL 0x10
  100. #define PLL_CP_CONTROL_PLL_LOCK_BYPASS 0x11
  101. #define PLL_LPF_AND_CP_CONTROL 0x12
  102. #define PLL_INPUT_DIVIDER_RATIO 0x17
  103. #define PLL_LOOP_DIVIDER_RATIO 0x18
  104. #define PLL_INPUT_AND_LOOP_DIVIDER_RATIOS_CONTROL 0x19
  105. #define BANDGAP_AND_BIAS_CONTROL 0x20
  106. #define TERMINATION_RESISTER_CONTROL 0x21
  107. #define AFE_BIAS_BANDGAP_ANALOG_PROGRAMMABILITY 0x22
  108. #define HS_RX_CONTROL_OF_LANE_CLK 0x34
  109. #define HS_RX_CONTROL_OF_LANE_0 0x44
  110. #define HS_RX_CONTROL_OF_LANE_1 0x54
  111. #define HS_TX_CLOCK_LANE_REQUEST_STATE_TIME_CONTROL 0x60
  112. #define HS_TX_CLOCK_LANE_PREPARE_STATE_TIME_CONTROL 0x61
  113. #define HS_TX_CLOCK_LANE_HS_ZERO_STATE_TIME_CONTROL 0x62
  114. #define HS_TX_CLOCK_LANE_TRAIL_STATE_TIME_CONTROL 0x63
  115. #define HS_TX_CLOCK_LANE_EXIT_STATE_TIME_CONTROL 0x64
  116. #define HS_TX_CLOCK_LANE_POST_TIME_CONTROL 0x65
  117. #define HS_TX_DATA_LANE_REQUEST_STATE_TIME_CONTROL 0x70
  118. #define HS_TX_DATA_LANE_PREPARE_STATE_TIME_CONTROL 0x71
  119. #define HS_TX_DATA_LANE_HS_ZERO_STATE_TIME_CONTROL 0x72
  120. #define HS_TX_DATA_LANE_TRAIL_STATE_TIME_CONTROL 0x73
  121. #define HS_TX_DATA_LANE_EXIT_STATE_TIME_CONTROL 0x74
  122. #define HS_RX_DATA_LANE_THS_SETTLE_CONTROL 0x75
  123. #define HS_RX_CONTROL_OF_LANE_2 0x84
  124. #define HS_RX_CONTROL_OF_LANE_3 0x94
  125. #define DW_MIPI_NEEDS_PHY_CFG_CLK BIT(0)
  126. #define DW_MIPI_NEEDS_GRF_CLK BIT(1)
  127. #define PX30_GRF_PD_VO_CON1 0x0438
  128. #define PX30_DSI_FORCETXSTOPMODE (0xf << 7)
  129. #define PX30_DSI_FORCERXMODE BIT(6)
  130. #define PX30_DSI_TURNDISABLE BIT(5)
  131. #define PX30_DSI_LCDC_SEL BIT(0)
  132. #define RK3288_GRF_SOC_CON6 0x025c
  133. #define RK3288_DSI0_LCDC_SEL BIT(6)
  134. #define RK3288_DSI1_LCDC_SEL BIT(9)
  135. #define RK3399_GRF_SOC_CON20 0x6250
  136. #define RK3399_DSI0_LCDC_SEL BIT(0)
  137. #define RK3399_DSI1_LCDC_SEL BIT(4)
  138. #define RK3399_GRF_SOC_CON22 0x6258
  139. #define RK3399_DSI0_TURNREQUEST (0xf << 12)
  140. #define RK3399_DSI0_TURNDISABLE (0xf << 8)
  141. #define RK3399_DSI0_FORCETXSTOPMODE (0xf << 4)
  142. #define RK3399_DSI0_FORCERXMODE (0xf << 0)
  143. #define RK3399_GRF_SOC_CON23 0x625c
  144. #define RK3399_DSI1_TURNDISABLE (0xf << 12)
  145. #define RK3399_DSI1_FORCETXSTOPMODE (0xf << 8)
  146. #define RK3399_DSI1_FORCERXMODE (0xf << 4)
  147. #define RK3399_DSI1_ENABLE (0xf << 0)
  148. #define RK3399_GRF_SOC_CON24 0x6260
  149. #define RK3399_TXRX_MASTERSLAVEZ BIT(7)
  150. #define RK3399_TXRX_ENABLECLK BIT(6)
  151. #define RK3399_TXRX_BASEDIR BIT(5)
  152. #define RK3399_TXRX_SRC_SEL_ISP0 BIT(4)
  153. #define RK3399_TXRX_TURNREQUEST GENMASK(3, 0)
  154. #define RK3568_GRF_VO_CON2 0x0368
  155. #define RK3568_DSI0_SKEWCALHS (0x1f << 11)
  156. #define RK3568_DSI0_FORCETXSTOPMODE (0xf << 4)
  157. #define RK3568_DSI0_TURNDISABLE BIT(2)
  158. #define RK3568_DSI0_FORCERXMODE BIT(0)
  159. /*
  160. * Note these registers do not appear in the datasheet, they are
  161. * however present in the BSP driver which is where these values
  162. * come from. Name GRF_VO_CON3 is assumed.
  163. */
  164. #define RK3568_GRF_VO_CON3 0x36c
  165. #define RK3568_DSI1_SKEWCALHS (0x1f << 11)
  166. #define RK3568_DSI1_FORCETXSTOPMODE (0xf << 4)
  167. #define RK3568_DSI1_TURNDISABLE BIT(2)
  168. #define RK3568_DSI1_FORCERXMODE BIT(0)
  169. #define HIWORD_UPDATE(val, mask) (val | (mask) << 16)
  170. enum {
  171. DW_DSI_USAGE_IDLE,
  172. DW_DSI_USAGE_DSI,
  173. DW_DSI_USAGE_PHY,
  174. };
  175. enum {
  176. BANDGAP_97_07,
  177. BANDGAP_98_05,
  178. BANDGAP_99_02,
  179. BANDGAP_100_00,
  180. BANDGAP_93_17,
  181. BANDGAP_94_15,
  182. BANDGAP_95_12,
  183. BANDGAP_96_10,
  184. };
  185. enum {
  186. BIASEXTR_87_1,
  187. BIASEXTR_91_5,
  188. BIASEXTR_95_9,
  189. BIASEXTR_100,
  190. BIASEXTR_105_94,
  191. BIASEXTR_111_88,
  192. BIASEXTR_118_8,
  193. BIASEXTR_127_7,
  194. };
  195. struct rockchip_dw_dsi_chip_data {
  196. u32 reg;
  197. u32 lcdsel_grf_reg;
  198. u32 lcdsel_big;
  199. u32 lcdsel_lit;
  200. u32 enable_grf_reg;
  201. u32 enable;
  202. u32 lanecfg1_grf_reg;
  203. u32 lanecfg1;
  204. u32 lanecfg2_grf_reg;
  205. u32 lanecfg2;
  206. int (*dphy_rx_init)(struct phy *phy);
  207. int (*dphy_rx_power_on)(struct phy *phy);
  208. int (*dphy_rx_power_off)(struct phy *phy);
  209. unsigned int flags;
  210. unsigned int max_data_lanes;
  211. };
  212. struct dw_mipi_dsi_rockchip {
  213. struct device *dev;
  214. struct rockchip_encoder encoder;
  215. void __iomem *base;
  216. struct regmap *grf_regmap;
  217. struct clk *pclk;
  218. struct clk *pllref_clk;
  219. struct clk *grf_clk;
  220. struct clk *phy_cfg_clk;
  221. /* dual-channel */
  222. bool is_slave;
  223. struct dw_mipi_dsi_rockchip *slave;
  224. /* optional external dphy */
  225. struct phy *phy;
  226. union phy_configure_opts phy_opts;
  227. /* being a phy for other mipi hosts */
  228. unsigned int usage_mode;
  229. struct mutex usage_mutex;
  230. struct phy *dphy;
  231. struct phy_configure_opts_mipi_dphy dphy_config;
  232. unsigned int lane_mbps; /* per lane */
  233. u16 input_div;
  234. u16 feedback_div;
  235. u32 format;
  236. struct dw_mipi_dsi *dmd;
  237. const struct rockchip_dw_dsi_chip_data *cdata;
  238. struct dw_mipi_dsi_plat_data pdata;
  239. bool dsi_bound;
  240. };
  241. static struct dw_mipi_dsi_rockchip *to_dsi(struct drm_encoder *encoder)
  242. {
  243. struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
  244. return container_of(rkencoder, struct dw_mipi_dsi_rockchip, encoder);
  245. }
  246. struct dphy_pll_parameter_map {
  247. unsigned int max_mbps;
  248. u8 hsfreqrange;
  249. u8 icpctrl;
  250. u8 lpfctrl;
  251. };
  252. /* The table is based on 27MHz DPHY pll reference clock. */
  253. static const struct dphy_pll_parameter_map dppa_map[] = {
  254. { 89, 0x00, CP_CURRENT_3UA, LPF_RESISTORS_13KOHM },
  255. { 99, 0x10, CP_CURRENT_3UA, LPF_RESISTORS_13KOHM },
  256. { 109, 0x20, CP_CURRENT_3UA, LPF_RESISTORS_13KOHM },
  257. { 129, 0x01, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
  258. { 139, 0x11, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
  259. { 149, 0x21, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
  260. { 169, 0x02, CP_CURRENT_6UA, LPF_RESISTORS_13KOHM },
  261. { 179, 0x12, CP_CURRENT_6UA, LPF_RESISTORS_13KOHM },
  262. { 199, 0x22, CP_CURRENT_6UA, LPF_RESISTORS_13KOHM },
  263. { 219, 0x03, CP_CURRENT_4_5UA, LPF_RESISTORS_13KOHM },
  264. { 239, 0x13, CP_CURRENT_4_5UA, LPF_RESISTORS_13KOHM },
  265. { 249, 0x23, CP_CURRENT_4_5UA, LPF_RESISTORS_13KOHM },
  266. { 269, 0x04, CP_CURRENT_6UA, LPF_RESISTORS_11_5KOHM },
  267. { 299, 0x14, CP_CURRENT_6UA, LPF_RESISTORS_11_5KOHM },
  268. { 329, 0x05, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
  269. { 359, 0x15, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
  270. { 399, 0x25, CP_CURRENT_3UA, LPF_RESISTORS_15_5KOHM },
  271. { 449, 0x06, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
  272. { 499, 0x16, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
  273. { 549, 0x07, CP_CURRENT_7_5UA, LPF_RESISTORS_10_5KOHM },
  274. { 599, 0x17, CP_CURRENT_7_5UA, LPF_RESISTORS_10_5KOHM },
  275. { 649, 0x08, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
  276. { 699, 0x18, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
  277. { 749, 0x09, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
  278. { 799, 0x19, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
  279. { 849, 0x29, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
  280. { 899, 0x39, CP_CURRENT_7_5UA, LPF_RESISTORS_11_5KOHM },
  281. { 949, 0x0a, CP_CURRENT_12UA, LPF_RESISTORS_8KOHM },
  282. { 999, 0x1a, CP_CURRENT_12UA, LPF_RESISTORS_8KOHM },
  283. {1049, 0x2a, CP_CURRENT_12UA, LPF_RESISTORS_8KOHM },
  284. {1099, 0x3a, CP_CURRENT_12UA, LPF_RESISTORS_8KOHM },
  285. {1149, 0x0b, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
  286. {1199, 0x1b, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
  287. {1249, 0x2b, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
  288. {1299, 0x3b, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
  289. {1349, 0x0c, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
  290. {1399, 0x1c, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
  291. {1449, 0x2c, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM },
  292. {1500, 0x3c, CP_CURRENT_12UA, LPF_RESISTORS_10_5KOHM }
  293. };
  294. static int max_mbps_to_parameter(unsigned int max_mbps)
  295. {
  296. int i;
  297. for (i = 0; i < ARRAY_SIZE(dppa_map); i++)
  298. if (dppa_map[i].max_mbps >= max_mbps)
  299. return i;
  300. return -EINVAL;
  301. }
  302. static inline void dsi_write(struct dw_mipi_dsi_rockchip *dsi, u32 reg, u32 val)
  303. {
  304. writel(val, dsi->base + reg);
  305. }
  306. static inline u32 dsi_read(struct dw_mipi_dsi_rockchip *dsi, u32 reg)
  307. {
  308. return readl(dsi->base + reg);
  309. }
  310. static inline void dsi_update_bits(struct dw_mipi_dsi_rockchip *dsi, u32 reg,
  311. u32 mask, u32 val)
  312. {
  313. dsi_write(dsi, reg, (dsi_read(dsi, reg) & ~mask) | val);
  314. }
  315. static void dw_mipi_dsi_phy_write(struct dw_mipi_dsi_rockchip *dsi,
  316. u8 test_code,
  317. u8 test_data)
  318. {
  319. /*
  320. * With the falling edge on TESTCLK, the TESTDIN[7:0] signal content
  321. * is latched internally as the current test code. Test data is
  322. * programmed internally by rising edge on TESTCLK.
  323. */
  324. dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
  325. dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_TESTEN | PHY_TESTDOUT(0) |
  326. PHY_TESTDIN(test_code));
  327. dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_UNTESTCLK | PHY_UNTESTCLR);
  328. dsi_write(dsi, DSI_PHY_TST_CTRL1, PHY_UNTESTEN | PHY_TESTDOUT(0) |
  329. PHY_TESTDIN(test_data));
  330. dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
  331. }
  332. /*
  333. * ns2bc - Nanoseconds to byte clock cycles
  334. */
  335. static inline unsigned int ns2bc(struct dw_mipi_dsi_rockchip *dsi, int ns)
  336. {
  337. return DIV_ROUND_UP(ns * dsi->lane_mbps / 8, 1000);
  338. }
  339. /*
  340. * ns2ui - Nanoseconds to UI time periods
  341. */
  342. static inline unsigned int ns2ui(struct dw_mipi_dsi_rockchip *dsi, int ns)
  343. {
  344. return DIV_ROUND_UP(ns * dsi->lane_mbps, 1000);
  345. }
  346. static int dw_mipi_dsi_phy_init(void *priv_data)
  347. {
  348. struct dw_mipi_dsi_rockchip *dsi = priv_data;
  349. int ret, i, vco;
  350. if (dsi->phy)
  351. return 0;
  352. /*
  353. * Get vco from frequency(lane_mbps)
  354. * vco frequency table
  355. * 000 - between 80 and 200 MHz
  356. * 001 - between 200 and 300 MHz
  357. * 010 - between 300 and 500 MHz
  358. * 011 - between 500 and 700 MHz
  359. * 100 - between 700 and 900 MHz
  360. * 101 - between 900 and 1100 MHz
  361. * 110 - between 1100 and 1300 MHz
  362. * 111 - between 1300 and 1500 MHz
  363. */
  364. vco = (dsi->lane_mbps < 200) ? 0 : (dsi->lane_mbps + 100) / 200;
  365. i = max_mbps_to_parameter(dsi->lane_mbps);
  366. if (i < 0) {
  367. DRM_DEV_ERROR(dsi->dev,
  368. "failed to get parameter for %dmbps clock\n",
  369. dsi->lane_mbps);
  370. return i;
  371. }
  372. ret = clk_prepare_enable(dsi->phy_cfg_clk);
  373. if (ret) {
  374. DRM_DEV_ERROR(dsi->dev, "Failed to enable phy_cfg_clk\n");
  375. return ret;
  376. }
  377. dw_mipi_dsi_phy_write(dsi, PLL_BIAS_CUR_SEL_CAP_VCO_CONTROL,
  378. BYPASS_VCO_RANGE |
  379. VCO_RANGE_CON_SEL(vco) |
  380. VCO_IN_CAP_CON_LOW |
  381. REF_BIAS_CUR_SEL);
  382. dw_mipi_dsi_phy_write(dsi, PLL_CP_CONTROL_PLL_LOCK_BYPASS,
  383. CP_CURRENT_SEL(dppa_map[i].icpctrl));
  384. dw_mipi_dsi_phy_write(dsi, PLL_LPF_AND_CP_CONTROL,
  385. CP_PROGRAM_EN | LPF_PROGRAM_EN |
  386. LPF_RESISTORS_SEL(dppa_map[i].lpfctrl));
  387. dw_mipi_dsi_phy_write(dsi, HS_RX_CONTROL_OF_LANE_0,
  388. HSFREQRANGE_SEL(dppa_map[i].hsfreqrange));
  389. dw_mipi_dsi_phy_write(dsi, PLL_INPUT_DIVIDER_RATIO,
  390. INPUT_DIVIDER(dsi->input_div));
  391. dw_mipi_dsi_phy_write(dsi, PLL_LOOP_DIVIDER_RATIO,
  392. LOOP_DIV_LOW_SEL(dsi->feedback_div) |
  393. LOW_PROGRAM_EN);
  394. /*
  395. * We need set PLL_INPUT_AND_LOOP_DIVIDER_RATIOS_CONTROL immediately
  396. * to make the configured LSB effective according to IP simulation
  397. * and lab test results.
  398. * Only in this way can we get correct mipi phy pll frequency.
  399. */
  400. dw_mipi_dsi_phy_write(dsi, PLL_INPUT_AND_LOOP_DIVIDER_RATIOS_CONTROL,
  401. PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
  402. dw_mipi_dsi_phy_write(dsi, PLL_LOOP_DIVIDER_RATIO,
  403. LOOP_DIV_HIGH_SEL(dsi->feedback_div) |
  404. HIGH_PROGRAM_EN);
  405. dw_mipi_dsi_phy_write(dsi, PLL_INPUT_AND_LOOP_DIVIDER_RATIOS_CONTROL,
  406. PLL_LOOP_DIV_EN | PLL_INPUT_DIV_EN);
  407. dw_mipi_dsi_phy_write(dsi, AFE_BIAS_BANDGAP_ANALOG_PROGRAMMABILITY,
  408. LOW_PROGRAM_EN | BIASEXTR_SEL(BIASEXTR_127_7));
  409. dw_mipi_dsi_phy_write(dsi, AFE_BIAS_BANDGAP_ANALOG_PROGRAMMABILITY,
  410. HIGH_PROGRAM_EN | BANDGAP_SEL(BANDGAP_96_10));
  411. dw_mipi_dsi_phy_write(dsi, BANDGAP_AND_BIAS_CONTROL,
  412. POWER_CONTROL | INTERNAL_REG_CURRENT |
  413. BIAS_BLOCK_ON | BANDGAP_ON);
  414. dw_mipi_dsi_phy_write(dsi, TERMINATION_RESISTER_CONTROL,
  415. TER_RESISTOR_LOW | TER_CAL_DONE |
  416. SETRD_MAX | TER_RESISTORS_ON);
  417. dw_mipi_dsi_phy_write(dsi, TERMINATION_RESISTER_CONTROL,
  418. TER_RESISTOR_HIGH | LEVEL_SHIFTERS_ON |
  419. SETRD_MAX | POWER_MANAGE |
  420. TER_RESISTORS_ON);
  421. dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_REQUEST_STATE_TIME_CONTROL,
  422. TLP_PROGRAM_EN | ns2bc(dsi, 500));
  423. dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_PREPARE_STATE_TIME_CONTROL,
  424. THS_PRE_PROGRAM_EN | ns2ui(dsi, 40));
  425. dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_HS_ZERO_STATE_TIME_CONTROL,
  426. THS_ZERO_PROGRAM_EN | ns2bc(dsi, 300));
  427. dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_TRAIL_STATE_TIME_CONTROL,
  428. THS_PRE_PROGRAM_EN | ns2ui(dsi, 100));
  429. dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_EXIT_STATE_TIME_CONTROL,
  430. BIT(5) | ns2bc(dsi, 100));
  431. dw_mipi_dsi_phy_write(dsi, HS_TX_CLOCK_LANE_POST_TIME_CONTROL,
  432. BIT(5) | (ns2bc(dsi, 60) + 7));
  433. dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_REQUEST_STATE_TIME_CONTROL,
  434. TLP_PROGRAM_EN | ns2bc(dsi, 500));
  435. dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_PREPARE_STATE_TIME_CONTROL,
  436. THS_PRE_PROGRAM_EN | (ns2ui(dsi, 50) + 20));
  437. dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_HS_ZERO_STATE_TIME_CONTROL,
  438. THS_ZERO_PROGRAM_EN | (ns2bc(dsi, 140) + 2));
  439. dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_TRAIL_STATE_TIME_CONTROL,
  440. THS_PRE_PROGRAM_EN | (ns2ui(dsi, 60) + 8));
  441. dw_mipi_dsi_phy_write(dsi, HS_TX_DATA_LANE_EXIT_STATE_TIME_CONTROL,
  442. BIT(5) | ns2bc(dsi, 100));
  443. clk_disable_unprepare(dsi->phy_cfg_clk);
  444. return ret;
  445. }
  446. static void dw_mipi_dsi_phy_power_on(void *priv_data)
  447. {
  448. struct dw_mipi_dsi_rockchip *dsi = priv_data;
  449. int ret;
  450. ret = phy_set_mode(dsi->phy, PHY_MODE_MIPI_DPHY);
  451. if (ret) {
  452. DRM_DEV_ERROR(dsi->dev, "failed to set phy mode: %d\n", ret);
  453. return;
  454. }
  455. phy_configure(dsi->phy, &dsi->phy_opts);
  456. phy_power_on(dsi->phy);
  457. }
  458. static void dw_mipi_dsi_phy_power_off(void *priv_data)
  459. {
  460. struct dw_mipi_dsi_rockchip *dsi = priv_data;
  461. phy_power_off(dsi->phy);
  462. }
  463. static int
  464. dw_mipi_dsi_get_lane_mbps(void *priv_data, const struct drm_display_mode *mode,
  465. unsigned long mode_flags, u32 lanes, u32 format,
  466. unsigned int *lane_mbps)
  467. {
  468. struct dw_mipi_dsi_rockchip *dsi = priv_data;
  469. int bpp;
  470. unsigned long mpclk, tmp;
  471. unsigned int target_mbps = 1000;
  472. unsigned int max_mbps = dppa_map[ARRAY_SIZE(dppa_map) - 1].max_mbps;
  473. unsigned long best_freq = 0;
  474. unsigned long fvco_min, fvco_max, fin, fout;
  475. unsigned int min_prediv, max_prediv;
  476. unsigned int _prediv, best_prediv;
  477. unsigned long _fbdiv, best_fbdiv;
  478. unsigned long min_delta = ULONG_MAX;
  479. dsi->format = format;
  480. bpp = mipi_dsi_pixel_format_to_bpp(dsi->format);
  481. if (bpp < 0) {
  482. DRM_DEV_ERROR(dsi->dev,
  483. "failed to get bpp for pixel format %d\n",
  484. dsi->format);
  485. return bpp;
  486. }
  487. mpclk = DIV_ROUND_UP(mode->clock, MSEC_PER_SEC);
  488. if (mpclk) {
  489. /* take 1 / 0.8, since mbps must big than bandwidth of RGB */
  490. tmp = mpclk * (bpp / lanes) * 10 / 8;
  491. if (tmp < max_mbps)
  492. target_mbps = tmp;
  493. else
  494. DRM_DEV_ERROR(dsi->dev,
  495. "DPHY clock frequency is out of range\n");
  496. }
  497. /* for external phy only a the mipi_dphy_config is necessary */
  498. if (dsi->phy) {
  499. phy_mipi_dphy_get_default_config(mode->clock * 1000 * 10 / 8,
  500. bpp, lanes,
  501. &dsi->phy_opts.mipi_dphy);
  502. dsi->lane_mbps = target_mbps;
  503. *lane_mbps = dsi->lane_mbps;
  504. return 0;
  505. }
  506. fin = clk_get_rate(dsi->pllref_clk);
  507. fout = target_mbps * USEC_PER_SEC;
  508. /* constraint: 5Mhz <= Fref / N <= 40MHz */
  509. min_prediv = DIV_ROUND_UP(fin, 40 * USEC_PER_SEC);
  510. max_prediv = fin / (5 * USEC_PER_SEC);
  511. /* constraint: 80MHz <= Fvco <= 1500Mhz */
  512. fvco_min = 80 * USEC_PER_SEC;
  513. fvco_max = 1500 * USEC_PER_SEC;
  514. for (_prediv = min_prediv; _prediv <= max_prediv; _prediv++) {
  515. u64 tmp;
  516. u32 delta;
  517. /* Fvco = Fref * M / N */
  518. tmp = (u64)fout * _prediv;
  519. do_div(tmp, fin);
  520. _fbdiv = tmp;
  521. /*
  522. * Due to the use of a "by 2 pre-scaler," the range of the
  523. * feedback multiplication value M is limited to even division
  524. * numbers, and m must be greater than 6, not bigger than 512.
  525. */
  526. if (_fbdiv < 6 || _fbdiv > 512)
  527. continue;
  528. _fbdiv += _fbdiv % 2;
  529. tmp = (u64)_fbdiv * fin;
  530. do_div(tmp, _prediv);
  531. if (tmp < fvco_min || tmp > fvco_max)
  532. continue;
  533. delta = abs(fout - tmp);
  534. if (delta < min_delta) {
  535. best_prediv = _prediv;
  536. best_fbdiv = _fbdiv;
  537. min_delta = delta;
  538. best_freq = tmp;
  539. }
  540. }
  541. if (best_freq) {
  542. dsi->lane_mbps = DIV_ROUND_UP(best_freq, USEC_PER_SEC);
  543. *lane_mbps = dsi->lane_mbps;
  544. dsi->input_div = best_prediv;
  545. dsi->feedback_div = best_fbdiv;
  546. } else {
  547. DRM_DEV_ERROR(dsi->dev, "Can not find best_freq for DPHY\n");
  548. return -EINVAL;
  549. }
  550. return 0;
  551. }
  552. struct hstt {
  553. unsigned int maxfreq;
  554. struct dw_mipi_dsi_dphy_timing timing;
  555. };
  556. #define HSTT(_maxfreq, _c_lp2hs, _c_hs2lp, _d_lp2hs, _d_hs2lp) \
  557. { \
  558. .maxfreq = _maxfreq, \
  559. .timing = { \
  560. .clk_lp2hs = _c_lp2hs, \
  561. .clk_hs2lp = _c_hs2lp, \
  562. .data_lp2hs = _d_lp2hs, \
  563. .data_hs2lp = _d_hs2lp, \
  564. } \
  565. }
  566. /* Table A-3 High-Speed Transition Times */
  567. static struct hstt hstt_table[] = {
  568. HSTT( 90, 32, 20, 26, 13),
  569. HSTT( 100, 35, 23, 28, 14),
  570. HSTT( 110, 32, 22, 26, 13),
  571. HSTT( 130, 31, 20, 27, 13),
  572. HSTT( 140, 33, 22, 26, 14),
  573. HSTT( 150, 33, 21, 26, 14),
  574. HSTT( 170, 32, 20, 27, 13),
  575. HSTT( 180, 36, 23, 30, 15),
  576. HSTT( 200, 40, 22, 33, 15),
  577. HSTT( 220, 40, 22, 33, 15),
  578. HSTT( 240, 44, 24, 36, 16),
  579. HSTT( 250, 48, 24, 38, 17),
  580. HSTT( 270, 48, 24, 38, 17),
  581. HSTT( 300, 50, 27, 41, 18),
  582. HSTT( 330, 56, 28, 45, 18),
  583. HSTT( 360, 59, 28, 48, 19),
  584. HSTT( 400, 61, 30, 50, 20),
  585. HSTT( 450, 67, 31, 55, 21),
  586. HSTT( 500, 73, 31, 59, 22),
  587. HSTT( 550, 79, 36, 63, 24),
  588. HSTT( 600, 83, 37, 68, 25),
  589. HSTT( 650, 90, 38, 73, 27),
  590. HSTT( 700, 95, 40, 77, 28),
  591. HSTT( 750, 102, 40, 84, 28),
  592. HSTT( 800, 106, 42, 87, 30),
  593. HSTT( 850, 113, 44, 93, 31),
  594. HSTT( 900, 118, 47, 98, 32),
  595. HSTT( 950, 124, 47, 102, 34),
  596. HSTT(1000, 130, 49, 107, 35),
  597. HSTT(1050, 135, 51, 111, 37),
  598. HSTT(1100, 139, 51, 114, 38),
  599. HSTT(1150, 146, 54, 120, 40),
  600. HSTT(1200, 153, 57, 125, 41),
  601. HSTT(1250, 158, 58, 130, 42),
  602. HSTT(1300, 163, 58, 135, 44),
  603. HSTT(1350, 168, 60, 140, 45),
  604. HSTT(1400, 172, 64, 144, 47),
  605. HSTT(1450, 176, 65, 148, 48),
  606. HSTT(1500, 181, 66, 153, 50)
  607. };
  608. static int
  609. dw_mipi_dsi_phy_get_timing(void *priv_data, unsigned int lane_mbps,
  610. struct dw_mipi_dsi_dphy_timing *timing)
  611. {
  612. int i;
  613. for (i = 0; i < ARRAY_SIZE(hstt_table); i++)
  614. if (lane_mbps < hstt_table[i].maxfreq)
  615. break;
  616. if (i == ARRAY_SIZE(hstt_table))
  617. i--;
  618. *timing = hstt_table[i].timing;
  619. return 0;
  620. }
  621. static const struct dw_mipi_dsi_phy_ops dw_mipi_dsi_rockchip_phy_ops = {
  622. .init = dw_mipi_dsi_phy_init,
  623. .power_on = dw_mipi_dsi_phy_power_on,
  624. .power_off = dw_mipi_dsi_phy_power_off,
  625. .get_lane_mbps = dw_mipi_dsi_get_lane_mbps,
  626. .get_timing = dw_mipi_dsi_phy_get_timing,
  627. };
  628. static void dw_mipi_dsi_rockchip_config(struct dw_mipi_dsi_rockchip *dsi)
  629. {
  630. if (dsi->cdata->lanecfg1_grf_reg)
  631. regmap_write(dsi->grf_regmap, dsi->cdata->lanecfg1_grf_reg,
  632. dsi->cdata->lanecfg1);
  633. if (dsi->cdata->lanecfg2_grf_reg)
  634. regmap_write(dsi->grf_regmap, dsi->cdata->lanecfg2_grf_reg,
  635. dsi->cdata->lanecfg2);
  636. if (dsi->cdata->enable_grf_reg)
  637. regmap_write(dsi->grf_regmap, dsi->cdata->enable_grf_reg,
  638. dsi->cdata->enable);
  639. }
  640. static void dw_mipi_dsi_rockchip_set_lcdsel(struct dw_mipi_dsi_rockchip *dsi,
  641. int mux)
  642. {
  643. if (dsi->cdata->lcdsel_grf_reg)
  644. regmap_write(dsi->grf_regmap, dsi->cdata->lcdsel_grf_reg,
  645. mux ? dsi->cdata->lcdsel_lit : dsi->cdata->lcdsel_big);
  646. }
  647. static int
  648. dw_mipi_dsi_encoder_atomic_check(struct drm_encoder *encoder,
  649. struct drm_crtc_state *crtc_state,
  650. struct drm_connector_state *conn_state)
  651. {
  652. struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
  653. struct dw_mipi_dsi_rockchip *dsi = to_dsi(encoder);
  654. switch (dsi->format) {
  655. case MIPI_DSI_FMT_RGB888:
  656. s->output_mode = ROCKCHIP_OUT_MODE_P888;
  657. break;
  658. case MIPI_DSI_FMT_RGB666:
  659. s->output_mode = ROCKCHIP_OUT_MODE_P666;
  660. break;
  661. case MIPI_DSI_FMT_RGB565:
  662. s->output_mode = ROCKCHIP_OUT_MODE_P565;
  663. break;
  664. default:
  665. WARN_ON(1);
  666. return -EINVAL;
  667. }
  668. s->output_type = DRM_MODE_CONNECTOR_DSI;
  669. if (dsi->slave)
  670. s->output_flags = ROCKCHIP_OUTPUT_DSI_DUAL;
  671. return 0;
  672. }
  673. static void dw_mipi_dsi_encoder_enable(struct drm_encoder *encoder)
  674. {
  675. struct dw_mipi_dsi_rockchip *dsi = to_dsi(encoder);
  676. int ret, mux;
  677. mux = drm_of_encoder_active_endpoint_id(dsi->dev->of_node,
  678. &dsi->encoder.encoder);
  679. if (mux < 0)
  680. return;
  681. /*
  682. * For the RK3399, the clk of grf must be enabled before writing grf
  683. * register. And for RK3288 or other soc, this grf_clk must be NULL,
  684. * the clk_prepare_enable return true directly.
  685. */
  686. ret = clk_prepare_enable(dsi->grf_clk);
  687. if (ret) {
  688. DRM_DEV_ERROR(dsi->dev, "Failed to enable grf_clk: %d\n", ret);
  689. return;
  690. }
  691. dw_mipi_dsi_rockchip_set_lcdsel(dsi, mux);
  692. if (dsi->slave)
  693. dw_mipi_dsi_rockchip_set_lcdsel(dsi->slave, mux);
  694. clk_disable_unprepare(dsi->grf_clk);
  695. }
  696. static const struct drm_encoder_helper_funcs
  697. dw_mipi_dsi_encoder_helper_funcs = {
  698. .atomic_check = dw_mipi_dsi_encoder_atomic_check,
  699. .enable = dw_mipi_dsi_encoder_enable,
  700. };
  701. static int rockchip_dsi_drm_create_encoder(struct dw_mipi_dsi_rockchip *dsi,
  702. struct drm_device *drm_dev)
  703. {
  704. struct drm_encoder *encoder = &dsi->encoder.encoder;
  705. int ret;
  706. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
  707. dsi->dev->of_node);
  708. ret = drm_simple_encoder_init(drm_dev, encoder, DRM_MODE_ENCODER_DSI);
  709. if (ret) {
  710. DRM_ERROR("Failed to initialize encoder with drm\n");
  711. return ret;
  712. }
  713. drm_encoder_helper_add(encoder, &dw_mipi_dsi_encoder_helper_funcs);
  714. return 0;
  715. }
  716. static struct device
  717. *dw_mipi_dsi_rockchip_find_second(struct dw_mipi_dsi_rockchip *dsi)
  718. {
  719. const struct of_device_id *match;
  720. struct device_node *node = NULL, *local;
  721. match = of_match_device(dsi->dev->driver->of_match_table, dsi->dev);
  722. local = of_graph_get_remote_node(dsi->dev->of_node, 1, 0);
  723. if (!local)
  724. return NULL;
  725. while ((node = of_find_compatible_node(node, NULL,
  726. match->compatible))) {
  727. struct device_node *remote;
  728. /* found ourself */
  729. if (node == dsi->dev->of_node)
  730. continue;
  731. remote = of_graph_get_remote_node(node, 1, 0);
  732. if (!remote)
  733. continue;
  734. /* same display device in port1-ep0 for both */
  735. if (remote == local) {
  736. struct dw_mipi_dsi_rockchip *dsi2;
  737. struct platform_device *pdev;
  738. pdev = of_find_device_by_node(node);
  739. /*
  740. * we have found the second, so will either return it
  741. * or return with an error. In any case won't need the
  742. * nodes anymore nor continue the loop.
  743. */
  744. of_node_put(remote);
  745. of_node_put(node);
  746. of_node_put(local);
  747. if (!pdev)
  748. return ERR_PTR(-EPROBE_DEFER);
  749. dsi2 = platform_get_drvdata(pdev);
  750. if (!dsi2) {
  751. platform_device_put(pdev);
  752. return ERR_PTR(-EPROBE_DEFER);
  753. }
  754. return &pdev->dev;
  755. }
  756. of_node_put(remote);
  757. }
  758. of_node_put(local);
  759. return NULL;
  760. }
  761. static int dw_mipi_dsi_rockchip_bind(struct device *dev,
  762. struct device *master,
  763. void *data)
  764. {
  765. struct dw_mipi_dsi_rockchip *dsi = dev_get_drvdata(dev);
  766. struct drm_device *drm_dev = data;
  767. struct device *second;
  768. bool master1, master2;
  769. int ret;
  770. second = dw_mipi_dsi_rockchip_find_second(dsi);
  771. if (IS_ERR(second))
  772. return PTR_ERR(second);
  773. if (second) {
  774. master1 = of_property_read_bool(dsi->dev->of_node,
  775. "clock-master");
  776. master2 = of_property_read_bool(second->of_node,
  777. "clock-master");
  778. if (master1 && master2) {
  779. DRM_DEV_ERROR(dsi->dev, "only one clock-master allowed\n");
  780. return -EINVAL;
  781. }
  782. if (!master1 && !master2) {
  783. DRM_DEV_ERROR(dsi->dev, "no clock-master defined\n");
  784. return -EINVAL;
  785. }
  786. /* we are the slave in dual-DSI */
  787. if (!master1) {
  788. dsi->is_slave = true;
  789. return 0;
  790. }
  791. dsi->slave = dev_get_drvdata(second);
  792. if (!dsi->slave) {
  793. DRM_DEV_ERROR(dev, "could not get slaves data\n");
  794. return -ENODEV;
  795. }
  796. dsi->slave->is_slave = true;
  797. dw_mipi_dsi_set_slave(dsi->dmd, dsi->slave->dmd);
  798. put_device(second);
  799. }
  800. pm_runtime_get_sync(dsi->dev);
  801. if (dsi->slave)
  802. pm_runtime_get_sync(dsi->slave->dev);
  803. ret = clk_prepare_enable(dsi->pllref_clk);
  804. if (ret) {
  805. DRM_DEV_ERROR(dev, "Failed to enable pllref_clk: %d\n", ret);
  806. goto out_pm_runtime;
  807. }
  808. /*
  809. * With the GRF clock running, write lane and dual-mode configurations
  810. * that won't change immediately. If we waited until enable() to do
  811. * this, things like panel preparation would not be able to send
  812. * commands over DSI.
  813. */
  814. ret = clk_prepare_enable(dsi->grf_clk);
  815. if (ret) {
  816. DRM_DEV_ERROR(dsi->dev, "Failed to enable grf_clk: %d\n", ret);
  817. goto out_pll_clk;
  818. }
  819. dw_mipi_dsi_rockchip_config(dsi);
  820. if (dsi->slave)
  821. dw_mipi_dsi_rockchip_config(dsi->slave);
  822. clk_disable_unprepare(dsi->grf_clk);
  823. ret = rockchip_dsi_drm_create_encoder(dsi, drm_dev);
  824. if (ret) {
  825. DRM_DEV_ERROR(dev, "Failed to create drm encoder\n");
  826. goto out_pll_clk;
  827. }
  828. rockchip_drm_encoder_set_crtc_endpoint_id(&dsi->encoder,
  829. dev->of_node, 0, 0);
  830. ret = dw_mipi_dsi_bind(dsi->dmd, &dsi->encoder.encoder);
  831. if (ret) {
  832. DRM_DEV_ERROR(dev, "Failed to bind: %d\n", ret);
  833. goto out_pll_clk;
  834. }
  835. dsi->dsi_bound = true;
  836. return 0;
  837. out_pll_clk:
  838. clk_disable_unprepare(dsi->pllref_clk);
  839. out_pm_runtime:
  840. pm_runtime_put(dsi->dev);
  841. if (dsi->slave)
  842. pm_runtime_put(dsi->slave->dev);
  843. return ret;
  844. }
  845. static void dw_mipi_dsi_rockchip_unbind(struct device *dev,
  846. struct device *master,
  847. void *data)
  848. {
  849. struct dw_mipi_dsi_rockchip *dsi = dev_get_drvdata(dev);
  850. if (dsi->is_slave)
  851. return;
  852. dsi->dsi_bound = false;
  853. dw_mipi_dsi_unbind(dsi->dmd);
  854. clk_disable_unprepare(dsi->pllref_clk);
  855. pm_runtime_put(dsi->dev);
  856. if (dsi->slave)
  857. pm_runtime_put(dsi->slave->dev);
  858. }
  859. static const struct component_ops dw_mipi_dsi_rockchip_ops = {
  860. .bind = dw_mipi_dsi_rockchip_bind,
  861. .unbind = dw_mipi_dsi_rockchip_unbind,
  862. };
  863. static int dw_mipi_dsi_rockchip_host_attach(void *priv_data,
  864. struct mipi_dsi_device *device)
  865. {
  866. struct dw_mipi_dsi_rockchip *dsi = priv_data;
  867. struct device *second;
  868. int ret;
  869. mutex_lock(&dsi->usage_mutex);
  870. if (dsi->usage_mode != DW_DSI_USAGE_IDLE) {
  871. DRM_DEV_ERROR(dsi->dev, "dsi controller already in use\n");
  872. mutex_unlock(&dsi->usage_mutex);
  873. return -EBUSY;
  874. }
  875. dsi->usage_mode = DW_DSI_USAGE_DSI;
  876. mutex_unlock(&dsi->usage_mutex);
  877. ret = component_add(dsi->dev, &dw_mipi_dsi_rockchip_ops);
  878. if (ret) {
  879. DRM_DEV_ERROR(dsi->dev, "Failed to register component: %d\n",
  880. ret);
  881. goto out;
  882. }
  883. second = dw_mipi_dsi_rockchip_find_second(dsi);
  884. if (IS_ERR(second)) {
  885. ret = PTR_ERR(second);
  886. goto out;
  887. }
  888. if (second) {
  889. ret = component_add(second, &dw_mipi_dsi_rockchip_ops);
  890. if (ret) {
  891. DRM_DEV_ERROR(second,
  892. "Failed to register component: %d\n",
  893. ret);
  894. goto out;
  895. }
  896. }
  897. return 0;
  898. out:
  899. mutex_lock(&dsi->usage_mutex);
  900. dsi->usage_mode = DW_DSI_USAGE_IDLE;
  901. mutex_unlock(&dsi->usage_mutex);
  902. return ret;
  903. }
  904. static int dw_mipi_dsi_rockchip_host_detach(void *priv_data,
  905. struct mipi_dsi_device *device)
  906. {
  907. struct dw_mipi_dsi_rockchip *dsi = priv_data;
  908. struct device *second;
  909. second = dw_mipi_dsi_rockchip_find_second(dsi);
  910. if (second && !IS_ERR(second))
  911. component_del(second, &dw_mipi_dsi_rockchip_ops);
  912. component_del(dsi->dev, &dw_mipi_dsi_rockchip_ops);
  913. mutex_lock(&dsi->usage_mutex);
  914. dsi->usage_mode = DW_DSI_USAGE_IDLE;
  915. mutex_unlock(&dsi->usage_mutex);
  916. return 0;
  917. }
  918. static const struct dw_mipi_dsi_host_ops dw_mipi_dsi_rockchip_host_ops = {
  919. .attach = dw_mipi_dsi_rockchip_host_attach,
  920. .detach = dw_mipi_dsi_rockchip_host_detach,
  921. };
  922. static int dw_mipi_dsi_rockchip_dphy_bind(struct device *dev,
  923. struct device *master,
  924. void *data)
  925. {
  926. /*
  927. * Nothing to do when used as a dphy.
  928. * Just make the rest of Rockchip-DRM happy
  929. * by being here.
  930. */
  931. return 0;
  932. }
  933. static void dw_mipi_dsi_rockchip_dphy_unbind(struct device *dev,
  934. struct device *master,
  935. void *data)
  936. {
  937. /* Nothing to do when used as a dphy. */
  938. }
  939. static const struct component_ops dw_mipi_dsi_rockchip_dphy_ops = {
  940. .bind = dw_mipi_dsi_rockchip_dphy_bind,
  941. .unbind = dw_mipi_dsi_rockchip_dphy_unbind,
  942. };
  943. static int dw_mipi_dsi_dphy_init(struct phy *phy)
  944. {
  945. struct dw_mipi_dsi_rockchip *dsi = phy_get_drvdata(phy);
  946. int ret;
  947. mutex_lock(&dsi->usage_mutex);
  948. if (dsi->usage_mode != DW_DSI_USAGE_IDLE) {
  949. DRM_DEV_ERROR(dsi->dev, "dsi controller already in use\n");
  950. mutex_unlock(&dsi->usage_mutex);
  951. return -EBUSY;
  952. }
  953. dsi->usage_mode = DW_DSI_USAGE_PHY;
  954. mutex_unlock(&dsi->usage_mutex);
  955. ret = component_add(dsi->dev, &dw_mipi_dsi_rockchip_dphy_ops);
  956. if (ret < 0)
  957. goto err_graph;
  958. if (dsi->cdata->dphy_rx_init) {
  959. ret = clk_prepare_enable(dsi->pclk);
  960. if (ret < 0)
  961. goto err_init;
  962. ret = clk_prepare_enable(dsi->grf_clk);
  963. if (ret) {
  964. clk_disable_unprepare(dsi->pclk);
  965. goto err_init;
  966. }
  967. ret = dsi->cdata->dphy_rx_init(phy);
  968. clk_disable_unprepare(dsi->grf_clk);
  969. clk_disable_unprepare(dsi->pclk);
  970. if (ret < 0)
  971. goto err_init;
  972. }
  973. return 0;
  974. err_init:
  975. component_del(dsi->dev, &dw_mipi_dsi_rockchip_dphy_ops);
  976. err_graph:
  977. mutex_lock(&dsi->usage_mutex);
  978. dsi->usage_mode = DW_DSI_USAGE_IDLE;
  979. mutex_unlock(&dsi->usage_mutex);
  980. return ret;
  981. }
  982. static int dw_mipi_dsi_dphy_exit(struct phy *phy)
  983. {
  984. struct dw_mipi_dsi_rockchip *dsi = phy_get_drvdata(phy);
  985. component_del(dsi->dev, &dw_mipi_dsi_rockchip_dphy_ops);
  986. mutex_lock(&dsi->usage_mutex);
  987. dsi->usage_mode = DW_DSI_USAGE_IDLE;
  988. mutex_unlock(&dsi->usage_mutex);
  989. return 0;
  990. }
  991. static int dw_mipi_dsi_dphy_configure(struct phy *phy, union phy_configure_opts *opts)
  992. {
  993. struct phy_configure_opts_mipi_dphy *config = &opts->mipi_dphy;
  994. struct dw_mipi_dsi_rockchip *dsi = phy_get_drvdata(phy);
  995. int ret;
  996. ret = phy_mipi_dphy_config_validate(&opts->mipi_dphy);
  997. if (ret)
  998. return ret;
  999. dsi->dphy_config = *config;
  1000. dsi->lane_mbps = div_u64(config->hs_clk_rate, 1000 * 1000 * 1);
  1001. return 0;
  1002. }
  1003. static int dw_mipi_dsi_dphy_power_on(struct phy *phy)
  1004. {
  1005. struct dw_mipi_dsi_rockchip *dsi = phy_get_drvdata(phy);
  1006. int i, ret;
  1007. DRM_DEV_DEBUG(dsi->dev, "lanes %d - data_rate_mbps %u\n",
  1008. dsi->dphy_config.lanes, dsi->lane_mbps);
  1009. i = max_mbps_to_parameter(dsi->lane_mbps);
  1010. if (i < 0) {
  1011. DRM_DEV_ERROR(dsi->dev, "failed to get parameter for %dmbps clock\n",
  1012. dsi->lane_mbps);
  1013. return i;
  1014. }
  1015. ret = pm_runtime_resume_and_get(dsi->dev);
  1016. if (ret < 0) {
  1017. DRM_DEV_ERROR(dsi->dev, "failed to enable device: %d\n", ret);
  1018. return ret;
  1019. }
  1020. ret = clk_prepare_enable(dsi->pclk);
  1021. if (ret) {
  1022. DRM_DEV_ERROR(dsi->dev, "Failed to enable pclk: %d\n", ret);
  1023. goto err_pclk;
  1024. }
  1025. ret = clk_prepare_enable(dsi->grf_clk);
  1026. if (ret) {
  1027. DRM_DEV_ERROR(dsi->dev, "Failed to enable grf_clk: %d\n", ret);
  1028. goto err_grf_clk;
  1029. }
  1030. ret = clk_prepare_enable(dsi->phy_cfg_clk);
  1031. if (ret) {
  1032. DRM_DEV_ERROR(dsi->dev, "Failed to enable phy_cfg_clk: %d\n", ret);
  1033. goto err_phy_cfg_clk;
  1034. }
  1035. /* do soc-variant specific init */
  1036. if (dsi->cdata->dphy_rx_power_on) {
  1037. ret = dsi->cdata->dphy_rx_power_on(phy);
  1038. if (ret < 0) {
  1039. DRM_DEV_ERROR(dsi->dev, "hardware-specific phy bringup failed: %d\n", ret);
  1040. goto err_pwr_on;
  1041. }
  1042. }
  1043. /*
  1044. * Configure hsfreqrange according to frequency values
  1045. * Set clock lane and hsfreqrange by lane0(test code 0x44)
  1046. */
  1047. dw_mipi_dsi_phy_write(dsi, HS_RX_CONTROL_OF_LANE_CLK, 0);
  1048. dw_mipi_dsi_phy_write(dsi, HS_RX_CONTROL_OF_LANE_0,
  1049. HSFREQRANGE_SEL(dppa_map[i].hsfreqrange));
  1050. dw_mipi_dsi_phy_write(dsi, HS_RX_CONTROL_OF_LANE_1, 0);
  1051. dw_mipi_dsi_phy_write(dsi, HS_RX_CONTROL_OF_LANE_2, 0);
  1052. dw_mipi_dsi_phy_write(dsi, HS_RX_CONTROL_OF_LANE_3, 0);
  1053. /* Normal operation */
  1054. dw_mipi_dsi_phy_write(dsi, 0x0, 0);
  1055. clk_disable_unprepare(dsi->phy_cfg_clk);
  1056. clk_disable_unprepare(dsi->grf_clk);
  1057. return ret;
  1058. err_pwr_on:
  1059. clk_disable_unprepare(dsi->phy_cfg_clk);
  1060. err_phy_cfg_clk:
  1061. clk_disable_unprepare(dsi->grf_clk);
  1062. err_grf_clk:
  1063. clk_disable_unprepare(dsi->pclk);
  1064. err_pclk:
  1065. pm_runtime_put(dsi->dev);
  1066. return ret;
  1067. }
  1068. static int dw_mipi_dsi_dphy_power_off(struct phy *phy)
  1069. {
  1070. struct dw_mipi_dsi_rockchip *dsi = phy_get_drvdata(phy);
  1071. int ret;
  1072. ret = clk_prepare_enable(dsi->grf_clk);
  1073. if (ret) {
  1074. DRM_DEV_ERROR(dsi->dev, "Failed to enable grf_clk: %d\n", ret);
  1075. return ret;
  1076. }
  1077. if (dsi->cdata->dphy_rx_power_off) {
  1078. ret = dsi->cdata->dphy_rx_power_off(phy);
  1079. if (ret < 0)
  1080. DRM_DEV_ERROR(dsi->dev, "hardware-specific phy shutdown failed: %d\n", ret);
  1081. }
  1082. clk_disable_unprepare(dsi->grf_clk);
  1083. clk_disable_unprepare(dsi->pclk);
  1084. pm_runtime_put(dsi->dev);
  1085. return ret;
  1086. }
  1087. static const struct phy_ops dw_mipi_dsi_dphy_ops = {
  1088. .configure = dw_mipi_dsi_dphy_configure,
  1089. .power_on = dw_mipi_dsi_dphy_power_on,
  1090. .power_off = dw_mipi_dsi_dphy_power_off,
  1091. .init = dw_mipi_dsi_dphy_init,
  1092. .exit = dw_mipi_dsi_dphy_exit,
  1093. };
  1094. static int __maybe_unused dw_mipi_dsi_rockchip_resume(struct device *dev)
  1095. {
  1096. struct dw_mipi_dsi_rockchip *dsi = dev_get_drvdata(dev);
  1097. int ret;
  1098. /*
  1099. * Re-configure DSI state, if we were previously initialized. We need
  1100. * to do this before rockchip_drm_drv tries to re-enable() any panels.
  1101. */
  1102. if (dsi->dsi_bound) {
  1103. ret = clk_prepare_enable(dsi->grf_clk);
  1104. if (ret) {
  1105. DRM_DEV_ERROR(dsi->dev, "Failed to enable grf_clk: %d\n", ret);
  1106. return ret;
  1107. }
  1108. dw_mipi_dsi_rockchip_config(dsi);
  1109. if (dsi->slave)
  1110. dw_mipi_dsi_rockchip_config(dsi->slave);
  1111. clk_disable_unprepare(dsi->grf_clk);
  1112. }
  1113. return 0;
  1114. }
  1115. static const struct dev_pm_ops dw_mipi_dsi_rockchip_pm_ops = {
  1116. SET_LATE_SYSTEM_SLEEP_PM_OPS(NULL, dw_mipi_dsi_rockchip_resume)
  1117. };
  1118. static int dw_mipi_dsi_rockchip_probe(struct platform_device *pdev)
  1119. {
  1120. struct device *dev = &pdev->dev;
  1121. struct device_node *np = dev->of_node;
  1122. struct dw_mipi_dsi_rockchip *dsi;
  1123. struct phy_provider *phy_provider;
  1124. struct resource *res;
  1125. const struct rockchip_dw_dsi_chip_data *cdata =
  1126. of_device_get_match_data(dev);
  1127. int ret, i;
  1128. dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
  1129. if (!dsi)
  1130. return -ENOMEM;
  1131. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1132. dsi->base = devm_ioremap_resource(dev, res);
  1133. if (IS_ERR(dsi->base)) {
  1134. DRM_DEV_ERROR(dev, "Unable to get dsi registers\n");
  1135. return PTR_ERR(dsi->base);
  1136. }
  1137. i = 0;
  1138. while (cdata[i].reg) {
  1139. if (cdata[i].reg == res->start) {
  1140. dsi->cdata = &cdata[i];
  1141. break;
  1142. }
  1143. i++;
  1144. }
  1145. if (!dsi->cdata) {
  1146. DRM_DEV_ERROR(dev, "no dsi-config for %s node\n", np->name);
  1147. return -EINVAL;
  1148. }
  1149. /* try to get a possible external dphy */
  1150. dsi->phy = devm_phy_optional_get(dev, "dphy");
  1151. if (IS_ERR(dsi->phy)) {
  1152. ret = PTR_ERR(dsi->phy);
  1153. DRM_DEV_ERROR(dev, "failed to get mipi dphy: %d\n", ret);
  1154. return ret;
  1155. }
  1156. dsi->pclk = devm_clk_get(dev, "pclk");
  1157. if (IS_ERR(dsi->pclk)) {
  1158. ret = PTR_ERR(dsi->pclk);
  1159. DRM_DEV_ERROR(dev, "Unable to get pclk: %d\n", ret);
  1160. return ret;
  1161. }
  1162. dsi->pllref_clk = devm_clk_get(dev, "ref");
  1163. if (IS_ERR(dsi->pllref_clk)) {
  1164. if (dsi->phy) {
  1165. /*
  1166. * if external phy is present, pll will be
  1167. * generated there.
  1168. */
  1169. dsi->pllref_clk = NULL;
  1170. } else {
  1171. ret = PTR_ERR(dsi->pllref_clk);
  1172. DRM_DEV_ERROR(dev,
  1173. "Unable to get pll reference clock: %d\n",
  1174. ret);
  1175. return ret;
  1176. }
  1177. }
  1178. if (dsi->cdata->flags & DW_MIPI_NEEDS_PHY_CFG_CLK) {
  1179. dsi->phy_cfg_clk = devm_clk_get(dev, "phy_cfg");
  1180. if (IS_ERR(dsi->phy_cfg_clk)) {
  1181. ret = PTR_ERR(dsi->phy_cfg_clk);
  1182. DRM_DEV_ERROR(dev,
  1183. "Unable to get phy_cfg_clk: %d\n", ret);
  1184. return ret;
  1185. }
  1186. }
  1187. if (dsi->cdata->flags & DW_MIPI_NEEDS_GRF_CLK) {
  1188. dsi->grf_clk = devm_clk_get(dev, "grf");
  1189. if (IS_ERR(dsi->grf_clk)) {
  1190. ret = PTR_ERR(dsi->grf_clk);
  1191. DRM_DEV_ERROR(dev, "Unable to get grf_clk: %d\n", ret);
  1192. return ret;
  1193. }
  1194. }
  1195. dsi->grf_regmap = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
  1196. if (IS_ERR(dsi->grf_regmap)) {
  1197. DRM_DEV_ERROR(dev, "Unable to get rockchip,grf\n");
  1198. return PTR_ERR(dsi->grf_regmap);
  1199. }
  1200. dsi->dev = dev;
  1201. dsi->pdata.base = dsi->base;
  1202. dsi->pdata.max_data_lanes = dsi->cdata->max_data_lanes;
  1203. dsi->pdata.phy_ops = &dw_mipi_dsi_rockchip_phy_ops;
  1204. dsi->pdata.host_ops = &dw_mipi_dsi_rockchip_host_ops;
  1205. dsi->pdata.priv_data = dsi;
  1206. platform_set_drvdata(pdev, dsi);
  1207. mutex_init(&dsi->usage_mutex);
  1208. dsi->dphy = devm_phy_create(dev, NULL, &dw_mipi_dsi_dphy_ops);
  1209. if (IS_ERR(dsi->dphy)) {
  1210. DRM_DEV_ERROR(&pdev->dev, "failed to create PHY\n");
  1211. return PTR_ERR(dsi->dphy);
  1212. }
  1213. phy_set_drvdata(dsi->dphy, dsi);
  1214. phy_provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  1215. if (IS_ERR(phy_provider))
  1216. return PTR_ERR(phy_provider);
  1217. dsi->dmd = dw_mipi_dsi_probe(pdev, &dsi->pdata);
  1218. if (IS_ERR(dsi->dmd)) {
  1219. ret = PTR_ERR(dsi->dmd);
  1220. if (ret != -EPROBE_DEFER)
  1221. DRM_DEV_ERROR(dev,
  1222. "Failed to probe dw_mipi_dsi: %d\n", ret);
  1223. return ret;
  1224. }
  1225. return 0;
  1226. }
  1227. static int dw_mipi_dsi_rockchip_remove(struct platform_device *pdev)
  1228. {
  1229. struct dw_mipi_dsi_rockchip *dsi = platform_get_drvdata(pdev);
  1230. dw_mipi_dsi_remove(dsi->dmd);
  1231. return 0;
  1232. }
  1233. static const struct rockchip_dw_dsi_chip_data px30_chip_data[] = {
  1234. {
  1235. .reg = 0xff450000,
  1236. .lcdsel_grf_reg = PX30_GRF_PD_VO_CON1,
  1237. .lcdsel_big = HIWORD_UPDATE(0, PX30_DSI_LCDC_SEL),
  1238. .lcdsel_lit = HIWORD_UPDATE(PX30_DSI_LCDC_SEL,
  1239. PX30_DSI_LCDC_SEL),
  1240. .lanecfg1_grf_reg = PX30_GRF_PD_VO_CON1,
  1241. .lanecfg1 = HIWORD_UPDATE(0, PX30_DSI_TURNDISABLE |
  1242. PX30_DSI_FORCERXMODE |
  1243. PX30_DSI_FORCETXSTOPMODE),
  1244. .max_data_lanes = 4,
  1245. },
  1246. { /* sentinel */ }
  1247. };
  1248. static const struct rockchip_dw_dsi_chip_data rk3288_chip_data[] = {
  1249. {
  1250. .reg = 0xff960000,
  1251. .lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
  1252. .lcdsel_big = HIWORD_UPDATE(0, RK3288_DSI0_LCDC_SEL),
  1253. .lcdsel_lit = HIWORD_UPDATE(RK3288_DSI0_LCDC_SEL, RK3288_DSI0_LCDC_SEL),
  1254. .max_data_lanes = 4,
  1255. },
  1256. {
  1257. .reg = 0xff964000,
  1258. .lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
  1259. .lcdsel_big = HIWORD_UPDATE(0, RK3288_DSI1_LCDC_SEL),
  1260. .lcdsel_lit = HIWORD_UPDATE(RK3288_DSI1_LCDC_SEL, RK3288_DSI1_LCDC_SEL),
  1261. .max_data_lanes = 4,
  1262. },
  1263. { /* sentinel */ }
  1264. };
  1265. static int rk3399_dphy_tx1rx1_init(struct phy *phy)
  1266. {
  1267. struct dw_mipi_dsi_rockchip *dsi = phy_get_drvdata(phy);
  1268. /*
  1269. * Set TX1RX1 source to isp1.
  1270. * Assume ISP0 is supplied by the RX0 dphy.
  1271. */
  1272. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON24,
  1273. HIWORD_UPDATE(0, RK3399_TXRX_SRC_SEL_ISP0));
  1274. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON24,
  1275. HIWORD_UPDATE(0, RK3399_TXRX_MASTERSLAVEZ));
  1276. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON24,
  1277. HIWORD_UPDATE(0, RK3399_TXRX_BASEDIR));
  1278. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON23,
  1279. HIWORD_UPDATE(0, RK3399_DSI1_ENABLE));
  1280. return 0;
  1281. }
  1282. static int rk3399_dphy_tx1rx1_power_on(struct phy *phy)
  1283. {
  1284. struct dw_mipi_dsi_rockchip *dsi = phy_get_drvdata(phy);
  1285. /* tester reset pulse */
  1286. dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_TESTCLR);
  1287. usleep_range(100, 150);
  1288. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON24,
  1289. HIWORD_UPDATE(0, RK3399_TXRX_MASTERSLAVEZ));
  1290. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON24,
  1291. HIWORD_UPDATE(RK3399_TXRX_BASEDIR, RK3399_TXRX_BASEDIR));
  1292. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON23,
  1293. HIWORD_UPDATE(0, RK3399_DSI1_FORCERXMODE));
  1294. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON23,
  1295. HIWORD_UPDATE(0, RK3399_DSI1_FORCETXSTOPMODE));
  1296. /* Disable lane turn around, which is ignored in receive mode */
  1297. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON24,
  1298. HIWORD_UPDATE(0, RK3399_TXRX_TURNREQUEST));
  1299. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON23,
  1300. HIWORD_UPDATE(RK3399_DSI1_TURNDISABLE,
  1301. RK3399_DSI1_TURNDISABLE));
  1302. usleep_range(100, 150);
  1303. dsi_write(dsi, DSI_PHY_TST_CTRL0, PHY_TESTCLK | PHY_UNTESTCLR);
  1304. usleep_range(100, 150);
  1305. /* Enable dphy lanes */
  1306. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON23,
  1307. HIWORD_UPDATE(GENMASK(dsi->dphy_config.lanes - 1, 0),
  1308. RK3399_DSI1_ENABLE));
  1309. usleep_range(100, 150);
  1310. return 0;
  1311. }
  1312. static int rk3399_dphy_tx1rx1_power_off(struct phy *phy)
  1313. {
  1314. struct dw_mipi_dsi_rockchip *dsi = phy_get_drvdata(phy);
  1315. regmap_write(dsi->grf_regmap, RK3399_GRF_SOC_CON23,
  1316. HIWORD_UPDATE(0, RK3399_DSI1_ENABLE));
  1317. return 0;
  1318. }
  1319. static const struct rockchip_dw_dsi_chip_data rk3399_chip_data[] = {
  1320. {
  1321. .reg = 0xff960000,
  1322. .lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
  1323. .lcdsel_big = HIWORD_UPDATE(0, RK3399_DSI0_LCDC_SEL),
  1324. .lcdsel_lit = HIWORD_UPDATE(RK3399_DSI0_LCDC_SEL,
  1325. RK3399_DSI0_LCDC_SEL),
  1326. .lanecfg1_grf_reg = RK3399_GRF_SOC_CON22,
  1327. .lanecfg1 = HIWORD_UPDATE(0, RK3399_DSI0_TURNREQUEST |
  1328. RK3399_DSI0_TURNDISABLE |
  1329. RK3399_DSI0_FORCETXSTOPMODE |
  1330. RK3399_DSI0_FORCERXMODE),
  1331. .flags = DW_MIPI_NEEDS_PHY_CFG_CLK | DW_MIPI_NEEDS_GRF_CLK,
  1332. .max_data_lanes = 4,
  1333. },
  1334. {
  1335. .reg = 0xff968000,
  1336. .lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
  1337. .lcdsel_big = HIWORD_UPDATE(0, RK3399_DSI1_LCDC_SEL),
  1338. .lcdsel_lit = HIWORD_UPDATE(RK3399_DSI1_LCDC_SEL,
  1339. RK3399_DSI1_LCDC_SEL),
  1340. .lanecfg1_grf_reg = RK3399_GRF_SOC_CON23,
  1341. .lanecfg1 = HIWORD_UPDATE(0, RK3399_DSI1_TURNDISABLE |
  1342. RK3399_DSI1_FORCETXSTOPMODE |
  1343. RK3399_DSI1_FORCERXMODE |
  1344. RK3399_DSI1_ENABLE),
  1345. .lanecfg2_grf_reg = RK3399_GRF_SOC_CON24,
  1346. .lanecfg2 = HIWORD_UPDATE(RK3399_TXRX_MASTERSLAVEZ |
  1347. RK3399_TXRX_ENABLECLK,
  1348. RK3399_TXRX_MASTERSLAVEZ |
  1349. RK3399_TXRX_ENABLECLK |
  1350. RK3399_TXRX_BASEDIR),
  1351. .enable_grf_reg = RK3399_GRF_SOC_CON23,
  1352. .enable = HIWORD_UPDATE(RK3399_DSI1_ENABLE, RK3399_DSI1_ENABLE),
  1353. .flags = DW_MIPI_NEEDS_PHY_CFG_CLK | DW_MIPI_NEEDS_GRF_CLK,
  1354. .max_data_lanes = 4,
  1355. .dphy_rx_init = rk3399_dphy_tx1rx1_init,
  1356. .dphy_rx_power_on = rk3399_dphy_tx1rx1_power_on,
  1357. .dphy_rx_power_off = rk3399_dphy_tx1rx1_power_off,
  1358. },
  1359. { /* sentinel */ }
  1360. };
  1361. static const struct rockchip_dw_dsi_chip_data rk3568_chip_data[] = {
  1362. {
  1363. .reg = 0xfe060000,
  1364. .lanecfg1_grf_reg = RK3568_GRF_VO_CON2,
  1365. .lanecfg1 = HIWORD_UPDATE(0, RK3568_DSI0_SKEWCALHS |
  1366. RK3568_DSI0_FORCETXSTOPMODE |
  1367. RK3568_DSI0_TURNDISABLE |
  1368. RK3568_DSI0_FORCERXMODE),
  1369. .max_data_lanes = 4,
  1370. },
  1371. {
  1372. .reg = 0xfe070000,
  1373. .lanecfg1_grf_reg = RK3568_GRF_VO_CON3,
  1374. .lanecfg1 = HIWORD_UPDATE(0, RK3568_DSI1_SKEWCALHS |
  1375. RK3568_DSI1_FORCETXSTOPMODE |
  1376. RK3568_DSI1_TURNDISABLE |
  1377. RK3568_DSI1_FORCERXMODE),
  1378. .max_data_lanes = 4,
  1379. },
  1380. { /* sentinel */ }
  1381. };
  1382. static const struct of_device_id dw_mipi_dsi_rockchip_dt_ids[] = {
  1383. {
  1384. .compatible = "rockchip,px30-mipi-dsi",
  1385. .data = &px30_chip_data,
  1386. }, {
  1387. .compatible = "rockchip,rk3288-mipi-dsi",
  1388. .data = &rk3288_chip_data,
  1389. }, {
  1390. .compatible = "rockchip,rk3399-mipi-dsi",
  1391. .data = &rk3399_chip_data,
  1392. }, {
  1393. .compatible = "rockchip,rk3568-mipi-dsi",
  1394. .data = &rk3568_chip_data,
  1395. },
  1396. { /* sentinel */ }
  1397. };
  1398. MODULE_DEVICE_TABLE(of, dw_mipi_dsi_rockchip_dt_ids);
  1399. struct platform_driver dw_mipi_dsi_rockchip_driver = {
  1400. .probe = dw_mipi_dsi_rockchip_probe,
  1401. .remove = dw_mipi_dsi_rockchip_remove,
  1402. .driver = {
  1403. .of_match_table = dw_mipi_dsi_rockchip_dt_ids,
  1404. .pm = &dw_mipi_dsi_rockchip_pm_ops,
  1405. .name = "dw-mipi-dsi-rockchip",
  1406. /*
  1407. * For dual-DSI display, one DSI pokes at the other DSI's
  1408. * drvdata in dw_mipi_dsi_rockchip_find_second(). This is not
  1409. * safe for asynchronous probe.
  1410. */
  1411. .probe_type = PROBE_FORCE_SYNCHRONOUS,
  1412. },
  1413. };