analogix_dp-rockchip.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Rockchip SoC DP (Display Port) interface driver.
  4. *
  5. * Copyright (C) Fuzhou Rockchip Electronics Co., Ltd.
  6. * Author: Andy Yan <[email protected]>
  7. * Yakir Yang <[email protected]>
  8. * Jeff Chen <[email protected]>
  9. */
  10. #include <linux/component.h>
  11. #include <linux/mfd/syscon.h>
  12. #include <linux/of_device.h>
  13. #include <linux/of_graph.h>
  14. #include <linux/regmap.h>
  15. #include <linux/reset.h>
  16. #include <linux/clk.h>
  17. #include <video/of_videomode.h>
  18. #include <video/videomode.h>
  19. #include <drm/display/drm_dp_helper.h>
  20. #include <drm/drm_atomic.h>
  21. #include <drm/drm_atomic_helper.h>
  22. #include <drm/bridge/analogix_dp.h>
  23. #include <drm/drm_of.h>
  24. #include <drm/drm_panel.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_simple_kms_helper.h>
  27. #include "rockchip_drm_drv.h"
  28. #include "rockchip_drm_vop.h"
  29. #define RK3288_GRF_SOC_CON6 0x25c
  30. #define RK3288_EDP_LCDC_SEL BIT(5)
  31. #define RK3399_GRF_SOC_CON20 0x6250
  32. #define RK3399_EDP_LCDC_SEL BIT(5)
  33. #define HIWORD_UPDATE(val, mask) (val | (mask) << 16)
  34. #define PSR_WAIT_LINE_FLAG_TIMEOUT_MS 100
  35. /**
  36. * struct rockchip_dp_chip_data - splite the grf setting of kind of chips
  37. * @lcdsel_grf_reg: grf register offset of lcdc select
  38. * @lcdsel_big: reg value of selecting vop big for eDP
  39. * @lcdsel_lit: reg value of selecting vop little for eDP
  40. * @chip_type: specific chip type
  41. */
  42. struct rockchip_dp_chip_data {
  43. u32 lcdsel_grf_reg;
  44. u32 lcdsel_big;
  45. u32 lcdsel_lit;
  46. u32 chip_type;
  47. };
  48. struct rockchip_dp_device {
  49. struct drm_device *drm_dev;
  50. struct device *dev;
  51. struct rockchip_encoder encoder;
  52. struct drm_display_mode mode;
  53. struct clk *pclk;
  54. struct clk *grfclk;
  55. struct regmap *grf;
  56. struct reset_control *rst;
  57. const struct rockchip_dp_chip_data *data;
  58. struct analogix_dp_device *adp;
  59. struct analogix_dp_plat_data plat_data;
  60. };
  61. static struct rockchip_dp_device *encoder_to_dp(struct drm_encoder *encoder)
  62. {
  63. struct rockchip_encoder *rkencoder = to_rockchip_encoder(encoder);
  64. return container_of(rkencoder, struct rockchip_dp_device, encoder);
  65. }
  66. static struct rockchip_dp_device *pdata_encoder_to_dp(struct analogix_dp_plat_data *plat_data)
  67. {
  68. return container_of(plat_data, struct rockchip_dp_device, plat_data);
  69. }
  70. static int rockchip_dp_pre_init(struct rockchip_dp_device *dp)
  71. {
  72. reset_control_assert(dp->rst);
  73. usleep_range(10, 20);
  74. reset_control_deassert(dp->rst);
  75. return 0;
  76. }
  77. static int rockchip_dp_poweron_start(struct analogix_dp_plat_data *plat_data)
  78. {
  79. struct rockchip_dp_device *dp = pdata_encoder_to_dp(plat_data);
  80. int ret;
  81. ret = clk_prepare_enable(dp->pclk);
  82. if (ret < 0) {
  83. DRM_DEV_ERROR(dp->dev, "failed to enable pclk %d\n", ret);
  84. return ret;
  85. }
  86. ret = rockchip_dp_pre_init(dp);
  87. if (ret < 0) {
  88. DRM_DEV_ERROR(dp->dev, "failed to dp pre init %d\n", ret);
  89. clk_disable_unprepare(dp->pclk);
  90. return ret;
  91. }
  92. return ret;
  93. }
  94. static int rockchip_dp_powerdown(struct analogix_dp_plat_data *plat_data)
  95. {
  96. struct rockchip_dp_device *dp = pdata_encoder_to_dp(plat_data);
  97. clk_disable_unprepare(dp->pclk);
  98. return 0;
  99. }
  100. static int rockchip_dp_get_modes(struct analogix_dp_plat_data *plat_data,
  101. struct drm_connector *connector)
  102. {
  103. struct drm_display_info *di = &connector->display_info;
  104. /* VOP couldn't output YUV video format for eDP rightly */
  105. u32 mask = DRM_COLOR_FORMAT_YCBCR444 | DRM_COLOR_FORMAT_YCBCR422;
  106. if ((di->color_formats & mask)) {
  107. DRM_DEBUG_KMS("Swapping display color format from YUV to RGB\n");
  108. di->color_formats &= ~mask;
  109. di->color_formats |= DRM_COLOR_FORMAT_RGB444;
  110. di->bpc = 8;
  111. }
  112. return 0;
  113. }
  114. static bool
  115. rockchip_dp_drm_encoder_mode_fixup(struct drm_encoder *encoder,
  116. const struct drm_display_mode *mode,
  117. struct drm_display_mode *adjusted_mode)
  118. {
  119. /* do nothing */
  120. return true;
  121. }
  122. static void rockchip_dp_drm_encoder_mode_set(struct drm_encoder *encoder,
  123. struct drm_display_mode *mode,
  124. struct drm_display_mode *adjusted)
  125. {
  126. /* do nothing */
  127. }
  128. static
  129. struct drm_crtc *rockchip_dp_drm_get_new_crtc(struct drm_encoder *encoder,
  130. struct drm_atomic_state *state)
  131. {
  132. struct drm_connector *connector;
  133. struct drm_connector_state *conn_state;
  134. connector = drm_atomic_get_new_connector_for_encoder(state, encoder);
  135. if (!connector)
  136. return NULL;
  137. conn_state = drm_atomic_get_new_connector_state(state, connector);
  138. if (!conn_state)
  139. return NULL;
  140. return conn_state->crtc;
  141. }
  142. static void rockchip_dp_drm_encoder_enable(struct drm_encoder *encoder,
  143. struct drm_atomic_state *state)
  144. {
  145. struct rockchip_dp_device *dp = encoder_to_dp(encoder);
  146. struct drm_crtc *crtc;
  147. struct drm_crtc_state *old_crtc_state;
  148. int ret;
  149. u32 val;
  150. crtc = rockchip_dp_drm_get_new_crtc(encoder, state);
  151. if (!crtc)
  152. return;
  153. old_crtc_state = drm_atomic_get_old_crtc_state(state, crtc);
  154. /* Coming back from self refresh, nothing to do */
  155. if (old_crtc_state && old_crtc_state->self_refresh_active)
  156. return;
  157. ret = drm_of_encoder_active_endpoint_id(dp->dev->of_node, encoder);
  158. if (ret < 0)
  159. return;
  160. if (ret)
  161. val = dp->data->lcdsel_lit;
  162. else
  163. val = dp->data->lcdsel_big;
  164. DRM_DEV_DEBUG(dp->dev, "vop %s output to dp\n", (ret) ? "LIT" : "BIG");
  165. ret = clk_prepare_enable(dp->grfclk);
  166. if (ret < 0) {
  167. DRM_DEV_ERROR(dp->dev, "failed to enable grfclk %d\n", ret);
  168. return;
  169. }
  170. ret = regmap_write(dp->grf, dp->data->lcdsel_grf_reg, val);
  171. if (ret != 0)
  172. DRM_DEV_ERROR(dp->dev, "Could not write to GRF: %d\n", ret);
  173. clk_disable_unprepare(dp->grfclk);
  174. }
  175. static void rockchip_dp_drm_encoder_disable(struct drm_encoder *encoder,
  176. struct drm_atomic_state *state)
  177. {
  178. struct rockchip_dp_device *dp = encoder_to_dp(encoder);
  179. struct drm_crtc *crtc;
  180. struct drm_crtc_state *new_crtc_state = NULL;
  181. int ret;
  182. crtc = rockchip_dp_drm_get_new_crtc(encoder, state);
  183. /* No crtc means we're doing a full shutdown */
  184. if (!crtc)
  185. return;
  186. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  187. /* If we're not entering self-refresh, no need to wait for vact */
  188. if (!new_crtc_state || !new_crtc_state->self_refresh_active)
  189. return;
  190. ret = rockchip_drm_wait_vact_end(crtc, PSR_WAIT_LINE_FLAG_TIMEOUT_MS);
  191. if (ret)
  192. DRM_DEV_ERROR(dp->dev, "line flag irq timed out\n");
  193. }
  194. static int
  195. rockchip_dp_drm_encoder_atomic_check(struct drm_encoder *encoder,
  196. struct drm_crtc_state *crtc_state,
  197. struct drm_connector_state *conn_state)
  198. {
  199. struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc_state);
  200. struct drm_display_info *di = &conn_state->connector->display_info;
  201. /*
  202. * The hardware IC designed that VOP must output the RGB10 video
  203. * format to eDP controller, and if eDP panel only support RGB8,
  204. * then eDP controller should cut down the video data, not via VOP
  205. * controller, that's why we need to hardcode the VOP output mode
  206. * to RGA10 here.
  207. */
  208. s->output_mode = ROCKCHIP_OUT_MODE_AAAA;
  209. s->output_type = DRM_MODE_CONNECTOR_eDP;
  210. s->output_bpc = di->bpc;
  211. return 0;
  212. }
  213. static struct drm_encoder_helper_funcs rockchip_dp_encoder_helper_funcs = {
  214. .mode_fixup = rockchip_dp_drm_encoder_mode_fixup,
  215. .mode_set = rockchip_dp_drm_encoder_mode_set,
  216. .atomic_enable = rockchip_dp_drm_encoder_enable,
  217. .atomic_disable = rockchip_dp_drm_encoder_disable,
  218. .atomic_check = rockchip_dp_drm_encoder_atomic_check,
  219. };
  220. static int rockchip_dp_of_probe(struct rockchip_dp_device *dp)
  221. {
  222. struct device *dev = dp->dev;
  223. struct device_node *np = dev->of_node;
  224. dp->grf = syscon_regmap_lookup_by_phandle(np, "rockchip,grf");
  225. if (IS_ERR(dp->grf)) {
  226. DRM_DEV_ERROR(dev, "failed to get rockchip,grf property\n");
  227. return PTR_ERR(dp->grf);
  228. }
  229. dp->grfclk = devm_clk_get(dev, "grf");
  230. if (PTR_ERR(dp->grfclk) == -ENOENT) {
  231. dp->grfclk = NULL;
  232. } else if (PTR_ERR(dp->grfclk) == -EPROBE_DEFER) {
  233. return -EPROBE_DEFER;
  234. } else if (IS_ERR(dp->grfclk)) {
  235. DRM_DEV_ERROR(dev, "failed to get grf clock\n");
  236. return PTR_ERR(dp->grfclk);
  237. }
  238. dp->pclk = devm_clk_get(dev, "pclk");
  239. if (IS_ERR(dp->pclk)) {
  240. DRM_DEV_ERROR(dev, "failed to get pclk property\n");
  241. return PTR_ERR(dp->pclk);
  242. }
  243. dp->rst = devm_reset_control_get(dev, "dp");
  244. if (IS_ERR(dp->rst)) {
  245. DRM_DEV_ERROR(dev, "failed to get dp reset control\n");
  246. return PTR_ERR(dp->rst);
  247. }
  248. return 0;
  249. }
  250. static int rockchip_dp_drm_create_encoder(struct rockchip_dp_device *dp)
  251. {
  252. struct drm_encoder *encoder = &dp->encoder.encoder;
  253. struct drm_device *drm_dev = dp->drm_dev;
  254. struct device *dev = dp->dev;
  255. int ret;
  256. encoder->possible_crtcs = drm_of_find_possible_crtcs(drm_dev,
  257. dev->of_node);
  258. DRM_DEBUG_KMS("possible_crtcs = 0x%x\n", encoder->possible_crtcs);
  259. ret = drm_simple_encoder_init(drm_dev, encoder,
  260. DRM_MODE_ENCODER_TMDS);
  261. if (ret) {
  262. DRM_ERROR("failed to initialize encoder with drm\n");
  263. return ret;
  264. }
  265. drm_encoder_helper_add(encoder, &rockchip_dp_encoder_helper_funcs);
  266. return 0;
  267. }
  268. static int rockchip_dp_bind(struct device *dev, struct device *master,
  269. void *data)
  270. {
  271. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  272. struct drm_device *drm_dev = data;
  273. int ret;
  274. dp->drm_dev = drm_dev;
  275. ret = rockchip_dp_drm_create_encoder(dp);
  276. if (ret) {
  277. DRM_ERROR("failed to create drm encoder\n");
  278. return ret;
  279. }
  280. dp->plat_data.encoder = &dp->encoder.encoder;
  281. ret = analogix_dp_bind(dp->adp, drm_dev);
  282. if (ret)
  283. goto err_cleanup_encoder;
  284. return 0;
  285. err_cleanup_encoder:
  286. dp->encoder.encoder.funcs->destroy(&dp->encoder.encoder);
  287. return ret;
  288. }
  289. static void rockchip_dp_unbind(struct device *dev, struct device *master,
  290. void *data)
  291. {
  292. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  293. analogix_dp_unbind(dp->adp);
  294. dp->encoder.encoder.funcs->destroy(&dp->encoder.encoder);
  295. }
  296. static const struct component_ops rockchip_dp_component_ops = {
  297. .bind = rockchip_dp_bind,
  298. .unbind = rockchip_dp_unbind,
  299. };
  300. static int rockchip_dp_probe(struct platform_device *pdev)
  301. {
  302. struct device *dev = &pdev->dev;
  303. const struct rockchip_dp_chip_data *dp_data;
  304. struct drm_panel *panel = NULL;
  305. struct rockchip_dp_device *dp;
  306. int ret;
  307. dp_data = of_device_get_match_data(dev);
  308. if (!dp_data)
  309. return -ENODEV;
  310. ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, NULL);
  311. if (ret < 0)
  312. return ret;
  313. dp = devm_kzalloc(dev, sizeof(*dp), GFP_KERNEL);
  314. if (!dp)
  315. return -ENOMEM;
  316. dp->dev = dev;
  317. dp->adp = ERR_PTR(-ENODEV);
  318. dp->data = dp_data;
  319. dp->plat_data.panel = panel;
  320. dp->plat_data.dev_type = dp->data->chip_type;
  321. dp->plat_data.power_on_start = rockchip_dp_poweron_start;
  322. dp->plat_data.power_off = rockchip_dp_powerdown;
  323. dp->plat_data.get_modes = rockchip_dp_get_modes;
  324. ret = rockchip_dp_of_probe(dp);
  325. if (ret < 0)
  326. return ret;
  327. platform_set_drvdata(pdev, dp);
  328. dp->adp = analogix_dp_probe(dev, &dp->plat_data);
  329. if (IS_ERR(dp->adp))
  330. return PTR_ERR(dp->adp);
  331. ret = component_add(dev, &rockchip_dp_component_ops);
  332. if (ret)
  333. goto err_dp_remove;
  334. return 0;
  335. err_dp_remove:
  336. analogix_dp_remove(dp->adp);
  337. return ret;
  338. }
  339. static int rockchip_dp_remove(struct platform_device *pdev)
  340. {
  341. struct rockchip_dp_device *dp = platform_get_drvdata(pdev);
  342. component_del(&pdev->dev, &rockchip_dp_component_ops);
  343. analogix_dp_remove(dp->adp);
  344. return 0;
  345. }
  346. #ifdef CONFIG_PM_SLEEP
  347. static int rockchip_dp_suspend(struct device *dev)
  348. {
  349. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  350. if (IS_ERR(dp->adp))
  351. return 0;
  352. return analogix_dp_suspend(dp->adp);
  353. }
  354. static int rockchip_dp_resume(struct device *dev)
  355. {
  356. struct rockchip_dp_device *dp = dev_get_drvdata(dev);
  357. if (IS_ERR(dp->adp))
  358. return 0;
  359. return analogix_dp_resume(dp->adp);
  360. }
  361. #endif
  362. static const struct dev_pm_ops rockchip_dp_pm_ops = {
  363. #ifdef CONFIG_PM_SLEEP
  364. .suspend_late = rockchip_dp_suspend,
  365. .resume_early = rockchip_dp_resume,
  366. #endif
  367. };
  368. static const struct rockchip_dp_chip_data rk3399_edp = {
  369. .lcdsel_grf_reg = RK3399_GRF_SOC_CON20,
  370. .lcdsel_big = HIWORD_UPDATE(0, RK3399_EDP_LCDC_SEL),
  371. .lcdsel_lit = HIWORD_UPDATE(RK3399_EDP_LCDC_SEL, RK3399_EDP_LCDC_SEL),
  372. .chip_type = RK3399_EDP,
  373. };
  374. static const struct rockchip_dp_chip_data rk3288_dp = {
  375. .lcdsel_grf_reg = RK3288_GRF_SOC_CON6,
  376. .lcdsel_big = HIWORD_UPDATE(0, RK3288_EDP_LCDC_SEL),
  377. .lcdsel_lit = HIWORD_UPDATE(RK3288_EDP_LCDC_SEL, RK3288_EDP_LCDC_SEL),
  378. .chip_type = RK3288_DP,
  379. };
  380. static const struct of_device_id rockchip_dp_dt_ids[] = {
  381. {.compatible = "rockchip,rk3288-dp", .data = &rk3288_dp },
  382. {.compatible = "rockchip,rk3399-edp", .data = &rk3399_edp },
  383. {}
  384. };
  385. MODULE_DEVICE_TABLE(of, rockchip_dp_dt_ids);
  386. struct platform_driver rockchip_dp_driver = {
  387. .probe = rockchip_dp_probe,
  388. .remove = rockchip_dp_remove,
  389. .driver = {
  390. .name = "rockchip-dp",
  391. .pm = &rockchip_dp_pm_ops,
  392. .of_match_table = rockchip_dp_dt_ids,
  393. },
  394. };