si_smc.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include "radeon.h"
  26. #include "sid.h"
  27. #include "ppsmc.h"
  28. #include "radeon_ucode.h"
  29. #include "sislands_smc.h"
  30. static int si_set_smc_sram_address(struct radeon_device *rdev,
  31. u32 smc_address, u32 limit)
  32. {
  33. if (smc_address & 3)
  34. return -EINVAL;
  35. if ((smc_address + 3) > limit)
  36. return -EINVAL;
  37. WREG32(SMC_IND_INDEX_0, smc_address);
  38. WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
  39. return 0;
  40. }
  41. int si_copy_bytes_to_smc(struct radeon_device *rdev,
  42. u32 smc_start_address,
  43. const u8 *src, u32 byte_count, u32 limit)
  44. {
  45. unsigned long flags;
  46. int ret = 0;
  47. u32 data, original_data, addr, extra_shift;
  48. if (smc_start_address & 3)
  49. return -EINVAL;
  50. if ((smc_start_address + byte_count) > limit)
  51. return -EINVAL;
  52. addr = smc_start_address;
  53. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  54. while (byte_count >= 4) {
  55. /* SMC address space is BE */
  56. data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];
  57. ret = si_set_smc_sram_address(rdev, addr, limit);
  58. if (ret)
  59. goto done;
  60. WREG32(SMC_IND_DATA_0, data);
  61. src += 4;
  62. byte_count -= 4;
  63. addr += 4;
  64. }
  65. /* RMW for the final bytes */
  66. if (byte_count > 0) {
  67. data = 0;
  68. ret = si_set_smc_sram_address(rdev, addr, limit);
  69. if (ret)
  70. goto done;
  71. original_data = RREG32(SMC_IND_DATA_0);
  72. extra_shift = 8 * (4 - byte_count);
  73. while (byte_count > 0) {
  74. /* SMC address space is BE */
  75. data = (data << 8) + *src++;
  76. byte_count--;
  77. }
  78. data <<= extra_shift;
  79. data |= (original_data & ~((~0UL) << extra_shift));
  80. ret = si_set_smc_sram_address(rdev, addr, limit);
  81. if (ret)
  82. goto done;
  83. WREG32(SMC_IND_DATA_0, data);
  84. }
  85. done:
  86. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  87. return ret;
  88. }
  89. void si_start_smc(struct radeon_device *rdev)
  90. {
  91. u32 tmp = RREG32_SMC(SMC_SYSCON_RESET_CNTL);
  92. tmp &= ~RST_REG;
  93. WREG32_SMC(SMC_SYSCON_RESET_CNTL, tmp);
  94. }
  95. void si_reset_smc(struct radeon_device *rdev)
  96. {
  97. u32 tmp;
  98. RREG32(CB_CGTT_SCLK_CTRL);
  99. RREG32(CB_CGTT_SCLK_CTRL);
  100. RREG32(CB_CGTT_SCLK_CTRL);
  101. RREG32(CB_CGTT_SCLK_CTRL);
  102. tmp = RREG32_SMC(SMC_SYSCON_RESET_CNTL);
  103. tmp |= RST_REG;
  104. WREG32_SMC(SMC_SYSCON_RESET_CNTL, tmp);
  105. }
  106. int si_program_jump_on_start(struct radeon_device *rdev)
  107. {
  108. static const u8 data[] = { 0x0E, 0x00, 0x40, 0x40 };
  109. return si_copy_bytes_to_smc(rdev, 0x0, data, 4, sizeof(data)+1);
  110. }
  111. void si_stop_smc_clock(struct radeon_device *rdev)
  112. {
  113. u32 tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  114. tmp |= CK_DISABLE;
  115. WREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0, tmp);
  116. }
  117. void si_start_smc_clock(struct radeon_device *rdev)
  118. {
  119. u32 tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  120. tmp &= ~CK_DISABLE;
  121. WREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0, tmp);
  122. }
  123. bool si_is_smc_running(struct radeon_device *rdev)
  124. {
  125. u32 rst = RREG32_SMC(SMC_SYSCON_RESET_CNTL);
  126. u32 clk = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  127. if (!(rst & RST_REG) && !(clk & CK_DISABLE))
  128. return true;
  129. return false;
  130. }
  131. PPSMC_Result si_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg)
  132. {
  133. u32 tmp;
  134. int i;
  135. if (!si_is_smc_running(rdev))
  136. return PPSMC_Result_Failed;
  137. WREG32(SMC_MESSAGE_0, msg);
  138. for (i = 0; i < rdev->usec_timeout; i++) {
  139. tmp = RREG32(SMC_RESP_0);
  140. if (tmp != 0)
  141. break;
  142. udelay(1);
  143. }
  144. tmp = RREG32(SMC_RESP_0);
  145. return (PPSMC_Result)tmp;
  146. }
  147. PPSMC_Result si_wait_for_smc_inactive(struct radeon_device *rdev)
  148. {
  149. u32 tmp;
  150. int i;
  151. if (!si_is_smc_running(rdev))
  152. return PPSMC_Result_OK;
  153. for (i = 0; i < rdev->usec_timeout; i++) {
  154. tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  155. if ((tmp & CKEN) == 0)
  156. break;
  157. udelay(1);
  158. }
  159. return PPSMC_Result_OK;
  160. }
  161. int si_load_smc_ucode(struct radeon_device *rdev, u32 limit)
  162. {
  163. unsigned long flags;
  164. u32 ucode_start_address;
  165. u32 ucode_size;
  166. const u8 *src;
  167. u32 data;
  168. if (!rdev->smc_fw)
  169. return -EINVAL;
  170. if (rdev->new_fw) {
  171. const struct smc_firmware_header_v1_0 *hdr =
  172. (const struct smc_firmware_header_v1_0 *)rdev->smc_fw->data;
  173. radeon_ucode_print_smc_hdr(&hdr->header);
  174. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  175. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  176. src = (const u8 *)
  177. (rdev->smc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  178. } else {
  179. switch (rdev->family) {
  180. case CHIP_TAHITI:
  181. ucode_start_address = TAHITI_SMC_UCODE_START;
  182. ucode_size = TAHITI_SMC_UCODE_SIZE;
  183. break;
  184. case CHIP_PITCAIRN:
  185. ucode_start_address = PITCAIRN_SMC_UCODE_START;
  186. ucode_size = PITCAIRN_SMC_UCODE_SIZE;
  187. break;
  188. case CHIP_VERDE:
  189. ucode_start_address = VERDE_SMC_UCODE_START;
  190. ucode_size = VERDE_SMC_UCODE_SIZE;
  191. break;
  192. case CHIP_OLAND:
  193. ucode_start_address = OLAND_SMC_UCODE_START;
  194. ucode_size = OLAND_SMC_UCODE_SIZE;
  195. break;
  196. case CHIP_HAINAN:
  197. ucode_start_address = HAINAN_SMC_UCODE_START;
  198. ucode_size = HAINAN_SMC_UCODE_SIZE;
  199. break;
  200. default:
  201. DRM_ERROR("unknown asic in smc ucode loader\n");
  202. BUG();
  203. }
  204. src = (const u8 *)rdev->smc_fw->data;
  205. }
  206. if (ucode_size & 3)
  207. return -EINVAL;
  208. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  209. WREG32(SMC_IND_INDEX_0, ucode_start_address);
  210. WREG32_P(SMC_IND_ACCESS_CNTL, AUTO_INCREMENT_IND_0, ~AUTO_INCREMENT_IND_0);
  211. while (ucode_size >= 4) {
  212. /* SMC address space is BE */
  213. data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];
  214. WREG32(SMC_IND_DATA_0, data);
  215. src += 4;
  216. ucode_size -= 4;
  217. }
  218. WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
  219. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  220. return 0;
  221. }
  222. int si_read_smc_sram_dword(struct radeon_device *rdev, u32 smc_address,
  223. u32 *value, u32 limit)
  224. {
  225. unsigned long flags;
  226. int ret;
  227. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  228. ret = si_set_smc_sram_address(rdev, smc_address, limit);
  229. if (ret == 0)
  230. *value = RREG32(SMC_IND_DATA_0);
  231. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  232. return ret;
  233. }
  234. int si_write_smc_sram_dword(struct radeon_device *rdev, u32 smc_address,
  235. u32 value, u32 limit)
  236. {
  237. unsigned long flags;
  238. int ret;
  239. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  240. ret = si_set_smc_sram_address(rdev, smc_address, limit);
  241. if (ret == 0)
  242. WREG32(SMC_IND_DATA_0, value);
  243. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  244. return ret;
  245. }