si_dpm.c 228 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/math64.h>
  24. #include <linux/pci.h>
  25. #include <linux/seq_file.h>
  26. #include "atom.h"
  27. #include "evergreen.h"
  28. #include "r600_dpm.h"
  29. #include "rv770.h"
  30. #include "radeon.h"
  31. #include "radeon_asic.h"
  32. #include "ni_dpm.h"
  33. #include "si_dpm.h"
  34. #include "si.h"
  35. #include "sid.h"
  36. #include "vce.h"
  37. #define MC_CG_ARB_FREQ_F0 0x0a
  38. #define MC_CG_ARB_FREQ_F1 0x0b
  39. #define MC_CG_ARB_FREQ_F2 0x0c
  40. #define MC_CG_ARB_FREQ_F3 0x0d
  41. #define SMC_RAM_END 0x20000
  42. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  43. static const struct si_cac_config_reg cac_weights_tahiti[] =
  44. {
  45. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  46. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  47. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  48. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  49. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  50. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  51. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  52. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  53. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  54. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  55. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  56. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  57. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  58. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  59. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  60. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  61. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  62. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  63. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  64. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  65. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  66. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  67. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  68. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  69. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  70. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  71. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  72. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  73. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  74. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  75. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  76. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  77. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  78. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  79. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  80. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  81. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  82. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  83. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  84. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  85. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  86. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  87. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  88. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  89. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  90. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  91. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  92. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  93. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  94. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  95. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  96. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  97. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  98. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  99. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  100. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  101. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  102. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  103. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  104. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  105. { 0xFFFFFFFF }
  106. };
  107. static const struct si_cac_config_reg lcac_tahiti[] =
  108. {
  109. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  110. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  111. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  112. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  113. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  114. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  115. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  116. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  117. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  118. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  119. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  120. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  121. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  122. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  123. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  124. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  125. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  126. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  127. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  128. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  129. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  130. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  131. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  132. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  133. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  134. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  135. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  136. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  137. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  138. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  139. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  140. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  141. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  142. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  143. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  144. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  145. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  146. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  147. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  148. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  149. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  150. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  151. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  152. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  153. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  154. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  155. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  156. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  157. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  158. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  159. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  160. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  161. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  162. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  163. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  164. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  165. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  166. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  167. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  168. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  169. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  170. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  171. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  172. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  173. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  174. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  175. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  176. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  177. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  178. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  179. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  180. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  181. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  182. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  183. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  184. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  185. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  186. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  187. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  188. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  189. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  190. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  191. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  192. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  193. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  194. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  195. { 0xFFFFFFFF }
  196. };
  197. static const struct si_cac_config_reg cac_override_tahiti[] =
  198. {
  199. { 0xFFFFFFFF }
  200. };
  201. static const struct si_powertune_data powertune_data_tahiti =
  202. {
  203. ((1 << 16) | 27027),
  204. 6,
  205. 0,
  206. 4,
  207. 95,
  208. {
  209. 0UL,
  210. 0UL,
  211. 4521550UL,
  212. 309631529UL,
  213. -1270850L,
  214. 4513710L,
  215. 40
  216. },
  217. 595000000UL,
  218. 12,
  219. {
  220. 0,
  221. 0,
  222. 0,
  223. 0,
  224. 0,
  225. 0,
  226. 0,
  227. 0
  228. },
  229. true
  230. };
  231. static const struct si_dte_data dte_data_tahiti =
  232. {
  233. { 1159409, 0, 0, 0, 0 },
  234. { 777, 0, 0, 0, 0 },
  235. 2,
  236. 54000,
  237. 127000,
  238. 25,
  239. 2,
  240. 10,
  241. 13,
  242. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  243. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  244. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  245. 85,
  246. false
  247. };
  248. static const struct si_dte_data dte_data_tahiti_pro =
  249. {
  250. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  251. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  252. 5,
  253. 45000,
  254. 100,
  255. 0xA,
  256. 1,
  257. 0,
  258. 0x10,
  259. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  260. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  261. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  262. 90,
  263. true
  264. };
  265. static const struct si_dte_data dte_data_new_zealand =
  266. {
  267. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  268. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  269. 0x5,
  270. 0xAFC8,
  271. 0x69,
  272. 0x32,
  273. 1,
  274. 0,
  275. 0x10,
  276. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  277. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  278. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  279. 85,
  280. true
  281. };
  282. static const struct si_dte_data dte_data_aruba_pro =
  283. {
  284. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  285. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  286. 5,
  287. 45000,
  288. 100,
  289. 0xA,
  290. 1,
  291. 0,
  292. 0x10,
  293. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  294. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  295. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  296. 90,
  297. true
  298. };
  299. static const struct si_dte_data dte_data_malta =
  300. {
  301. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  302. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  303. 5,
  304. 45000,
  305. 100,
  306. 0xA,
  307. 1,
  308. 0,
  309. 0x10,
  310. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  311. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  312. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  313. 90,
  314. true
  315. };
  316. static struct si_cac_config_reg cac_weights_pitcairn[] =
  317. {
  318. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  319. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  320. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  321. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  322. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  323. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  324. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  325. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  326. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  327. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  328. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  329. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  330. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  331. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  332. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  333. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  334. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  335. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  336. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  337. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  338. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  339. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  340. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  341. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  342. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  343. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  344. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  345. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  346. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  347. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  348. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  349. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  350. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  351. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  352. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  353. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  354. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  355. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  356. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  357. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  358. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  359. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  360. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  361. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  362. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  363. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  364. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  365. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  366. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  367. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  368. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  369. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  370. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  371. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  372. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  373. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  374. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  375. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  376. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  377. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  378. { 0xFFFFFFFF }
  379. };
  380. static const struct si_cac_config_reg lcac_pitcairn[] =
  381. {
  382. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  383. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  384. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  385. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  386. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  387. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  388. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  389. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  390. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  391. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  392. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  393. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  394. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  395. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  396. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  397. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  398. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  399. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  400. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  401. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  402. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  403. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  404. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  405. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  406. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  407. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  408. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  409. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  410. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  411. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  412. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  413. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  414. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  415. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  416. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  417. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  418. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  419. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  420. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  421. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  422. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  423. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  424. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  425. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  426. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  427. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  428. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  429. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  430. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  431. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  432. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  433. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  434. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  435. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  436. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  437. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  438. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  439. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  440. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  441. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  442. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  443. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  444. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  445. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  446. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  447. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  448. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  449. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  450. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  451. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  452. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  453. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  454. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  455. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  456. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  457. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  458. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  459. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  460. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  461. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  462. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  463. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  464. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  465. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  466. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  467. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  468. { 0xFFFFFFFF }
  469. };
  470. static const struct si_cac_config_reg cac_override_pitcairn[] =
  471. {
  472. { 0xFFFFFFFF }
  473. };
  474. static const struct si_powertune_data powertune_data_pitcairn =
  475. {
  476. ((1 << 16) | 27027),
  477. 5,
  478. 0,
  479. 6,
  480. 100,
  481. {
  482. 51600000UL,
  483. 1800000UL,
  484. 7194395UL,
  485. 309631529UL,
  486. -1270850L,
  487. 4513710L,
  488. 100
  489. },
  490. 117830498UL,
  491. 12,
  492. {
  493. 0,
  494. 0,
  495. 0,
  496. 0,
  497. 0,
  498. 0,
  499. 0,
  500. 0
  501. },
  502. true
  503. };
  504. static const struct si_dte_data dte_data_pitcairn =
  505. {
  506. { 0, 0, 0, 0, 0 },
  507. { 0, 0, 0, 0, 0 },
  508. 0,
  509. 0,
  510. 0,
  511. 0,
  512. 0,
  513. 0,
  514. 0,
  515. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  516. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  517. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  518. 0,
  519. false
  520. };
  521. static const struct si_dte_data dte_data_curacao_xt =
  522. {
  523. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  524. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  525. 5,
  526. 45000,
  527. 100,
  528. 0xA,
  529. 1,
  530. 0,
  531. 0x10,
  532. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  533. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  534. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  535. 90,
  536. true
  537. };
  538. static const struct si_dte_data dte_data_curacao_pro =
  539. {
  540. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  541. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  542. 5,
  543. 45000,
  544. 100,
  545. 0xA,
  546. 1,
  547. 0,
  548. 0x10,
  549. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  550. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  551. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  552. 90,
  553. true
  554. };
  555. static const struct si_dte_data dte_data_neptune_xt =
  556. {
  557. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  558. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  559. 5,
  560. 45000,
  561. 100,
  562. 0xA,
  563. 1,
  564. 0,
  565. 0x10,
  566. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  567. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  568. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  569. 90,
  570. true
  571. };
  572. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  573. {
  574. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  575. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  576. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  577. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  578. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  579. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  580. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  581. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  582. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  583. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  584. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  585. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  586. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  587. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  588. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  589. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  590. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  591. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  592. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  593. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  594. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  595. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  596. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  597. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  598. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  599. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  600. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  601. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  602. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  603. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  604. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  605. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  606. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  607. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  608. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  609. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  610. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  611. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  612. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  613. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  614. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  615. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  616. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  617. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  618. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  619. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  620. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  621. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  622. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  623. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  624. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  625. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  626. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  627. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  628. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  629. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  630. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  631. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  632. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  633. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  634. { 0xFFFFFFFF }
  635. };
  636. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  637. {
  638. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  639. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  640. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  641. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  642. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  643. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  644. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  645. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  646. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  647. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  648. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  649. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  650. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  651. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  652. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  653. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  654. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  655. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  656. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  657. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  658. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  659. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  660. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  661. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  662. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  663. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  664. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  665. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  666. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  667. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  668. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  669. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  670. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  671. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  672. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  673. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  674. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  675. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  676. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  677. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  678. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  679. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  680. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  681. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  682. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  683. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  684. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  685. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  686. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  687. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  688. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  689. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  690. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  691. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  692. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  693. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  694. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  695. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  696. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  697. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  698. { 0xFFFFFFFF }
  699. };
  700. static const struct si_cac_config_reg cac_weights_heathrow[] =
  701. {
  702. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  703. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  704. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  705. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  706. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  707. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  708. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  709. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  710. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  711. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  712. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  713. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  714. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  715. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  716. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  717. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  718. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  719. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  720. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  721. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  722. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  723. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  724. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  725. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  726. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  727. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  728. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  729. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  730. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  731. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  732. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  733. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  734. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  735. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  736. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  737. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  738. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  739. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  740. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  741. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  742. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  743. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  744. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  745. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  746. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  747. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  748. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  749. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  750. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  751. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  752. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  753. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  754. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  755. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  756. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  757. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  758. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  759. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  760. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  761. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  762. { 0xFFFFFFFF }
  763. };
  764. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  765. {
  766. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  767. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  768. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  769. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  770. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  771. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  772. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  773. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  774. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  775. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  776. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  777. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  778. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  779. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  780. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  781. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  782. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  783. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  784. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  785. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  786. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  787. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  788. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  789. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  790. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  791. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  792. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  793. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  794. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  795. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  796. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  797. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  798. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  799. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  800. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  801. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  802. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  803. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  804. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  805. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  806. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  807. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  808. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  809. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  810. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  811. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  812. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  813. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  814. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  815. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  816. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  817. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  818. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  819. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  820. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  821. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  822. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  823. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  824. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  825. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  826. { 0xFFFFFFFF }
  827. };
  828. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  829. {
  830. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  831. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  832. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  833. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  834. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  835. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  836. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  837. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  838. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  839. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  840. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  841. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  842. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  843. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  844. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  845. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  846. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  847. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  848. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  849. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  850. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  851. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  852. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  853. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  854. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  855. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  856. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  857. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  858. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  859. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  860. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  861. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  862. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  863. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  864. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  865. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  866. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  867. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  868. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  869. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  870. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  871. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  872. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  873. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  874. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  875. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  876. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  877. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  878. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  879. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  880. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  881. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  882. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  883. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  884. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  885. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  886. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  887. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  888. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  889. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  890. { 0xFFFFFFFF }
  891. };
  892. static const struct si_cac_config_reg lcac_cape_verde[] =
  893. {
  894. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  895. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  896. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  897. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  898. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  899. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  900. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  901. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  902. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  903. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  904. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  905. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  906. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  907. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  908. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  909. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  910. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  911. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  912. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  913. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  914. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  915. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  916. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  917. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  918. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  919. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  920. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  921. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  922. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  923. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  924. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  925. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  926. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  927. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  928. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  929. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  930. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  931. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  932. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  933. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  934. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  935. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  936. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  937. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  938. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  939. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  940. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  941. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  942. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  943. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  944. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  945. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  946. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  947. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  948. { 0xFFFFFFFF }
  949. };
  950. static const struct si_cac_config_reg cac_override_cape_verde[] =
  951. {
  952. { 0xFFFFFFFF }
  953. };
  954. static const struct si_powertune_data powertune_data_cape_verde =
  955. {
  956. ((1 << 16) | 0x6993),
  957. 5,
  958. 0,
  959. 7,
  960. 105,
  961. {
  962. 0UL,
  963. 0UL,
  964. 7194395UL,
  965. 309631529UL,
  966. -1270850L,
  967. 4513710L,
  968. 100
  969. },
  970. 117830498UL,
  971. 12,
  972. {
  973. 0,
  974. 0,
  975. 0,
  976. 0,
  977. 0,
  978. 0,
  979. 0,
  980. 0
  981. },
  982. true
  983. };
  984. static const struct si_dte_data dte_data_cape_verde =
  985. {
  986. { 0, 0, 0, 0, 0 },
  987. { 0, 0, 0, 0, 0 },
  988. 0,
  989. 0,
  990. 0,
  991. 0,
  992. 0,
  993. 0,
  994. 0,
  995. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  996. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  997. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  998. 0,
  999. false
  1000. };
  1001. static const struct si_dte_data dte_data_venus_xtx =
  1002. {
  1003. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1004. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1005. 5,
  1006. 55000,
  1007. 0x69,
  1008. 0xA,
  1009. 1,
  1010. 0,
  1011. 0x3,
  1012. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1013. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1014. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1015. 90,
  1016. true
  1017. };
  1018. static const struct si_dte_data dte_data_venus_xt =
  1019. {
  1020. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1021. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1022. 5,
  1023. 55000,
  1024. 0x69,
  1025. 0xA,
  1026. 1,
  1027. 0,
  1028. 0x3,
  1029. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1030. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1031. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1032. 90,
  1033. true
  1034. };
  1035. static const struct si_dte_data dte_data_venus_pro =
  1036. {
  1037. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1038. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1039. 5,
  1040. 55000,
  1041. 0x69,
  1042. 0xA,
  1043. 1,
  1044. 0,
  1045. 0x3,
  1046. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1047. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1048. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1049. 90,
  1050. true
  1051. };
  1052. static struct si_cac_config_reg cac_weights_oland[] =
  1053. {
  1054. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1055. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1056. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1057. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1058. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1059. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1060. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1061. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1062. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1063. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1064. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1065. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1066. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1067. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1068. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1069. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1070. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1071. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1072. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1073. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1074. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1075. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1076. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1077. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1078. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1079. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1080. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1081. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1082. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1083. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1084. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1085. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1086. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1087. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1088. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1089. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1090. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1091. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1092. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1093. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1094. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1095. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1096. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1097. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1098. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1099. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1100. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1101. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1102. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1103. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1104. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1105. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1106. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1107. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1108. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1109. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1110. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1111. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1112. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1113. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1114. { 0xFFFFFFFF }
  1115. };
  1116. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1117. {
  1118. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1119. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1120. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1121. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1122. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1123. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1124. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1125. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1126. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1127. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1128. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1129. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1130. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1131. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1132. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1133. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1134. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1135. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1136. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1137. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1138. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1139. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1140. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1141. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1142. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1143. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1144. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1145. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1146. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1147. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1148. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1149. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1150. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1151. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1152. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1153. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1154. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1155. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1156. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1160. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1161. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1162. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1163. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1164. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1165. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1166. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1167. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1168. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1169. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1170. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1171. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1172. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1173. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1174. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1175. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1176. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1177. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1178. { 0xFFFFFFFF }
  1179. };
  1180. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1181. {
  1182. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1189. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1190. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1191. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1192. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1193. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1201. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1202. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1203. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1204. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1205. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1206. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1207. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1208. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1209. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1210. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1211. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1212. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1213. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1214. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1215. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1216. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1217. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1218. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1219. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1220. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1224. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1225. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1226. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1227. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1228. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1229. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1230. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1231. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1232. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1233. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1234. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1235. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1236. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1237. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1238. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1239. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1240. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1241. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1242. { 0xFFFFFFFF }
  1243. };
  1244. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1245. {
  1246. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1253. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1254. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1255. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1256. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1257. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1265. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1266. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1267. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1268. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1269. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1270. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1271. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1272. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1273. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1274. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1275. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1276. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1277. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1278. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1279. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1280. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1281. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1282. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1283. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1284. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1288. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1289. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1290. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1291. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1292. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1293. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1294. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1295. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1296. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1297. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1298. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1299. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1300. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1301. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1302. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1303. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1304. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1305. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1306. { 0xFFFFFFFF }
  1307. };
  1308. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1309. {
  1310. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1317. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1318. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1319. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1320. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1321. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1329. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1330. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1331. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1332. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1333. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1334. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1335. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1336. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1337. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1338. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1339. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1340. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1341. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1342. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1343. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1344. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1345. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1346. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1347. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1348. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1352. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1353. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1354. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1355. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1356. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1357. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1358. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1359. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1360. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1361. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1362. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1363. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1364. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1365. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1366. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1367. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1368. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1369. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1370. { 0xFFFFFFFF }
  1371. };
  1372. static const struct si_cac_config_reg lcac_oland[] =
  1373. {
  1374. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1381. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1382. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1383. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1384. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1385. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1393. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1394. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1395. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1396. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1397. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1398. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1399. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1400. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1401. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1402. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1403. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1404. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1405. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1406. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1416. { 0xFFFFFFFF }
  1417. };
  1418. static const struct si_cac_config_reg lcac_mars_pro[] =
  1419. {
  1420. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1421. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1422. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1423. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1424. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1425. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1426. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1427. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1428. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1429. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1430. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1431. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1432. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1433. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1457. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1458. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1459. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1460. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1461. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1462. { 0xFFFFFFFF }
  1463. };
  1464. static const struct si_cac_config_reg cac_override_oland[] =
  1465. {
  1466. { 0xFFFFFFFF }
  1467. };
  1468. static const struct si_powertune_data powertune_data_oland =
  1469. {
  1470. ((1 << 16) | 0x6993),
  1471. 5,
  1472. 0,
  1473. 7,
  1474. 105,
  1475. {
  1476. 0UL,
  1477. 0UL,
  1478. 7194395UL,
  1479. 309631529UL,
  1480. -1270850L,
  1481. 4513710L,
  1482. 100
  1483. },
  1484. 117830498UL,
  1485. 12,
  1486. {
  1487. 0,
  1488. 0,
  1489. 0,
  1490. 0,
  1491. 0,
  1492. 0,
  1493. 0,
  1494. 0
  1495. },
  1496. true
  1497. };
  1498. static const struct si_powertune_data powertune_data_mars_pro =
  1499. {
  1500. ((1 << 16) | 0x6993),
  1501. 5,
  1502. 0,
  1503. 7,
  1504. 105,
  1505. {
  1506. 0UL,
  1507. 0UL,
  1508. 7194395UL,
  1509. 309631529UL,
  1510. -1270850L,
  1511. 4513710L,
  1512. 100
  1513. },
  1514. 117830498UL,
  1515. 12,
  1516. {
  1517. 0,
  1518. 0,
  1519. 0,
  1520. 0,
  1521. 0,
  1522. 0,
  1523. 0,
  1524. 0
  1525. },
  1526. true
  1527. };
  1528. static const struct si_dte_data dte_data_oland =
  1529. {
  1530. { 0, 0, 0, 0, 0 },
  1531. { 0, 0, 0, 0, 0 },
  1532. 0,
  1533. 0,
  1534. 0,
  1535. 0,
  1536. 0,
  1537. 0,
  1538. 0,
  1539. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1540. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1541. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1542. 0,
  1543. false
  1544. };
  1545. static const struct si_dte_data dte_data_mars_pro =
  1546. {
  1547. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1548. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1549. 5,
  1550. 55000,
  1551. 105,
  1552. 0xA,
  1553. 1,
  1554. 0,
  1555. 0x10,
  1556. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1557. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1558. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1559. 90,
  1560. true
  1561. };
  1562. static const struct si_dte_data dte_data_sun_xt =
  1563. {
  1564. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1565. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1566. 5,
  1567. 55000,
  1568. 105,
  1569. 0xA,
  1570. 1,
  1571. 0,
  1572. 0x10,
  1573. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1574. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1575. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1576. 90,
  1577. true
  1578. };
  1579. static const struct si_cac_config_reg cac_weights_hainan[] =
  1580. {
  1581. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1582. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1583. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1584. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1585. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1586. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1587. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1588. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1589. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1590. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1591. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1592. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1593. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1594. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1595. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1596. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1597. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1598. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1599. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1600. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1601. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1602. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1603. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1604. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1605. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1606. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1607. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1608. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1609. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1610. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1611. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1612. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1613. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1614. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1615. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1616. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1617. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1618. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1619. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1620. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1621. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1622. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1623. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1624. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1625. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1626. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1627. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1628. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1629. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1630. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1631. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1632. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1633. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1634. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1635. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1636. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1637. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1638. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1639. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1640. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1641. { 0xFFFFFFFF }
  1642. };
  1643. static const struct si_powertune_data powertune_data_hainan =
  1644. {
  1645. ((1 << 16) | 0x6993),
  1646. 5,
  1647. 0,
  1648. 9,
  1649. 105,
  1650. {
  1651. 0UL,
  1652. 0UL,
  1653. 7194395UL,
  1654. 309631529UL,
  1655. -1270850L,
  1656. 4513710L,
  1657. 100
  1658. },
  1659. 117830498UL,
  1660. 12,
  1661. {
  1662. 0,
  1663. 0,
  1664. 0,
  1665. 0,
  1666. 0,
  1667. 0,
  1668. 0,
  1669. 0
  1670. },
  1671. true
  1672. };
  1673. static int si_populate_voltage_value(struct radeon_device *rdev,
  1674. const struct atom_voltage_table *table,
  1675. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1676. static int si_get_std_voltage_value(struct radeon_device *rdev,
  1677. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1678. u16 *std_voltage);
  1679. static int si_write_smc_soft_register(struct radeon_device *rdev,
  1680. u16 reg_offset, u32 value);
  1681. static int si_convert_power_level_to_smc(struct radeon_device *rdev,
  1682. struct rv7xx_pl *pl,
  1683. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1684. static int si_calculate_sclk_params(struct radeon_device *rdev,
  1685. u32 engine_clock,
  1686. SISLANDS_SMC_SCLK_VALUE *sclk);
  1687. static void si_thermal_start_smc_fan_control(struct radeon_device *rdev);
  1688. static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev);
  1689. static struct si_power_info *si_get_pi(struct radeon_device *rdev)
  1690. {
  1691. struct si_power_info *pi = rdev->pm.dpm.priv;
  1692. return pi;
  1693. }
  1694. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1695. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1696. {
  1697. s64 kt, kv, leakage_w, i_leakage, vddc;
  1698. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1699. s64 tmp;
  1700. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1701. vddc = div64_s64(drm_int2fixp(v), 1000);
  1702. temperature = div64_s64(drm_int2fixp(t), 1000);
  1703. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1704. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1705. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1706. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1707. t_ref = drm_int2fixp(coeff->t_ref);
  1708. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1709. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1710. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1711. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1712. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1713. *leakage = drm_fixp2int(leakage_w * 1000);
  1714. }
  1715. static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
  1716. const struct ni_leakage_coeffients *coeff,
  1717. u16 v,
  1718. s32 t,
  1719. u32 i_leakage,
  1720. u32 *leakage)
  1721. {
  1722. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1723. }
  1724. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1725. const u32 fixed_kt, u16 v,
  1726. u32 ileakage, u32 *leakage)
  1727. {
  1728. s64 kt, kv, leakage_w, i_leakage, vddc;
  1729. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1730. vddc = div64_s64(drm_int2fixp(v), 1000);
  1731. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1732. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1733. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1734. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1735. *leakage = drm_fixp2int(leakage_w * 1000);
  1736. }
  1737. static void si_calculate_leakage_for_v(struct radeon_device *rdev,
  1738. const struct ni_leakage_coeffients *coeff,
  1739. const u32 fixed_kt,
  1740. u16 v,
  1741. u32 i_leakage,
  1742. u32 *leakage)
  1743. {
  1744. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1745. }
  1746. static void si_update_dte_from_pl2(struct radeon_device *rdev,
  1747. struct si_dte_data *dte_data)
  1748. {
  1749. u32 p_limit1 = rdev->pm.dpm.tdp_limit;
  1750. u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
  1751. u32 k = dte_data->k;
  1752. u32 t_max = dte_data->max_t;
  1753. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1754. u32 t_0 = dte_data->t0;
  1755. u32 i;
  1756. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1757. dte_data->tdep_count = 3;
  1758. for (i = 0; i < k; i++) {
  1759. dte_data->r[i] =
  1760. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1761. (p_limit2 * (u32)100);
  1762. }
  1763. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1764. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1765. dte_data->tdep_r[i] = dte_data->r[4];
  1766. }
  1767. } else {
  1768. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1769. }
  1770. }
  1771. static void si_initialize_powertune_defaults(struct radeon_device *rdev)
  1772. {
  1773. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  1774. struct si_power_info *si_pi = si_get_pi(rdev);
  1775. bool update_dte_from_pl2 = false;
  1776. if (rdev->family == CHIP_TAHITI) {
  1777. si_pi->cac_weights = cac_weights_tahiti;
  1778. si_pi->lcac_config = lcac_tahiti;
  1779. si_pi->cac_override = cac_override_tahiti;
  1780. si_pi->powertune_data = &powertune_data_tahiti;
  1781. si_pi->dte_data = dte_data_tahiti;
  1782. switch (rdev->pdev->device) {
  1783. case 0x6798:
  1784. si_pi->dte_data.enable_dte_by_default = true;
  1785. break;
  1786. case 0x6799:
  1787. si_pi->dte_data = dte_data_new_zealand;
  1788. break;
  1789. case 0x6790:
  1790. case 0x6791:
  1791. case 0x6792:
  1792. case 0x679E:
  1793. si_pi->dte_data = dte_data_aruba_pro;
  1794. update_dte_from_pl2 = true;
  1795. break;
  1796. case 0x679B:
  1797. si_pi->dte_data = dte_data_malta;
  1798. update_dte_from_pl2 = true;
  1799. break;
  1800. case 0x679A:
  1801. si_pi->dte_data = dte_data_tahiti_pro;
  1802. update_dte_from_pl2 = true;
  1803. break;
  1804. default:
  1805. if (si_pi->dte_data.enable_dte_by_default == true)
  1806. DRM_ERROR("DTE is not enabled!\n");
  1807. break;
  1808. }
  1809. } else if (rdev->family == CHIP_PITCAIRN) {
  1810. switch (rdev->pdev->device) {
  1811. case 0x6810:
  1812. case 0x6818:
  1813. si_pi->cac_weights = cac_weights_pitcairn;
  1814. si_pi->lcac_config = lcac_pitcairn;
  1815. si_pi->cac_override = cac_override_pitcairn;
  1816. si_pi->powertune_data = &powertune_data_pitcairn;
  1817. si_pi->dte_data = dte_data_curacao_xt;
  1818. update_dte_from_pl2 = true;
  1819. break;
  1820. case 0x6819:
  1821. case 0x6811:
  1822. si_pi->cac_weights = cac_weights_pitcairn;
  1823. si_pi->lcac_config = lcac_pitcairn;
  1824. si_pi->cac_override = cac_override_pitcairn;
  1825. si_pi->powertune_data = &powertune_data_pitcairn;
  1826. si_pi->dte_data = dte_data_curacao_pro;
  1827. update_dte_from_pl2 = true;
  1828. break;
  1829. case 0x6800:
  1830. case 0x6806:
  1831. si_pi->cac_weights = cac_weights_pitcairn;
  1832. si_pi->lcac_config = lcac_pitcairn;
  1833. si_pi->cac_override = cac_override_pitcairn;
  1834. si_pi->powertune_data = &powertune_data_pitcairn;
  1835. si_pi->dte_data = dte_data_neptune_xt;
  1836. update_dte_from_pl2 = true;
  1837. break;
  1838. default:
  1839. si_pi->cac_weights = cac_weights_pitcairn;
  1840. si_pi->lcac_config = lcac_pitcairn;
  1841. si_pi->cac_override = cac_override_pitcairn;
  1842. si_pi->powertune_data = &powertune_data_pitcairn;
  1843. si_pi->dte_data = dte_data_pitcairn;
  1844. break;
  1845. }
  1846. } else if (rdev->family == CHIP_VERDE) {
  1847. si_pi->lcac_config = lcac_cape_verde;
  1848. si_pi->cac_override = cac_override_cape_verde;
  1849. si_pi->powertune_data = &powertune_data_cape_verde;
  1850. switch (rdev->pdev->device) {
  1851. case 0x683B:
  1852. case 0x683F:
  1853. case 0x6829:
  1854. case 0x6835:
  1855. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1856. si_pi->dte_data = dte_data_cape_verde;
  1857. break;
  1858. case 0x682C:
  1859. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1860. si_pi->dte_data = dte_data_sun_xt;
  1861. update_dte_from_pl2 = true;
  1862. break;
  1863. case 0x6825:
  1864. case 0x6827:
  1865. si_pi->cac_weights = cac_weights_heathrow;
  1866. si_pi->dte_data = dte_data_cape_verde;
  1867. break;
  1868. case 0x6824:
  1869. case 0x682D:
  1870. si_pi->cac_weights = cac_weights_chelsea_xt;
  1871. si_pi->dte_data = dte_data_cape_verde;
  1872. break;
  1873. case 0x682F:
  1874. si_pi->cac_weights = cac_weights_chelsea_pro;
  1875. si_pi->dte_data = dte_data_cape_verde;
  1876. break;
  1877. case 0x6820:
  1878. si_pi->cac_weights = cac_weights_heathrow;
  1879. si_pi->dte_data = dte_data_venus_xtx;
  1880. break;
  1881. case 0x6821:
  1882. si_pi->cac_weights = cac_weights_heathrow;
  1883. si_pi->dte_data = dte_data_venus_xt;
  1884. break;
  1885. case 0x6823:
  1886. case 0x682B:
  1887. case 0x6822:
  1888. case 0x682A:
  1889. si_pi->cac_weights = cac_weights_chelsea_pro;
  1890. si_pi->dte_data = dte_data_venus_pro;
  1891. break;
  1892. default:
  1893. si_pi->cac_weights = cac_weights_cape_verde;
  1894. si_pi->dte_data = dte_data_cape_verde;
  1895. break;
  1896. }
  1897. } else if (rdev->family == CHIP_OLAND) {
  1898. switch (rdev->pdev->device) {
  1899. case 0x6601:
  1900. case 0x6621:
  1901. case 0x6603:
  1902. case 0x6605:
  1903. si_pi->cac_weights = cac_weights_mars_pro;
  1904. si_pi->lcac_config = lcac_mars_pro;
  1905. si_pi->cac_override = cac_override_oland;
  1906. si_pi->powertune_data = &powertune_data_mars_pro;
  1907. si_pi->dte_data = dte_data_mars_pro;
  1908. update_dte_from_pl2 = true;
  1909. break;
  1910. case 0x6600:
  1911. case 0x6606:
  1912. case 0x6620:
  1913. case 0x6604:
  1914. si_pi->cac_weights = cac_weights_mars_xt;
  1915. si_pi->lcac_config = lcac_mars_pro;
  1916. si_pi->cac_override = cac_override_oland;
  1917. si_pi->powertune_data = &powertune_data_mars_pro;
  1918. si_pi->dte_data = dte_data_mars_pro;
  1919. update_dte_from_pl2 = true;
  1920. break;
  1921. case 0x6611:
  1922. case 0x6613:
  1923. case 0x6608:
  1924. si_pi->cac_weights = cac_weights_oland_pro;
  1925. si_pi->lcac_config = lcac_mars_pro;
  1926. si_pi->cac_override = cac_override_oland;
  1927. si_pi->powertune_data = &powertune_data_mars_pro;
  1928. si_pi->dte_data = dte_data_mars_pro;
  1929. update_dte_from_pl2 = true;
  1930. break;
  1931. case 0x6610:
  1932. si_pi->cac_weights = cac_weights_oland_xt;
  1933. si_pi->lcac_config = lcac_mars_pro;
  1934. si_pi->cac_override = cac_override_oland;
  1935. si_pi->powertune_data = &powertune_data_mars_pro;
  1936. si_pi->dte_data = dte_data_mars_pro;
  1937. update_dte_from_pl2 = true;
  1938. break;
  1939. default:
  1940. si_pi->cac_weights = cac_weights_oland;
  1941. si_pi->lcac_config = lcac_oland;
  1942. si_pi->cac_override = cac_override_oland;
  1943. si_pi->powertune_data = &powertune_data_oland;
  1944. si_pi->dte_data = dte_data_oland;
  1945. break;
  1946. }
  1947. } else if (rdev->family == CHIP_HAINAN) {
  1948. si_pi->cac_weights = cac_weights_hainan;
  1949. si_pi->lcac_config = lcac_oland;
  1950. si_pi->cac_override = cac_override_oland;
  1951. si_pi->powertune_data = &powertune_data_hainan;
  1952. si_pi->dte_data = dte_data_sun_xt;
  1953. update_dte_from_pl2 = true;
  1954. } else {
  1955. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  1956. return;
  1957. }
  1958. ni_pi->enable_power_containment = false;
  1959. ni_pi->enable_cac = false;
  1960. ni_pi->enable_sq_ramping = false;
  1961. si_pi->enable_dte = false;
  1962. if (si_pi->powertune_data->enable_powertune_by_default) {
  1963. ni_pi->enable_power_containment= true;
  1964. ni_pi->enable_cac = true;
  1965. if (si_pi->dte_data.enable_dte_by_default) {
  1966. si_pi->enable_dte = true;
  1967. if (update_dte_from_pl2)
  1968. si_update_dte_from_pl2(rdev, &si_pi->dte_data);
  1969. }
  1970. ni_pi->enable_sq_ramping = true;
  1971. }
  1972. ni_pi->driver_calculate_cac_leakage = true;
  1973. ni_pi->cac_configuration_required = true;
  1974. if (ni_pi->cac_configuration_required) {
  1975. ni_pi->support_cac_long_term_average = true;
  1976. si_pi->dyn_powertune_data.l2_lta_window_size =
  1977. si_pi->powertune_data->l2_lta_window_size_default;
  1978. si_pi->dyn_powertune_data.lts_truncate =
  1979. si_pi->powertune_data->lts_truncate_default;
  1980. } else {
  1981. ni_pi->support_cac_long_term_average = false;
  1982. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  1983. si_pi->dyn_powertune_data.lts_truncate = 0;
  1984. }
  1985. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  1986. }
  1987. static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
  1988. {
  1989. return 1;
  1990. }
  1991. static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
  1992. {
  1993. u32 xclk;
  1994. u32 wintime;
  1995. u32 cac_window;
  1996. u32 cac_window_size;
  1997. xclk = radeon_get_xclk(rdev);
  1998. if (xclk == 0)
  1999. return 0;
  2000. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2001. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2002. wintime = (cac_window_size * 100) / xclk;
  2003. return wintime;
  2004. }
  2005. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2006. {
  2007. return power_in_watts;
  2008. }
  2009. static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
  2010. bool adjust_polarity,
  2011. u32 tdp_adjustment,
  2012. u32 *tdp_limit,
  2013. u32 *near_tdp_limit)
  2014. {
  2015. u32 adjustment_delta, max_tdp_limit;
  2016. if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
  2017. return -EINVAL;
  2018. max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
  2019. if (adjust_polarity) {
  2020. *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  2021. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
  2022. } else {
  2023. *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
  2024. adjustment_delta = rdev->pm.dpm.tdp_limit - *tdp_limit;
  2025. if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
  2026. *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2027. else
  2028. *near_tdp_limit = 0;
  2029. }
  2030. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2031. return -EINVAL;
  2032. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2033. return -EINVAL;
  2034. return 0;
  2035. }
  2036. static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
  2037. struct radeon_ps *radeon_state)
  2038. {
  2039. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2040. struct si_power_info *si_pi = si_get_pi(rdev);
  2041. if (ni_pi->enable_power_containment) {
  2042. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2043. PP_SIslands_PAPMParameters *papm_parm;
  2044. struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
  2045. u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
  2046. u32 tdp_limit;
  2047. u32 near_tdp_limit;
  2048. int ret;
  2049. if (scaling_factor == 0)
  2050. return -EINVAL;
  2051. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2052. ret = si_calculate_adjusted_tdp_limits(rdev,
  2053. false, /* ??? */
  2054. rdev->pm.dpm.tdp_adjustment,
  2055. &tdp_limit,
  2056. &near_tdp_limit);
  2057. if (ret)
  2058. return ret;
  2059. smc_table->dpm2Params.TDPLimit =
  2060. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2061. smc_table->dpm2Params.NearTDPLimit =
  2062. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2063. smc_table->dpm2Params.SafePowerLimit =
  2064. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2065. ret = si_copy_bytes_to_smc(rdev,
  2066. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2067. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2068. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2069. sizeof(u32) * 3,
  2070. si_pi->sram_end);
  2071. if (ret)
  2072. return ret;
  2073. if (si_pi->enable_ppm) {
  2074. papm_parm = &si_pi->papm_parm;
  2075. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2076. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2077. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2078. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2079. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2080. papm_parm->PlatformPowerLimit = 0xffffffff;
  2081. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2082. ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
  2083. (u8 *)papm_parm,
  2084. sizeof(PP_SIslands_PAPMParameters),
  2085. si_pi->sram_end);
  2086. if (ret)
  2087. return ret;
  2088. }
  2089. }
  2090. return 0;
  2091. }
  2092. static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
  2093. struct radeon_ps *radeon_state)
  2094. {
  2095. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2096. struct si_power_info *si_pi = si_get_pi(rdev);
  2097. if (ni_pi->enable_power_containment) {
  2098. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2099. u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
  2100. int ret;
  2101. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2102. smc_table->dpm2Params.NearTDPLimit =
  2103. cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2104. smc_table->dpm2Params.SafePowerLimit =
  2105. cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2106. ret = si_copy_bytes_to_smc(rdev,
  2107. (si_pi->state_table_start +
  2108. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2109. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2110. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2111. sizeof(u32) * 2,
  2112. si_pi->sram_end);
  2113. if (ret)
  2114. return ret;
  2115. }
  2116. return 0;
  2117. }
  2118. static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
  2119. const u16 prev_std_vddc,
  2120. const u16 curr_std_vddc)
  2121. {
  2122. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2123. u64 prev_vddc = (u64)prev_std_vddc;
  2124. u64 curr_vddc = (u64)curr_std_vddc;
  2125. u64 pwr_efficiency_ratio, n, d;
  2126. if ((prev_vddc == 0) || (curr_vddc == 0))
  2127. return 0;
  2128. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2129. d = prev_vddc * prev_vddc;
  2130. pwr_efficiency_ratio = div64_u64(n, d);
  2131. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2132. return 0;
  2133. return (u16)pwr_efficiency_ratio;
  2134. }
  2135. static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
  2136. struct radeon_ps *radeon_state)
  2137. {
  2138. struct si_power_info *si_pi = si_get_pi(rdev);
  2139. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2140. radeon_state->vclk && radeon_state->dclk)
  2141. return true;
  2142. return false;
  2143. }
  2144. static int si_populate_power_containment_values(struct radeon_device *rdev,
  2145. struct radeon_ps *radeon_state,
  2146. SISLANDS_SMC_SWSTATE *smc_state)
  2147. {
  2148. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2149. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2150. struct ni_ps *state = ni_get_ps(radeon_state);
  2151. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2152. u32 prev_sclk;
  2153. u32 max_sclk;
  2154. u32 min_sclk;
  2155. u16 prev_std_vddc;
  2156. u16 curr_std_vddc;
  2157. int i;
  2158. u16 pwr_efficiency_ratio;
  2159. u8 max_ps_percent;
  2160. bool disable_uvd_power_tune;
  2161. int ret;
  2162. if (ni_pi->enable_power_containment == false)
  2163. return 0;
  2164. if (state->performance_level_count == 0)
  2165. return -EINVAL;
  2166. if (smc_state->levelCount != state->performance_level_count)
  2167. return -EINVAL;
  2168. disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
  2169. smc_state->levels[0].dpm2.MaxPS = 0;
  2170. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2171. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2172. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2173. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2174. for (i = 1; i < state->performance_level_count; i++) {
  2175. prev_sclk = state->performance_levels[i-1].sclk;
  2176. max_sclk = state->performance_levels[i].sclk;
  2177. if (i == 1)
  2178. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2179. else
  2180. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2181. if (prev_sclk > max_sclk)
  2182. return -EINVAL;
  2183. if ((max_ps_percent == 0) ||
  2184. (prev_sclk == max_sclk) ||
  2185. disable_uvd_power_tune) {
  2186. min_sclk = max_sclk;
  2187. } else if (i == 1) {
  2188. min_sclk = prev_sclk;
  2189. } else {
  2190. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2191. }
  2192. if (min_sclk < state->performance_levels[0].sclk)
  2193. min_sclk = state->performance_levels[0].sclk;
  2194. if (min_sclk == 0)
  2195. return -EINVAL;
  2196. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2197. state->performance_levels[i-1].vddc, &vddc);
  2198. if (ret)
  2199. return ret;
  2200. ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
  2201. if (ret)
  2202. return ret;
  2203. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  2204. state->performance_levels[i].vddc, &vddc);
  2205. if (ret)
  2206. return ret;
  2207. ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
  2208. if (ret)
  2209. return ret;
  2210. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
  2211. prev_std_vddc, curr_std_vddc);
  2212. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2213. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2214. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2215. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2216. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2217. }
  2218. return 0;
  2219. }
  2220. static int si_populate_sq_ramping_values(struct radeon_device *rdev,
  2221. struct radeon_ps *radeon_state,
  2222. SISLANDS_SMC_SWSTATE *smc_state)
  2223. {
  2224. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2225. struct ni_ps *state = ni_get_ps(radeon_state);
  2226. u32 sq_power_throttle, sq_power_throttle2;
  2227. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2228. int i;
  2229. if (state->performance_level_count == 0)
  2230. return -EINVAL;
  2231. if (smc_state->levelCount != state->performance_level_count)
  2232. return -EINVAL;
  2233. if (rdev->pm.dpm.sq_ramping_threshold == 0)
  2234. return -EINVAL;
  2235. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2236. enable_sq_ramping = false;
  2237. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2238. enable_sq_ramping = false;
  2239. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2240. enable_sq_ramping = false;
  2241. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2242. enable_sq_ramping = false;
  2243. if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2244. enable_sq_ramping = false;
  2245. for (i = 0; i < state->performance_level_count; i++) {
  2246. sq_power_throttle = 0;
  2247. sq_power_throttle2 = 0;
  2248. if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
  2249. enable_sq_ramping) {
  2250. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2251. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2252. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2253. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2254. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2255. } else {
  2256. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2257. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2258. }
  2259. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2260. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2261. }
  2262. return 0;
  2263. }
  2264. static int si_enable_power_containment(struct radeon_device *rdev,
  2265. struct radeon_ps *radeon_new_state,
  2266. bool enable)
  2267. {
  2268. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2269. PPSMC_Result smc_result;
  2270. int ret = 0;
  2271. if (ni_pi->enable_power_containment) {
  2272. if (enable) {
  2273. if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
  2274. smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
  2275. if (smc_result != PPSMC_Result_OK) {
  2276. ret = -EINVAL;
  2277. ni_pi->pc_enabled = false;
  2278. } else {
  2279. ni_pi->pc_enabled = true;
  2280. }
  2281. }
  2282. } else {
  2283. smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
  2284. if (smc_result != PPSMC_Result_OK)
  2285. ret = -EINVAL;
  2286. ni_pi->pc_enabled = false;
  2287. }
  2288. }
  2289. return ret;
  2290. }
  2291. static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
  2292. {
  2293. struct si_power_info *si_pi = si_get_pi(rdev);
  2294. int ret = 0;
  2295. struct si_dte_data *dte_data = &si_pi->dte_data;
  2296. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2297. u32 table_size;
  2298. u8 tdep_count;
  2299. u32 i;
  2300. if (dte_data == NULL)
  2301. si_pi->enable_dte = false;
  2302. if (si_pi->enable_dte == false)
  2303. return 0;
  2304. if (dte_data->k <= 0)
  2305. return -EINVAL;
  2306. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2307. if (dte_tables == NULL) {
  2308. si_pi->enable_dte = false;
  2309. return -ENOMEM;
  2310. }
  2311. table_size = dte_data->k;
  2312. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2313. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2314. tdep_count = dte_data->tdep_count;
  2315. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2316. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2317. dte_tables->K = cpu_to_be32(table_size);
  2318. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2319. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2320. dte_tables->WindowSize = dte_data->window_size;
  2321. dte_tables->temp_select = dte_data->temp_select;
  2322. dte_tables->DTE_mode = dte_data->dte_mode;
  2323. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2324. if (tdep_count > 0)
  2325. table_size--;
  2326. for (i = 0; i < table_size; i++) {
  2327. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2328. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2329. }
  2330. dte_tables->Tdep_count = tdep_count;
  2331. for (i = 0; i < (u32)tdep_count; i++) {
  2332. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2333. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2334. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2335. }
  2336. ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
  2337. sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
  2338. kfree(dte_tables);
  2339. return ret;
  2340. }
  2341. static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
  2342. u16 *max, u16 *min)
  2343. {
  2344. struct si_power_info *si_pi = si_get_pi(rdev);
  2345. struct radeon_cac_leakage_table *table =
  2346. &rdev->pm.dpm.dyn_state.cac_leakage_table;
  2347. u32 i;
  2348. u32 v0_loadline;
  2349. if (table == NULL)
  2350. return -EINVAL;
  2351. *max = 0;
  2352. *min = 0xFFFF;
  2353. for (i = 0; i < table->count; i++) {
  2354. if (table->entries[i].vddc > *max)
  2355. *max = table->entries[i].vddc;
  2356. if (table->entries[i].vddc < *min)
  2357. *min = table->entries[i].vddc;
  2358. }
  2359. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2360. return -EINVAL;
  2361. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2362. if (v0_loadline > 0xFFFFUL)
  2363. return -EINVAL;
  2364. *min = (u16)v0_loadline;
  2365. if ((*min > *max) || (*max == 0) || (*min == 0))
  2366. return -EINVAL;
  2367. return 0;
  2368. }
  2369. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2370. {
  2371. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2372. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2373. }
  2374. static int si_init_dte_leakage_table(struct radeon_device *rdev,
  2375. PP_SIslands_CacConfig *cac_tables,
  2376. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2377. u16 t0, u16 t_step)
  2378. {
  2379. struct si_power_info *si_pi = si_get_pi(rdev);
  2380. u32 leakage;
  2381. unsigned int i, j;
  2382. s32 t;
  2383. u32 smc_leakage;
  2384. u32 scaling_factor;
  2385. u16 voltage;
  2386. scaling_factor = si_get_smc_power_scaling_factor(rdev);
  2387. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2388. t = (1000 * (i * t_step + t0));
  2389. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2390. voltage = vddc_max - (vddc_step * j);
  2391. si_calculate_leakage_for_v_and_t(rdev,
  2392. &si_pi->powertune_data->leakage_coefficients,
  2393. voltage,
  2394. t,
  2395. si_pi->dyn_powertune_data.cac_leakage,
  2396. &leakage);
  2397. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2398. if (smc_leakage > 0xFFFF)
  2399. smc_leakage = 0xFFFF;
  2400. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2401. cpu_to_be16((u16)smc_leakage);
  2402. }
  2403. }
  2404. return 0;
  2405. }
  2406. static int si_init_simplified_leakage_table(struct radeon_device *rdev,
  2407. PP_SIslands_CacConfig *cac_tables,
  2408. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2409. {
  2410. struct si_power_info *si_pi = si_get_pi(rdev);
  2411. u32 leakage;
  2412. unsigned int i, j;
  2413. u32 smc_leakage;
  2414. u32 scaling_factor;
  2415. u16 voltage;
  2416. scaling_factor = si_get_smc_power_scaling_factor(rdev);
  2417. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2418. voltage = vddc_max - (vddc_step * j);
  2419. si_calculate_leakage_for_v(rdev,
  2420. &si_pi->powertune_data->leakage_coefficients,
  2421. si_pi->powertune_data->fixed_kt,
  2422. voltage,
  2423. si_pi->dyn_powertune_data.cac_leakage,
  2424. &leakage);
  2425. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2426. if (smc_leakage > 0xFFFF)
  2427. smc_leakage = 0xFFFF;
  2428. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2429. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2430. cpu_to_be16((u16)smc_leakage);
  2431. }
  2432. return 0;
  2433. }
  2434. static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
  2435. {
  2436. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2437. struct si_power_info *si_pi = si_get_pi(rdev);
  2438. PP_SIslands_CacConfig *cac_tables = NULL;
  2439. u16 vddc_max, vddc_min, vddc_step;
  2440. u16 t0, t_step;
  2441. u32 load_line_slope, reg;
  2442. int ret = 0;
  2443. u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
  2444. if (ni_pi->enable_cac == false)
  2445. return 0;
  2446. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2447. if (!cac_tables)
  2448. return -ENOMEM;
  2449. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2450. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2451. WREG32(CG_CAC_CTRL, reg);
  2452. si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
  2453. si_pi->dyn_powertune_data.dc_pwr_value =
  2454. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2455. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
  2456. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2457. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2458. ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
  2459. if (ret)
  2460. goto done_free;
  2461. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2462. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2463. t_step = 4;
  2464. t0 = 60;
  2465. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2466. ret = si_init_dte_leakage_table(rdev, cac_tables,
  2467. vddc_max, vddc_min, vddc_step,
  2468. t0, t_step);
  2469. else
  2470. ret = si_init_simplified_leakage_table(rdev, cac_tables,
  2471. vddc_max, vddc_min, vddc_step);
  2472. if (ret)
  2473. goto done_free;
  2474. load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2475. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2476. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2477. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2478. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2479. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2480. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2481. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2482. cac_tables->calculation_repeats = cpu_to_be32(2);
  2483. cac_tables->dc_cac = cpu_to_be32(0);
  2484. cac_tables->log2_PG_LKG_SCALE = 12;
  2485. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2486. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2487. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2488. ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
  2489. sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
  2490. if (ret)
  2491. goto done_free;
  2492. ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2493. done_free:
  2494. if (ret) {
  2495. ni_pi->enable_cac = false;
  2496. ni_pi->enable_power_containment = false;
  2497. }
  2498. kfree(cac_tables);
  2499. return 0;
  2500. }
  2501. static int si_program_cac_config_registers(struct radeon_device *rdev,
  2502. const struct si_cac_config_reg *cac_config_regs)
  2503. {
  2504. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2505. u32 data = 0, offset;
  2506. if (!config_regs)
  2507. return -EINVAL;
  2508. while (config_regs->offset != 0xFFFFFFFF) {
  2509. switch (config_regs->type) {
  2510. case SISLANDS_CACCONFIG_CGIND:
  2511. offset = SMC_CG_IND_START + config_regs->offset;
  2512. if (offset < SMC_CG_IND_END)
  2513. data = RREG32_SMC(offset);
  2514. break;
  2515. default:
  2516. data = RREG32(config_regs->offset << 2);
  2517. break;
  2518. }
  2519. data &= ~config_regs->mask;
  2520. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2521. switch (config_regs->type) {
  2522. case SISLANDS_CACCONFIG_CGIND:
  2523. offset = SMC_CG_IND_START + config_regs->offset;
  2524. if (offset < SMC_CG_IND_END)
  2525. WREG32_SMC(offset, data);
  2526. break;
  2527. default:
  2528. WREG32(config_regs->offset << 2, data);
  2529. break;
  2530. }
  2531. config_regs++;
  2532. }
  2533. return 0;
  2534. }
  2535. static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
  2536. {
  2537. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2538. struct si_power_info *si_pi = si_get_pi(rdev);
  2539. int ret;
  2540. if ((ni_pi->enable_cac == false) ||
  2541. (ni_pi->cac_configuration_required == false))
  2542. return 0;
  2543. ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
  2544. if (ret)
  2545. return ret;
  2546. ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
  2547. if (ret)
  2548. return ret;
  2549. ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
  2550. if (ret)
  2551. return ret;
  2552. return 0;
  2553. }
  2554. static int si_enable_smc_cac(struct radeon_device *rdev,
  2555. struct radeon_ps *radeon_new_state,
  2556. bool enable)
  2557. {
  2558. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2559. struct si_power_info *si_pi = si_get_pi(rdev);
  2560. PPSMC_Result smc_result;
  2561. int ret = 0;
  2562. if (ni_pi->enable_cac) {
  2563. if (enable) {
  2564. if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
  2565. if (ni_pi->support_cac_long_term_average) {
  2566. smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
  2567. if (smc_result != PPSMC_Result_OK)
  2568. ni_pi->support_cac_long_term_average = false;
  2569. }
  2570. smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
  2571. if (smc_result != PPSMC_Result_OK) {
  2572. ret = -EINVAL;
  2573. ni_pi->cac_enabled = false;
  2574. } else {
  2575. ni_pi->cac_enabled = true;
  2576. }
  2577. if (si_pi->enable_dte) {
  2578. smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
  2579. if (smc_result != PPSMC_Result_OK)
  2580. ret = -EINVAL;
  2581. }
  2582. }
  2583. } else if (ni_pi->cac_enabled) {
  2584. if (si_pi->enable_dte)
  2585. smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
  2586. smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
  2587. ni_pi->cac_enabled = false;
  2588. if (ni_pi->support_cac_long_term_average)
  2589. smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
  2590. }
  2591. }
  2592. return ret;
  2593. }
  2594. static int si_init_smc_spll_table(struct radeon_device *rdev)
  2595. {
  2596. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  2597. struct si_power_info *si_pi = si_get_pi(rdev);
  2598. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2599. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2600. u32 fb_div, p_div;
  2601. u32 clk_s, clk_v;
  2602. u32 sclk = 0;
  2603. int ret = 0;
  2604. u32 tmp;
  2605. int i;
  2606. if (si_pi->spll_table_start == 0)
  2607. return -EINVAL;
  2608. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2609. if (spll_table == NULL)
  2610. return -ENOMEM;
  2611. for (i = 0; i < 256; i++) {
  2612. ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
  2613. if (ret)
  2614. break;
  2615. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2616. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2617. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2618. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2619. fb_div &= ~0x00001FFF;
  2620. fb_div >>= 1;
  2621. clk_v >>= 6;
  2622. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2623. ret = -EINVAL;
  2624. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2625. ret = -EINVAL;
  2626. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2627. ret = -EINVAL;
  2628. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2629. ret = -EINVAL;
  2630. if (ret)
  2631. break;
  2632. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2633. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2634. spll_table->freq[i] = cpu_to_be32(tmp);
  2635. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2636. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2637. spll_table->ss[i] = cpu_to_be32(tmp);
  2638. sclk += 512;
  2639. }
  2640. if (!ret)
  2641. ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
  2642. (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2643. si_pi->sram_end);
  2644. if (ret)
  2645. ni_pi->enable_power_containment = false;
  2646. kfree(spll_table);
  2647. return ret;
  2648. }
  2649. static u16 si_get_lower_of_leakage_and_vce_voltage(struct radeon_device *rdev,
  2650. u16 vce_voltage)
  2651. {
  2652. u16 highest_leakage = 0;
  2653. struct si_power_info *si_pi = si_get_pi(rdev);
  2654. int i;
  2655. for (i = 0; i < si_pi->leakage_voltage.count; i++){
  2656. if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
  2657. highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
  2658. }
  2659. if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
  2660. return highest_leakage;
  2661. return vce_voltage;
  2662. }
  2663. static int si_get_vce_clock_voltage(struct radeon_device *rdev,
  2664. u32 evclk, u32 ecclk, u16 *voltage)
  2665. {
  2666. u32 i;
  2667. int ret = -EINVAL;
  2668. struct radeon_vce_clock_voltage_dependency_table *table =
  2669. &rdev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2670. if (((evclk == 0) && (ecclk == 0)) ||
  2671. (table && (table->count == 0))) {
  2672. *voltage = 0;
  2673. return 0;
  2674. }
  2675. for (i = 0; i < table->count; i++) {
  2676. if ((evclk <= table->entries[i].evclk) &&
  2677. (ecclk <= table->entries[i].ecclk)) {
  2678. *voltage = table->entries[i].v;
  2679. ret = 0;
  2680. break;
  2681. }
  2682. }
  2683. /* if no match return the highest voltage */
  2684. if (ret)
  2685. *voltage = table->entries[table->count - 1].v;
  2686. *voltage = si_get_lower_of_leakage_and_vce_voltage(rdev, *voltage);
  2687. return ret;
  2688. }
  2689. static void si_apply_state_adjust_rules(struct radeon_device *rdev,
  2690. struct radeon_ps *rps)
  2691. {
  2692. struct ni_ps *ps = ni_get_ps(rps);
  2693. struct radeon_clock_and_voltage_limits *max_limits;
  2694. bool disable_mclk_switching = false;
  2695. bool disable_sclk_switching = false;
  2696. u32 mclk, sclk;
  2697. u16 vddc, vddci, min_vce_voltage = 0;
  2698. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  2699. u32 max_sclk = 0, max_mclk = 0;
  2700. int i;
  2701. if (rdev->family == CHIP_HAINAN) {
  2702. if ((rdev->pdev->revision == 0x81) ||
  2703. (rdev->pdev->revision == 0xC3) ||
  2704. (rdev->pdev->device == 0x6664) ||
  2705. (rdev->pdev->device == 0x6665) ||
  2706. (rdev->pdev->device == 0x6667)) {
  2707. max_sclk = 75000;
  2708. }
  2709. if ((rdev->pdev->revision == 0xC3) ||
  2710. (rdev->pdev->device == 0x6665)) {
  2711. max_sclk = 60000;
  2712. max_mclk = 80000;
  2713. }
  2714. } else if (rdev->family == CHIP_OLAND) {
  2715. if ((rdev->pdev->revision == 0xC7) ||
  2716. (rdev->pdev->revision == 0x80) ||
  2717. (rdev->pdev->revision == 0x81) ||
  2718. (rdev->pdev->revision == 0x83) ||
  2719. (rdev->pdev->revision == 0x87) ||
  2720. (rdev->pdev->device == 0x6604) ||
  2721. (rdev->pdev->device == 0x6605)) {
  2722. max_sclk = 75000;
  2723. }
  2724. if (rdev->pm.dpm.high_pixelclock_count > 1)
  2725. disable_sclk_switching = true;
  2726. }
  2727. if (rps->vce_active) {
  2728. rps->evclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].evclk;
  2729. rps->ecclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].ecclk;
  2730. si_get_vce_clock_voltage(rdev, rps->evclk, rps->ecclk,
  2731. &min_vce_voltage);
  2732. } else {
  2733. rps->evclk = 0;
  2734. rps->ecclk = 0;
  2735. }
  2736. if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
  2737. ni_dpm_vblank_too_short(rdev))
  2738. disable_mclk_switching = true;
  2739. if (rps->vclk || rps->dclk) {
  2740. disable_mclk_switching = true;
  2741. disable_sclk_switching = true;
  2742. }
  2743. if (rdev->pm.dpm.ac_power)
  2744. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  2745. else
  2746. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  2747. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  2748. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  2749. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  2750. }
  2751. if (rdev->pm.dpm.ac_power == false) {
  2752. for (i = 0; i < ps->performance_level_count; i++) {
  2753. if (ps->performance_levels[i].mclk > max_limits->mclk)
  2754. ps->performance_levels[i].mclk = max_limits->mclk;
  2755. if (ps->performance_levels[i].sclk > max_limits->sclk)
  2756. ps->performance_levels[i].sclk = max_limits->sclk;
  2757. if (ps->performance_levels[i].vddc > max_limits->vddc)
  2758. ps->performance_levels[i].vddc = max_limits->vddc;
  2759. if (ps->performance_levels[i].vddci > max_limits->vddci)
  2760. ps->performance_levels[i].vddci = max_limits->vddci;
  2761. }
  2762. }
  2763. /* limit clocks to max supported clocks based on voltage dependency tables */
  2764. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2765. &max_sclk_vddc);
  2766. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2767. &max_mclk_vddci);
  2768. btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2769. &max_mclk_vddc);
  2770. for (i = 0; i < ps->performance_level_count; i++) {
  2771. if (max_sclk_vddc) {
  2772. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  2773. ps->performance_levels[i].sclk = max_sclk_vddc;
  2774. }
  2775. if (max_mclk_vddci) {
  2776. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  2777. ps->performance_levels[i].mclk = max_mclk_vddci;
  2778. }
  2779. if (max_mclk_vddc) {
  2780. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  2781. ps->performance_levels[i].mclk = max_mclk_vddc;
  2782. }
  2783. if (max_mclk) {
  2784. if (ps->performance_levels[i].mclk > max_mclk)
  2785. ps->performance_levels[i].mclk = max_mclk;
  2786. }
  2787. if (max_sclk) {
  2788. if (ps->performance_levels[i].sclk > max_sclk)
  2789. ps->performance_levels[i].sclk = max_sclk;
  2790. }
  2791. }
  2792. /* XXX validate the min clocks required for display */
  2793. if (disable_mclk_switching) {
  2794. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  2795. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  2796. } else {
  2797. mclk = ps->performance_levels[0].mclk;
  2798. vddci = ps->performance_levels[0].vddci;
  2799. }
  2800. if (disable_sclk_switching) {
  2801. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  2802. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  2803. } else {
  2804. sclk = ps->performance_levels[0].sclk;
  2805. vddc = ps->performance_levels[0].vddc;
  2806. }
  2807. if (rps->vce_active) {
  2808. if (sclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk)
  2809. sclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].sclk;
  2810. if (mclk < rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk)
  2811. mclk = rdev->pm.dpm.vce_states[rdev->pm.dpm.vce_level].mclk;
  2812. }
  2813. /* adjusted low state */
  2814. ps->performance_levels[0].sclk = sclk;
  2815. ps->performance_levels[0].mclk = mclk;
  2816. ps->performance_levels[0].vddc = vddc;
  2817. ps->performance_levels[0].vddci = vddci;
  2818. if (disable_sclk_switching) {
  2819. sclk = ps->performance_levels[0].sclk;
  2820. for (i = 1; i < ps->performance_level_count; i++) {
  2821. if (sclk < ps->performance_levels[i].sclk)
  2822. sclk = ps->performance_levels[i].sclk;
  2823. }
  2824. for (i = 0; i < ps->performance_level_count; i++) {
  2825. ps->performance_levels[i].sclk = sclk;
  2826. ps->performance_levels[i].vddc = vddc;
  2827. }
  2828. } else {
  2829. for (i = 1; i < ps->performance_level_count; i++) {
  2830. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  2831. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  2832. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  2833. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  2834. }
  2835. }
  2836. if (disable_mclk_switching) {
  2837. mclk = ps->performance_levels[0].mclk;
  2838. for (i = 1; i < ps->performance_level_count; i++) {
  2839. if (mclk < ps->performance_levels[i].mclk)
  2840. mclk = ps->performance_levels[i].mclk;
  2841. }
  2842. for (i = 0; i < ps->performance_level_count; i++) {
  2843. ps->performance_levels[i].mclk = mclk;
  2844. ps->performance_levels[i].vddci = vddci;
  2845. }
  2846. } else {
  2847. for (i = 1; i < ps->performance_level_count; i++) {
  2848. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  2849. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  2850. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  2851. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  2852. }
  2853. }
  2854. for (i = 0; i < ps->performance_level_count; i++)
  2855. btc_adjust_clock_combinations(rdev, max_limits,
  2856. &ps->performance_levels[i]);
  2857. for (i = 0; i < ps->performance_level_count; i++) {
  2858. if (ps->performance_levels[i].vddc < min_vce_voltage)
  2859. ps->performance_levels[i].vddc = min_vce_voltage;
  2860. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  2861. ps->performance_levels[i].sclk,
  2862. max_limits->vddc, &ps->performance_levels[i].vddc);
  2863. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  2864. ps->performance_levels[i].mclk,
  2865. max_limits->vddci, &ps->performance_levels[i].vddci);
  2866. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  2867. ps->performance_levels[i].mclk,
  2868. max_limits->vddc, &ps->performance_levels[i].vddc);
  2869. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  2870. rdev->clock.current_dispclk,
  2871. max_limits->vddc, &ps->performance_levels[i].vddc);
  2872. }
  2873. for (i = 0; i < ps->performance_level_count; i++) {
  2874. btc_apply_voltage_delta_rules(rdev,
  2875. max_limits->vddc, max_limits->vddci,
  2876. &ps->performance_levels[i].vddc,
  2877. &ps->performance_levels[i].vddci);
  2878. }
  2879. ps->dc_compatible = true;
  2880. for (i = 0; i < ps->performance_level_count; i++) {
  2881. if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  2882. ps->dc_compatible = false;
  2883. }
  2884. }
  2885. #if 0
  2886. static int si_read_smc_soft_register(struct radeon_device *rdev,
  2887. u16 reg_offset, u32 *value)
  2888. {
  2889. struct si_power_info *si_pi = si_get_pi(rdev);
  2890. return si_read_smc_sram_dword(rdev,
  2891. si_pi->soft_regs_start + reg_offset, value,
  2892. si_pi->sram_end);
  2893. }
  2894. #endif
  2895. static int si_write_smc_soft_register(struct radeon_device *rdev,
  2896. u16 reg_offset, u32 value)
  2897. {
  2898. struct si_power_info *si_pi = si_get_pi(rdev);
  2899. return si_write_smc_sram_dword(rdev,
  2900. si_pi->soft_regs_start + reg_offset,
  2901. value, si_pi->sram_end);
  2902. }
  2903. static bool si_is_special_1gb_platform(struct radeon_device *rdev)
  2904. {
  2905. bool ret = false;
  2906. u32 tmp, width, row, column, bank, density;
  2907. bool is_memory_gddr5, is_special;
  2908. tmp = RREG32(MC_SEQ_MISC0);
  2909. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  2910. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  2911. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  2912. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  2913. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  2914. tmp = RREG32(MC_ARB_RAMCFG);
  2915. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  2916. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  2917. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  2918. density = (1 << (row + column - 20 + bank)) * width;
  2919. if ((rdev->pdev->device == 0x6819) &&
  2920. is_memory_gddr5 && is_special && (density == 0x400))
  2921. ret = true;
  2922. return ret;
  2923. }
  2924. static void si_get_leakage_vddc(struct radeon_device *rdev)
  2925. {
  2926. struct si_power_info *si_pi = si_get_pi(rdev);
  2927. u16 vddc, count = 0;
  2928. int i, ret;
  2929. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  2930. ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  2931. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  2932. si_pi->leakage_voltage.entries[count].voltage = vddc;
  2933. si_pi->leakage_voltage.entries[count].leakage_index =
  2934. SISLANDS_LEAKAGE_INDEX0 + i;
  2935. count++;
  2936. }
  2937. }
  2938. si_pi->leakage_voltage.count = count;
  2939. }
  2940. static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
  2941. u32 index, u16 *leakage_voltage)
  2942. {
  2943. struct si_power_info *si_pi = si_get_pi(rdev);
  2944. int i;
  2945. if (leakage_voltage == NULL)
  2946. return -EINVAL;
  2947. if ((index & 0xff00) != 0xff00)
  2948. return -EINVAL;
  2949. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  2950. return -EINVAL;
  2951. if (index < SISLANDS_LEAKAGE_INDEX0)
  2952. return -EINVAL;
  2953. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  2954. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  2955. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  2956. return 0;
  2957. }
  2958. }
  2959. return -EAGAIN;
  2960. }
  2961. static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  2962. {
  2963. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2964. bool want_thermal_protection;
  2965. enum radeon_dpm_event_src dpm_event_src;
  2966. switch (sources) {
  2967. case 0:
  2968. default:
  2969. want_thermal_protection = false;
  2970. break;
  2971. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  2972. want_thermal_protection = true;
  2973. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  2974. break;
  2975. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  2976. want_thermal_protection = true;
  2977. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  2978. break;
  2979. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  2980. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  2981. want_thermal_protection = true;
  2982. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  2983. break;
  2984. }
  2985. if (want_thermal_protection) {
  2986. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  2987. if (pi->thermal_protection)
  2988. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  2989. } else {
  2990. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  2991. }
  2992. }
  2993. static void si_enable_auto_throttle_source(struct radeon_device *rdev,
  2994. enum radeon_dpm_auto_throttle_src source,
  2995. bool enable)
  2996. {
  2997. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2998. if (enable) {
  2999. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  3000. pi->active_auto_throttle_sources |= 1 << source;
  3001. si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  3002. }
  3003. } else {
  3004. if (pi->active_auto_throttle_sources & (1 << source)) {
  3005. pi->active_auto_throttle_sources &= ~(1 << source);
  3006. si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  3007. }
  3008. }
  3009. }
  3010. static void si_start_dpm(struct radeon_device *rdev)
  3011. {
  3012. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  3013. }
  3014. static void si_stop_dpm(struct radeon_device *rdev)
  3015. {
  3016. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  3017. }
  3018. static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
  3019. {
  3020. if (enable)
  3021. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  3022. else
  3023. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  3024. }
  3025. #if 0
  3026. static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
  3027. u32 thermal_level)
  3028. {
  3029. PPSMC_Result ret;
  3030. if (thermal_level == 0) {
  3031. ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  3032. if (ret == PPSMC_Result_OK)
  3033. return 0;
  3034. else
  3035. return -EINVAL;
  3036. }
  3037. return 0;
  3038. }
  3039. static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
  3040. {
  3041. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  3042. }
  3043. #endif
  3044. #if 0
  3045. static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
  3046. {
  3047. if (ac_power)
  3048. return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  3049. 0 : -EINVAL;
  3050. return 0;
  3051. }
  3052. #endif
  3053. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  3054. PPSMC_Msg msg, u32 parameter)
  3055. {
  3056. WREG32(SMC_SCRATCH0, parameter);
  3057. return si_send_msg_to_smc(rdev, msg);
  3058. }
  3059. static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  3060. {
  3061. if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  3062. return -EINVAL;
  3063. return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  3064. 0 : -EINVAL;
  3065. }
  3066. int si_dpm_force_performance_level(struct radeon_device *rdev,
  3067. enum radeon_dpm_forced_level level)
  3068. {
  3069. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  3070. struct ni_ps *ps = ni_get_ps(rps);
  3071. u32 levels = ps->performance_level_count;
  3072. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  3073. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3074. return -EINVAL;
  3075. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  3076. return -EINVAL;
  3077. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  3078. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3079. return -EINVAL;
  3080. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  3081. return -EINVAL;
  3082. } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
  3083. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3084. return -EINVAL;
  3085. if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3086. return -EINVAL;
  3087. }
  3088. rdev->pm.dpm.forced_level = level;
  3089. return 0;
  3090. }
  3091. #if 0
  3092. static int si_set_boot_state(struct radeon_device *rdev)
  3093. {
  3094. return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3095. 0 : -EINVAL;
  3096. }
  3097. #endif
  3098. static int si_set_sw_state(struct radeon_device *rdev)
  3099. {
  3100. return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3101. 0 : -EINVAL;
  3102. }
  3103. static int si_halt_smc(struct radeon_device *rdev)
  3104. {
  3105. if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3106. return -EINVAL;
  3107. return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
  3108. 0 : -EINVAL;
  3109. }
  3110. static int si_resume_smc(struct radeon_device *rdev)
  3111. {
  3112. if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3113. return -EINVAL;
  3114. return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3115. 0 : -EINVAL;
  3116. }
  3117. static void si_dpm_start_smc(struct radeon_device *rdev)
  3118. {
  3119. si_program_jump_on_start(rdev);
  3120. si_start_smc(rdev);
  3121. si_start_smc_clock(rdev);
  3122. }
  3123. static void si_dpm_stop_smc(struct radeon_device *rdev)
  3124. {
  3125. si_reset_smc(rdev);
  3126. si_stop_smc_clock(rdev);
  3127. }
  3128. static int si_process_firmware_header(struct radeon_device *rdev)
  3129. {
  3130. struct si_power_info *si_pi = si_get_pi(rdev);
  3131. u32 tmp;
  3132. int ret;
  3133. ret = si_read_smc_sram_dword(rdev,
  3134. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3135. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3136. &tmp, si_pi->sram_end);
  3137. if (ret)
  3138. return ret;
  3139. si_pi->state_table_start = tmp;
  3140. ret = si_read_smc_sram_dword(rdev,
  3141. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3142. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3143. &tmp, si_pi->sram_end);
  3144. if (ret)
  3145. return ret;
  3146. si_pi->soft_regs_start = tmp;
  3147. ret = si_read_smc_sram_dword(rdev,
  3148. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3149. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3150. &tmp, si_pi->sram_end);
  3151. if (ret)
  3152. return ret;
  3153. si_pi->mc_reg_table_start = tmp;
  3154. ret = si_read_smc_sram_dword(rdev,
  3155. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3156. SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  3157. &tmp, si_pi->sram_end);
  3158. if (ret)
  3159. return ret;
  3160. si_pi->fan_table_start = tmp;
  3161. ret = si_read_smc_sram_dword(rdev,
  3162. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3163. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3164. &tmp, si_pi->sram_end);
  3165. if (ret)
  3166. return ret;
  3167. si_pi->arb_table_start = tmp;
  3168. ret = si_read_smc_sram_dword(rdev,
  3169. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3170. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3171. &tmp, si_pi->sram_end);
  3172. if (ret)
  3173. return ret;
  3174. si_pi->cac_table_start = tmp;
  3175. ret = si_read_smc_sram_dword(rdev,
  3176. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3177. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3178. &tmp, si_pi->sram_end);
  3179. if (ret)
  3180. return ret;
  3181. si_pi->dte_table_start = tmp;
  3182. ret = si_read_smc_sram_dword(rdev,
  3183. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3184. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3185. &tmp, si_pi->sram_end);
  3186. if (ret)
  3187. return ret;
  3188. si_pi->spll_table_start = tmp;
  3189. ret = si_read_smc_sram_dword(rdev,
  3190. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3191. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3192. &tmp, si_pi->sram_end);
  3193. if (ret)
  3194. return ret;
  3195. si_pi->papm_cfg_table_start = tmp;
  3196. return ret;
  3197. }
  3198. static void si_read_clock_registers(struct radeon_device *rdev)
  3199. {
  3200. struct si_power_info *si_pi = si_get_pi(rdev);
  3201. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3202. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3203. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3204. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3205. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3206. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3207. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3208. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3209. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3210. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3211. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3212. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3213. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3214. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3215. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3216. }
  3217. static void si_enable_thermal_protection(struct radeon_device *rdev,
  3218. bool enable)
  3219. {
  3220. if (enable)
  3221. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3222. else
  3223. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3224. }
  3225. static void si_enable_acpi_power_management(struct radeon_device *rdev)
  3226. {
  3227. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3228. }
  3229. #if 0
  3230. static int si_enter_ulp_state(struct radeon_device *rdev)
  3231. {
  3232. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3233. udelay(25000);
  3234. return 0;
  3235. }
  3236. static int si_exit_ulp_state(struct radeon_device *rdev)
  3237. {
  3238. int i;
  3239. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3240. udelay(7000);
  3241. for (i = 0; i < rdev->usec_timeout; i++) {
  3242. if (RREG32(SMC_RESP_0) == 1)
  3243. break;
  3244. udelay(1000);
  3245. }
  3246. return 0;
  3247. }
  3248. #endif
  3249. static int si_notify_smc_display_change(struct radeon_device *rdev,
  3250. bool has_display)
  3251. {
  3252. PPSMC_Msg msg = has_display ?
  3253. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3254. return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
  3255. 0 : -EINVAL;
  3256. }
  3257. static void si_program_response_times(struct radeon_device *rdev)
  3258. {
  3259. u32 voltage_response_time, acpi_delay_time, vbi_time_out;
  3260. u32 vddc_dly, acpi_dly, vbi_dly;
  3261. u32 reference_clock;
  3262. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3263. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  3264. if (voltage_response_time == 0)
  3265. voltage_response_time = 1000;
  3266. acpi_delay_time = 15000;
  3267. vbi_time_out = 100000;
  3268. reference_clock = radeon_get_xclk(rdev);
  3269. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3270. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3271. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3272. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3273. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3274. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3275. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3276. }
  3277. static void si_program_ds_registers(struct radeon_device *rdev)
  3278. {
  3279. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3280. u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
  3281. if (eg_pi->sclk_deep_sleep) {
  3282. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3283. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3284. ~AUTOSCALE_ON_SS_CLEAR);
  3285. }
  3286. }
  3287. static void si_program_display_gap(struct radeon_device *rdev)
  3288. {
  3289. u32 tmp, pipe;
  3290. int i;
  3291. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3292. if (rdev->pm.dpm.new_active_crtc_count > 0)
  3293. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3294. else
  3295. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3296. if (rdev->pm.dpm.new_active_crtc_count > 1)
  3297. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3298. else
  3299. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3300. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3301. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3302. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3303. if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
  3304. (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3305. /* find the first active crtc */
  3306. for (i = 0; i < rdev->num_crtc; i++) {
  3307. if (rdev->pm.dpm.new_active_crtcs & (1 << i))
  3308. break;
  3309. }
  3310. if (i == rdev->num_crtc)
  3311. pipe = 0;
  3312. else
  3313. pipe = i;
  3314. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3315. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3316. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3317. }
  3318. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3319. * This can be a problem on PowerXpress systems or if you want to use the card
  3320. * for offscreen rendering or compute if there are no crtcs enabled.
  3321. */
  3322. si_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
  3323. }
  3324. static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
  3325. {
  3326. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3327. if (enable) {
  3328. if (pi->sclk_ss)
  3329. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3330. } else {
  3331. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3332. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3333. }
  3334. }
  3335. static void si_setup_bsp(struct radeon_device *rdev)
  3336. {
  3337. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3338. u32 xclk = radeon_get_xclk(rdev);
  3339. r600_calculate_u_and_p(pi->asi,
  3340. xclk,
  3341. 16,
  3342. &pi->bsp,
  3343. &pi->bsu);
  3344. r600_calculate_u_and_p(pi->pasi,
  3345. xclk,
  3346. 16,
  3347. &pi->pbsp,
  3348. &pi->pbsu);
  3349. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3350. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3351. WREG32(CG_BSP, pi->dsp);
  3352. }
  3353. static void si_program_git(struct radeon_device *rdev)
  3354. {
  3355. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3356. }
  3357. static void si_program_tp(struct radeon_device *rdev)
  3358. {
  3359. int i;
  3360. enum r600_td td = R600_TD_DFLT;
  3361. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3362. WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3363. if (td == R600_TD_AUTO)
  3364. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3365. else
  3366. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3367. if (td == R600_TD_UP)
  3368. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3369. if (td == R600_TD_DOWN)
  3370. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3371. }
  3372. static void si_program_tpp(struct radeon_device *rdev)
  3373. {
  3374. WREG32(CG_TPC, R600_TPC_DFLT);
  3375. }
  3376. static void si_program_sstp(struct radeon_device *rdev)
  3377. {
  3378. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3379. }
  3380. static void si_enable_display_gap(struct radeon_device *rdev)
  3381. {
  3382. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3383. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3384. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3385. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3386. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3387. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3388. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3389. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3390. }
  3391. static void si_program_vc(struct radeon_device *rdev)
  3392. {
  3393. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3394. WREG32(CG_FTV, pi->vrc);
  3395. }
  3396. static void si_clear_vc(struct radeon_device *rdev)
  3397. {
  3398. WREG32(CG_FTV, 0);
  3399. }
  3400. u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3401. {
  3402. u8 mc_para_index;
  3403. if (memory_clock < 10000)
  3404. mc_para_index = 0;
  3405. else if (memory_clock >= 80000)
  3406. mc_para_index = 0x0f;
  3407. else
  3408. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3409. return mc_para_index;
  3410. }
  3411. u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3412. {
  3413. u8 mc_para_index;
  3414. if (strobe_mode) {
  3415. if (memory_clock < 12500)
  3416. mc_para_index = 0x00;
  3417. else if (memory_clock > 47500)
  3418. mc_para_index = 0x0f;
  3419. else
  3420. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3421. } else {
  3422. if (memory_clock < 65000)
  3423. mc_para_index = 0x00;
  3424. else if (memory_clock > 135000)
  3425. mc_para_index = 0x0f;
  3426. else
  3427. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3428. }
  3429. return mc_para_index;
  3430. }
  3431. static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
  3432. {
  3433. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3434. bool strobe_mode = false;
  3435. u8 result = 0;
  3436. if (mclk <= pi->mclk_strobe_mode_threshold)
  3437. strobe_mode = true;
  3438. if (pi->mem_gddr5)
  3439. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3440. else
  3441. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3442. if (strobe_mode)
  3443. result |= SISLANDS_SMC_STROBE_ENABLE;
  3444. return result;
  3445. }
  3446. static int si_upload_firmware(struct radeon_device *rdev)
  3447. {
  3448. struct si_power_info *si_pi = si_get_pi(rdev);
  3449. int ret;
  3450. si_reset_smc(rdev);
  3451. si_stop_smc_clock(rdev);
  3452. ret = si_load_smc_ucode(rdev, si_pi->sram_end);
  3453. return ret;
  3454. }
  3455. static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
  3456. const struct atom_voltage_table *table,
  3457. const struct radeon_phase_shedding_limits_table *limits)
  3458. {
  3459. u32 data, num_bits, num_levels;
  3460. if ((table == NULL) || (limits == NULL))
  3461. return false;
  3462. data = table->mask_low;
  3463. num_bits = hweight32(data);
  3464. if (num_bits == 0)
  3465. return false;
  3466. num_levels = (1 << num_bits);
  3467. if (table->count != num_levels)
  3468. return false;
  3469. if (limits->count != (num_levels - 1))
  3470. return false;
  3471. return true;
  3472. }
  3473. void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  3474. u32 max_voltage_steps,
  3475. struct atom_voltage_table *voltage_table)
  3476. {
  3477. unsigned int i, diff;
  3478. if (voltage_table->count <= max_voltage_steps)
  3479. return;
  3480. diff = voltage_table->count - max_voltage_steps;
  3481. for (i= 0; i < max_voltage_steps; i++)
  3482. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3483. voltage_table->count = max_voltage_steps;
  3484. }
  3485. static int si_get_svi2_voltage_table(struct radeon_device *rdev,
  3486. struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
  3487. struct atom_voltage_table *voltage_table)
  3488. {
  3489. u32 i;
  3490. if (voltage_dependency_table == NULL)
  3491. return -EINVAL;
  3492. voltage_table->mask_low = 0;
  3493. voltage_table->phase_delay = 0;
  3494. voltage_table->count = voltage_dependency_table->count;
  3495. for (i = 0; i < voltage_table->count; i++) {
  3496. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  3497. voltage_table->entries[i].smio_low = 0;
  3498. }
  3499. return 0;
  3500. }
  3501. static int si_construct_voltage_tables(struct radeon_device *rdev)
  3502. {
  3503. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3504. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3505. struct si_power_info *si_pi = si_get_pi(rdev);
  3506. int ret;
  3507. if (pi->voltage_control) {
  3508. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  3509. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3510. if (ret)
  3511. return ret;
  3512. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3513. si_trim_voltage_table_to_fit_state_table(rdev,
  3514. SISLANDS_MAX_NO_VREG_STEPS,
  3515. &eg_pi->vddc_voltage_table);
  3516. } else if (si_pi->voltage_control_svi2) {
  3517. ret = si_get_svi2_voltage_table(rdev,
  3518. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3519. &eg_pi->vddc_voltage_table);
  3520. if (ret)
  3521. return ret;
  3522. } else {
  3523. return -EINVAL;
  3524. }
  3525. if (eg_pi->vddci_control) {
  3526. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
  3527. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3528. if (ret)
  3529. return ret;
  3530. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3531. si_trim_voltage_table_to_fit_state_table(rdev,
  3532. SISLANDS_MAX_NO_VREG_STEPS,
  3533. &eg_pi->vddci_voltage_table);
  3534. }
  3535. if (si_pi->vddci_control_svi2) {
  3536. ret = si_get_svi2_voltage_table(rdev,
  3537. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3538. &eg_pi->vddci_voltage_table);
  3539. if (ret)
  3540. return ret;
  3541. }
  3542. if (pi->mvdd_control) {
  3543. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
  3544. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3545. if (ret) {
  3546. pi->mvdd_control = false;
  3547. return ret;
  3548. }
  3549. if (si_pi->mvdd_voltage_table.count == 0) {
  3550. pi->mvdd_control = false;
  3551. return -EINVAL;
  3552. }
  3553. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3554. si_trim_voltage_table_to_fit_state_table(rdev,
  3555. SISLANDS_MAX_NO_VREG_STEPS,
  3556. &si_pi->mvdd_voltage_table);
  3557. }
  3558. if (si_pi->vddc_phase_shed_control) {
  3559. ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
  3560. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  3561. if (ret)
  3562. si_pi->vddc_phase_shed_control = false;
  3563. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  3564. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  3565. si_pi->vddc_phase_shed_control = false;
  3566. }
  3567. return 0;
  3568. }
  3569. static void si_populate_smc_voltage_table(struct radeon_device *rdev,
  3570. const struct atom_voltage_table *voltage_table,
  3571. SISLANDS_SMC_STATETABLE *table)
  3572. {
  3573. unsigned int i;
  3574. for (i = 0; i < voltage_table->count; i++)
  3575. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  3576. }
  3577. static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
  3578. SISLANDS_SMC_STATETABLE *table)
  3579. {
  3580. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3581. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3582. struct si_power_info *si_pi = si_get_pi(rdev);
  3583. u8 i;
  3584. if (si_pi->voltage_control_svi2) {
  3585. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
  3586. si_pi->svc_gpio_id);
  3587. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
  3588. si_pi->svd_gpio_id);
  3589. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
  3590. 2);
  3591. } else {
  3592. if (eg_pi->vddc_voltage_table.count) {
  3593. si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
  3594. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  3595. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  3596. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  3597. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  3598. table->maxVDDCIndexInPPTable = i;
  3599. break;
  3600. }
  3601. }
  3602. }
  3603. if (eg_pi->vddci_voltage_table.count) {
  3604. si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
  3605. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  3606. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  3607. }
  3608. if (si_pi->mvdd_voltage_table.count) {
  3609. si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
  3610. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  3611. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  3612. }
  3613. if (si_pi->vddc_phase_shed_control) {
  3614. if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
  3615. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  3616. si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
  3617. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
  3618. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  3619. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  3620. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  3621. } else {
  3622. si_pi->vddc_phase_shed_control = false;
  3623. }
  3624. }
  3625. }
  3626. return 0;
  3627. }
  3628. static int si_populate_voltage_value(struct radeon_device *rdev,
  3629. const struct atom_voltage_table *table,
  3630. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  3631. {
  3632. unsigned int i;
  3633. for (i = 0; i < table->count; i++) {
  3634. if (value <= table->entries[i].value) {
  3635. voltage->index = (u8)i;
  3636. voltage->value = cpu_to_be16(table->entries[i].value);
  3637. break;
  3638. }
  3639. }
  3640. if (i >= table->count)
  3641. return -EINVAL;
  3642. return 0;
  3643. }
  3644. static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  3645. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  3646. {
  3647. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3648. struct si_power_info *si_pi = si_get_pi(rdev);
  3649. if (pi->mvdd_control) {
  3650. if (mclk <= pi->mvdd_split_frequency)
  3651. voltage->index = 0;
  3652. else
  3653. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  3654. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  3655. }
  3656. return 0;
  3657. }
  3658. static int si_get_std_voltage_value(struct radeon_device *rdev,
  3659. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  3660. u16 *std_voltage)
  3661. {
  3662. u16 v_index;
  3663. bool voltage_found = false;
  3664. *std_voltage = be16_to_cpu(voltage->value);
  3665. if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  3666. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  3667. if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  3668. return -EINVAL;
  3669. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  3670. if (be16_to_cpu(voltage->value) ==
  3671. (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  3672. voltage_found = true;
  3673. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  3674. *std_voltage =
  3675. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  3676. else
  3677. *std_voltage =
  3678. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  3679. break;
  3680. }
  3681. }
  3682. if (!voltage_found) {
  3683. for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  3684. if (be16_to_cpu(voltage->value) <=
  3685. (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  3686. voltage_found = true;
  3687. if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  3688. *std_voltage =
  3689. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  3690. else
  3691. *std_voltage =
  3692. rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  3693. break;
  3694. }
  3695. }
  3696. }
  3697. } else {
  3698. if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
  3699. *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  3700. }
  3701. }
  3702. return 0;
  3703. }
  3704. static int si_populate_std_voltage_value(struct radeon_device *rdev,
  3705. u16 value, u8 index,
  3706. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  3707. {
  3708. voltage->index = index;
  3709. voltage->value = cpu_to_be16(value);
  3710. return 0;
  3711. }
  3712. static int si_populate_phase_shedding_value(struct radeon_device *rdev,
  3713. const struct radeon_phase_shedding_limits_table *limits,
  3714. u16 voltage, u32 sclk, u32 mclk,
  3715. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  3716. {
  3717. unsigned int i;
  3718. for (i = 0; i < limits->count; i++) {
  3719. if ((voltage <= limits->entries[i].voltage) &&
  3720. (sclk <= limits->entries[i].sclk) &&
  3721. (mclk <= limits->entries[i].mclk))
  3722. break;
  3723. }
  3724. smc_voltage->phase_settings = (u8)i;
  3725. return 0;
  3726. }
  3727. static int si_init_arb_table_index(struct radeon_device *rdev)
  3728. {
  3729. struct si_power_info *si_pi = si_get_pi(rdev);
  3730. u32 tmp;
  3731. int ret;
  3732. ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
  3733. if (ret)
  3734. return ret;
  3735. tmp &= 0x00FFFFFF;
  3736. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  3737. return si_write_smc_sram_dword(rdev, si_pi->arb_table_start, tmp, si_pi->sram_end);
  3738. }
  3739. static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
  3740. {
  3741. return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  3742. }
  3743. static int si_reset_to_default(struct radeon_device *rdev)
  3744. {
  3745. return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  3746. 0 : -EINVAL;
  3747. }
  3748. static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
  3749. {
  3750. struct si_power_info *si_pi = si_get_pi(rdev);
  3751. u32 tmp;
  3752. int ret;
  3753. ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
  3754. &tmp, si_pi->sram_end);
  3755. if (ret)
  3756. return ret;
  3757. tmp = (tmp >> 24) & 0xff;
  3758. if (tmp == MC_CG_ARB_FREQ_F0)
  3759. return 0;
  3760. return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
  3761. }
  3762. static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
  3763. u32 engine_clock)
  3764. {
  3765. u32 dram_rows;
  3766. u32 dram_refresh_rate;
  3767. u32 mc_arb_rfsh_rate;
  3768. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  3769. if (tmp >= 4)
  3770. dram_rows = 16384;
  3771. else
  3772. dram_rows = 1 << (tmp + 10);
  3773. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  3774. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  3775. return mc_arb_rfsh_rate;
  3776. }
  3777. static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
  3778. struct rv7xx_pl *pl,
  3779. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  3780. {
  3781. u32 dram_timing;
  3782. u32 dram_timing2;
  3783. u32 burst_time;
  3784. arb_regs->mc_arb_rfsh_rate =
  3785. (u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
  3786. radeon_atom_set_engine_dram_timings(rdev,
  3787. pl->sclk,
  3788. pl->mclk);
  3789. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  3790. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  3791. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  3792. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  3793. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  3794. arb_regs->mc_arb_burst_time = (u8)burst_time;
  3795. return 0;
  3796. }
  3797. static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
  3798. struct radeon_ps *radeon_state,
  3799. unsigned int first_arb_set)
  3800. {
  3801. struct si_power_info *si_pi = si_get_pi(rdev);
  3802. struct ni_ps *state = ni_get_ps(radeon_state);
  3803. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  3804. int i, ret = 0;
  3805. for (i = 0; i < state->performance_level_count; i++) {
  3806. ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
  3807. if (ret)
  3808. break;
  3809. ret = si_copy_bytes_to_smc(rdev,
  3810. si_pi->arb_table_start +
  3811. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  3812. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  3813. (u8 *)&arb_regs,
  3814. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  3815. si_pi->sram_end);
  3816. if (ret)
  3817. break;
  3818. }
  3819. return ret;
  3820. }
  3821. static int si_program_memory_timing_parameters(struct radeon_device *rdev,
  3822. struct radeon_ps *radeon_new_state)
  3823. {
  3824. return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
  3825. SISLANDS_DRIVER_STATE_ARB_INDEX);
  3826. }
  3827. static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
  3828. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  3829. {
  3830. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3831. struct si_power_info *si_pi = si_get_pi(rdev);
  3832. if (pi->mvdd_control)
  3833. return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
  3834. si_pi->mvdd_bootup_value, voltage);
  3835. return 0;
  3836. }
  3837. static int si_populate_smc_initial_state(struct radeon_device *rdev,
  3838. struct radeon_ps *radeon_initial_state,
  3839. SISLANDS_SMC_STATETABLE *table)
  3840. {
  3841. struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
  3842. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3843. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3844. struct si_power_info *si_pi = si_get_pi(rdev);
  3845. u32 reg;
  3846. int ret;
  3847. table->initialState.level.mclk.vDLL_CNTL =
  3848. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  3849. table->initialState.level.mclk.vMCLK_PWRMGT_CNTL =
  3850. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  3851. table->initialState.level.mclk.vMPLL_AD_FUNC_CNTL =
  3852. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  3853. table->initialState.level.mclk.vMPLL_DQ_FUNC_CNTL =
  3854. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  3855. table->initialState.level.mclk.vMPLL_FUNC_CNTL =
  3856. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  3857. table->initialState.level.mclk.vMPLL_FUNC_CNTL_1 =
  3858. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  3859. table->initialState.level.mclk.vMPLL_FUNC_CNTL_2 =
  3860. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  3861. table->initialState.level.mclk.vMPLL_SS =
  3862. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  3863. table->initialState.level.mclk.vMPLL_SS2 =
  3864. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  3865. table->initialState.level.mclk.mclk_value =
  3866. cpu_to_be32(initial_state->performance_levels[0].mclk);
  3867. table->initialState.level.sclk.vCG_SPLL_FUNC_CNTL =
  3868. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  3869. table->initialState.level.sclk.vCG_SPLL_FUNC_CNTL_2 =
  3870. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  3871. table->initialState.level.sclk.vCG_SPLL_FUNC_CNTL_3 =
  3872. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  3873. table->initialState.level.sclk.vCG_SPLL_FUNC_CNTL_4 =
  3874. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  3875. table->initialState.level.sclk.vCG_SPLL_SPREAD_SPECTRUM =
  3876. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  3877. table->initialState.level.sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  3878. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  3879. table->initialState.level.sclk.sclk_value =
  3880. cpu_to_be32(initial_state->performance_levels[0].sclk);
  3881. table->initialState.level.arbRefreshState =
  3882. SISLANDS_INITIAL_STATE_ARB_INDEX;
  3883. table->initialState.level.ACIndex = 0;
  3884. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  3885. initial_state->performance_levels[0].vddc,
  3886. &table->initialState.level.vddc);
  3887. if (!ret) {
  3888. u16 std_vddc;
  3889. ret = si_get_std_voltage_value(rdev,
  3890. &table->initialState.level.vddc,
  3891. &std_vddc);
  3892. if (!ret)
  3893. si_populate_std_voltage_value(rdev, std_vddc,
  3894. table->initialState.level.vddc.index,
  3895. &table->initialState.level.std_vddc);
  3896. }
  3897. if (eg_pi->vddci_control)
  3898. si_populate_voltage_value(rdev,
  3899. &eg_pi->vddci_voltage_table,
  3900. initial_state->performance_levels[0].vddci,
  3901. &table->initialState.level.vddci);
  3902. if (si_pi->vddc_phase_shed_control)
  3903. si_populate_phase_shedding_value(rdev,
  3904. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  3905. initial_state->performance_levels[0].vddc,
  3906. initial_state->performance_levels[0].sclk,
  3907. initial_state->performance_levels[0].mclk,
  3908. &table->initialState.level.vddc);
  3909. si_populate_initial_mvdd_value(rdev, &table->initialState.level.mvdd);
  3910. reg = CG_R(0xffff) | CG_L(0);
  3911. table->initialState.level.aT = cpu_to_be32(reg);
  3912. table->initialState.level.bSP = cpu_to_be32(pi->dsp);
  3913. table->initialState.level.gen2PCIE = (u8)si_pi->boot_pcie_gen;
  3914. if (pi->mem_gddr5) {
  3915. table->initialState.level.strobeMode =
  3916. si_get_strobe_mode_settings(rdev,
  3917. initial_state->performance_levels[0].mclk);
  3918. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  3919. table->initialState.level.mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  3920. else
  3921. table->initialState.level.mcFlags = 0;
  3922. }
  3923. table->initialState.levelCount = 1;
  3924. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  3925. table->initialState.level.dpm2.MaxPS = 0;
  3926. table->initialState.level.dpm2.NearTDPDec = 0;
  3927. table->initialState.level.dpm2.AboveSafeInc = 0;
  3928. table->initialState.level.dpm2.BelowSafeInc = 0;
  3929. table->initialState.level.dpm2.PwrEfficiencyRatio = 0;
  3930. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  3931. table->initialState.level.SQPowerThrottle = cpu_to_be32(reg);
  3932. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  3933. table->initialState.level.SQPowerThrottle_2 = cpu_to_be32(reg);
  3934. return 0;
  3935. }
  3936. static int si_populate_smc_acpi_state(struct radeon_device *rdev,
  3937. SISLANDS_SMC_STATETABLE *table)
  3938. {
  3939. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  3940. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  3941. struct si_power_info *si_pi = si_get_pi(rdev);
  3942. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  3943. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  3944. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  3945. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  3946. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  3947. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  3948. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  3949. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  3950. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  3951. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  3952. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  3953. u32 reg;
  3954. int ret;
  3955. table->ACPIState = table->initialState;
  3956. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  3957. if (pi->acpi_vddc) {
  3958. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  3959. pi->acpi_vddc, &table->ACPIState.level.vddc);
  3960. if (!ret) {
  3961. u16 std_vddc;
  3962. ret = si_get_std_voltage_value(rdev,
  3963. &table->ACPIState.level.vddc, &std_vddc);
  3964. if (!ret)
  3965. si_populate_std_voltage_value(rdev, std_vddc,
  3966. table->ACPIState.level.vddc.index,
  3967. &table->ACPIState.level.std_vddc);
  3968. }
  3969. table->ACPIState.level.gen2PCIE = si_pi->acpi_pcie_gen;
  3970. if (si_pi->vddc_phase_shed_control) {
  3971. si_populate_phase_shedding_value(rdev,
  3972. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  3973. pi->acpi_vddc,
  3974. 0,
  3975. 0,
  3976. &table->ACPIState.level.vddc);
  3977. }
  3978. } else {
  3979. ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
  3980. pi->min_vddc_in_table, &table->ACPIState.level.vddc);
  3981. if (!ret) {
  3982. u16 std_vddc;
  3983. ret = si_get_std_voltage_value(rdev,
  3984. &table->ACPIState.level.vddc, &std_vddc);
  3985. if (!ret)
  3986. si_populate_std_voltage_value(rdev, std_vddc,
  3987. table->ACPIState.level.vddc.index,
  3988. &table->ACPIState.level.std_vddc);
  3989. }
  3990. table->ACPIState.level.gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
  3991. si_pi->sys_pcie_mask,
  3992. si_pi->boot_pcie_gen,
  3993. RADEON_PCIE_GEN1);
  3994. if (si_pi->vddc_phase_shed_control)
  3995. si_populate_phase_shedding_value(rdev,
  3996. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  3997. pi->min_vddc_in_table,
  3998. 0,
  3999. 0,
  4000. &table->ACPIState.level.vddc);
  4001. }
  4002. if (pi->acpi_vddc) {
  4003. if (eg_pi->acpi_vddci)
  4004. si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  4005. eg_pi->acpi_vddci,
  4006. &table->ACPIState.level.vddci);
  4007. }
  4008. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  4009. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4010. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  4011. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4012. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  4013. table->ACPIState.level.mclk.vDLL_CNTL =
  4014. cpu_to_be32(dll_cntl);
  4015. table->ACPIState.level.mclk.vMCLK_PWRMGT_CNTL =
  4016. cpu_to_be32(mclk_pwrmgt_cntl);
  4017. table->ACPIState.level.mclk.vMPLL_AD_FUNC_CNTL =
  4018. cpu_to_be32(mpll_ad_func_cntl);
  4019. table->ACPIState.level.mclk.vMPLL_DQ_FUNC_CNTL =
  4020. cpu_to_be32(mpll_dq_func_cntl);
  4021. table->ACPIState.level.mclk.vMPLL_FUNC_CNTL =
  4022. cpu_to_be32(mpll_func_cntl);
  4023. table->ACPIState.level.mclk.vMPLL_FUNC_CNTL_1 =
  4024. cpu_to_be32(mpll_func_cntl_1);
  4025. table->ACPIState.level.mclk.vMPLL_FUNC_CNTL_2 =
  4026. cpu_to_be32(mpll_func_cntl_2);
  4027. table->ACPIState.level.mclk.vMPLL_SS =
  4028. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4029. table->ACPIState.level.mclk.vMPLL_SS2 =
  4030. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4031. table->ACPIState.level.sclk.vCG_SPLL_FUNC_CNTL =
  4032. cpu_to_be32(spll_func_cntl);
  4033. table->ACPIState.level.sclk.vCG_SPLL_FUNC_CNTL_2 =
  4034. cpu_to_be32(spll_func_cntl_2);
  4035. table->ACPIState.level.sclk.vCG_SPLL_FUNC_CNTL_3 =
  4036. cpu_to_be32(spll_func_cntl_3);
  4037. table->ACPIState.level.sclk.vCG_SPLL_FUNC_CNTL_4 =
  4038. cpu_to_be32(spll_func_cntl_4);
  4039. table->ACPIState.level.mclk.mclk_value = 0;
  4040. table->ACPIState.level.sclk.sclk_value = 0;
  4041. si_populate_mvdd_value(rdev, 0, &table->ACPIState.level.mvdd);
  4042. if (eg_pi->dynamic_ac_timing)
  4043. table->ACPIState.level.ACIndex = 0;
  4044. table->ACPIState.level.dpm2.MaxPS = 0;
  4045. table->ACPIState.level.dpm2.NearTDPDec = 0;
  4046. table->ACPIState.level.dpm2.AboveSafeInc = 0;
  4047. table->ACPIState.level.dpm2.BelowSafeInc = 0;
  4048. table->ACPIState.level.dpm2.PwrEfficiencyRatio = 0;
  4049. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4050. table->ACPIState.level.SQPowerThrottle = cpu_to_be32(reg);
  4051. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4052. table->ACPIState.level.SQPowerThrottle_2 = cpu_to_be32(reg);
  4053. return 0;
  4054. }
  4055. static int si_populate_ulv_state(struct radeon_device *rdev,
  4056. struct SISLANDS_SMC_SWSTATE_SINGLE *state)
  4057. {
  4058. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  4059. struct si_power_info *si_pi = si_get_pi(rdev);
  4060. struct si_ulv_param *ulv = &si_pi->ulv;
  4061. u32 sclk_in_sr = 1350; /* ??? */
  4062. int ret;
  4063. ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
  4064. &state->level);
  4065. if (!ret) {
  4066. if (eg_pi->sclk_deep_sleep) {
  4067. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4068. state->level.stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4069. else
  4070. state->level.stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4071. }
  4072. if (ulv->one_pcie_lane_in_ulv)
  4073. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  4074. state->level.arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  4075. state->level.ACIndex = 1;
  4076. state->level.std_vddc = state->level.vddc;
  4077. state->levelCount = 1;
  4078. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4079. }
  4080. return ret;
  4081. }
  4082. static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
  4083. {
  4084. struct si_power_info *si_pi = si_get_pi(rdev);
  4085. struct si_ulv_param *ulv = &si_pi->ulv;
  4086. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4087. int ret;
  4088. ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
  4089. &arb_regs);
  4090. if (ret)
  4091. return ret;
  4092. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  4093. ulv->volt_change_delay);
  4094. ret = si_copy_bytes_to_smc(rdev,
  4095. si_pi->arb_table_start +
  4096. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4097. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  4098. (u8 *)&arb_regs,
  4099. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4100. si_pi->sram_end);
  4101. return ret;
  4102. }
  4103. static void si_get_mvdd_configuration(struct radeon_device *rdev)
  4104. {
  4105. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4106. pi->mvdd_split_frequency = 30000;
  4107. }
  4108. static int si_init_smc_table(struct radeon_device *rdev)
  4109. {
  4110. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4111. struct si_power_info *si_pi = si_get_pi(rdev);
  4112. struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
  4113. const struct si_ulv_param *ulv = &si_pi->ulv;
  4114. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  4115. int ret;
  4116. u32 lane_width;
  4117. u32 vr_hot_gpio;
  4118. si_populate_smc_voltage_tables(rdev, table);
  4119. switch (rdev->pm.int_thermal_type) {
  4120. case THERMAL_TYPE_SI:
  4121. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  4122. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  4123. break;
  4124. case THERMAL_TYPE_NONE:
  4125. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  4126. break;
  4127. default:
  4128. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  4129. break;
  4130. }
  4131. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  4132. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  4133. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4134. if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
  4135. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4136. }
  4137. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4138. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4139. if (pi->mem_gddr5)
  4140. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4141. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4142. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4143. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4144. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4145. vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
  4146. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4147. vr_hot_gpio);
  4148. }
  4149. ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
  4150. if (ret)
  4151. return ret;
  4152. ret = si_populate_smc_acpi_state(rdev, table);
  4153. if (ret)
  4154. return ret;
  4155. table->driverState.flags = table->initialState.flags;
  4156. table->driverState.levelCount = table->initialState.levelCount;
  4157. table->driverState.levels[0] = table->initialState.level;
  4158. ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
  4159. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4160. if (ret)
  4161. return ret;
  4162. if (ulv->supported && ulv->pl.vddc) {
  4163. ret = si_populate_ulv_state(rdev, &table->ULVState);
  4164. if (ret)
  4165. return ret;
  4166. ret = si_program_ulv_memory_timing_parameters(rdev);
  4167. if (ret)
  4168. return ret;
  4169. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4170. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4171. lane_width = radeon_get_pcie_lanes(rdev);
  4172. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4173. } else {
  4174. table->ULVState = table->initialState;
  4175. }
  4176. return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
  4177. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4178. si_pi->sram_end);
  4179. }
  4180. static int si_calculate_sclk_params(struct radeon_device *rdev,
  4181. u32 engine_clock,
  4182. SISLANDS_SMC_SCLK_VALUE *sclk)
  4183. {
  4184. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4185. struct si_power_info *si_pi = si_get_pi(rdev);
  4186. struct atom_clock_dividers dividers;
  4187. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4188. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4189. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4190. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4191. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4192. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4193. u64 tmp;
  4194. u32 reference_clock = rdev->clock.spll.reference_freq;
  4195. u32 reference_divider;
  4196. u32 fbdiv;
  4197. int ret;
  4198. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  4199. engine_clock, false, &dividers);
  4200. if (ret)
  4201. return ret;
  4202. reference_divider = 1 + dividers.ref_div;
  4203. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4204. do_div(tmp, reference_clock);
  4205. fbdiv = (u32) tmp;
  4206. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4207. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4208. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4209. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4210. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4211. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4212. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4213. spll_func_cntl_3 |= SPLL_DITHEN;
  4214. if (pi->sclk_ss) {
  4215. struct radeon_atom_ss ss;
  4216. u32 vco_freq = engine_clock * dividers.post_div;
  4217. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  4218. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4219. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4220. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4221. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4222. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4223. cg_spll_spread_spectrum |= SSEN;
  4224. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4225. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4226. }
  4227. }
  4228. sclk->sclk_value = engine_clock;
  4229. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4230. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4231. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4232. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4233. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4234. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4235. return 0;
  4236. }
  4237. static int si_populate_sclk_value(struct radeon_device *rdev,
  4238. u32 engine_clock,
  4239. SISLANDS_SMC_SCLK_VALUE *sclk)
  4240. {
  4241. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4242. int ret;
  4243. ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
  4244. if (!ret) {
  4245. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4246. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4247. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4248. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4249. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4250. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4251. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4252. }
  4253. return ret;
  4254. }
  4255. static int si_populate_mclk_value(struct radeon_device *rdev,
  4256. u32 engine_clock,
  4257. u32 memory_clock,
  4258. SISLANDS_SMC_MCLK_VALUE *mclk,
  4259. bool strobe_mode,
  4260. bool dll_state_on)
  4261. {
  4262. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4263. struct si_power_info *si_pi = si_get_pi(rdev);
  4264. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4265. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4266. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4267. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4268. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4269. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4270. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4271. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4272. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4273. struct atom_mpll_param mpll_param;
  4274. int ret;
  4275. ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
  4276. if (ret)
  4277. return ret;
  4278. mpll_func_cntl &= ~BWCTRL_MASK;
  4279. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4280. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4281. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4282. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4283. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4284. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4285. if (pi->mem_gddr5) {
  4286. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4287. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4288. YCLK_POST_DIV(mpll_param.post_div);
  4289. }
  4290. if (pi->mclk_ss) {
  4291. struct radeon_atom_ss ss;
  4292. u32 freq_nom;
  4293. u32 tmp;
  4294. u32 reference_clock = rdev->clock.mpll.reference_freq;
  4295. if (pi->mem_gddr5)
  4296. freq_nom = memory_clock * 4;
  4297. else
  4298. freq_nom = memory_clock * 2;
  4299. tmp = freq_nom / reference_clock;
  4300. tmp = tmp * tmp;
  4301. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  4302. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4303. u32 clks = reference_clock * 5 / ss.rate;
  4304. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4305. mpll_ss1 &= ~CLKV_MASK;
  4306. mpll_ss1 |= CLKV(clkv);
  4307. mpll_ss2 &= ~CLKS_MASK;
  4308. mpll_ss2 |= CLKS(clks);
  4309. }
  4310. }
  4311. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4312. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4313. if (dll_state_on)
  4314. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4315. else
  4316. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4317. mclk->mclk_value = cpu_to_be32(memory_clock);
  4318. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4319. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4320. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4321. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4322. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4323. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4324. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4325. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4326. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4327. return 0;
  4328. }
  4329. static void si_populate_smc_sp(struct radeon_device *rdev,
  4330. struct radeon_ps *radeon_state,
  4331. SISLANDS_SMC_SWSTATE *smc_state)
  4332. {
  4333. struct ni_ps *ps = ni_get_ps(radeon_state);
  4334. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4335. int i;
  4336. for (i = 0; i < ps->performance_level_count - 1; i++)
  4337. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4338. smc_state->levels[ps->performance_level_count - 1].bSP =
  4339. cpu_to_be32(pi->psp);
  4340. }
  4341. static int si_convert_power_level_to_smc(struct radeon_device *rdev,
  4342. struct rv7xx_pl *pl,
  4343. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4344. {
  4345. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4346. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  4347. struct si_power_info *si_pi = si_get_pi(rdev);
  4348. int ret;
  4349. bool dll_state_on;
  4350. u16 std_vddc;
  4351. bool gmc_pg = false;
  4352. if (eg_pi->pcie_performance_request &&
  4353. (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
  4354. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4355. else
  4356. level->gen2PCIE = (u8)pl->pcie_gen;
  4357. ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  4358. if (ret)
  4359. return ret;
  4360. level->mcFlags = 0;
  4361. if (pi->mclk_stutter_mode_threshold &&
  4362. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4363. !eg_pi->uvd_enabled &&
  4364. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4365. (rdev->pm.dpm.new_active_crtc_count <= 2)) {
  4366. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4367. if (gmc_pg)
  4368. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4369. }
  4370. if (pi->mem_gddr5) {
  4371. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4372. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4373. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4374. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4375. level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
  4376. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4377. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4378. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4379. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4380. else
  4381. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4382. } else {
  4383. dll_state_on = false;
  4384. }
  4385. } else {
  4386. level->strobeMode = si_get_strobe_mode_settings(rdev,
  4387. pl->mclk);
  4388. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4389. }
  4390. ret = si_populate_mclk_value(rdev,
  4391. pl->sclk,
  4392. pl->mclk,
  4393. &level->mclk,
  4394. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4395. if (ret)
  4396. return ret;
  4397. ret = si_populate_voltage_value(rdev,
  4398. &eg_pi->vddc_voltage_table,
  4399. pl->vddc, &level->vddc);
  4400. if (ret)
  4401. return ret;
  4402. ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
  4403. if (ret)
  4404. return ret;
  4405. ret = si_populate_std_voltage_value(rdev, std_vddc,
  4406. level->vddc.index, &level->std_vddc);
  4407. if (ret)
  4408. return ret;
  4409. if (eg_pi->vddci_control) {
  4410. ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
  4411. pl->vddci, &level->vddci);
  4412. if (ret)
  4413. return ret;
  4414. }
  4415. if (si_pi->vddc_phase_shed_control) {
  4416. ret = si_populate_phase_shedding_value(rdev,
  4417. &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4418. pl->vddc,
  4419. pl->sclk,
  4420. pl->mclk,
  4421. &level->vddc);
  4422. if (ret)
  4423. return ret;
  4424. }
  4425. level->MaxPoweredUpCU = si_pi->max_cu;
  4426. ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  4427. return ret;
  4428. }
  4429. static int si_populate_smc_t(struct radeon_device *rdev,
  4430. struct radeon_ps *radeon_state,
  4431. SISLANDS_SMC_SWSTATE *smc_state)
  4432. {
  4433. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4434. struct ni_ps *state = ni_get_ps(radeon_state);
  4435. u32 a_t;
  4436. u32 t_l, t_h;
  4437. u32 high_bsp;
  4438. int i, ret;
  4439. if (state->performance_level_count >= 9)
  4440. return -EINVAL;
  4441. if (state->performance_level_count < 2) {
  4442. a_t = CG_R(0xffff) | CG_L(0);
  4443. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4444. return 0;
  4445. }
  4446. smc_state->levels[0].aT = cpu_to_be32(0);
  4447. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4448. ret = r600_calculate_at(
  4449. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4450. 100 * R600_AH_DFLT,
  4451. state->performance_levels[i + 1].sclk,
  4452. state->performance_levels[i].sclk,
  4453. &t_l,
  4454. &t_h);
  4455. if (ret) {
  4456. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4457. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4458. }
  4459. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4460. a_t |= CG_R(t_l * pi->bsp / 20000);
  4461. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4462. high_bsp = (i == state->performance_level_count - 2) ?
  4463. pi->pbsp : pi->bsp;
  4464. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4465. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4466. }
  4467. return 0;
  4468. }
  4469. static int si_disable_ulv(struct radeon_device *rdev)
  4470. {
  4471. struct si_power_info *si_pi = si_get_pi(rdev);
  4472. struct si_ulv_param *ulv = &si_pi->ulv;
  4473. if (ulv->supported)
  4474. return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4475. 0 : -EINVAL;
  4476. return 0;
  4477. }
  4478. static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
  4479. struct radeon_ps *radeon_state)
  4480. {
  4481. const struct si_power_info *si_pi = si_get_pi(rdev);
  4482. const struct si_ulv_param *ulv = &si_pi->ulv;
  4483. const struct ni_ps *state = ni_get_ps(radeon_state);
  4484. int i;
  4485. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4486. return false;
  4487. /* XXX validate against display requirements! */
  4488. for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4489. if (rdev->clock.current_dispclk <=
  4490. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4491. if (ulv->pl.vddc <
  4492. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4493. return false;
  4494. }
  4495. }
  4496. if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
  4497. return false;
  4498. return true;
  4499. }
  4500. static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
  4501. struct radeon_ps *radeon_new_state)
  4502. {
  4503. const struct si_power_info *si_pi = si_get_pi(rdev);
  4504. const struct si_ulv_param *ulv = &si_pi->ulv;
  4505. if (ulv->supported) {
  4506. if (si_is_state_ulv_compatible(rdev, radeon_new_state))
  4507. return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4508. 0 : -EINVAL;
  4509. }
  4510. return 0;
  4511. }
  4512. static int si_convert_power_state_to_smc(struct radeon_device *rdev,
  4513. struct radeon_ps *radeon_state,
  4514. SISLANDS_SMC_SWSTATE *smc_state)
  4515. {
  4516. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  4517. struct ni_power_info *ni_pi = ni_get_pi(rdev);
  4518. struct si_power_info *si_pi = si_get_pi(rdev);
  4519. struct ni_ps *state = ni_get_ps(radeon_state);
  4520. int i, ret;
  4521. u32 threshold;
  4522. u32 sclk_in_sr = 1350; /* ??? */
  4523. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4524. return -EINVAL;
  4525. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4526. if (radeon_state->vclk && radeon_state->dclk) {
  4527. eg_pi->uvd_enabled = true;
  4528. if (eg_pi->smu_uvd_hs)
  4529. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4530. } else {
  4531. eg_pi->uvd_enabled = false;
  4532. }
  4533. if (state->dc_compatible)
  4534. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4535. smc_state->levelCount = 0;
  4536. for (i = 0; i < state->performance_level_count; i++) {
  4537. if (eg_pi->sclk_deep_sleep) {
  4538. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4539. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4540. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4541. else
  4542. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4543. }
  4544. }
  4545. ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
  4546. &smc_state->levels[i]);
  4547. smc_state->levels[i].arbRefreshState =
  4548. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4549. if (ret)
  4550. return ret;
  4551. if (ni_pi->enable_power_containment)
  4552. smc_state->levels[i].displayWatermark =
  4553. (state->performance_levels[i].sclk < threshold) ?
  4554. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4555. else
  4556. smc_state->levels[i].displayWatermark = (i < 2) ?
  4557. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4558. if (eg_pi->dynamic_ac_timing)
  4559. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  4560. else
  4561. smc_state->levels[i].ACIndex = 0;
  4562. smc_state->levelCount++;
  4563. }
  4564. si_write_smc_soft_register(rdev,
  4565. SI_SMC_SOFT_REGISTER_watermark_threshold,
  4566. threshold / 512);
  4567. si_populate_smc_sp(rdev, radeon_state, smc_state);
  4568. ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
  4569. if (ret)
  4570. ni_pi->enable_power_containment = false;
  4571. ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
  4572. if (ret)
  4573. ni_pi->enable_sq_ramping = false;
  4574. return si_populate_smc_t(rdev, radeon_state, smc_state);
  4575. }
  4576. static int si_upload_sw_state(struct radeon_device *rdev,
  4577. struct radeon_ps *radeon_new_state)
  4578. {
  4579. struct si_power_info *si_pi = si_get_pi(rdev);
  4580. struct ni_ps *new_state = ni_get_ps(radeon_new_state);
  4581. int ret;
  4582. u32 address = si_pi->state_table_start +
  4583. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  4584. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  4585. size_t state_size = struct_size(smc_state, levels,
  4586. new_state->performance_level_count);
  4587. memset(smc_state, 0, state_size);
  4588. ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
  4589. if (ret)
  4590. return ret;
  4591. ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
  4592. state_size, si_pi->sram_end);
  4593. return ret;
  4594. }
  4595. static int si_upload_ulv_state(struct radeon_device *rdev)
  4596. {
  4597. struct si_power_info *si_pi = si_get_pi(rdev);
  4598. struct si_ulv_param *ulv = &si_pi->ulv;
  4599. int ret = 0;
  4600. if (ulv->supported && ulv->pl.vddc) {
  4601. u32 address = si_pi->state_table_start +
  4602. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  4603. struct SISLANDS_SMC_SWSTATE_SINGLE *smc_state = &si_pi->smc_statetable.ULVState;
  4604. u32 state_size = sizeof(struct SISLANDS_SMC_SWSTATE_SINGLE);
  4605. memset(smc_state, 0, state_size);
  4606. ret = si_populate_ulv_state(rdev, smc_state);
  4607. if (!ret)
  4608. ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
  4609. state_size, si_pi->sram_end);
  4610. }
  4611. return ret;
  4612. }
  4613. static int si_upload_smc_data(struct radeon_device *rdev)
  4614. {
  4615. struct radeon_crtc *radeon_crtc = NULL;
  4616. int i;
  4617. if (rdev->pm.dpm.new_active_crtc_count == 0)
  4618. return 0;
  4619. for (i = 0; i < rdev->num_crtc; i++) {
  4620. if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
  4621. radeon_crtc = rdev->mode_info.crtcs[i];
  4622. break;
  4623. }
  4624. }
  4625. if (radeon_crtc == NULL)
  4626. return 0;
  4627. if (radeon_crtc->line_time <= 0)
  4628. return 0;
  4629. if (si_write_smc_soft_register(rdev,
  4630. SI_SMC_SOFT_REGISTER_crtc_index,
  4631. radeon_crtc->crtc_id) != PPSMC_Result_OK)
  4632. return 0;
  4633. if (si_write_smc_soft_register(rdev,
  4634. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  4635. radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
  4636. return 0;
  4637. if (si_write_smc_soft_register(rdev,
  4638. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  4639. radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
  4640. return 0;
  4641. return 0;
  4642. }
  4643. static int si_set_mc_special_registers(struct radeon_device *rdev,
  4644. struct si_mc_reg_table *table)
  4645. {
  4646. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  4647. u8 i, j, k;
  4648. u32 temp_reg;
  4649. for (i = 0, j = table->last; i < table->last; i++) {
  4650. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4651. return -EINVAL;
  4652. switch (table->mc_reg_address[i].s1 << 2) {
  4653. case MC_SEQ_MISC1:
  4654. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  4655. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  4656. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  4657. for (k = 0; k < table->num_entries; k++)
  4658. table->mc_reg_table_entry[k].mc_data[j] =
  4659. ((temp_reg & 0xffff0000)) |
  4660. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  4661. j++;
  4662. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4663. return -EINVAL;
  4664. temp_reg = RREG32(MC_PMG_CMD_MRS);
  4665. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  4666. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  4667. for (k = 0; k < table->num_entries; k++) {
  4668. table->mc_reg_table_entry[k].mc_data[j] =
  4669. (temp_reg & 0xffff0000) |
  4670. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  4671. if (!pi->mem_gddr5)
  4672. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  4673. }
  4674. j++;
  4675. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4676. return -EINVAL;
  4677. if (!pi->mem_gddr5) {
  4678. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
  4679. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
  4680. for (k = 0; k < table->num_entries; k++)
  4681. table->mc_reg_table_entry[k].mc_data[j] =
  4682. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  4683. j++;
  4684. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4685. return -EINVAL;
  4686. }
  4687. break;
  4688. case MC_SEQ_RESERVE_M:
  4689. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  4690. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  4691. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  4692. for(k = 0; k < table->num_entries; k++)
  4693. table->mc_reg_table_entry[k].mc_data[j] =
  4694. (temp_reg & 0xffff0000) |
  4695. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  4696. j++;
  4697. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4698. return -EINVAL;
  4699. break;
  4700. default:
  4701. break;
  4702. }
  4703. }
  4704. table->last = j;
  4705. return 0;
  4706. }
  4707. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  4708. {
  4709. bool result = true;
  4710. switch (in_reg) {
  4711. case MC_SEQ_RAS_TIMING >> 2:
  4712. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  4713. break;
  4714. case MC_SEQ_CAS_TIMING >> 2:
  4715. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  4716. break;
  4717. case MC_SEQ_MISC_TIMING >> 2:
  4718. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  4719. break;
  4720. case MC_SEQ_MISC_TIMING2 >> 2:
  4721. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  4722. break;
  4723. case MC_SEQ_RD_CTL_D0 >> 2:
  4724. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  4725. break;
  4726. case MC_SEQ_RD_CTL_D1 >> 2:
  4727. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  4728. break;
  4729. case MC_SEQ_WR_CTL_D0 >> 2:
  4730. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  4731. break;
  4732. case MC_SEQ_WR_CTL_D1 >> 2:
  4733. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  4734. break;
  4735. case MC_PMG_CMD_EMRS >> 2:
  4736. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  4737. break;
  4738. case MC_PMG_CMD_MRS >> 2:
  4739. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  4740. break;
  4741. case MC_PMG_CMD_MRS1 >> 2:
  4742. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  4743. break;
  4744. case MC_SEQ_PMG_TIMING >> 2:
  4745. *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
  4746. break;
  4747. case MC_PMG_CMD_MRS2 >> 2:
  4748. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
  4749. break;
  4750. case MC_SEQ_WR_CTL_2 >> 2:
  4751. *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
  4752. break;
  4753. default:
  4754. result = false;
  4755. break;
  4756. }
  4757. return result;
  4758. }
  4759. static void si_set_valid_flag(struct si_mc_reg_table *table)
  4760. {
  4761. u8 i, j;
  4762. for (i = 0; i < table->last; i++) {
  4763. for (j = 1; j < table->num_entries; j++) {
  4764. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  4765. table->valid_flag |= 1 << i;
  4766. break;
  4767. }
  4768. }
  4769. }
  4770. }
  4771. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  4772. {
  4773. u32 i;
  4774. u16 address;
  4775. for (i = 0; i < table->last; i++)
  4776. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  4777. address : table->mc_reg_address[i].s1;
  4778. }
  4779. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  4780. struct si_mc_reg_table *si_table)
  4781. {
  4782. u8 i, j;
  4783. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4784. return -EINVAL;
  4785. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  4786. return -EINVAL;
  4787. for (i = 0; i < table->last; i++)
  4788. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  4789. si_table->last = table->last;
  4790. for (i = 0; i < table->num_entries; i++) {
  4791. si_table->mc_reg_table_entry[i].mclk_max =
  4792. table->mc_reg_table_entry[i].mclk_max;
  4793. for (j = 0; j < table->last; j++) {
  4794. si_table->mc_reg_table_entry[i].mc_data[j] =
  4795. table->mc_reg_table_entry[i].mc_data[j];
  4796. }
  4797. }
  4798. si_table->num_entries = table->num_entries;
  4799. return 0;
  4800. }
  4801. static int si_initialize_mc_reg_table(struct radeon_device *rdev)
  4802. {
  4803. struct si_power_info *si_pi = si_get_pi(rdev);
  4804. struct atom_mc_reg_table *table;
  4805. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  4806. u8 module_index = rv770_get_memory_module_index(rdev);
  4807. int ret;
  4808. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  4809. if (!table)
  4810. return -ENOMEM;
  4811. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  4812. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  4813. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  4814. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  4815. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  4816. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  4817. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  4818. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  4819. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  4820. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  4821. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  4822. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  4823. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  4824. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  4825. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  4826. if (ret)
  4827. goto init_mc_done;
  4828. ret = si_copy_vbios_mc_reg_table(table, si_table);
  4829. if (ret)
  4830. goto init_mc_done;
  4831. si_set_s0_mc_reg_index(si_table);
  4832. ret = si_set_mc_special_registers(rdev, si_table);
  4833. if (ret)
  4834. goto init_mc_done;
  4835. si_set_valid_flag(si_table);
  4836. init_mc_done:
  4837. kfree(table);
  4838. return ret;
  4839. }
  4840. static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
  4841. SMC_SIslands_MCRegisters *mc_reg_table)
  4842. {
  4843. struct si_power_info *si_pi = si_get_pi(rdev);
  4844. u32 i, j;
  4845. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  4846. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  4847. if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  4848. break;
  4849. mc_reg_table->address[i].s0 =
  4850. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  4851. mc_reg_table->address[i].s1 =
  4852. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  4853. i++;
  4854. }
  4855. }
  4856. mc_reg_table->last = (u8)i;
  4857. }
  4858. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  4859. SMC_SIslands_MCRegisterSet *data,
  4860. u32 num_entries, u32 valid_flag)
  4861. {
  4862. u32 i, j;
  4863. for(i = 0, j = 0; j < num_entries; j++) {
  4864. if (valid_flag & (1 << j)) {
  4865. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  4866. i++;
  4867. }
  4868. }
  4869. }
  4870. static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  4871. struct rv7xx_pl *pl,
  4872. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  4873. {
  4874. struct si_power_info *si_pi = si_get_pi(rdev);
  4875. u32 i = 0;
  4876. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  4877. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  4878. break;
  4879. }
  4880. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  4881. --i;
  4882. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  4883. mc_reg_table_data, si_pi->mc_reg_table.last,
  4884. si_pi->mc_reg_table.valid_flag);
  4885. }
  4886. static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  4887. struct radeon_ps *radeon_state,
  4888. SMC_SIslands_MCRegisters *mc_reg_table)
  4889. {
  4890. struct ni_ps *state = ni_get_ps(radeon_state);
  4891. int i;
  4892. for (i = 0; i < state->performance_level_count; i++) {
  4893. si_convert_mc_reg_table_entry_to_smc(rdev,
  4894. &state->performance_levels[i],
  4895. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  4896. }
  4897. }
  4898. static int si_populate_mc_reg_table(struct radeon_device *rdev,
  4899. struct radeon_ps *radeon_boot_state)
  4900. {
  4901. struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
  4902. struct si_power_info *si_pi = si_get_pi(rdev);
  4903. struct si_ulv_param *ulv = &si_pi->ulv;
  4904. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  4905. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  4906. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  4907. si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
  4908. si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
  4909. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  4910. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  4911. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  4912. si_pi->mc_reg_table.last,
  4913. si_pi->mc_reg_table.valid_flag);
  4914. if (ulv->supported && ulv->pl.vddc != 0)
  4915. si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
  4916. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  4917. else
  4918. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  4919. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  4920. si_pi->mc_reg_table.last,
  4921. si_pi->mc_reg_table.valid_flag);
  4922. si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
  4923. return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
  4924. (u8 *)smc_mc_reg_table,
  4925. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  4926. }
  4927. static int si_upload_mc_reg_table(struct radeon_device *rdev,
  4928. struct radeon_ps *radeon_new_state)
  4929. {
  4930. struct ni_ps *new_state = ni_get_ps(radeon_new_state);
  4931. struct si_power_info *si_pi = si_get_pi(rdev);
  4932. u32 address = si_pi->mc_reg_table_start +
  4933. offsetof(SMC_SIslands_MCRegisters,
  4934. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  4935. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  4936. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  4937. si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
  4938. return si_copy_bytes_to_smc(rdev, address,
  4939. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  4940. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  4941. si_pi->sram_end);
  4942. }
  4943. static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
  4944. {
  4945. if (enable)
  4946. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  4947. else
  4948. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  4949. }
  4950. static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
  4951. struct radeon_ps *radeon_state)
  4952. {
  4953. struct ni_ps *state = ni_get_ps(radeon_state);
  4954. int i;
  4955. u16 pcie_speed, max_speed = 0;
  4956. for (i = 0; i < state->performance_level_count; i++) {
  4957. pcie_speed = state->performance_levels[i].pcie_gen;
  4958. if (max_speed < pcie_speed)
  4959. max_speed = pcie_speed;
  4960. }
  4961. return max_speed;
  4962. }
  4963. static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
  4964. {
  4965. u32 speed_cntl;
  4966. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  4967. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  4968. return (u16)speed_cntl;
  4969. }
  4970. static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
  4971. struct radeon_ps *radeon_new_state,
  4972. struct radeon_ps *radeon_current_state)
  4973. {
  4974. struct si_power_info *si_pi = si_get_pi(rdev);
  4975. enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
  4976. enum radeon_pcie_gen current_link_speed;
  4977. if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
  4978. current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
  4979. else
  4980. current_link_speed = si_pi->force_pcie_gen;
  4981. si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  4982. si_pi->pspp_notify_required = false;
  4983. if (target_link_speed > current_link_speed) {
  4984. switch (target_link_speed) {
  4985. #if defined(CONFIG_ACPI)
  4986. case RADEON_PCIE_GEN3:
  4987. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  4988. break;
  4989. si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
  4990. if (current_link_speed == RADEON_PCIE_GEN2)
  4991. break;
  4992. fallthrough;
  4993. case RADEON_PCIE_GEN2:
  4994. if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  4995. break;
  4996. fallthrough;
  4997. #endif
  4998. default:
  4999. si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
  5000. break;
  5001. }
  5002. } else {
  5003. if (target_link_speed < current_link_speed)
  5004. si_pi->pspp_notify_required = true;
  5005. }
  5006. }
  5007. static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  5008. struct radeon_ps *radeon_new_state,
  5009. struct radeon_ps *radeon_current_state)
  5010. {
  5011. struct si_power_info *si_pi = si_get_pi(rdev);
  5012. enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
  5013. u8 request;
  5014. if (si_pi->pspp_notify_required) {
  5015. if (target_link_speed == RADEON_PCIE_GEN3)
  5016. request = PCIE_PERF_REQ_PECI_GEN3;
  5017. else if (target_link_speed == RADEON_PCIE_GEN2)
  5018. request = PCIE_PERF_REQ_PECI_GEN2;
  5019. else
  5020. request = PCIE_PERF_REQ_PECI_GEN1;
  5021. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  5022. (si_get_current_pcie_speed(rdev) > 0))
  5023. return;
  5024. #if defined(CONFIG_ACPI)
  5025. radeon_acpi_pcie_performance_request(rdev, request, false);
  5026. #endif
  5027. }
  5028. }
  5029. #if 0
  5030. static int si_ds_request(struct radeon_device *rdev,
  5031. bool ds_status_on, u32 count_write)
  5032. {
  5033. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5034. if (eg_pi->sclk_deep_sleep) {
  5035. if (ds_status_on)
  5036. return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  5037. PPSMC_Result_OK) ?
  5038. 0 : -EINVAL;
  5039. else
  5040. return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  5041. PPSMC_Result_OK) ? 0 : -EINVAL;
  5042. }
  5043. return 0;
  5044. }
  5045. #endif
  5046. static void si_set_max_cu_value(struct radeon_device *rdev)
  5047. {
  5048. struct si_power_info *si_pi = si_get_pi(rdev);
  5049. if (rdev->family == CHIP_VERDE) {
  5050. switch (rdev->pdev->device) {
  5051. case 0x6820:
  5052. case 0x6825:
  5053. case 0x6821:
  5054. case 0x6823:
  5055. case 0x6827:
  5056. si_pi->max_cu = 10;
  5057. break;
  5058. case 0x682D:
  5059. case 0x6824:
  5060. case 0x682F:
  5061. case 0x6826:
  5062. si_pi->max_cu = 8;
  5063. break;
  5064. case 0x6828:
  5065. case 0x6830:
  5066. case 0x6831:
  5067. case 0x6838:
  5068. case 0x6839:
  5069. case 0x683D:
  5070. si_pi->max_cu = 10;
  5071. break;
  5072. case 0x683B:
  5073. case 0x683F:
  5074. case 0x6829:
  5075. si_pi->max_cu = 8;
  5076. break;
  5077. default:
  5078. si_pi->max_cu = 0;
  5079. break;
  5080. }
  5081. } else {
  5082. si_pi->max_cu = 0;
  5083. }
  5084. }
  5085. static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
  5086. struct radeon_clock_voltage_dependency_table *table)
  5087. {
  5088. u32 i;
  5089. int j;
  5090. u16 leakage_voltage;
  5091. if (table) {
  5092. for (i = 0; i < table->count; i++) {
  5093. switch (si_get_leakage_voltage_from_leakage_index(rdev,
  5094. table->entries[i].v,
  5095. &leakage_voltage)) {
  5096. case 0:
  5097. table->entries[i].v = leakage_voltage;
  5098. break;
  5099. case -EAGAIN:
  5100. return -EINVAL;
  5101. case -EINVAL:
  5102. default:
  5103. break;
  5104. }
  5105. }
  5106. for (j = (table->count - 2); j >= 0; j--) {
  5107. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  5108. table->entries[j].v : table->entries[j + 1].v;
  5109. }
  5110. }
  5111. return 0;
  5112. }
  5113. static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
  5114. {
  5115. int ret;
  5116. ret = si_patch_single_dependency_table_based_on_leakage(rdev,
  5117. &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  5118. ret = si_patch_single_dependency_table_based_on_leakage(rdev,
  5119. &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  5120. ret = si_patch_single_dependency_table_based_on_leakage(rdev,
  5121. &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  5122. return ret;
  5123. }
  5124. static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
  5125. struct radeon_ps *radeon_new_state,
  5126. struct radeon_ps *radeon_current_state)
  5127. {
  5128. u32 lane_width;
  5129. u32 new_lane_width =
  5130. ((radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  5131. u32 current_lane_width =
  5132. ((radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  5133. if (new_lane_width != current_lane_width) {
  5134. radeon_set_pcie_lanes(rdev, new_lane_width);
  5135. lane_width = radeon_get_pcie_lanes(rdev);
  5136. si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5137. }
  5138. }
  5139. static void si_set_vce_clock(struct radeon_device *rdev,
  5140. struct radeon_ps *new_rps,
  5141. struct radeon_ps *old_rps)
  5142. {
  5143. if ((old_rps->evclk != new_rps->evclk) ||
  5144. (old_rps->ecclk != new_rps->ecclk)) {
  5145. /* turn the clocks on when encoding, off otherwise */
  5146. if (new_rps->evclk || new_rps->ecclk)
  5147. vce_v1_0_enable_mgcg(rdev, false);
  5148. else
  5149. vce_v1_0_enable_mgcg(rdev, true);
  5150. radeon_set_vce_clocks(rdev, new_rps->evclk, new_rps->ecclk);
  5151. }
  5152. }
  5153. void si_dpm_setup_asic(struct radeon_device *rdev)
  5154. {
  5155. int r;
  5156. r = si_mc_load_microcode(rdev);
  5157. if (r)
  5158. DRM_ERROR("Failed to load MC firmware!\n");
  5159. rv770_get_memory_type(rdev);
  5160. si_read_clock_registers(rdev);
  5161. si_enable_acpi_power_management(rdev);
  5162. }
  5163. static int si_thermal_enable_alert(struct radeon_device *rdev,
  5164. bool enable)
  5165. {
  5166. u32 thermal_int = RREG32(CG_THERMAL_INT);
  5167. if (enable) {
  5168. PPSMC_Result result;
  5169. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5170. WREG32(CG_THERMAL_INT, thermal_int);
  5171. rdev->irq.dpm_thermal = false;
  5172. result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  5173. if (result != PPSMC_Result_OK) {
  5174. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5175. return -EINVAL;
  5176. }
  5177. } else {
  5178. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5179. WREG32(CG_THERMAL_INT, thermal_int);
  5180. rdev->irq.dpm_thermal = true;
  5181. }
  5182. return 0;
  5183. }
  5184. static int si_thermal_set_temperature_range(struct radeon_device *rdev,
  5185. int min_temp, int max_temp)
  5186. {
  5187. int low_temp = 0 * 1000;
  5188. int high_temp = 255 * 1000;
  5189. if (low_temp < min_temp)
  5190. low_temp = min_temp;
  5191. if (high_temp > max_temp)
  5192. high_temp = max_temp;
  5193. if (high_temp < low_temp) {
  5194. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5195. return -EINVAL;
  5196. }
  5197. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5198. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5199. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5200. rdev->pm.dpm.thermal.min_temp = low_temp;
  5201. rdev->pm.dpm.thermal.max_temp = high_temp;
  5202. return 0;
  5203. }
  5204. static void si_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
  5205. {
  5206. struct si_power_info *si_pi = si_get_pi(rdev);
  5207. u32 tmp;
  5208. if (si_pi->fan_ctrl_is_in_default_mode) {
  5209. tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  5210. si_pi->fan_ctrl_default_mode = tmp;
  5211. tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  5212. si_pi->t_min = tmp;
  5213. si_pi->fan_ctrl_is_in_default_mode = false;
  5214. }
  5215. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5216. tmp |= TMIN(0);
  5217. WREG32(CG_FDO_CTRL2, tmp);
  5218. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5219. tmp |= FDO_PWM_MODE(mode);
  5220. WREG32(CG_FDO_CTRL2, tmp);
  5221. }
  5222. static int si_thermal_setup_fan_table(struct radeon_device *rdev)
  5223. {
  5224. struct si_power_info *si_pi = si_get_pi(rdev);
  5225. PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
  5226. u32 duty100;
  5227. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  5228. u16 fdo_min, slope1, slope2;
  5229. u32 reference_clock, tmp;
  5230. int ret;
  5231. u64 tmp64;
  5232. if (!si_pi->fan_table_start) {
  5233. rdev->pm.dpm.fan.ucode_fan_control = false;
  5234. return 0;
  5235. }
  5236. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5237. if (duty100 == 0) {
  5238. rdev->pm.dpm.fan.ucode_fan_control = false;
  5239. return 0;
  5240. }
  5241. tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
  5242. do_div(tmp64, 10000);
  5243. fdo_min = (u16)tmp64;
  5244. t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
  5245. t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
  5246. pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
  5247. pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
  5248. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  5249. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  5250. fan_table.temp_min = cpu_to_be16((50 + rdev->pm.dpm.fan.t_min) / 100);
  5251. fan_table.temp_med = cpu_to_be16((50 + rdev->pm.dpm.fan.t_med) / 100);
  5252. fan_table.temp_max = cpu_to_be16((50 + rdev->pm.dpm.fan.t_max) / 100);
  5253. fan_table.slope1 = cpu_to_be16(slope1);
  5254. fan_table.slope2 = cpu_to_be16(slope2);
  5255. fan_table.fdo_min = cpu_to_be16(fdo_min);
  5256. fan_table.hys_down = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
  5257. fan_table.hys_up = cpu_to_be16(1);
  5258. fan_table.hys_slope = cpu_to_be16(1);
  5259. fan_table.temp_resp_lim = cpu_to_be16(5);
  5260. reference_clock = radeon_get_xclk(rdev);
  5261. fan_table.refresh_period = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
  5262. reference_clock) / 1600);
  5263. fan_table.fdo_max = cpu_to_be16((u16)duty100);
  5264. tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  5265. fan_table.temp_src = (uint8_t)tmp;
  5266. ret = si_copy_bytes_to_smc(rdev,
  5267. si_pi->fan_table_start,
  5268. (u8 *)(&fan_table),
  5269. sizeof(fan_table),
  5270. si_pi->sram_end);
  5271. if (ret) {
  5272. DRM_ERROR("Failed to load fan table to the SMC.");
  5273. rdev->pm.dpm.fan.ucode_fan_control = false;
  5274. }
  5275. return 0;
  5276. }
  5277. static int si_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
  5278. {
  5279. struct si_power_info *si_pi = si_get_pi(rdev);
  5280. PPSMC_Result ret;
  5281. ret = si_send_msg_to_smc(rdev, PPSMC_StartFanControl);
  5282. if (ret == PPSMC_Result_OK) {
  5283. si_pi->fan_is_controlled_by_smc = true;
  5284. return 0;
  5285. } else {
  5286. return -EINVAL;
  5287. }
  5288. }
  5289. static int si_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
  5290. {
  5291. struct si_power_info *si_pi = si_get_pi(rdev);
  5292. PPSMC_Result ret;
  5293. ret = si_send_msg_to_smc(rdev, PPSMC_StopFanControl);
  5294. if (ret == PPSMC_Result_OK) {
  5295. si_pi->fan_is_controlled_by_smc = false;
  5296. return 0;
  5297. } else {
  5298. return -EINVAL;
  5299. }
  5300. }
  5301. int si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
  5302. u32 *speed)
  5303. {
  5304. u32 duty, duty100;
  5305. u64 tmp64;
  5306. if (rdev->pm.no_fan)
  5307. return -ENOENT;
  5308. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5309. duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  5310. if (duty100 == 0)
  5311. return -EINVAL;
  5312. tmp64 = (u64)duty * 100;
  5313. do_div(tmp64, duty100);
  5314. *speed = (u32)tmp64;
  5315. if (*speed > 100)
  5316. *speed = 100;
  5317. return 0;
  5318. }
  5319. int si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
  5320. u32 speed)
  5321. {
  5322. struct si_power_info *si_pi = si_get_pi(rdev);
  5323. u32 tmp;
  5324. u32 duty, duty100;
  5325. u64 tmp64;
  5326. if (rdev->pm.no_fan)
  5327. return -ENOENT;
  5328. if (si_pi->fan_is_controlled_by_smc)
  5329. return -EINVAL;
  5330. if (speed > 100)
  5331. return -EINVAL;
  5332. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5333. if (duty100 == 0)
  5334. return -EINVAL;
  5335. tmp64 = (u64)speed * duty100;
  5336. do_div(tmp64, 100);
  5337. duty = (u32)tmp64;
  5338. tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  5339. tmp |= FDO_STATIC_DUTY(duty);
  5340. WREG32(CG_FDO_CTRL0, tmp);
  5341. return 0;
  5342. }
  5343. void si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
  5344. {
  5345. if (mode) {
  5346. /* stop auto-manage */
  5347. if (rdev->pm.dpm.fan.ucode_fan_control)
  5348. si_fan_ctrl_stop_smc_fan_control(rdev);
  5349. si_fan_ctrl_set_static_mode(rdev, mode);
  5350. } else {
  5351. /* restart auto-manage */
  5352. if (rdev->pm.dpm.fan.ucode_fan_control)
  5353. si_thermal_start_smc_fan_control(rdev);
  5354. else
  5355. si_fan_ctrl_set_default_mode(rdev);
  5356. }
  5357. }
  5358. u32 si_fan_ctrl_get_mode(struct radeon_device *rdev)
  5359. {
  5360. struct si_power_info *si_pi = si_get_pi(rdev);
  5361. u32 tmp;
  5362. if (si_pi->fan_is_controlled_by_smc)
  5363. return 0;
  5364. tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  5365. return (tmp >> FDO_PWM_MODE_SHIFT);
  5366. }
  5367. #if 0
  5368. static int si_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
  5369. u32 *speed)
  5370. {
  5371. u32 tach_period;
  5372. u32 xclk = radeon_get_xclk(rdev);
  5373. if (rdev->pm.no_fan)
  5374. return -ENOENT;
  5375. if (rdev->pm.fan_pulses_per_revolution == 0)
  5376. return -ENOENT;
  5377. tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  5378. if (tach_period == 0)
  5379. return -ENOENT;
  5380. *speed = 60 * xclk * 10000 / tach_period;
  5381. return 0;
  5382. }
  5383. static int si_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
  5384. u32 speed)
  5385. {
  5386. u32 tach_period, tmp;
  5387. u32 xclk = radeon_get_xclk(rdev);
  5388. if (rdev->pm.no_fan)
  5389. return -ENOENT;
  5390. if (rdev->pm.fan_pulses_per_revolution == 0)
  5391. return -ENOENT;
  5392. if ((speed < rdev->pm.fan_min_rpm) ||
  5393. (speed > rdev->pm.fan_max_rpm))
  5394. return -EINVAL;
  5395. if (rdev->pm.dpm.fan.ucode_fan_control)
  5396. si_fan_ctrl_stop_smc_fan_control(rdev);
  5397. tach_period = 60 * xclk * 10000 / (8 * speed);
  5398. tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  5399. tmp |= TARGET_PERIOD(tach_period);
  5400. WREG32(CG_TACH_CTRL, tmp);
  5401. si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
  5402. return 0;
  5403. }
  5404. #endif
  5405. static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev)
  5406. {
  5407. struct si_power_info *si_pi = si_get_pi(rdev);
  5408. u32 tmp;
  5409. if (!si_pi->fan_ctrl_is_in_default_mode) {
  5410. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5411. tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
  5412. WREG32(CG_FDO_CTRL2, tmp);
  5413. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5414. tmp |= TMIN(si_pi->t_min);
  5415. WREG32(CG_FDO_CTRL2, tmp);
  5416. si_pi->fan_ctrl_is_in_default_mode = true;
  5417. }
  5418. }
  5419. static void si_thermal_start_smc_fan_control(struct radeon_device *rdev)
  5420. {
  5421. if (rdev->pm.dpm.fan.ucode_fan_control) {
  5422. si_fan_ctrl_start_smc_fan_control(rdev);
  5423. si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
  5424. }
  5425. }
  5426. static void si_thermal_initialize(struct radeon_device *rdev)
  5427. {
  5428. u32 tmp;
  5429. if (rdev->pm.fan_pulses_per_revolution) {
  5430. tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  5431. tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
  5432. WREG32(CG_TACH_CTRL, tmp);
  5433. }
  5434. tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  5435. tmp |= TACH_PWM_RESP_RATE(0x28);
  5436. WREG32(CG_FDO_CTRL2, tmp);
  5437. }
  5438. static int si_thermal_start_thermal_controller(struct radeon_device *rdev)
  5439. {
  5440. int ret;
  5441. si_thermal_initialize(rdev);
  5442. ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5443. if (ret)
  5444. return ret;
  5445. ret = si_thermal_enable_alert(rdev, true);
  5446. if (ret)
  5447. return ret;
  5448. if (rdev->pm.dpm.fan.ucode_fan_control) {
  5449. ret = si_halt_smc(rdev);
  5450. if (ret)
  5451. return ret;
  5452. ret = si_thermal_setup_fan_table(rdev);
  5453. if (ret)
  5454. return ret;
  5455. ret = si_resume_smc(rdev);
  5456. if (ret)
  5457. return ret;
  5458. si_thermal_start_smc_fan_control(rdev);
  5459. }
  5460. return 0;
  5461. }
  5462. static void si_thermal_stop_thermal_controller(struct radeon_device *rdev)
  5463. {
  5464. if (!rdev->pm.no_fan) {
  5465. si_fan_ctrl_set_default_mode(rdev);
  5466. si_fan_ctrl_stop_smc_fan_control(rdev);
  5467. }
  5468. }
  5469. int si_dpm_enable(struct radeon_device *rdev)
  5470. {
  5471. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  5472. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5473. struct si_power_info *si_pi = si_get_pi(rdev);
  5474. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  5475. int ret;
  5476. if (si_is_smc_running(rdev))
  5477. return -EINVAL;
  5478. if (pi->voltage_control || si_pi->voltage_control_svi2)
  5479. si_enable_voltage_control(rdev, true);
  5480. if (pi->mvdd_control)
  5481. si_get_mvdd_configuration(rdev);
  5482. if (pi->voltage_control || si_pi->voltage_control_svi2) {
  5483. ret = si_construct_voltage_tables(rdev);
  5484. if (ret) {
  5485. DRM_ERROR("si_construct_voltage_tables failed\n");
  5486. return ret;
  5487. }
  5488. }
  5489. if (eg_pi->dynamic_ac_timing) {
  5490. ret = si_initialize_mc_reg_table(rdev);
  5491. if (ret)
  5492. eg_pi->dynamic_ac_timing = false;
  5493. }
  5494. if (pi->dynamic_ss)
  5495. si_enable_spread_spectrum(rdev, true);
  5496. if (pi->thermal_protection)
  5497. si_enable_thermal_protection(rdev, true);
  5498. si_setup_bsp(rdev);
  5499. si_program_git(rdev);
  5500. si_program_tp(rdev);
  5501. si_program_tpp(rdev);
  5502. si_program_sstp(rdev);
  5503. si_enable_display_gap(rdev);
  5504. si_program_vc(rdev);
  5505. ret = si_upload_firmware(rdev);
  5506. if (ret) {
  5507. DRM_ERROR("si_upload_firmware failed\n");
  5508. return ret;
  5509. }
  5510. ret = si_process_firmware_header(rdev);
  5511. if (ret) {
  5512. DRM_ERROR("si_process_firmware_header failed\n");
  5513. return ret;
  5514. }
  5515. ret = si_initial_switch_from_arb_f0_to_f1(rdev);
  5516. if (ret) {
  5517. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5518. return ret;
  5519. }
  5520. ret = si_init_smc_table(rdev);
  5521. if (ret) {
  5522. DRM_ERROR("si_init_smc_table failed\n");
  5523. return ret;
  5524. }
  5525. ret = si_init_smc_spll_table(rdev);
  5526. if (ret) {
  5527. DRM_ERROR("si_init_smc_spll_table failed\n");
  5528. return ret;
  5529. }
  5530. ret = si_init_arb_table_index(rdev);
  5531. if (ret) {
  5532. DRM_ERROR("si_init_arb_table_index failed\n");
  5533. return ret;
  5534. }
  5535. if (eg_pi->dynamic_ac_timing) {
  5536. ret = si_populate_mc_reg_table(rdev, boot_ps);
  5537. if (ret) {
  5538. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5539. return ret;
  5540. }
  5541. }
  5542. ret = si_initialize_smc_cac_tables(rdev);
  5543. if (ret) {
  5544. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5545. return ret;
  5546. }
  5547. ret = si_initialize_hardware_cac_manager(rdev);
  5548. if (ret) {
  5549. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5550. return ret;
  5551. }
  5552. ret = si_initialize_smc_dte_tables(rdev);
  5553. if (ret) {
  5554. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5555. return ret;
  5556. }
  5557. ret = si_populate_smc_tdp_limits(rdev, boot_ps);
  5558. if (ret) {
  5559. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5560. return ret;
  5561. }
  5562. ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
  5563. if (ret) {
  5564. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5565. return ret;
  5566. }
  5567. si_program_response_times(rdev);
  5568. si_program_ds_registers(rdev);
  5569. si_dpm_start_smc(rdev);
  5570. ret = si_notify_smc_display_change(rdev, false);
  5571. if (ret) {
  5572. DRM_ERROR("si_notify_smc_display_change failed\n");
  5573. return ret;
  5574. }
  5575. si_enable_sclk_control(rdev, true);
  5576. si_start_dpm(rdev);
  5577. si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  5578. si_thermal_start_thermal_controller(rdev);
  5579. ni_update_current_ps(rdev, boot_ps);
  5580. return 0;
  5581. }
  5582. static int si_set_temperature_range(struct radeon_device *rdev)
  5583. {
  5584. int ret;
  5585. ret = si_thermal_enable_alert(rdev, false);
  5586. if (ret)
  5587. return ret;
  5588. ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5589. if (ret)
  5590. return ret;
  5591. ret = si_thermal_enable_alert(rdev, true);
  5592. if (ret)
  5593. return ret;
  5594. return ret;
  5595. }
  5596. int si_dpm_late_enable(struct radeon_device *rdev)
  5597. {
  5598. int ret;
  5599. ret = si_set_temperature_range(rdev);
  5600. if (ret)
  5601. return ret;
  5602. return ret;
  5603. }
  5604. void si_dpm_disable(struct radeon_device *rdev)
  5605. {
  5606. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  5607. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  5608. if (!si_is_smc_running(rdev))
  5609. return;
  5610. si_thermal_stop_thermal_controller(rdev);
  5611. si_disable_ulv(rdev);
  5612. si_clear_vc(rdev);
  5613. if (pi->thermal_protection)
  5614. si_enable_thermal_protection(rdev, false);
  5615. si_enable_power_containment(rdev, boot_ps, false);
  5616. si_enable_smc_cac(rdev, boot_ps, false);
  5617. si_enable_spread_spectrum(rdev, false);
  5618. si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  5619. si_stop_dpm(rdev);
  5620. si_reset_to_default(rdev);
  5621. si_dpm_stop_smc(rdev);
  5622. si_force_switch_to_arb_f0(rdev);
  5623. ni_update_current_ps(rdev, boot_ps);
  5624. }
  5625. int si_dpm_pre_set_power_state(struct radeon_device *rdev)
  5626. {
  5627. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5628. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  5629. struct radeon_ps *new_ps = &requested_ps;
  5630. ni_update_requested_ps(rdev, new_ps);
  5631. si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  5632. return 0;
  5633. }
  5634. static int si_power_control_set_level(struct radeon_device *rdev)
  5635. {
  5636. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  5637. int ret;
  5638. ret = si_restrict_performance_levels_before_switch(rdev);
  5639. if (ret)
  5640. return ret;
  5641. ret = si_halt_smc(rdev);
  5642. if (ret)
  5643. return ret;
  5644. ret = si_populate_smc_tdp_limits(rdev, new_ps);
  5645. if (ret)
  5646. return ret;
  5647. ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
  5648. if (ret)
  5649. return ret;
  5650. ret = si_resume_smc(rdev);
  5651. if (ret)
  5652. return ret;
  5653. ret = si_set_sw_state(rdev);
  5654. if (ret)
  5655. return ret;
  5656. return 0;
  5657. }
  5658. int si_dpm_set_power_state(struct radeon_device *rdev)
  5659. {
  5660. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5661. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  5662. struct radeon_ps *old_ps = &eg_pi->current_rps;
  5663. int ret;
  5664. ret = si_disable_ulv(rdev);
  5665. if (ret) {
  5666. DRM_ERROR("si_disable_ulv failed\n");
  5667. return ret;
  5668. }
  5669. ret = si_restrict_performance_levels_before_switch(rdev);
  5670. if (ret) {
  5671. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  5672. return ret;
  5673. }
  5674. if (eg_pi->pcie_performance_request)
  5675. si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  5676. ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  5677. ret = si_enable_power_containment(rdev, new_ps, false);
  5678. if (ret) {
  5679. DRM_ERROR("si_enable_power_containment failed\n");
  5680. return ret;
  5681. }
  5682. ret = si_enable_smc_cac(rdev, new_ps, false);
  5683. if (ret) {
  5684. DRM_ERROR("si_enable_smc_cac failed\n");
  5685. return ret;
  5686. }
  5687. ret = si_halt_smc(rdev);
  5688. if (ret) {
  5689. DRM_ERROR("si_halt_smc failed\n");
  5690. return ret;
  5691. }
  5692. ret = si_upload_sw_state(rdev, new_ps);
  5693. if (ret) {
  5694. DRM_ERROR("si_upload_sw_state failed\n");
  5695. return ret;
  5696. }
  5697. ret = si_upload_smc_data(rdev);
  5698. if (ret) {
  5699. DRM_ERROR("si_upload_smc_data failed\n");
  5700. return ret;
  5701. }
  5702. ret = si_upload_ulv_state(rdev);
  5703. if (ret) {
  5704. DRM_ERROR("si_upload_ulv_state failed\n");
  5705. return ret;
  5706. }
  5707. if (eg_pi->dynamic_ac_timing) {
  5708. ret = si_upload_mc_reg_table(rdev, new_ps);
  5709. if (ret) {
  5710. DRM_ERROR("si_upload_mc_reg_table failed\n");
  5711. return ret;
  5712. }
  5713. }
  5714. ret = si_program_memory_timing_parameters(rdev, new_ps);
  5715. if (ret) {
  5716. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  5717. return ret;
  5718. }
  5719. si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
  5720. ret = si_resume_smc(rdev);
  5721. if (ret) {
  5722. DRM_ERROR("si_resume_smc failed\n");
  5723. return ret;
  5724. }
  5725. ret = si_set_sw_state(rdev);
  5726. if (ret) {
  5727. DRM_ERROR("si_set_sw_state failed\n");
  5728. return ret;
  5729. }
  5730. ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  5731. si_set_vce_clock(rdev, new_ps, old_ps);
  5732. if (eg_pi->pcie_performance_request)
  5733. si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  5734. ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
  5735. if (ret) {
  5736. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  5737. return ret;
  5738. }
  5739. ret = si_enable_smc_cac(rdev, new_ps, true);
  5740. if (ret) {
  5741. DRM_ERROR("si_enable_smc_cac failed\n");
  5742. return ret;
  5743. }
  5744. ret = si_enable_power_containment(rdev, new_ps, true);
  5745. if (ret) {
  5746. DRM_ERROR("si_enable_power_containment failed\n");
  5747. return ret;
  5748. }
  5749. ret = si_power_control_set_level(rdev);
  5750. if (ret) {
  5751. DRM_ERROR("si_power_control_set_level failed\n");
  5752. return ret;
  5753. }
  5754. return 0;
  5755. }
  5756. void si_dpm_post_set_power_state(struct radeon_device *rdev)
  5757. {
  5758. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5759. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  5760. ni_update_current_ps(rdev, new_ps);
  5761. }
  5762. #if 0
  5763. void si_dpm_reset_asic(struct radeon_device *rdev)
  5764. {
  5765. si_restrict_performance_levels_before_switch(rdev);
  5766. si_disable_ulv(rdev);
  5767. si_set_boot_state(rdev);
  5768. }
  5769. #endif
  5770. void si_dpm_display_configuration_changed(struct radeon_device *rdev)
  5771. {
  5772. si_program_display_gap(rdev);
  5773. }
  5774. union power_info {
  5775. struct _ATOM_POWERPLAY_INFO info;
  5776. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  5777. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  5778. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  5779. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  5780. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  5781. };
  5782. union pplib_clock_info {
  5783. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  5784. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  5785. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  5786. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  5787. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  5788. };
  5789. union pplib_power_state {
  5790. struct _ATOM_PPLIB_STATE v1;
  5791. struct _ATOM_PPLIB_STATE_V2 v2;
  5792. };
  5793. static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
  5794. struct radeon_ps *rps,
  5795. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  5796. u8 table_rev)
  5797. {
  5798. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  5799. rps->class = le16_to_cpu(non_clock_info->usClassification);
  5800. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  5801. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  5802. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  5803. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  5804. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  5805. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  5806. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  5807. } else {
  5808. rps->vclk = 0;
  5809. rps->dclk = 0;
  5810. }
  5811. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  5812. rdev->pm.dpm.boot_ps = rps;
  5813. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  5814. rdev->pm.dpm.uvd_ps = rps;
  5815. }
  5816. static void si_parse_pplib_clock_info(struct radeon_device *rdev,
  5817. struct radeon_ps *rps, int index,
  5818. union pplib_clock_info *clock_info)
  5819. {
  5820. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  5821. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  5822. struct si_power_info *si_pi = si_get_pi(rdev);
  5823. struct ni_ps *ps = ni_get_ps(rps);
  5824. u16 leakage_voltage;
  5825. struct rv7xx_pl *pl = &ps->performance_levels[index];
  5826. int ret;
  5827. ps->performance_level_count = index + 1;
  5828. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  5829. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  5830. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  5831. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  5832. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  5833. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  5834. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  5835. pl->pcie_gen = r600_get_pcie_gen_support(rdev,
  5836. si_pi->sys_pcie_mask,
  5837. si_pi->boot_pcie_gen,
  5838. clock_info->si.ucPCIEGen);
  5839. /* patch up vddc if necessary */
  5840. ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
  5841. &leakage_voltage);
  5842. if (ret == 0)
  5843. pl->vddc = leakage_voltage;
  5844. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  5845. pi->acpi_vddc = pl->vddc;
  5846. eg_pi->acpi_vddci = pl->vddci;
  5847. si_pi->acpi_pcie_gen = pl->pcie_gen;
  5848. }
  5849. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  5850. index == 0) {
  5851. /* XXX disable for A0 tahiti */
  5852. si_pi->ulv.supported = false;
  5853. si_pi->ulv.pl = *pl;
  5854. si_pi->ulv.one_pcie_lane_in_ulv = false;
  5855. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  5856. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  5857. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  5858. }
  5859. if (pi->min_vddc_in_table > pl->vddc)
  5860. pi->min_vddc_in_table = pl->vddc;
  5861. if (pi->max_vddc_in_table < pl->vddc)
  5862. pi->max_vddc_in_table = pl->vddc;
  5863. /* patch up boot state */
  5864. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  5865. u16 vddc, vddci, mvdd;
  5866. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  5867. pl->mclk = rdev->clock.default_mclk;
  5868. pl->sclk = rdev->clock.default_sclk;
  5869. pl->vddc = vddc;
  5870. pl->vddci = vddci;
  5871. si_pi->mvdd_bootup_value = mvdd;
  5872. }
  5873. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  5874. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  5875. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  5876. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  5877. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  5878. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  5879. }
  5880. }
  5881. static int si_parse_power_table(struct radeon_device *rdev)
  5882. {
  5883. struct radeon_mode_info *mode_info = &rdev->mode_info;
  5884. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  5885. union pplib_power_state *power_state;
  5886. int i, j, k, non_clock_array_index, clock_array_index;
  5887. union pplib_clock_info *clock_info;
  5888. struct _StateArray *state_array;
  5889. struct _ClockInfoArray *clock_info_array;
  5890. struct _NonClockInfoArray *non_clock_info_array;
  5891. union power_info *power_info;
  5892. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  5893. u16 data_offset;
  5894. u8 frev, crev;
  5895. u8 *power_state_offset;
  5896. struct ni_ps *ps;
  5897. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  5898. &frev, &crev, &data_offset))
  5899. return -EINVAL;
  5900. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  5901. state_array = (struct _StateArray *)
  5902. (mode_info->atom_context->bios + data_offset +
  5903. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  5904. clock_info_array = (struct _ClockInfoArray *)
  5905. (mode_info->atom_context->bios + data_offset +
  5906. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  5907. non_clock_info_array = (struct _NonClockInfoArray *)
  5908. (mode_info->atom_context->bios + data_offset +
  5909. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  5910. rdev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
  5911. sizeof(struct radeon_ps),
  5912. GFP_KERNEL);
  5913. if (!rdev->pm.dpm.ps)
  5914. return -ENOMEM;
  5915. power_state_offset = (u8 *)state_array->states;
  5916. for (i = 0; i < state_array->ucNumEntries; i++) {
  5917. u8 *idx;
  5918. power_state = (union pplib_power_state *)power_state_offset;
  5919. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  5920. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  5921. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  5922. if (!rdev->pm.power_state[i].clock_info)
  5923. return -EINVAL;
  5924. ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
  5925. if (ps == NULL) {
  5926. kfree(rdev->pm.dpm.ps);
  5927. return -ENOMEM;
  5928. }
  5929. rdev->pm.dpm.ps[i].ps_priv = ps;
  5930. si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  5931. non_clock_info,
  5932. non_clock_info_array->ucEntrySize);
  5933. k = 0;
  5934. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  5935. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  5936. clock_array_index = idx[j];
  5937. if (clock_array_index >= clock_info_array->ucNumEntries)
  5938. continue;
  5939. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  5940. break;
  5941. clock_info = (union pplib_clock_info *)
  5942. ((u8 *)&clock_info_array->clockInfo[0] +
  5943. (clock_array_index * clock_info_array->ucEntrySize));
  5944. si_parse_pplib_clock_info(rdev,
  5945. &rdev->pm.dpm.ps[i], k,
  5946. clock_info);
  5947. k++;
  5948. }
  5949. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  5950. }
  5951. rdev->pm.dpm.num_ps = state_array->ucNumEntries;
  5952. /* fill in the vce power states */
  5953. for (i = 0; i < RADEON_MAX_VCE_LEVELS; i++) {
  5954. u32 sclk, mclk;
  5955. clock_array_index = rdev->pm.dpm.vce_states[i].clk_idx;
  5956. clock_info = (union pplib_clock_info *)
  5957. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  5958. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  5959. sclk |= clock_info->si.ucEngineClockHigh << 16;
  5960. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  5961. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  5962. rdev->pm.dpm.vce_states[i].sclk = sclk;
  5963. rdev->pm.dpm.vce_states[i].mclk = mclk;
  5964. }
  5965. return 0;
  5966. }
  5967. int si_dpm_init(struct radeon_device *rdev)
  5968. {
  5969. struct rv7xx_power_info *pi;
  5970. struct evergreen_power_info *eg_pi;
  5971. struct ni_power_info *ni_pi;
  5972. struct si_power_info *si_pi;
  5973. struct atom_clock_dividers dividers;
  5974. enum pci_bus_speed speed_cap = PCI_SPEED_UNKNOWN;
  5975. struct pci_dev *root = rdev->pdev->bus->self;
  5976. int ret;
  5977. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  5978. if (si_pi == NULL)
  5979. return -ENOMEM;
  5980. rdev->pm.dpm.priv = si_pi;
  5981. ni_pi = &si_pi->ni;
  5982. eg_pi = &ni_pi->eg;
  5983. pi = &eg_pi->rv7xx;
  5984. if (!pci_is_root_bus(rdev->pdev->bus))
  5985. speed_cap = pcie_get_speed_cap(root);
  5986. if (speed_cap == PCI_SPEED_UNKNOWN) {
  5987. si_pi->sys_pcie_mask = 0;
  5988. } else {
  5989. if (speed_cap == PCIE_SPEED_8_0GT)
  5990. si_pi->sys_pcie_mask = RADEON_PCIE_SPEED_25 |
  5991. RADEON_PCIE_SPEED_50 |
  5992. RADEON_PCIE_SPEED_80;
  5993. else if (speed_cap == PCIE_SPEED_5_0GT)
  5994. si_pi->sys_pcie_mask = RADEON_PCIE_SPEED_25 |
  5995. RADEON_PCIE_SPEED_50;
  5996. else
  5997. si_pi->sys_pcie_mask = RADEON_PCIE_SPEED_25;
  5998. }
  5999. si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
  6000. si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
  6001. si_set_max_cu_value(rdev);
  6002. rv770_get_max_vddc(rdev);
  6003. si_get_leakage_vddc(rdev);
  6004. si_patch_dependency_tables_based_on_leakage(rdev);
  6005. pi->acpi_vddc = 0;
  6006. eg_pi->acpi_vddci = 0;
  6007. pi->min_vddc_in_table = 0;
  6008. pi->max_vddc_in_table = 0;
  6009. ret = r600_get_platform_caps(rdev);
  6010. if (ret)
  6011. return ret;
  6012. ret = r600_parse_extended_power_table(rdev);
  6013. if (ret)
  6014. return ret;
  6015. ret = si_parse_power_table(rdev);
  6016. if (ret)
  6017. return ret;
  6018. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  6019. kcalloc(4,
  6020. sizeof(struct radeon_clock_voltage_dependency_entry),
  6021. GFP_KERNEL);
  6022. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  6023. r600_free_extended_power_table(rdev);
  6024. return -ENOMEM;
  6025. }
  6026. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  6027. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  6028. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  6029. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  6030. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  6031. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  6032. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  6033. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  6034. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  6035. if (rdev->pm.dpm.voltage_response_time == 0)
  6036. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  6037. if (rdev->pm.dpm.backbias_response_time == 0)
  6038. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  6039. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  6040. 0, false, &dividers);
  6041. if (ret)
  6042. pi->ref_div = dividers.ref_div + 1;
  6043. else
  6044. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  6045. eg_pi->smu_uvd_hs = false;
  6046. pi->mclk_strobe_mode_threshold = 40000;
  6047. if (si_is_special_1gb_platform(rdev))
  6048. pi->mclk_stutter_mode_threshold = 0;
  6049. else
  6050. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  6051. pi->mclk_edc_enable_threshold = 40000;
  6052. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  6053. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  6054. pi->voltage_control =
  6055. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6056. VOLTAGE_OBJ_GPIO_LUT);
  6057. if (!pi->voltage_control) {
  6058. si_pi->voltage_control_svi2 =
  6059. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6060. VOLTAGE_OBJ_SVID2);
  6061. if (si_pi->voltage_control_svi2)
  6062. radeon_atom_get_svi2_info(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6063. &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
  6064. }
  6065. pi->mvdd_control =
  6066. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  6067. VOLTAGE_OBJ_GPIO_LUT);
  6068. eg_pi->vddci_control =
  6069. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6070. VOLTAGE_OBJ_GPIO_LUT);
  6071. if (!eg_pi->vddci_control)
  6072. si_pi->vddci_control_svi2 =
  6073. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6074. VOLTAGE_OBJ_SVID2);
  6075. si_pi->vddc_phase_shed_control =
  6076. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6077. VOLTAGE_OBJ_PHASE_LUT);
  6078. rv770_get_engine_memory_ss(rdev);
  6079. pi->asi = RV770_ASI_DFLT;
  6080. pi->pasi = CYPRESS_HASI_DFLT;
  6081. pi->vrc = SISLANDS_VRC_DFLT;
  6082. pi->gfx_clock_gating = true;
  6083. eg_pi->sclk_deep_sleep = true;
  6084. si_pi->sclk_deep_sleep_above_low = false;
  6085. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  6086. pi->thermal_protection = true;
  6087. else
  6088. pi->thermal_protection = false;
  6089. eg_pi->dynamic_ac_timing = true;
  6090. eg_pi->light_sleep = true;
  6091. #if defined(CONFIG_ACPI)
  6092. eg_pi->pcie_performance_request =
  6093. radeon_acpi_is_pcie_performance_request_supported(rdev);
  6094. #else
  6095. eg_pi->pcie_performance_request = false;
  6096. #endif
  6097. si_pi->sram_end = SMC_RAM_END;
  6098. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  6099. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  6100. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  6101. rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  6102. rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  6103. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  6104. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  6105. si_initialize_powertune_defaults(rdev);
  6106. /* make sure dc limits are valid */
  6107. if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  6108. (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  6109. rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  6110. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  6111. si_pi->fan_ctrl_is_in_default_mode = true;
  6112. return 0;
  6113. }
  6114. void si_dpm_fini(struct radeon_device *rdev)
  6115. {
  6116. int i;
  6117. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  6118. kfree(rdev->pm.dpm.ps[i].ps_priv);
  6119. }
  6120. kfree(rdev->pm.dpm.ps);
  6121. kfree(rdev->pm.dpm.priv);
  6122. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  6123. r600_free_extended_power_table(rdev);
  6124. }
  6125. void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  6126. struct seq_file *m)
  6127. {
  6128. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  6129. struct radeon_ps *rps = &eg_pi->current_rps;
  6130. struct ni_ps *ps = ni_get_ps(rps);
  6131. struct rv7xx_pl *pl;
  6132. u32 current_index =
  6133. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6134. CURRENT_STATE_INDEX_SHIFT;
  6135. if (current_index >= ps->performance_level_count) {
  6136. seq_printf(m, "invalid dpm profile %d\n", current_index);
  6137. } else {
  6138. pl = &ps->performance_levels[current_index];
  6139. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6140. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6141. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6142. }
  6143. }
  6144. u32 si_dpm_get_current_sclk(struct radeon_device *rdev)
  6145. {
  6146. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  6147. struct radeon_ps *rps = &eg_pi->current_rps;
  6148. struct ni_ps *ps = ni_get_ps(rps);
  6149. struct rv7xx_pl *pl;
  6150. u32 current_index =
  6151. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6152. CURRENT_STATE_INDEX_SHIFT;
  6153. if (current_index >= ps->performance_level_count) {
  6154. return 0;
  6155. } else {
  6156. pl = &ps->performance_levels[current_index];
  6157. return pl->sclk;
  6158. }
  6159. }
  6160. u32 si_dpm_get_current_mclk(struct radeon_device *rdev)
  6161. {
  6162. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  6163. struct radeon_ps *rps = &eg_pi->current_rps;
  6164. struct ni_ps *ps = ni_get_ps(rps);
  6165. struct rv7xx_pl *pl;
  6166. u32 current_index =
  6167. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6168. CURRENT_STATE_INDEX_SHIFT;
  6169. if (current_index >= ps->performance_level_count) {
  6170. return 0;
  6171. } else {
  6172. pl = &ps->performance_levels[current_index];
  6173. return pl->mclk;
  6174. }
  6175. }