rv770_smc.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include "radeon.h"
  26. #include "rv770d.h"
  27. #include "rv770_dpm.h"
  28. #include "rv770_smc.h"
  29. #include "atom.h"
  30. #include "radeon_ucode.h"
  31. #define FIRST_SMC_INT_VECT_REG 0xFFD8
  32. #define FIRST_INT_VECT_S19 0xFFC0
  33. static const u8 rv770_smc_int_vectors[] =
  34. {
  35. 0x08, 0x10, 0x08, 0x10,
  36. 0x08, 0x10, 0x08, 0x10,
  37. 0x08, 0x10, 0x08, 0x10,
  38. 0x08, 0x10, 0x08, 0x10,
  39. 0x08, 0x10, 0x08, 0x10,
  40. 0x08, 0x10, 0x08, 0x10,
  41. 0x08, 0x10, 0x08, 0x10,
  42. 0x08, 0x10, 0x08, 0x10,
  43. 0x08, 0x10, 0x08, 0x10,
  44. 0x08, 0x10, 0x08, 0x10,
  45. 0x08, 0x10, 0x08, 0x10,
  46. 0x08, 0x10, 0x08, 0x10,
  47. 0x08, 0x10, 0x0C, 0xD7,
  48. 0x08, 0x2B, 0x08, 0x10,
  49. 0x03, 0x51, 0x03, 0x51,
  50. 0x03, 0x51, 0x03, 0x51
  51. };
  52. static const u8 rv730_smc_int_vectors[] =
  53. {
  54. 0x08, 0x15, 0x08, 0x15,
  55. 0x08, 0x15, 0x08, 0x15,
  56. 0x08, 0x15, 0x08, 0x15,
  57. 0x08, 0x15, 0x08, 0x15,
  58. 0x08, 0x15, 0x08, 0x15,
  59. 0x08, 0x15, 0x08, 0x15,
  60. 0x08, 0x15, 0x08, 0x15,
  61. 0x08, 0x15, 0x08, 0x15,
  62. 0x08, 0x15, 0x08, 0x15,
  63. 0x08, 0x15, 0x08, 0x15,
  64. 0x08, 0x15, 0x08, 0x15,
  65. 0x08, 0x15, 0x08, 0x15,
  66. 0x08, 0x15, 0x0C, 0xBB,
  67. 0x08, 0x30, 0x08, 0x15,
  68. 0x03, 0x56, 0x03, 0x56,
  69. 0x03, 0x56, 0x03, 0x56
  70. };
  71. static const u8 rv710_smc_int_vectors[] =
  72. {
  73. 0x08, 0x04, 0x08, 0x04,
  74. 0x08, 0x04, 0x08, 0x04,
  75. 0x08, 0x04, 0x08, 0x04,
  76. 0x08, 0x04, 0x08, 0x04,
  77. 0x08, 0x04, 0x08, 0x04,
  78. 0x08, 0x04, 0x08, 0x04,
  79. 0x08, 0x04, 0x08, 0x04,
  80. 0x08, 0x04, 0x08, 0x04,
  81. 0x08, 0x04, 0x08, 0x04,
  82. 0x08, 0x04, 0x08, 0x04,
  83. 0x08, 0x04, 0x08, 0x04,
  84. 0x08, 0x04, 0x08, 0x04,
  85. 0x08, 0x04, 0x0C, 0xCB,
  86. 0x08, 0x1F, 0x08, 0x04,
  87. 0x03, 0x51, 0x03, 0x51,
  88. 0x03, 0x51, 0x03, 0x51
  89. };
  90. static const u8 rv740_smc_int_vectors[] =
  91. {
  92. 0x08, 0x10, 0x08, 0x10,
  93. 0x08, 0x10, 0x08, 0x10,
  94. 0x08, 0x10, 0x08, 0x10,
  95. 0x08, 0x10, 0x08, 0x10,
  96. 0x08, 0x10, 0x08, 0x10,
  97. 0x08, 0x10, 0x08, 0x10,
  98. 0x08, 0x10, 0x08, 0x10,
  99. 0x08, 0x10, 0x08, 0x10,
  100. 0x08, 0x10, 0x08, 0x10,
  101. 0x08, 0x10, 0x08, 0x10,
  102. 0x08, 0x10, 0x08, 0x10,
  103. 0x08, 0x10, 0x08, 0x10,
  104. 0x08, 0x10, 0x0C, 0xD7,
  105. 0x08, 0x2B, 0x08, 0x10,
  106. 0x03, 0x51, 0x03, 0x51,
  107. 0x03, 0x51, 0x03, 0x51
  108. };
  109. static const u8 cedar_smc_int_vectors[] =
  110. {
  111. 0x0B, 0x05, 0x0B, 0x05,
  112. 0x0B, 0x05, 0x0B, 0x05,
  113. 0x0B, 0x05, 0x0B, 0x05,
  114. 0x0B, 0x05, 0x0B, 0x05,
  115. 0x0B, 0x05, 0x0B, 0x05,
  116. 0x0B, 0x05, 0x0B, 0x05,
  117. 0x0B, 0x05, 0x0B, 0x05,
  118. 0x0B, 0x05, 0x0B, 0x05,
  119. 0x0B, 0x05, 0x0B, 0x05,
  120. 0x0B, 0x05, 0x0B, 0x05,
  121. 0x0B, 0x05, 0x0B, 0x05,
  122. 0x0B, 0x05, 0x0B, 0x05,
  123. 0x0B, 0x05, 0x11, 0x8B,
  124. 0x0B, 0x20, 0x0B, 0x05,
  125. 0x04, 0xF6, 0x04, 0xF6,
  126. 0x04, 0xF6, 0x04, 0xF6
  127. };
  128. static const u8 redwood_smc_int_vectors[] =
  129. {
  130. 0x0B, 0x05, 0x0B, 0x05,
  131. 0x0B, 0x05, 0x0B, 0x05,
  132. 0x0B, 0x05, 0x0B, 0x05,
  133. 0x0B, 0x05, 0x0B, 0x05,
  134. 0x0B, 0x05, 0x0B, 0x05,
  135. 0x0B, 0x05, 0x0B, 0x05,
  136. 0x0B, 0x05, 0x0B, 0x05,
  137. 0x0B, 0x05, 0x0B, 0x05,
  138. 0x0B, 0x05, 0x0B, 0x05,
  139. 0x0B, 0x05, 0x0B, 0x05,
  140. 0x0B, 0x05, 0x0B, 0x05,
  141. 0x0B, 0x05, 0x0B, 0x05,
  142. 0x0B, 0x05, 0x11, 0x8B,
  143. 0x0B, 0x20, 0x0B, 0x05,
  144. 0x04, 0xF6, 0x04, 0xF6,
  145. 0x04, 0xF6, 0x04, 0xF6
  146. };
  147. static const u8 juniper_smc_int_vectors[] =
  148. {
  149. 0x0B, 0x05, 0x0B, 0x05,
  150. 0x0B, 0x05, 0x0B, 0x05,
  151. 0x0B, 0x05, 0x0B, 0x05,
  152. 0x0B, 0x05, 0x0B, 0x05,
  153. 0x0B, 0x05, 0x0B, 0x05,
  154. 0x0B, 0x05, 0x0B, 0x05,
  155. 0x0B, 0x05, 0x0B, 0x05,
  156. 0x0B, 0x05, 0x0B, 0x05,
  157. 0x0B, 0x05, 0x0B, 0x05,
  158. 0x0B, 0x05, 0x0B, 0x05,
  159. 0x0B, 0x05, 0x0B, 0x05,
  160. 0x0B, 0x05, 0x0B, 0x05,
  161. 0x0B, 0x05, 0x11, 0x8B,
  162. 0x0B, 0x20, 0x0B, 0x05,
  163. 0x04, 0xF6, 0x04, 0xF6,
  164. 0x04, 0xF6, 0x04, 0xF6
  165. };
  166. static const u8 cypress_smc_int_vectors[] =
  167. {
  168. 0x0B, 0x05, 0x0B, 0x05,
  169. 0x0B, 0x05, 0x0B, 0x05,
  170. 0x0B, 0x05, 0x0B, 0x05,
  171. 0x0B, 0x05, 0x0B, 0x05,
  172. 0x0B, 0x05, 0x0B, 0x05,
  173. 0x0B, 0x05, 0x0B, 0x05,
  174. 0x0B, 0x05, 0x0B, 0x05,
  175. 0x0B, 0x05, 0x0B, 0x05,
  176. 0x0B, 0x05, 0x0B, 0x05,
  177. 0x0B, 0x05, 0x0B, 0x05,
  178. 0x0B, 0x05, 0x0B, 0x05,
  179. 0x0B, 0x05, 0x0B, 0x05,
  180. 0x0B, 0x05, 0x11, 0x8B,
  181. 0x0B, 0x20, 0x0B, 0x05,
  182. 0x04, 0xF6, 0x04, 0xF6,
  183. 0x04, 0xF6, 0x04, 0xF6
  184. };
  185. static const u8 barts_smc_int_vectors[] =
  186. {
  187. 0x0C, 0x14, 0x0C, 0x14,
  188. 0x0C, 0x14, 0x0C, 0x14,
  189. 0x0C, 0x14, 0x0C, 0x14,
  190. 0x0C, 0x14, 0x0C, 0x14,
  191. 0x0C, 0x14, 0x0C, 0x14,
  192. 0x0C, 0x14, 0x0C, 0x14,
  193. 0x0C, 0x14, 0x0C, 0x14,
  194. 0x0C, 0x14, 0x0C, 0x14,
  195. 0x0C, 0x14, 0x0C, 0x14,
  196. 0x0C, 0x14, 0x0C, 0x14,
  197. 0x0C, 0x14, 0x0C, 0x14,
  198. 0x0C, 0x14, 0x0C, 0x14,
  199. 0x0C, 0x14, 0x12, 0xAA,
  200. 0x0C, 0x2F, 0x15, 0xF6,
  201. 0x15, 0xF6, 0x05, 0x0A,
  202. 0x05, 0x0A, 0x05, 0x0A
  203. };
  204. static const u8 turks_smc_int_vectors[] =
  205. {
  206. 0x0C, 0x14, 0x0C, 0x14,
  207. 0x0C, 0x14, 0x0C, 0x14,
  208. 0x0C, 0x14, 0x0C, 0x14,
  209. 0x0C, 0x14, 0x0C, 0x14,
  210. 0x0C, 0x14, 0x0C, 0x14,
  211. 0x0C, 0x14, 0x0C, 0x14,
  212. 0x0C, 0x14, 0x0C, 0x14,
  213. 0x0C, 0x14, 0x0C, 0x14,
  214. 0x0C, 0x14, 0x0C, 0x14,
  215. 0x0C, 0x14, 0x0C, 0x14,
  216. 0x0C, 0x14, 0x0C, 0x14,
  217. 0x0C, 0x14, 0x0C, 0x14,
  218. 0x0C, 0x14, 0x12, 0xAA,
  219. 0x0C, 0x2F, 0x15, 0xF6,
  220. 0x15, 0xF6, 0x05, 0x0A,
  221. 0x05, 0x0A, 0x05, 0x0A
  222. };
  223. static const u8 caicos_smc_int_vectors[] =
  224. {
  225. 0x0C, 0x14, 0x0C, 0x14,
  226. 0x0C, 0x14, 0x0C, 0x14,
  227. 0x0C, 0x14, 0x0C, 0x14,
  228. 0x0C, 0x14, 0x0C, 0x14,
  229. 0x0C, 0x14, 0x0C, 0x14,
  230. 0x0C, 0x14, 0x0C, 0x14,
  231. 0x0C, 0x14, 0x0C, 0x14,
  232. 0x0C, 0x14, 0x0C, 0x14,
  233. 0x0C, 0x14, 0x0C, 0x14,
  234. 0x0C, 0x14, 0x0C, 0x14,
  235. 0x0C, 0x14, 0x0C, 0x14,
  236. 0x0C, 0x14, 0x0C, 0x14,
  237. 0x0C, 0x14, 0x12, 0xAA,
  238. 0x0C, 0x2F, 0x15, 0xF6,
  239. 0x15, 0xF6, 0x05, 0x0A,
  240. 0x05, 0x0A, 0x05, 0x0A
  241. };
  242. static const u8 cayman_smc_int_vectors[] =
  243. {
  244. 0x12, 0x05, 0x12, 0x05,
  245. 0x12, 0x05, 0x12, 0x05,
  246. 0x12, 0x05, 0x12, 0x05,
  247. 0x12, 0x05, 0x12, 0x05,
  248. 0x12, 0x05, 0x12, 0x05,
  249. 0x12, 0x05, 0x12, 0x05,
  250. 0x12, 0x05, 0x12, 0x05,
  251. 0x12, 0x05, 0x12, 0x05,
  252. 0x12, 0x05, 0x12, 0x05,
  253. 0x12, 0x05, 0x12, 0x05,
  254. 0x12, 0x05, 0x12, 0x05,
  255. 0x12, 0x05, 0x12, 0x05,
  256. 0x12, 0x05, 0x18, 0xEA,
  257. 0x12, 0x20, 0x1C, 0x34,
  258. 0x1C, 0x34, 0x08, 0x72,
  259. 0x08, 0x72, 0x08, 0x72
  260. };
  261. static int rv770_set_smc_sram_address(struct radeon_device *rdev,
  262. u16 smc_address, u16 limit)
  263. {
  264. u32 addr;
  265. if (smc_address & 3)
  266. return -EINVAL;
  267. if ((smc_address + 3) > limit)
  268. return -EINVAL;
  269. addr = smc_address;
  270. addr |= SMC_SRAM_AUTO_INC_DIS;
  271. WREG32(SMC_SRAM_ADDR, addr);
  272. return 0;
  273. }
  274. int rv770_copy_bytes_to_smc(struct radeon_device *rdev,
  275. u16 smc_start_address, const u8 *src,
  276. u16 byte_count, u16 limit)
  277. {
  278. unsigned long flags;
  279. u32 data, original_data, extra_shift;
  280. u16 addr;
  281. int ret = 0;
  282. if (smc_start_address & 3)
  283. return -EINVAL;
  284. if ((smc_start_address + byte_count) > limit)
  285. return -EINVAL;
  286. addr = smc_start_address;
  287. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  288. while (byte_count >= 4) {
  289. /* SMC address space is BE */
  290. data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];
  291. ret = rv770_set_smc_sram_address(rdev, addr, limit);
  292. if (ret)
  293. goto done;
  294. WREG32(SMC_SRAM_DATA, data);
  295. src += 4;
  296. byte_count -= 4;
  297. addr += 4;
  298. }
  299. /* RMW for final bytes */
  300. if (byte_count > 0) {
  301. data = 0;
  302. ret = rv770_set_smc_sram_address(rdev, addr, limit);
  303. if (ret)
  304. goto done;
  305. original_data = RREG32(SMC_SRAM_DATA);
  306. extra_shift = 8 * (4 - byte_count);
  307. while (byte_count > 0) {
  308. /* SMC address space is BE */
  309. data = (data << 8) + *src++;
  310. byte_count--;
  311. }
  312. data <<= extra_shift;
  313. data |= (original_data & ~((~0UL) << extra_shift));
  314. ret = rv770_set_smc_sram_address(rdev, addr, limit);
  315. if (ret)
  316. goto done;
  317. WREG32(SMC_SRAM_DATA, data);
  318. }
  319. done:
  320. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  321. return ret;
  322. }
  323. static int rv770_program_interrupt_vectors(struct radeon_device *rdev,
  324. u32 smc_first_vector, const u8 *src,
  325. u32 byte_count)
  326. {
  327. u32 tmp, i;
  328. if (byte_count % 4)
  329. return -EINVAL;
  330. if (smc_first_vector < FIRST_SMC_INT_VECT_REG) {
  331. tmp = FIRST_SMC_INT_VECT_REG - smc_first_vector;
  332. if (tmp > byte_count)
  333. return 0;
  334. byte_count -= tmp;
  335. src += tmp;
  336. smc_first_vector = FIRST_SMC_INT_VECT_REG;
  337. }
  338. for (i = 0; i < byte_count; i += 4) {
  339. /* SMC address space is BE */
  340. tmp = (src[i] << 24) | (src[i + 1] << 16) | (src[i + 2] << 8) | src[i + 3];
  341. WREG32(SMC_ISR_FFD8_FFDB + i, tmp);
  342. }
  343. return 0;
  344. }
  345. void rv770_start_smc(struct radeon_device *rdev)
  346. {
  347. WREG32_P(SMC_IO, SMC_RST_N, ~SMC_RST_N);
  348. }
  349. void rv770_reset_smc(struct radeon_device *rdev)
  350. {
  351. WREG32_P(SMC_IO, 0, ~SMC_RST_N);
  352. }
  353. void rv770_stop_smc_clock(struct radeon_device *rdev)
  354. {
  355. WREG32_P(SMC_IO, 0, ~SMC_CLK_EN);
  356. }
  357. void rv770_start_smc_clock(struct radeon_device *rdev)
  358. {
  359. WREG32_P(SMC_IO, SMC_CLK_EN, ~SMC_CLK_EN);
  360. }
  361. bool rv770_is_smc_running(struct radeon_device *rdev)
  362. {
  363. u32 tmp;
  364. tmp = RREG32(SMC_IO);
  365. if ((tmp & SMC_RST_N) && (tmp & SMC_CLK_EN))
  366. return true;
  367. else
  368. return false;
  369. }
  370. PPSMC_Result rv770_send_msg_to_smc(struct radeon_device *rdev, PPSMC_Msg msg)
  371. {
  372. u32 tmp;
  373. int i;
  374. PPSMC_Result result;
  375. if (!rv770_is_smc_running(rdev))
  376. return PPSMC_Result_Failed;
  377. WREG32_P(SMC_MSG, HOST_SMC_MSG(msg), ~HOST_SMC_MSG_MASK);
  378. for (i = 0; i < rdev->usec_timeout; i++) {
  379. tmp = RREG32(SMC_MSG) & HOST_SMC_RESP_MASK;
  380. tmp >>= HOST_SMC_RESP_SHIFT;
  381. if (tmp != 0)
  382. break;
  383. udelay(1);
  384. }
  385. tmp = RREG32(SMC_MSG) & HOST_SMC_RESP_MASK;
  386. tmp >>= HOST_SMC_RESP_SHIFT;
  387. result = (PPSMC_Result)tmp;
  388. return result;
  389. }
  390. PPSMC_Result rv770_wait_for_smc_inactive(struct radeon_device *rdev)
  391. {
  392. int i;
  393. PPSMC_Result result = PPSMC_Result_OK;
  394. if (!rv770_is_smc_running(rdev))
  395. return result;
  396. for (i = 0; i < rdev->usec_timeout; i++) {
  397. if (RREG32(SMC_IO) & SMC_STOP_MODE)
  398. break;
  399. udelay(1);
  400. }
  401. return result;
  402. }
  403. static void rv770_clear_smc_sram(struct radeon_device *rdev, u16 limit)
  404. {
  405. unsigned long flags;
  406. u16 i;
  407. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  408. for (i = 0; i < limit; i += 4) {
  409. rv770_set_smc_sram_address(rdev, i, limit);
  410. WREG32(SMC_SRAM_DATA, 0);
  411. }
  412. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  413. }
  414. int rv770_load_smc_ucode(struct radeon_device *rdev,
  415. u16 limit)
  416. {
  417. int ret;
  418. const u8 *int_vect;
  419. u16 int_vect_start_address;
  420. u16 int_vect_size;
  421. const u8 *ucode_data;
  422. u16 ucode_start_address;
  423. u16 ucode_size;
  424. if (!rdev->smc_fw)
  425. return -EINVAL;
  426. rv770_clear_smc_sram(rdev, limit);
  427. switch (rdev->family) {
  428. case CHIP_RV770:
  429. ucode_start_address = RV770_SMC_UCODE_START;
  430. ucode_size = RV770_SMC_UCODE_SIZE;
  431. int_vect = (const u8 *)&rv770_smc_int_vectors;
  432. int_vect_start_address = RV770_SMC_INT_VECTOR_START;
  433. int_vect_size = RV770_SMC_INT_VECTOR_SIZE;
  434. break;
  435. case CHIP_RV730:
  436. ucode_start_address = RV730_SMC_UCODE_START;
  437. ucode_size = RV730_SMC_UCODE_SIZE;
  438. int_vect = (const u8 *)&rv730_smc_int_vectors;
  439. int_vect_start_address = RV730_SMC_INT_VECTOR_START;
  440. int_vect_size = RV730_SMC_INT_VECTOR_SIZE;
  441. break;
  442. case CHIP_RV710:
  443. ucode_start_address = RV710_SMC_UCODE_START;
  444. ucode_size = RV710_SMC_UCODE_SIZE;
  445. int_vect = (const u8 *)&rv710_smc_int_vectors;
  446. int_vect_start_address = RV710_SMC_INT_VECTOR_START;
  447. int_vect_size = RV710_SMC_INT_VECTOR_SIZE;
  448. break;
  449. case CHIP_RV740:
  450. ucode_start_address = RV740_SMC_UCODE_START;
  451. ucode_size = RV740_SMC_UCODE_SIZE;
  452. int_vect = (const u8 *)&rv740_smc_int_vectors;
  453. int_vect_start_address = RV740_SMC_INT_VECTOR_START;
  454. int_vect_size = RV740_SMC_INT_VECTOR_SIZE;
  455. break;
  456. case CHIP_CEDAR:
  457. ucode_start_address = CEDAR_SMC_UCODE_START;
  458. ucode_size = CEDAR_SMC_UCODE_SIZE;
  459. int_vect = (const u8 *)&cedar_smc_int_vectors;
  460. int_vect_start_address = CEDAR_SMC_INT_VECTOR_START;
  461. int_vect_size = CEDAR_SMC_INT_VECTOR_SIZE;
  462. break;
  463. case CHIP_REDWOOD:
  464. ucode_start_address = REDWOOD_SMC_UCODE_START;
  465. ucode_size = REDWOOD_SMC_UCODE_SIZE;
  466. int_vect = (const u8 *)&redwood_smc_int_vectors;
  467. int_vect_start_address = REDWOOD_SMC_INT_VECTOR_START;
  468. int_vect_size = REDWOOD_SMC_INT_VECTOR_SIZE;
  469. break;
  470. case CHIP_JUNIPER:
  471. ucode_start_address = JUNIPER_SMC_UCODE_START;
  472. ucode_size = JUNIPER_SMC_UCODE_SIZE;
  473. int_vect = (const u8 *)&juniper_smc_int_vectors;
  474. int_vect_start_address = JUNIPER_SMC_INT_VECTOR_START;
  475. int_vect_size = JUNIPER_SMC_INT_VECTOR_SIZE;
  476. break;
  477. case CHIP_CYPRESS:
  478. case CHIP_HEMLOCK:
  479. ucode_start_address = CYPRESS_SMC_UCODE_START;
  480. ucode_size = CYPRESS_SMC_UCODE_SIZE;
  481. int_vect = (const u8 *)&cypress_smc_int_vectors;
  482. int_vect_start_address = CYPRESS_SMC_INT_VECTOR_START;
  483. int_vect_size = CYPRESS_SMC_INT_VECTOR_SIZE;
  484. break;
  485. case CHIP_BARTS:
  486. ucode_start_address = BARTS_SMC_UCODE_START;
  487. ucode_size = BARTS_SMC_UCODE_SIZE;
  488. int_vect = (const u8 *)&barts_smc_int_vectors;
  489. int_vect_start_address = BARTS_SMC_INT_VECTOR_START;
  490. int_vect_size = BARTS_SMC_INT_VECTOR_SIZE;
  491. break;
  492. case CHIP_TURKS:
  493. ucode_start_address = TURKS_SMC_UCODE_START;
  494. ucode_size = TURKS_SMC_UCODE_SIZE;
  495. int_vect = (const u8 *)&turks_smc_int_vectors;
  496. int_vect_start_address = TURKS_SMC_INT_VECTOR_START;
  497. int_vect_size = TURKS_SMC_INT_VECTOR_SIZE;
  498. break;
  499. case CHIP_CAICOS:
  500. ucode_start_address = CAICOS_SMC_UCODE_START;
  501. ucode_size = CAICOS_SMC_UCODE_SIZE;
  502. int_vect = (const u8 *)&caicos_smc_int_vectors;
  503. int_vect_start_address = CAICOS_SMC_INT_VECTOR_START;
  504. int_vect_size = CAICOS_SMC_INT_VECTOR_SIZE;
  505. break;
  506. case CHIP_CAYMAN:
  507. ucode_start_address = CAYMAN_SMC_UCODE_START;
  508. ucode_size = CAYMAN_SMC_UCODE_SIZE;
  509. int_vect = (const u8 *)&cayman_smc_int_vectors;
  510. int_vect_start_address = CAYMAN_SMC_INT_VECTOR_START;
  511. int_vect_size = CAYMAN_SMC_INT_VECTOR_SIZE;
  512. break;
  513. default:
  514. DRM_ERROR("unknown asic in smc ucode loader\n");
  515. BUG();
  516. }
  517. /* load the ucode */
  518. ucode_data = (const u8 *)rdev->smc_fw->data;
  519. ret = rv770_copy_bytes_to_smc(rdev, ucode_start_address,
  520. ucode_data, ucode_size, limit);
  521. if (ret)
  522. return ret;
  523. /* set up the int vectors */
  524. ret = rv770_program_interrupt_vectors(rdev, int_vect_start_address,
  525. int_vect, int_vect_size);
  526. if (ret)
  527. return ret;
  528. return 0;
  529. }
  530. int rv770_read_smc_sram_dword(struct radeon_device *rdev,
  531. u16 smc_address, u32 *value, u16 limit)
  532. {
  533. unsigned long flags;
  534. int ret;
  535. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  536. ret = rv770_set_smc_sram_address(rdev, smc_address, limit);
  537. if (ret == 0)
  538. *value = RREG32(SMC_SRAM_DATA);
  539. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  540. return ret;
  541. }
  542. int rv770_write_smc_sram_dword(struct radeon_device *rdev,
  543. u16 smc_address, u32 value, u16 limit)
  544. {
  545. unsigned long flags;
  546. int ret;
  547. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  548. ret = rv770_set_smc_sram_address(rdev, smc_address, limit);
  549. if (ret == 0)
  550. WREG32(SMC_SRAM_DATA, value);
  551. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  552. return ret;
  553. }