rv770_dpm.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "radeon.h"
  25. #include "radeon_asic.h"
  26. #include "rv770.h"
  27. #include "rv770d.h"
  28. #include "r600_dpm.h"
  29. #include "rv770_dpm.h"
  30. #include "cypress_dpm.h"
  31. #include "atom.h"
  32. #include "evergreen.h"
  33. #include <linux/seq_file.h>
  34. #define MC_CG_ARB_FREQ_F0 0x0a
  35. #define MC_CG_ARB_FREQ_F1 0x0b
  36. #define MC_CG_ARB_FREQ_F2 0x0c
  37. #define MC_CG_ARB_FREQ_F3 0x0d
  38. #define MC_CG_SEQ_DRAMCONF_S0 0x05
  39. #define MC_CG_SEQ_DRAMCONF_S1 0x06
  40. #define PCIE_BUS_CLK 10000
  41. #define TCLK (PCIE_BUS_CLK / 10)
  42. #define SMC_RAM_END 0xC000
  43. struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps)
  44. {
  45. struct rv7xx_ps *ps = rps->ps_priv;
  46. return ps;
  47. }
  48. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev)
  49. {
  50. struct rv7xx_power_info *pi = rdev->pm.dpm.priv;
  51. return pi;
  52. }
  53. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev)
  54. {
  55. struct evergreen_power_info *pi = rdev->pm.dpm.priv;
  56. return pi;
  57. }
  58. static void rv770_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  59. bool enable)
  60. {
  61. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  62. u32 tmp;
  63. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  64. if (enable) {
  65. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  66. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  67. tmp |= LC_GEN2_EN_STRAP;
  68. } else {
  69. if (!pi->boot_in_gen2) {
  70. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  71. tmp &= ~LC_GEN2_EN_STRAP;
  72. }
  73. }
  74. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  75. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  76. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  77. }
  78. static void rv770_enable_l0s(struct radeon_device *rdev)
  79. {
  80. u32 tmp;
  81. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L0S_INACTIVITY_MASK;
  82. tmp |= LC_L0S_INACTIVITY(3);
  83. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  84. }
  85. static void rv770_enable_l1(struct radeon_device *rdev)
  86. {
  87. u32 tmp;
  88. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  89. tmp &= ~LC_L1_INACTIVITY_MASK;
  90. tmp |= LC_L1_INACTIVITY(4);
  91. tmp &= ~LC_PMI_TO_L1_DIS;
  92. tmp &= ~LC_ASPM_TO_L1_DIS;
  93. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  94. }
  95. static void rv770_enable_pll_sleep_in_l1(struct radeon_device *rdev)
  96. {
  97. u32 tmp;
  98. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L1_INACTIVITY_MASK;
  99. tmp |= LC_L1_INACTIVITY(8);
  100. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  101. /* NOTE, this is a PCIE indirect reg, not PCIE PORT */
  102. tmp = RREG32_PCIE(PCIE_P_CNTL);
  103. tmp |= P_PLL_PWRDN_IN_L1L23;
  104. tmp &= ~P_PLL_BUF_PDNB;
  105. tmp &= ~P_PLL_PDNB;
  106. tmp |= P_ALLOW_PRX_FRONTEND_SHUTOFF;
  107. WREG32_PCIE(PCIE_P_CNTL, tmp);
  108. }
  109. static void rv770_gfx_clock_gating_enable(struct radeon_device *rdev,
  110. bool enable)
  111. {
  112. if (enable)
  113. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  114. else {
  115. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  116. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  117. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  118. RREG32(GB_TILING_CONFIG);
  119. }
  120. }
  121. static void rv770_mg_clock_gating_enable(struct radeon_device *rdev,
  122. bool enable)
  123. {
  124. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  125. if (enable) {
  126. u32 mgcg_cgtt_local0;
  127. if (rdev->family == CHIP_RV770)
  128. mgcg_cgtt_local0 = RV770_MGCGTTLOCAL0_DFLT;
  129. else
  130. mgcg_cgtt_local0 = RV7XX_MGCGTTLOCAL0_DFLT;
  131. WREG32(CG_CGTT_LOCAL_0, mgcg_cgtt_local0);
  132. WREG32(CG_CGTT_LOCAL_1, (RV770_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF));
  133. if (pi->mgcgtssm)
  134. WREG32(CGTS_SM_CTRL_REG, RV770_MGCGCGTSSMCTRL_DFLT);
  135. } else {
  136. WREG32(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
  137. WREG32(CG_CGTT_LOCAL_1, 0xFFFFCFFF);
  138. }
  139. }
  140. void rv770_restore_cgcg(struct radeon_device *rdev)
  141. {
  142. bool dpm_en = false, cg_en = false;
  143. if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
  144. dpm_en = true;
  145. if (RREG32(SCLK_PWRMGT_CNTL) & DYN_GFX_CLK_OFF_EN)
  146. cg_en = true;
  147. if (dpm_en && !cg_en)
  148. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  149. }
  150. static void rv770_start_dpm(struct radeon_device *rdev)
  151. {
  152. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  153. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  154. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  155. }
  156. void rv770_stop_dpm(struct radeon_device *rdev)
  157. {
  158. PPSMC_Result result;
  159. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_TwoLevelsDisabled);
  160. if (result != PPSMC_Result_OK)
  161. DRM_DEBUG("Could not force DPM to low.\n");
  162. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  163. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  164. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  165. }
  166. bool rv770_dpm_enabled(struct radeon_device *rdev)
  167. {
  168. if (RREG32(GENERAL_PWRMGT) & GLOBAL_PWRMGT_EN)
  169. return true;
  170. else
  171. return false;
  172. }
  173. void rv770_enable_thermal_protection(struct radeon_device *rdev,
  174. bool enable)
  175. {
  176. if (enable)
  177. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  178. else
  179. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  180. }
  181. void rv770_enable_acpi_pm(struct radeon_device *rdev)
  182. {
  183. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  184. }
  185. u8 rv770_get_seq_value(struct radeon_device *rdev,
  186. struct rv7xx_pl *pl)
  187. {
  188. return (pl->flags & ATOM_PPLIB_R600_FLAGS_LOWPOWER) ?
  189. MC_CG_SEQ_DRAMCONF_S0 : MC_CG_SEQ_DRAMCONF_S1;
  190. }
  191. #if 0
  192. int rv770_read_smc_soft_register(struct radeon_device *rdev,
  193. u16 reg_offset, u32 *value)
  194. {
  195. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  196. return rv770_read_smc_sram_dword(rdev,
  197. pi->soft_regs_start + reg_offset,
  198. value, pi->sram_end);
  199. }
  200. #endif
  201. int rv770_write_smc_soft_register(struct radeon_device *rdev,
  202. u16 reg_offset, u32 value)
  203. {
  204. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  205. return rv770_write_smc_sram_dword(rdev,
  206. pi->soft_regs_start + reg_offset,
  207. value, pi->sram_end);
  208. }
  209. int rv770_populate_smc_t(struct radeon_device *rdev,
  210. struct radeon_ps *radeon_state,
  211. RV770_SMC_SWSTATE *smc_state)
  212. {
  213. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  214. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  215. int i;
  216. int a_n;
  217. int a_d;
  218. u8 l[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE];
  219. u8 r[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE];
  220. u32 a_t;
  221. l[0] = 0;
  222. r[2] = 100;
  223. a_n = (int)state->medium.sclk * pi->lmp +
  224. (int)state->low.sclk * (R600_AH_DFLT - pi->rlp);
  225. a_d = (int)state->low.sclk * (100 - (int)pi->rlp) +
  226. (int)state->medium.sclk * pi->lmp;
  227. l[1] = (u8)(pi->lmp - (int)pi->lmp * a_n / a_d);
  228. r[0] = (u8)(pi->rlp + (100 - (int)pi->rlp) * a_n / a_d);
  229. a_n = (int)state->high.sclk * pi->lhp + (int)state->medium.sclk *
  230. (R600_AH_DFLT - pi->rmp);
  231. a_d = (int)state->medium.sclk * (100 - (int)pi->rmp) +
  232. (int)state->high.sclk * pi->lhp;
  233. l[2] = (u8)(pi->lhp - (int)pi->lhp * a_n / a_d);
  234. r[1] = (u8)(pi->rmp + (100 - (int)pi->rmp) * a_n / a_d);
  235. for (i = 0; i < (RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1); i++) {
  236. a_t = CG_R(r[i] * pi->bsp / 200) | CG_L(l[i] * pi->bsp / 200);
  237. smc_state->levels[i].aT = cpu_to_be32(a_t);
  238. }
  239. a_t = CG_R(r[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1] * pi->pbsp / 200) |
  240. CG_L(l[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1] * pi->pbsp / 200);
  241. smc_state->levels[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1].aT =
  242. cpu_to_be32(a_t);
  243. return 0;
  244. }
  245. int rv770_populate_smc_sp(struct radeon_device *rdev,
  246. struct radeon_ps *radeon_state,
  247. RV770_SMC_SWSTATE *smc_state)
  248. {
  249. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  250. int i;
  251. for (i = 0; i < (RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1); i++)
  252. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  253. smc_state->levels[RV770_SMC_PERFORMANCE_LEVELS_PER_SWSTATE - 1].bSP =
  254. cpu_to_be32(pi->psp);
  255. return 0;
  256. }
  257. static void rv770_calculate_fractional_mpll_feedback_divider(u32 memory_clock,
  258. u32 reference_clock,
  259. bool gddr5,
  260. struct atom_clock_dividers *dividers,
  261. u32 *clkf,
  262. u32 *clkfrac)
  263. {
  264. u32 post_divider, reference_divider, feedback_divider8;
  265. u32 fyclk;
  266. if (gddr5)
  267. fyclk = (memory_clock * 8) / 2;
  268. else
  269. fyclk = (memory_clock * 4) / 2;
  270. post_divider = dividers->post_div;
  271. reference_divider = dividers->ref_div;
  272. feedback_divider8 =
  273. (8 * fyclk * reference_divider * post_divider) / reference_clock;
  274. *clkf = feedback_divider8 / 8;
  275. *clkfrac = feedback_divider8 % 8;
  276. }
  277. static int rv770_encode_yclk_post_div(u32 postdiv, u32 *encoded_postdiv)
  278. {
  279. int ret = 0;
  280. switch (postdiv) {
  281. case 1:
  282. *encoded_postdiv = 0;
  283. break;
  284. case 2:
  285. *encoded_postdiv = 1;
  286. break;
  287. case 4:
  288. *encoded_postdiv = 2;
  289. break;
  290. case 8:
  291. *encoded_postdiv = 3;
  292. break;
  293. case 16:
  294. *encoded_postdiv = 4;
  295. break;
  296. default:
  297. ret = -EINVAL;
  298. break;
  299. }
  300. return ret;
  301. }
  302. u32 rv770_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
  303. {
  304. if (clkf <= 0x10)
  305. return 0x4B;
  306. if (clkf <= 0x19)
  307. return 0x5B;
  308. if (clkf <= 0x21)
  309. return 0x2B;
  310. if (clkf <= 0x27)
  311. return 0x6C;
  312. if (clkf <= 0x31)
  313. return 0x9D;
  314. return 0xC6;
  315. }
  316. static int rv770_populate_mclk_value(struct radeon_device *rdev,
  317. u32 engine_clock, u32 memory_clock,
  318. RV7XX_SMC_MCLK_VALUE *mclk)
  319. {
  320. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  321. u8 encoded_reference_dividers[] = { 0, 16, 17, 20, 21 };
  322. u32 mpll_ad_func_cntl =
  323. pi->clk_regs.rv770.mpll_ad_func_cntl;
  324. u32 mpll_ad_func_cntl_2 =
  325. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  326. u32 mpll_dq_func_cntl =
  327. pi->clk_regs.rv770.mpll_dq_func_cntl;
  328. u32 mpll_dq_func_cntl_2 =
  329. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  330. u32 mclk_pwrmgt_cntl =
  331. pi->clk_regs.rv770.mclk_pwrmgt_cntl;
  332. u32 dll_cntl = pi->clk_regs.rv770.dll_cntl;
  333. struct atom_clock_dividers dividers;
  334. u32 reference_clock = rdev->clock.mpll.reference_freq;
  335. u32 clkf, clkfrac;
  336. u32 postdiv_yclk;
  337. u32 ibias;
  338. int ret;
  339. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  340. memory_clock, false, &dividers);
  341. if (ret)
  342. return ret;
  343. if ((dividers.ref_div < 1) || (dividers.ref_div > 5))
  344. return -EINVAL;
  345. rv770_calculate_fractional_mpll_feedback_divider(memory_clock, reference_clock,
  346. pi->mem_gddr5,
  347. &dividers, &clkf, &clkfrac);
  348. ret = rv770_encode_yclk_post_div(dividers.post_div, &postdiv_yclk);
  349. if (ret)
  350. return ret;
  351. ibias = rv770_map_clkf_to_ibias(rdev, clkf);
  352. mpll_ad_func_cntl &= ~(CLKR_MASK |
  353. YCLK_POST_DIV_MASK |
  354. CLKF_MASK |
  355. CLKFRAC_MASK |
  356. IBIAS_MASK);
  357. mpll_ad_func_cntl |= CLKR(encoded_reference_dividers[dividers.ref_div - 1]);
  358. mpll_ad_func_cntl |= YCLK_POST_DIV(postdiv_yclk);
  359. mpll_ad_func_cntl |= CLKF(clkf);
  360. mpll_ad_func_cntl |= CLKFRAC(clkfrac);
  361. mpll_ad_func_cntl |= IBIAS(ibias);
  362. if (dividers.vco_mode)
  363. mpll_ad_func_cntl_2 |= VCO_MODE;
  364. else
  365. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  366. if (pi->mem_gddr5) {
  367. rv770_calculate_fractional_mpll_feedback_divider(memory_clock,
  368. reference_clock,
  369. pi->mem_gddr5,
  370. &dividers, &clkf, &clkfrac);
  371. ibias = rv770_map_clkf_to_ibias(rdev, clkf);
  372. ret = rv770_encode_yclk_post_div(dividers.post_div, &postdiv_yclk);
  373. if (ret)
  374. return ret;
  375. mpll_dq_func_cntl &= ~(CLKR_MASK |
  376. YCLK_POST_DIV_MASK |
  377. CLKF_MASK |
  378. CLKFRAC_MASK |
  379. IBIAS_MASK);
  380. mpll_dq_func_cntl |= CLKR(encoded_reference_dividers[dividers.ref_div - 1]);
  381. mpll_dq_func_cntl |= YCLK_POST_DIV(postdiv_yclk);
  382. mpll_dq_func_cntl |= CLKF(clkf);
  383. mpll_dq_func_cntl |= CLKFRAC(clkfrac);
  384. mpll_dq_func_cntl |= IBIAS(ibias);
  385. if (dividers.vco_mode)
  386. mpll_dq_func_cntl_2 |= VCO_MODE;
  387. else
  388. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  389. }
  390. mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
  391. mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  392. mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  393. mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  394. mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  395. mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  396. mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  397. return 0;
  398. }
  399. static int rv770_populate_sclk_value(struct radeon_device *rdev,
  400. u32 engine_clock,
  401. RV770_SMC_SCLK_VALUE *sclk)
  402. {
  403. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  404. struct atom_clock_dividers dividers;
  405. u32 spll_func_cntl =
  406. pi->clk_regs.rv770.cg_spll_func_cntl;
  407. u32 spll_func_cntl_2 =
  408. pi->clk_regs.rv770.cg_spll_func_cntl_2;
  409. u32 spll_func_cntl_3 =
  410. pi->clk_regs.rv770.cg_spll_func_cntl_3;
  411. u32 cg_spll_spread_spectrum =
  412. pi->clk_regs.rv770.cg_spll_spread_spectrum;
  413. u32 cg_spll_spread_spectrum_2 =
  414. pi->clk_regs.rv770.cg_spll_spread_spectrum_2;
  415. u64 tmp;
  416. u32 reference_clock = rdev->clock.spll.reference_freq;
  417. u32 reference_divider, post_divider;
  418. u32 fbdiv;
  419. int ret;
  420. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  421. engine_clock, false, &dividers);
  422. if (ret)
  423. return ret;
  424. reference_divider = 1 + dividers.ref_div;
  425. if (dividers.enable_post_div)
  426. post_divider = (0x0f & (dividers.post_div >> 4)) + (0x0f & dividers.post_div) + 2;
  427. else
  428. post_divider = 1;
  429. tmp = (u64) engine_clock * reference_divider * post_divider * 16384;
  430. do_div(tmp, reference_clock);
  431. fbdiv = (u32) tmp;
  432. if (dividers.enable_post_div)
  433. spll_func_cntl |= SPLL_DIVEN;
  434. else
  435. spll_func_cntl &= ~SPLL_DIVEN;
  436. spll_func_cntl &= ~(SPLL_HILEN_MASK | SPLL_LOLEN_MASK | SPLL_REF_DIV_MASK);
  437. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  438. spll_func_cntl |= SPLL_HILEN((dividers.post_div >> 4) & 0xf);
  439. spll_func_cntl |= SPLL_LOLEN(dividers.post_div & 0xf);
  440. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  441. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  442. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  443. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  444. spll_func_cntl_3 |= SPLL_DITHEN;
  445. if (pi->sclk_ss) {
  446. struct radeon_atom_ss ss;
  447. u32 vco_freq = engine_clock * post_divider;
  448. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  449. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  450. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  451. u32 clk_v = ss.percentage * fbdiv / (clk_s * 10000);
  452. cg_spll_spread_spectrum &= ~CLKS_MASK;
  453. cg_spll_spread_spectrum |= CLKS(clk_s);
  454. cg_spll_spread_spectrum |= SSEN;
  455. cg_spll_spread_spectrum_2 &= ~CLKV_MASK;
  456. cg_spll_spread_spectrum_2 |= CLKV(clk_v);
  457. }
  458. }
  459. sclk->sclk_value = cpu_to_be32(engine_clock);
  460. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  461. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  462. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  463. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(cg_spll_spread_spectrum);
  464. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(cg_spll_spread_spectrum_2);
  465. return 0;
  466. }
  467. int rv770_populate_vddc_value(struct radeon_device *rdev, u16 vddc,
  468. RV770_SMC_VOLTAGE_VALUE *voltage)
  469. {
  470. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  471. int i;
  472. if (!pi->voltage_control) {
  473. voltage->index = 0;
  474. voltage->value = 0;
  475. return 0;
  476. }
  477. for (i = 0; i < pi->valid_vddc_entries; i++) {
  478. if (vddc <= pi->vddc_table[i].vddc) {
  479. voltage->index = pi->vddc_table[i].vddc_index;
  480. voltage->value = cpu_to_be16(vddc);
  481. break;
  482. }
  483. }
  484. if (i == pi->valid_vddc_entries)
  485. return -EINVAL;
  486. return 0;
  487. }
  488. int rv770_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
  489. RV770_SMC_VOLTAGE_VALUE *voltage)
  490. {
  491. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  492. if (!pi->mvdd_control) {
  493. voltage->index = MVDD_HIGH_INDEX;
  494. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  495. return 0;
  496. }
  497. if (mclk <= pi->mvdd_split_frequency) {
  498. voltage->index = MVDD_LOW_INDEX;
  499. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  500. } else {
  501. voltage->index = MVDD_HIGH_INDEX;
  502. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  503. }
  504. return 0;
  505. }
  506. static int rv770_convert_power_level_to_smc(struct radeon_device *rdev,
  507. struct rv7xx_pl *pl,
  508. RV770_SMC_HW_PERFORMANCE_LEVEL *level,
  509. u8 watermark_level)
  510. {
  511. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  512. int ret;
  513. level->gen2PCIE = pi->pcie_gen2 ?
  514. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  515. level->gen2XSP = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
  516. level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
  517. level->displayWatermark = watermark_level;
  518. if (rdev->family == CHIP_RV740)
  519. ret = rv740_populate_sclk_value(rdev, pl->sclk,
  520. &level->sclk);
  521. else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  522. ret = rv730_populate_sclk_value(rdev, pl->sclk,
  523. &level->sclk);
  524. else
  525. ret = rv770_populate_sclk_value(rdev, pl->sclk,
  526. &level->sclk);
  527. if (ret)
  528. return ret;
  529. if (rdev->family == CHIP_RV740) {
  530. if (pi->mem_gddr5) {
  531. if (pl->mclk <= pi->mclk_strobe_mode_threshold)
  532. level->strobeMode =
  533. rv740_get_mclk_frequency_ratio(pl->mclk) | 0x10;
  534. else
  535. level->strobeMode = 0;
  536. if (pl->mclk > pi->mclk_edc_enable_threshold)
  537. level->mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
  538. else
  539. level->mcFlags = 0;
  540. }
  541. ret = rv740_populate_mclk_value(rdev, pl->sclk,
  542. pl->mclk, &level->mclk);
  543. } else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  544. ret = rv730_populate_mclk_value(rdev, pl->sclk,
  545. pl->mclk, &level->mclk);
  546. else
  547. ret = rv770_populate_mclk_value(rdev, pl->sclk,
  548. pl->mclk, &level->mclk);
  549. if (ret)
  550. return ret;
  551. ret = rv770_populate_vddc_value(rdev, pl->vddc,
  552. &level->vddc);
  553. if (ret)
  554. return ret;
  555. ret = rv770_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  556. return ret;
  557. }
  558. static int rv770_convert_power_state_to_smc(struct radeon_device *rdev,
  559. struct radeon_ps *radeon_state,
  560. RV770_SMC_SWSTATE *smc_state)
  561. {
  562. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  563. int ret;
  564. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  565. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  566. ret = rv770_convert_power_level_to_smc(rdev,
  567. &state->low,
  568. &smc_state->levels[0],
  569. PPSMC_DISPLAY_WATERMARK_LOW);
  570. if (ret)
  571. return ret;
  572. ret = rv770_convert_power_level_to_smc(rdev,
  573. &state->medium,
  574. &smc_state->levels[1],
  575. PPSMC_DISPLAY_WATERMARK_LOW);
  576. if (ret)
  577. return ret;
  578. ret = rv770_convert_power_level_to_smc(rdev,
  579. &state->high,
  580. &smc_state->levels[2],
  581. PPSMC_DISPLAY_WATERMARK_HIGH);
  582. if (ret)
  583. return ret;
  584. smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
  585. smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
  586. smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
  587. smc_state->levels[0].seqValue = rv770_get_seq_value(rdev,
  588. &state->low);
  589. smc_state->levels[1].seqValue = rv770_get_seq_value(rdev,
  590. &state->medium);
  591. smc_state->levels[2].seqValue = rv770_get_seq_value(rdev,
  592. &state->high);
  593. rv770_populate_smc_sp(rdev, radeon_state, smc_state);
  594. return rv770_populate_smc_t(rdev, radeon_state, smc_state);
  595. }
  596. u32 rv770_calculate_memory_refresh_rate(struct radeon_device *rdev,
  597. u32 engine_clock)
  598. {
  599. u32 dram_rows;
  600. u32 dram_refresh_rate;
  601. u32 mc_arb_rfsh_rate;
  602. u32 tmp;
  603. tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  604. dram_rows = 1 << (tmp + 10);
  605. tmp = RREG32(MC_SEQ_MISC0) & 3;
  606. dram_refresh_rate = 1 << (tmp + 3);
  607. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  608. return mc_arb_rfsh_rate;
  609. }
  610. static void rv770_program_memory_timing_parameters(struct radeon_device *rdev,
  611. struct radeon_ps *radeon_state)
  612. {
  613. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  614. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  615. u32 sqm_ratio;
  616. u32 arb_refresh_rate;
  617. u32 high_clock;
  618. if (state->high.sclk < (state->low.sclk * 0xFF / 0x40))
  619. high_clock = state->high.sclk;
  620. else
  621. high_clock = (state->low.sclk * 0xFF / 0x40);
  622. radeon_atom_set_engine_dram_timings(rdev, high_clock,
  623. state->high.mclk);
  624. sqm_ratio =
  625. STATE0(64 * high_clock / pi->boot_sclk) |
  626. STATE1(64 * high_clock / state->low.sclk) |
  627. STATE2(64 * high_clock / state->medium.sclk) |
  628. STATE3(64 * high_clock / state->high.sclk);
  629. WREG32(MC_ARB_SQM_RATIO, sqm_ratio);
  630. arb_refresh_rate =
  631. POWERMODE0(rv770_calculate_memory_refresh_rate(rdev, pi->boot_sclk)) |
  632. POWERMODE1(rv770_calculate_memory_refresh_rate(rdev, state->low.sclk)) |
  633. POWERMODE2(rv770_calculate_memory_refresh_rate(rdev, state->medium.sclk)) |
  634. POWERMODE3(rv770_calculate_memory_refresh_rate(rdev, state->high.sclk));
  635. WREG32(MC_ARB_RFSH_RATE, arb_refresh_rate);
  636. }
  637. void rv770_enable_backbias(struct radeon_device *rdev,
  638. bool enable)
  639. {
  640. if (enable)
  641. WREG32_P(GENERAL_PWRMGT, BACKBIAS_PAD_EN, ~BACKBIAS_PAD_EN);
  642. else
  643. WREG32_P(GENERAL_PWRMGT, 0, ~(BACKBIAS_VALUE | BACKBIAS_PAD_EN));
  644. }
  645. static void rv770_enable_spread_spectrum(struct radeon_device *rdev,
  646. bool enable)
  647. {
  648. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  649. if (enable) {
  650. if (pi->sclk_ss)
  651. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  652. if (pi->mclk_ss) {
  653. if (rdev->family == CHIP_RV740)
  654. rv740_enable_mclk_spread_spectrum(rdev, true);
  655. }
  656. } else {
  657. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  658. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  659. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  660. if (rdev->family == CHIP_RV740)
  661. rv740_enable_mclk_spread_spectrum(rdev, false);
  662. }
  663. }
  664. static void rv770_program_mpll_timing_parameters(struct radeon_device *rdev)
  665. {
  666. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  667. if ((rdev->family == CHIP_RV770) && !pi->mem_gddr5) {
  668. WREG32(MPLL_TIME,
  669. (MPLL_LOCK_TIME(R600_MPLLLOCKTIME_DFLT * pi->ref_div) |
  670. MPLL_RESET_TIME(R600_MPLLRESETTIME_DFLT)));
  671. }
  672. }
  673. void rv770_setup_bsp(struct radeon_device *rdev)
  674. {
  675. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  676. u32 xclk = radeon_get_xclk(rdev);
  677. r600_calculate_u_and_p(pi->asi,
  678. xclk,
  679. 16,
  680. &pi->bsp,
  681. &pi->bsu);
  682. r600_calculate_u_and_p(pi->pasi,
  683. xclk,
  684. 16,
  685. &pi->pbsp,
  686. &pi->pbsu);
  687. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  688. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  689. WREG32(CG_BSP, pi->dsp);
  690. }
  691. void rv770_program_git(struct radeon_device *rdev)
  692. {
  693. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  694. }
  695. void rv770_program_tp(struct radeon_device *rdev)
  696. {
  697. int i;
  698. enum r600_td td = R600_TD_DFLT;
  699. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  700. WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  701. if (td == R600_TD_AUTO)
  702. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  703. else
  704. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  705. if (td == R600_TD_UP)
  706. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  707. if (td == R600_TD_DOWN)
  708. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  709. }
  710. void rv770_program_tpp(struct radeon_device *rdev)
  711. {
  712. WREG32(CG_TPC, R600_TPC_DFLT);
  713. }
  714. void rv770_program_sstp(struct radeon_device *rdev)
  715. {
  716. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  717. }
  718. void rv770_program_engine_speed_parameters(struct radeon_device *rdev)
  719. {
  720. WREG32_P(SPLL_CNTL_MODE, SPLL_DIV_SYNC, ~SPLL_DIV_SYNC);
  721. }
  722. static void rv770_enable_display_gap(struct radeon_device *rdev)
  723. {
  724. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  725. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  726. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
  727. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  728. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  729. }
  730. void rv770_program_vc(struct radeon_device *rdev)
  731. {
  732. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  733. WREG32(CG_FTV, pi->vrc);
  734. }
  735. void rv770_clear_vc(struct radeon_device *rdev)
  736. {
  737. WREG32(CG_FTV, 0);
  738. }
  739. int rv770_upload_firmware(struct radeon_device *rdev)
  740. {
  741. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  742. int ret;
  743. rv770_reset_smc(rdev);
  744. rv770_stop_smc_clock(rdev);
  745. ret = rv770_load_smc_ucode(rdev, pi->sram_end);
  746. if (ret)
  747. return ret;
  748. return 0;
  749. }
  750. static int rv770_populate_smc_acpi_state(struct radeon_device *rdev,
  751. RV770_SMC_STATETABLE *table)
  752. {
  753. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  754. u32 mpll_ad_func_cntl =
  755. pi->clk_regs.rv770.mpll_ad_func_cntl;
  756. u32 mpll_ad_func_cntl_2 =
  757. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  758. u32 mpll_dq_func_cntl =
  759. pi->clk_regs.rv770.mpll_dq_func_cntl;
  760. u32 mpll_dq_func_cntl_2 =
  761. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  762. u32 spll_func_cntl =
  763. pi->clk_regs.rv770.cg_spll_func_cntl;
  764. u32 spll_func_cntl_2 =
  765. pi->clk_regs.rv770.cg_spll_func_cntl_2;
  766. u32 spll_func_cntl_3 =
  767. pi->clk_regs.rv770.cg_spll_func_cntl_3;
  768. u32 mclk_pwrmgt_cntl;
  769. u32 dll_cntl;
  770. table->ACPIState = table->initialState;
  771. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  772. if (pi->acpi_vddc) {
  773. rv770_populate_vddc_value(rdev, pi->acpi_vddc,
  774. &table->ACPIState.levels[0].vddc);
  775. if (pi->pcie_gen2) {
  776. if (pi->acpi_pcie_gen2)
  777. table->ACPIState.levels[0].gen2PCIE = 1;
  778. else
  779. table->ACPIState.levels[0].gen2PCIE = 0;
  780. } else
  781. table->ACPIState.levels[0].gen2PCIE = 0;
  782. if (pi->acpi_pcie_gen2)
  783. table->ACPIState.levels[0].gen2XSP = 1;
  784. else
  785. table->ACPIState.levels[0].gen2XSP = 0;
  786. } else {
  787. rv770_populate_vddc_value(rdev, pi->min_vddc_in_table,
  788. &table->ACPIState.levels[0].vddc);
  789. table->ACPIState.levels[0].gen2PCIE = 0;
  790. }
  791. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  792. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  793. mclk_pwrmgt_cntl = (MRDCKA0_RESET |
  794. MRDCKA1_RESET |
  795. MRDCKB0_RESET |
  796. MRDCKB1_RESET |
  797. MRDCKC0_RESET |
  798. MRDCKC1_RESET |
  799. MRDCKD0_RESET |
  800. MRDCKD1_RESET);
  801. dll_cntl = 0xff000000;
  802. spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
  803. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  804. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  805. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  806. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  807. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  808. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  809. table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  810. table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  811. table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
  812. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL = cpu_to_be32(spll_func_cntl);
  813. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(spll_func_cntl_2);
  814. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(spll_func_cntl_3);
  815. table->ACPIState.levels[0].sclk.sclk_value = 0;
  816. rv770_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  817. table->ACPIState.levels[1] = table->ACPIState.levels[0];
  818. table->ACPIState.levels[2] = table->ACPIState.levels[0];
  819. return 0;
  820. }
  821. int rv770_populate_initial_mvdd_value(struct radeon_device *rdev,
  822. RV770_SMC_VOLTAGE_VALUE *voltage)
  823. {
  824. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  825. if ((pi->s0_vid_lower_smio_cntl & pi->mvdd_mask_low) ==
  826. (pi->mvdd_low_smio[MVDD_LOW_INDEX] & pi->mvdd_mask_low) ) {
  827. voltage->index = MVDD_LOW_INDEX;
  828. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  829. } else {
  830. voltage->index = MVDD_HIGH_INDEX;
  831. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  832. }
  833. return 0;
  834. }
  835. static int rv770_populate_smc_initial_state(struct radeon_device *rdev,
  836. struct radeon_ps *radeon_state,
  837. RV770_SMC_STATETABLE *table)
  838. {
  839. struct rv7xx_ps *initial_state = rv770_get_ps(radeon_state);
  840. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  841. u32 a_t;
  842. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
  843. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
  844. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
  845. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
  846. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
  847. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
  848. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
  849. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
  850. table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
  851. cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
  852. table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
  853. cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
  854. table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
  855. cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
  856. table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
  857. cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
  858. table->initialState.levels[0].mclk.mclk770.mclk_value =
  859. cpu_to_be32(initial_state->low.mclk);
  860. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  861. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
  862. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  863. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
  864. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  865. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
  866. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  867. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
  868. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  869. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
  870. table->initialState.levels[0].sclk.sclk_value =
  871. cpu_to_be32(initial_state->low.sclk);
  872. table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
  873. table->initialState.levels[0].seqValue =
  874. rv770_get_seq_value(rdev, &initial_state->low);
  875. rv770_populate_vddc_value(rdev,
  876. initial_state->low.vddc,
  877. &table->initialState.levels[0].vddc);
  878. rv770_populate_initial_mvdd_value(rdev,
  879. &table->initialState.levels[0].mvdd);
  880. a_t = CG_R(0xffff) | CG_L(0);
  881. table->initialState.levels[0].aT = cpu_to_be32(a_t);
  882. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  883. if (pi->boot_in_gen2)
  884. table->initialState.levels[0].gen2PCIE = 1;
  885. else
  886. table->initialState.levels[0].gen2PCIE = 0;
  887. if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  888. table->initialState.levels[0].gen2XSP = 1;
  889. else
  890. table->initialState.levels[0].gen2XSP = 0;
  891. if (rdev->family == CHIP_RV740) {
  892. if (pi->mem_gddr5) {
  893. if (initial_state->low.mclk <= pi->mclk_strobe_mode_threshold)
  894. table->initialState.levels[0].strobeMode =
  895. rv740_get_mclk_frequency_ratio(initial_state->low.mclk) | 0x10;
  896. else
  897. table->initialState.levels[0].strobeMode = 0;
  898. if (initial_state->low.mclk >= pi->mclk_edc_enable_threshold)
  899. table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
  900. else
  901. table->initialState.levels[0].mcFlags = 0;
  902. }
  903. }
  904. table->initialState.levels[1] = table->initialState.levels[0];
  905. table->initialState.levels[2] = table->initialState.levels[0];
  906. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  907. return 0;
  908. }
  909. static int rv770_populate_smc_vddc_table(struct radeon_device *rdev,
  910. RV770_SMC_STATETABLE *table)
  911. {
  912. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  913. int i;
  914. for (i = 0; i < pi->valid_vddc_entries; i++) {
  915. table->highSMIO[pi->vddc_table[i].vddc_index] =
  916. pi->vddc_table[i].high_smio;
  917. table->lowSMIO[pi->vddc_table[i].vddc_index] =
  918. cpu_to_be32(pi->vddc_table[i].low_smio);
  919. }
  920. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
  921. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
  922. cpu_to_be32(pi->vddc_mask_low);
  923. for (i = 0;
  924. ((i < pi->valid_vddc_entries) &&
  925. (pi->max_vddc_in_table >
  926. pi->vddc_table[i].vddc));
  927. i++);
  928. table->maxVDDCIndexInPPTable =
  929. pi->vddc_table[i].vddc_index;
  930. return 0;
  931. }
  932. static int rv770_populate_smc_mvdd_table(struct radeon_device *rdev,
  933. RV770_SMC_STATETABLE *table)
  934. {
  935. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  936. if (pi->mvdd_control) {
  937. table->lowSMIO[MVDD_HIGH_INDEX] |=
  938. cpu_to_be32(pi->mvdd_low_smio[MVDD_HIGH_INDEX]);
  939. table->lowSMIO[MVDD_LOW_INDEX] |=
  940. cpu_to_be32(pi->mvdd_low_smio[MVDD_LOW_INDEX]);
  941. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_MVDD] = 0;
  942. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_MVDD] =
  943. cpu_to_be32(pi->mvdd_mask_low);
  944. }
  945. return 0;
  946. }
  947. static int rv770_init_smc_table(struct radeon_device *rdev,
  948. struct radeon_ps *radeon_boot_state)
  949. {
  950. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  951. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  952. RV770_SMC_STATETABLE *table = &pi->smc_statetable;
  953. int ret;
  954. memset(table, 0, sizeof(RV770_SMC_STATETABLE));
  955. pi->boot_sclk = boot_state->low.sclk;
  956. rv770_populate_smc_vddc_table(rdev, table);
  957. rv770_populate_smc_mvdd_table(rdev, table);
  958. switch (rdev->pm.int_thermal_type) {
  959. case THERMAL_TYPE_RV770:
  960. case THERMAL_TYPE_ADT7473_WITH_INTERNAL:
  961. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  962. break;
  963. case THERMAL_TYPE_NONE:
  964. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  965. break;
  966. case THERMAL_TYPE_EXTERNAL_GPIO:
  967. default:
  968. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  969. break;
  970. }
  971. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC) {
  972. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  973. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_DONT_WAIT_FOR_VBLANK_ON_ALERT)
  974. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_DONT_WAIT_FOR_VBLANK;
  975. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_GOTO_BOOT_ON_ALERT)
  976. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_ACTION_GOTOINITIALSTATE;
  977. }
  978. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  979. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  980. if (pi->mem_gddr5)
  981. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  982. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  983. ret = rv730_populate_smc_initial_state(rdev, radeon_boot_state, table);
  984. else
  985. ret = rv770_populate_smc_initial_state(rdev, radeon_boot_state, table);
  986. if (ret)
  987. return ret;
  988. if (rdev->family == CHIP_RV740)
  989. ret = rv740_populate_smc_acpi_state(rdev, table);
  990. else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  991. ret = rv730_populate_smc_acpi_state(rdev, table);
  992. else
  993. ret = rv770_populate_smc_acpi_state(rdev, table);
  994. if (ret)
  995. return ret;
  996. table->driverState = table->initialState;
  997. return rv770_copy_bytes_to_smc(rdev,
  998. pi->state_table_start,
  999. (const u8 *)table,
  1000. sizeof(RV770_SMC_STATETABLE),
  1001. pi->sram_end);
  1002. }
  1003. static int rv770_construct_vddc_table(struct radeon_device *rdev)
  1004. {
  1005. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1006. u16 min, max, step;
  1007. u32 steps = 0;
  1008. u8 vddc_index = 0;
  1009. u32 i;
  1010. radeon_atom_get_min_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &min);
  1011. radeon_atom_get_max_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &max);
  1012. radeon_atom_get_voltage_step(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, &step);
  1013. steps = (max - min) / step + 1;
  1014. if (steps > MAX_NO_VREG_STEPS)
  1015. return -EINVAL;
  1016. for (i = 0; i < steps; i++) {
  1017. u32 gpio_pins, gpio_mask;
  1018. pi->vddc_table[i].vddc = (u16)(min + i * step);
  1019. radeon_atom_get_voltage_gpio_settings(rdev,
  1020. pi->vddc_table[i].vddc,
  1021. SET_VOLTAGE_TYPE_ASIC_VDDC,
  1022. &gpio_pins, &gpio_mask);
  1023. pi->vddc_table[i].low_smio = gpio_pins & gpio_mask;
  1024. pi->vddc_table[i].high_smio = 0;
  1025. pi->vddc_mask_low = gpio_mask;
  1026. if (i > 0) {
  1027. if ((pi->vddc_table[i].low_smio !=
  1028. pi->vddc_table[i - 1].low_smio ) ||
  1029. (pi->vddc_table[i].high_smio !=
  1030. pi->vddc_table[i - 1].high_smio))
  1031. vddc_index++;
  1032. }
  1033. pi->vddc_table[i].vddc_index = vddc_index;
  1034. }
  1035. pi->valid_vddc_entries = (u8)steps;
  1036. return 0;
  1037. }
  1038. static u32 rv770_get_mclk_split_point(struct atom_memory_info *memory_info)
  1039. {
  1040. if (memory_info->mem_type == MEM_TYPE_GDDR3)
  1041. return 30000;
  1042. return 0;
  1043. }
  1044. static int rv770_get_mvdd_pin_configuration(struct radeon_device *rdev)
  1045. {
  1046. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1047. u32 gpio_pins, gpio_mask;
  1048. radeon_atom_get_voltage_gpio_settings(rdev,
  1049. MVDD_HIGH_VALUE, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  1050. &gpio_pins, &gpio_mask);
  1051. pi->mvdd_mask_low = gpio_mask;
  1052. pi->mvdd_low_smio[MVDD_HIGH_INDEX] =
  1053. gpio_pins & gpio_mask;
  1054. radeon_atom_get_voltage_gpio_settings(rdev,
  1055. MVDD_LOW_VALUE, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  1056. &gpio_pins, &gpio_mask);
  1057. pi->mvdd_low_smio[MVDD_LOW_INDEX] =
  1058. gpio_pins & gpio_mask;
  1059. return 0;
  1060. }
  1061. u8 rv770_get_memory_module_index(struct radeon_device *rdev)
  1062. {
  1063. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  1064. }
  1065. static int rv770_get_mvdd_configuration(struct radeon_device *rdev)
  1066. {
  1067. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1068. u8 memory_module_index;
  1069. struct atom_memory_info memory_info;
  1070. memory_module_index = rv770_get_memory_module_index(rdev);
  1071. if (radeon_atom_get_memory_info(rdev, memory_module_index, &memory_info)) {
  1072. pi->mvdd_control = false;
  1073. return 0;
  1074. }
  1075. pi->mvdd_split_frequency =
  1076. rv770_get_mclk_split_point(&memory_info);
  1077. if (pi->mvdd_split_frequency == 0) {
  1078. pi->mvdd_control = false;
  1079. return 0;
  1080. }
  1081. return rv770_get_mvdd_pin_configuration(rdev);
  1082. }
  1083. void rv770_enable_voltage_control(struct radeon_device *rdev,
  1084. bool enable)
  1085. {
  1086. if (enable)
  1087. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  1088. else
  1089. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  1090. }
  1091. static void rv770_program_display_gap(struct radeon_device *rdev)
  1092. {
  1093. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  1094. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  1095. if (rdev->pm.dpm.new_active_crtcs & 1) {
  1096. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
  1097. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  1098. } else if (rdev->pm.dpm.new_active_crtcs & 2) {
  1099. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  1100. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
  1101. } else {
  1102. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  1103. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  1104. }
  1105. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  1106. }
  1107. static void rv770_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  1108. bool enable)
  1109. {
  1110. rv770_enable_bif_dynamic_pcie_gen2(rdev, enable);
  1111. if (enable)
  1112. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  1113. else
  1114. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  1115. }
  1116. static void r7xx_program_memory_timing_parameters(struct radeon_device *rdev,
  1117. struct radeon_ps *radeon_new_state)
  1118. {
  1119. if ((rdev->family == CHIP_RV730) ||
  1120. (rdev->family == CHIP_RV710) ||
  1121. (rdev->family == CHIP_RV740))
  1122. rv730_program_memory_timing_parameters(rdev, radeon_new_state);
  1123. else
  1124. rv770_program_memory_timing_parameters(rdev, radeon_new_state);
  1125. }
  1126. static int rv770_upload_sw_state(struct radeon_device *rdev,
  1127. struct radeon_ps *radeon_new_state)
  1128. {
  1129. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1130. u16 address = pi->state_table_start +
  1131. offsetof(RV770_SMC_STATETABLE, driverState);
  1132. RV770_SMC_SWSTATE state = { 0 };
  1133. int ret;
  1134. ret = rv770_convert_power_state_to_smc(rdev, radeon_new_state, &state);
  1135. if (ret)
  1136. return ret;
  1137. return rv770_copy_bytes_to_smc(rdev, address, (const u8 *)&state,
  1138. sizeof(RV770_SMC_SWSTATE),
  1139. pi->sram_end);
  1140. }
  1141. int rv770_halt_smc(struct radeon_device *rdev)
  1142. {
  1143. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  1144. return -EINVAL;
  1145. if (rv770_wait_for_smc_inactive(rdev) != PPSMC_Result_OK)
  1146. return -EINVAL;
  1147. return 0;
  1148. }
  1149. int rv770_resume_smc(struct radeon_device *rdev)
  1150. {
  1151. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_Resume) != PPSMC_Result_OK)
  1152. return -EINVAL;
  1153. return 0;
  1154. }
  1155. int rv770_set_sw_state(struct radeon_device *rdev)
  1156. {
  1157. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) != PPSMC_Result_OK)
  1158. DRM_DEBUG("rv770_set_sw_state failed\n");
  1159. return 0;
  1160. }
  1161. int rv770_set_boot_state(struct radeon_device *rdev)
  1162. {
  1163. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) != PPSMC_Result_OK)
  1164. return -EINVAL;
  1165. return 0;
  1166. }
  1167. void rv770_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  1168. struct radeon_ps *new_ps,
  1169. struct radeon_ps *old_ps)
  1170. {
  1171. struct rv7xx_ps *new_state = rv770_get_ps(new_ps);
  1172. struct rv7xx_ps *current_state = rv770_get_ps(old_ps);
  1173. if ((new_ps->vclk == old_ps->vclk) &&
  1174. (new_ps->dclk == old_ps->dclk))
  1175. return;
  1176. if (new_state->high.sclk >= current_state->high.sclk)
  1177. return;
  1178. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  1179. }
  1180. void rv770_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  1181. struct radeon_ps *new_ps,
  1182. struct radeon_ps *old_ps)
  1183. {
  1184. struct rv7xx_ps *new_state = rv770_get_ps(new_ps);
  1185. struct rv7xx_ps *current_state = rv770_get_ps(old_ps);
  1186. if ((new_ps->vclk == old_ps->vclk) &&
  1187. (new_ps->dclk == old_ps->dclk))
  1188. return;
  1189. if (new_state->high.sclk < current_state->high.sclk)
  1190. return;
  1191. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  1192. }
  1193. int rv770_restrict_performance_levels_before_switch(struct radeon_device *rdev)
  1194. {
  1195. if (rv770_send_msg_to_smc(rdev, (PPSMC_Msg)(PPSMC_MSG_NoForcedLevel)) != PPSMC_Result_OK)
  1196. return -EINVAL;
  1197. if (rv770_send_msg_to_smc(rdev, (PPSMC_Msg)(PPSMC_MSG_TwoLevelsDisabled)) != PPSMC_Result_OK)
  1198. return -EINVAL;
  1199. return 0;
  1200. }
  1201. int rv770_dpm_force_performance_level(struct radeon_device *rdev,
  1202. enum radeon_dpm_forced_level level)
  1203. {
  1204. PPSMC_Msg msg;
  1205. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  1206. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_ZeroLevelsDisabled) != PPSMC_Result_OK)
  1207. return -EINVAL;
  1208. msg = PPSMC_MSG_ForceHigh;
  1209. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  1210. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  1211. return -EINVAL;
  1212. msg = (PPSMC_Msg)(PPSMC_MSG_TwoLevelsDisabled);
  1213. } else {
  1214. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  1215. return -EINVAL;
  1216. msg = (PPSMC_Msg)(PPSMC_MSG_ZeroLevelsDisabled);
  1217. }
  1218. if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
  1219. return -EINVAL;
  1220. rdev->pm.dpm.forced_level = level;
  1221. return 0;
  1222. }
  1223. void r7xx_start_smc(struct radeon_device *rdev)
  1224. {
  1225. rv770_start_smc(rdev);
  1226. rv770_start_smc_clock(rdev);
  1227. }
  1228. void r7xx_stop_smc(struct radeon_device *rdev)
  1229. {
  1230. rv770_reset_smc(rdev);
  1231. rv770_stop_smc_clock(rdev);
  1232. }
  1233. static void rv770_read_clock_registers(struct radeon_device *rdev)
  1234. {
  1235. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1236. pi->clk_regs.rv770.cg_spll_func_cntl =
  1237. RREG32(CG_SPLL_FUNC_CNTL);
  1238. pi->clk_regs.rv770.cg_spll_func_cntl_2 =
  1239. RREG32(CG_SPLL_FUNC_CNTL_2);
  1240. pi->clk_regs.rv770.cg_spll_func_cntl_3 =
  1241. RREG32(CG_SPLL_FUNC_CNTL_3);
  1242. pi->clk_regs.rv770.cg_spll_spread_spectrum =
  1243. RREG32(CG_SPLL_SPREAD_SPECTRUM);
  1244. pi->clk_regs.rv770.cg_spll_spread_spectrum_2 =
  1245. RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  1246. pi->clk_regs.rv770.mpll_ad_func_cntl =
  1247. RREG32(MPLL_AD_FUNC_CNTL);
  1248. pi->clk_regs.rv770.mpll_ad_func_cntl_2 =
  1249. RREG32(MPLL_AD_FUNC_CNTL_2);
  1250. pi->clk_regs.rv770.mpll_dq_func_cntl =
  1251. RREG32(MPLL_DQ_FUNC_CNTL);
  1252. pi->clk_regs.rv770.mpll_dq_func_cntl_2 =
  1253. RREG32(MPLL_DQ_FUNC_CNTL_2);
  1254. pi->clk_regs.rv770.mclk_pwrmgt_cntl =
  1255. RREG32(MCLK_PWRMGT_CNTL);
  1256. pi->clk_regs.rv770.dll_cntl = RREG32(DLL_CNTL);
  1257. }
  1258. static void r7xx_read_clock_registers(struct radeon_device *rdev)
  1259. {
  1260. if (rdev->family == CHIP_RV740)
  1261. rv740_read_clock_registers(rdev);
  1262. else if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1263. rv730_read_clock_registers(rdev);
  1264. else
  1265. rv770_read_clock_registers(rdev);
  1266. }
  1267. void rv770_read_voltage_smio_registers(struct radeon_device *rdev)
  1268. {
  1269. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1270. pi->s0_vid_lower_smio_cntl =
  1271. RREG32(S0_VID_LOWER_SMIO_CNTL);
  1272. }
  1273. void rv770_reset_smio_status(struct radeon_device *rdev)
  1274. {
  1275. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1276. u32 sw_smio_index, vid_smio_cntl;
  1277. sw_smio_index =
  1278. (RREG32(GENERAL_PWRMGT) & SW_SMIO_INDEX_MASK) >> SW_SMIO_INDEX_SHIFT;
  1279. switch (sw_smio_index) {
  1280. case 3:
  1281. vid_smio_cntl = RREG32(S3_VID_LOWER_SMIO_CNTL);
  1282. break;
  1283. case 2:
  1284. vid_smio_cntl = RREG32(S2_VID_LOWER_SMIO_CNTL);
  1285. break;
  1286. case 1:
  1287. vid_smio_cntl = RREG32(S1_VID_LOWER_SMIO_CNTL);
  1288. break;
  1289. case 0:
  1290. return;
  1291. default:
  1292. vid_smio_cntl = pi->s0_vid_lower_smio_cntl;
  1293. break;
  1294. }
  1295. WREG32(S0_VID_LOWER_SMIO_CNTL, vid_smio_cntl);
  1296. WREG32_P(GENERAL_PWRMGT, SW_SMIO_INDEX(0), ~SW_SMIO_INDEX_MASK);
  1297. }
  1298. void rv770_get_memory_type(struct radeon_device *rdev)
  1299. {
  1300. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1301. u32 tmp;
  1302. tmp = RREG32(MC_SEQ_MISC0);
  1303. if (((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT) ==
  1304. MC_SEQ_MISC0_GDDR5_VALUE)
  1305. pi->mem_gddr5 = true;
  1306. else
  1307. pi->mem_gddr5 = false;
  1308. }
  1309. void rv770_get_pcie_gen2_status(struct radeon_device *rdev)
  1310. {
  1311. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1312. u32 tmp;
  1313. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1314. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1315. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  1316. pi->pcie_gen2 = true;
  1317. else
  1318. pi->pcie_gen2 = false;
  1319. if (pi->pcie_gen2) {
  1320. if (tmp & LC_CURRENT_DATA_RATE)
  1321. pi->boot_in_gen2 = true;
  1322. else
  1323. pi->boot_in_gen2 = false;
  1324. } else
  1325. pi->boot_in_gen2 = false;
  1326. }
  1327. #if 0
  1328. static int rv770_enter_ulp_state(struct radeon_device *rdev)
  1329. {
  1330. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1331. if (pi->gfx_clock_gating) {
  1332. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  1333. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  1334. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  1335. RREG32(GB_TILING_CONFIG);
  1336. }
  1337. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  1338. ~HOST_SMC_MSG_MASK);
  1339. udelay(7000);
  1340. return 0;
  1341. }
  1342. static int rv770_exit_ulp_state(struct radeon_device *rdev)
  1343. {
  1344. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1345. int i;
  1346. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_ResumeFromMinimumPower),
  1347. ~HOST_SMC_MSG_MASK);
  1348. udelay(7000);
  1349. for (i = 0; i < rdev->usec_timeout; i++) {
  1350. if (((RREG32(SMC_MSG) & HOST_SMC_RESP_MASK) >> HOST_SMC_RESP_SHIFT) == 1)
  1351. break;
  1352. udelay(1000);
  1353. }
  1354. if (pi->gfx_clock_gating)
  1355. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  1356. return 0;
  1357. }
  1358. #endif
  1359. static void rv770_get_mclk_odt_threshold(struct radeon_device *rdev)
  1360. {
  1361. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1362. u8 memory_module_index;
  1363. struct atom_memory_info memory_info;
  1364. pi->mclk_odt_threshold = 0;
  1365. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710)) {
  1366. memory_module_index = rv770_get_memory_module_index(rdev);
  1367. if (radeon_atom_get_memory_info(rdev, memory_module_index, &memory_info))
  1368. return;
  1369. if (memory_info.mem_type == MEM_TYPE_DDR2 ||
  1370. memory_info.mem_type == MEM_TYPE_DDR3)
  1371. pi->mclk_odt_threshold = 30000;
  1372. }
  1373. }
  1374. void rv770_get_max_vddc(struct radeon_device *rdev)
  1375. {
  1376. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1377. u16 vddc;
  1378. if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc))
  1379. pi->max_vddc = 0;
  1380. else
  1381. pi->max_vddc = vddc;
  1382. }
  1383. void rv770_program_response_times(struct radeon_device *rdev)
  1384. {
  1385. u32 voltage_response_time, backbias_response_time;
  1386. u32 acpi_delay_time, vbi_time_out;
  1387. u32 vddc_dly, bb_dly, acpi_dly, vbi_dly;
  1388. u32 reference_clock;
  1389. voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
  1390. backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
  1391. if (voltage_response_time == 0)
  1392. voltage_response_time = 1000;
  1393. if (backbias_response_time == 0)
  1394. backbias_response_time = 1000;
  1395. acpi_delay_time = 15000;
  1396. vbi_time_out = 100000;
  1397. reference_clock = radeon_get_xclk(rdev);
  1398. vddc_dly = (voltage_response_time * reference_clock) / 1600;
  1399. bb_dly = (backbias_response_time * reference_clock) / 1600;
  1400. acpi_dly = (acpi_delay_time * reference_clock) / 1600;
  1401. vbi_dly = (vbi_time_out * reference_clock) / 1600;
  1402. rv770_write_smc_soft_register(rdev,
  1403. RV770_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  1404. rv770_write_smc_soft_register(rdev,
  1405. RV770_SMC_SOFT_REGISTER_delay_bbias, bb_dly);
  1406. rv770_write_smc_soft_register(rdev,
  1407. RV770_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  1408. rv770_write_smc_soft_register(rdev,
  1409. RV770_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  1410. #if 0
  1411. /* XXX look up hw revision */
  1412. if (WEKIVA_A21)
  1413. rv770_write_smc_soft_register(rdev,
  1414. RV770_SMC_SOFT_REGISTER_baby_step_timer,
  1415. 0x10);
  1416. #endif
  1417. }
  1418. static void rv770_program_dcodt_before_state_switch(struct radeon_device *rdev,
  1419. struct radeon_ps *radeon_new_state,
  1420. struct radeon_ps *radeon_current_state)
  1421. {
  1422. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1423. struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
  1424. struct rv7xx_ps *current_state = rv770_get_ps(radeon_current_state);
  1425. bool current_use_dc = false;
  1426. bool new_use_dc = false;
  1427. if (pi->mclk_odt_threshold == 0)
  1428. return;
  1429. if (current_state->high.mclk <= pi->mclk_odt_threshold)
  1430. current_use_dc = true;
  1431. if (new_state->high.mclk <= pi->mclk_odt_threshold)
  1432. new_use_dc = true;
  1433. if (current_use_dc == new_use_dc)
  1434. return;
  1435. if (!current_use_dc && new_use_dc)
  1436. return;
  1437. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1438. rv730_program_dcodt(rdev, new_use_dc);
  1439. }
  1440. static void rv770_program_dcodt_after_state_switch(struct radeon_device *rdev,
  1441. struct radeon_ps *radeon_new_state,
  1442. struct radeon_ps *radeon_current_state)
  1443. {
  1444. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1445. struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
  1446. struct rv7xx_ps *current_state = rv770_get_ps(radeon_current_state);
  1447. bool current_use_dc = false;
  1448. bool new_use_dc = false;
  1449. if (pi->mclk_odt_threshold == 0)
  1450. return;
  1451. if (current_state->high.mclk <= pi->mclk_odt_threshold)
  1452. current_use_dc = true;
  1453. if (new_state->high.mclk <= pi->mclk_odt_threshold)
  1454. new_use_dc = true;
  1455. if (current_use_dc == new_use_dc)
  1456. return;
  1457. if (current_use_dc && !new_use_dc)
  1458. return;
  1459. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1460. rv730_program_dcodt(rdev, new_use_dc);
  1461. }
  1462. static void rv770_retrieve_odt_values(struct radeon_device *rdev)
  1463. {
  1464. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1465. if (pi->mclk_odt_threshold == 0)
  1466. return;
  1467. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1468. rv730_get_odt_values(rdev);
  1469. }
  1470. static void rv770_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  1471. {
  1472. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1473. bool want_thermal_protection;
  1474. enum radeon_dpm_event_src dpm_event_src;
  1475. switch (sources) {
  1476. case 0:
  1477. default:
  1478. want_thermal_protection = false;
  1479. break;
  1480. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1481. want_thermal_protection = true;
  1482. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  1483. break;
  1484. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1485. want_thermal_protection = true;
  1486. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  1487. break;
  1488. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1489. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1490. want_thermal_protection = true;
  1491. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1492. break;
  1493. }
  1494. if (want_thermal_protection) {
  1495. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  1496. if (pi->thermal_protection)
  1497. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  1498. } else {
  1499. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  1500. }
  1501. }
  1502. void rv770_enable_auto_throttle_source(struct radeon_device *rdev,
  1503. enum radeon_dpm_auto_throttle_src source,
  1504. bool enable)
  1505. {
  1506. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1507. if (enable) {
  1508. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1509. pi->active_auto_throttle_sources |= 1 << source;
  1510. rv770_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1511. }
  1512. } else {
  1513. if (pi->active_auto_throttle_sources & (1 << source)) {
  1514. pi->active_auto_throttle_sources &= ~(1 << source);
  1515. rv770_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1516. }
  1517. }
  1518. }
  1519. static int rv770_set_thermal_temperature_range(struct radeon_device *rdev,
  1520. int min_temp, int max_temp)
  1521. {
  1522. int low_temp = 0 * 1000;
  1523. int high_temp = 255 * 1000;
  1524. if (low_temp < min_temp)
  1525. low_temp = min_temp;
  1526. if (high_temp > max_temp)
  1527. high_temp = max_temp;
  1528. if (high_temp < low_temp) {
  1529. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  1530. return -EINVAL;
  1531. }
  1532. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  1533. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  1534. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  1535. rdev->pm.dpm.thermal.min_temp = low_temp;
  1536. rdev->pm.dpm.thermal.max_temp = high_temp;
  1537. return 0;
  1538. }
  1539. int rv770_dpm_enable(struct radeon_device *rdev)
  1540. {
  1541. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1542. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1543. int ret;
  1544. if (pi->gfx_clock_gating)
  1545. rv770_restore_cgcg(rdev);
  1546. if (rv770_dpm_enabled(rdev))
  1547. return -EINVAL;
  1548. if (pi->voltage_control) {
  1549. rv770_enable_voltage_control(rdev, true);
  1550. ret = rv770_construct_vddc_table(rdev);
  1551. if (ret) {
  1552. DRM_ERROR("rv770_construct_vddc_table failed\n");
  1553. return ret;
  1554. }
  1555. }
  1556. if (pi->dcodt)
  1557. rv770_retrieve_odt_values(rdev);
  1558. if (pi->mvdd_control) {
  1559. ret = rv770_get_mvdd_configuration(rdev);
  1560. if (ret) {
  1561. DRM_ERROR("rv770_get_mvdd_configuration failed\n");
  1562. return ret;
  1563. }
  1564. }
  1565. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1566. rv770_enable_backbias(rdev, true);
  1567. rv770_enable_spread_spectrum(rdev, true);
  1568. if (pi->thermal_protection)
  1569. rv770_enable_thermal_protection(rdev, true);
  1570. rv770_program_mpll_timing_parameters(rdev);
  1571. rv770_setup_bsp(rdev);
  1572. rv770_program_git(rdev);
  1573. rv770_program_tp(rdev);
  1574. rv770_program_tpp(rdev);
  1575. rv770_program_sstp(rdev);
  1576. rv770_program_engine_speed_parameters(rdev);
  1577. rv770_enable_display_gap(rdev);
  1578. rv770_program_vc(rdev);
  1579. if (pi->dynamic_pcie_gen2)
  1580. rv770_enable_dynamic_pcie_gen2(rdev, true);
  1581. ret = rv770_upload_firmware(rdev);
  1582. if (ret) {
  1583. DRM_ERROR("rv770_upload_firmware failed\n");
  1584. return ret;
  1585. }
  1586. ret = rv770_init_smc_table(rdev, boot_ps);
  1587. if (ret) {
  1588. DRM_ERROR("rv770_init_smc_table failed\n");
  1589. return ret;
  1590. }
  1591. rv770_program_response_times(rdev);
  1592. r7xx_start_smc(rdev);
  1593. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1594. rv730_start_dpm(rdev);
  1595. else
  1596. rv770_start_dpm(rdev);
  1597. if (pi->gfx_clock_gating)
  1598. rv770_gfx_clock_gating_enable(rdev, true);
  1599. if (pi->mg_clock_gating)
  1600. rv770_mg_clock_gating_enable(rdev, true);
  1601. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  1602. return 0;
  1603. }
  1604. int rv770_dpm_late_enable(struct radeon_device *rdev)
  1605. {
  1606. int ret;
  1607. if (rdev->irq.installed &&
  1608. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1609. PPSMC_Result result;
  1610. ret = rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  1611. if (ret)
  1612. return ret;
  1613. rdev->irq.dpm_thermal = true;
  1614. radeon_irq_set(rdev);
  1615. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  1616. if (result != PPSMC_Result_OK)
  1617. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  1618. }
  1619. return 0;
  1620. }
  1621. void rv770_dpm_disable(struct radeon_device *rdev)
  1622. {
  1623. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1624. if (!rv770_dpm_enabled(rdev))
  1625. return;
  1626. rv770_clear_vc(rdev);
  1627. if (pi->thermal_protection)
  1628. rv770_enable_thermal_protection(rdev, false);
  1629. rv770_enable_spread_spectrum(rdev, false);
  1630. if (pi->dynamic_pcie_gen2)
  1631. rv770_enable_dynamic_pcie_gen2(rdev, false);
  1632. if (rdev->irq.installed &&
  1633. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1634. rdev->irq.dpm_thermal = false;
  1635. radeon_irq_set(rdev);
  1636. }
  1637. if (pi->gfx_clock_gating)
  1638. rv770_gfx_clock_gating_enable(rdev, false);
  1639. if (pi->mg_clock_gating)
  1640. rv770_mg_clock_gating_enable(rdev, false);
  1641. if ((rdev->family == CHIP_RV730) || (rdev->family == CHIP_RV710))
  1642. rv730_stop_dpm(rdev);
  1643. else
  1644. rv770_stop_dpm(rdev);
  1645. r7xx_stop_smc(rdev);
  1646. rv770_reset_smio_status(rdev);
  1647. }
  1648. int rv770_dpm_set_power_state(struct radeon_device *rdev)
  1649. {
  1650. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1651. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  1652. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  1653. int ret;
  1654. ret = rv770_restrict_performance_levels_before_switch(rdev);
  1655. if (ret) {
  1656. DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
  1657. return ret;
  1658. }
  1659. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  1660. ret = rv770_halt_smc(rdev);
  1661. if (ret) {
  1662. DRM_ERROR("rv770_halt_smc failed\n");
  1663. return ret;
  1664. }
  1665. ret = rv770_upload_sw_state(rdev, new_ps);
  1666. if (ret) {
  1667. DRM_ERROR("rv770_upload_sw_state failed\n");
  1668. return ret;
  1669. }
  1670. r7xx_program_memory_timing_parameters(rdev, new_ps);
  1671. if (pi->dcodt)
  1672. rv770_program_dcodt_before_state_switch(rdev, new_ps, old_ps);
  1673. ret = rv770_resume_smc(rdev);
  1674. if (ret) {
  1675. DRM_ERROR("rv770_resume_smc failed\n");
  1676. return ret;
  1677. }
  1678. ret = rv770_set_sw_state(rdev);
  1679. if (ret) {
  1680. DRM_ERROR("rv770_set_sw_state failed\n");
  1681. return ret;
  1682. }
  1683. if (pi->dcodt)
  1684. rv770_program_dcodt_after_state_switch(rdev, new_ps, old_ps);
  1685. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  1686. return 0;
  1687. }
  1688. #if 0
  1689. void rv770_dpm_reset_asic(struct radeon_device *rdev)
  1690. {
  1691. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1692. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1693. rv770_restrict_performance_levels_before_switch(rdev);
  1694. if (pi->dcodt)
  1695. rv770_program_dcodt_before_state_switch(rdev, boot_ps, boot_ps);
  1696. rv770_set_boot_state(rdev);
  1697. if (pi->dcodt)
  1698. rv770_program_dcodt_after_state_switch(rdev, boot_ps, boot_ps);
  1699. }
  1700. #endif
  1701. void rv770_dpm_setup_asic(struct radeon_device *rdev)
  1702. {
  1703. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1704. r7xx_read_clock_registers(rdev);
  1705. rv770_read_voltage_smio_registers(rdev);
  1706. rv770_get_memory_type(rdev);
  1707. if (pi->dcodt)
  1708. rv770_get_mclk_odt_threshold(rdev);
  1709. rv770_get_pcie_gen2_status(rdev);
  1710. rv770_enable_acpi_pm(rdev);
  1711. if (radeon_aspm != 0) {
  1712. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L0s)
  1713. rv770_enable_l0s(rdev);
  1714. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L1)
  1715. rv770_enable_l1(rdev);
  1716. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1)
  1717. rv770_enable_pll_sleep_in_l1(rdev);
  1718. }
  1719. }
  1720. void rv770_dpm_display_configuration_changed(struct radeon_device *rdev)
  1721. {
  1722. rv770_program_display_gap(rdev);
  1723. }
  1724. union power_info {
  1725. struct _ATOM_POWERPLAY_INFO info;
  1726. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1727. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1728. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1729. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1730. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1731. };
  1732. union pplib_clock_info {
  1733. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1734. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1735. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1736. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1737. };
  1738. union pplib_power_state {
  1739. struct _ATOM_PPLIB_STATE v1;
  1740. struct _ATOM_PPLIB_STATE_V2 v2;
  1741. };
  1742. static void rv7xx_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1743. struct radeon_ps *rps,
  1744. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  1745. u8 table_rev)
  1746. {
  1747. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1748. rps->class = le16_to_cpu(non_clock_info->usClassification);
  1749. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  1750. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  1751. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  1752. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  1753. } else {
  1754. rps->vclk = 0;
  1755. rps->dclk = 0;
  1756. }
  1757. if (r600_is_uvd_state(rps->class, rps->class2)) {
  1758. if ((rps->vclk == 0) || (rps->dclk == 0)) {
  1759. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  1760. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  1761. }
  1762. }
  1763. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  1764. rdev->pm.dpm.boot_ps = rps;
  1765. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  1766. rdev->pm.dpm.uvd_ps = rps;
  1767. }
  1768. static void rv7xx_parse_pplib_clock_info(struct radeon_device *rdev,
  1769. struct radeon_ps *rps, int index,
  1770. union pplib_clock_info *clock_info)
  1771. {
  1772. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1773. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1774. struct rv7xx_ps *ps = rv770_get_ps(rps);
  1775. u32 sclk, mclk;
  1776. struct rv7xx_pl *pl;
  1777. switch (index) {
  1778. case 0:
  1779. pl = &ps->low;
  1780. break;
  1781. case 1:
  1782. pl = &ps->medium;
  1783. break;
  1784. case 2:
  1785. default:
  1786. pl = &ps->high;
  1787. break;
  1788. }
  1789. if (rdev->family >= CHIP_CEDAR) {
  1790. sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
  1791. sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
  1792. mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
  1793. mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
  1794. pl->vddc = le16_to_cpu(clock_info->evergreen.usVDDC);
  1795. pl->vddci = le16_to_cpu(clock_info->evergreen.usVDDCI);
  1796. pl->flags = le32_to_cpu(clock_info->evergreen.ulFlags);
  1797. } else {
  1798. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  1799. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  1800. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  1801. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  1802. pl->vddc = le16_to_cpu(clock_info->r600.usVDDC);
  1803. pl->flags = le32_to_cpu(clock_info->r600.ulFlags);
  1804. }
  1805. pl->mclk = mclk;
  1806. pl->sclk = sclk;
  1807. /* patch up vddc if necessary */
  1808. if (pl->vddc == 0xff01) {
  1809. if (pi->max_vddc)
  1810. pl->vddc = pi->max_vddc;
  1811. }
  1812. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  1813. pi->acpi_vddc = pl->vddc;
  1814. if (rdev->family >= CHIP_CEDAR)
  1815. eg_pi->acpi_vddci = pl->vddci;
  1816. if (ps->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  1817. pi->acpi_pcie_gen2 = true;
  1818. else
  1819. pi->acpi_pcie_gen2 = false;
  1820. }
  1821. if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
  1822. if (rdev->family >= CHIP_BARTS) {
  1823. eg_pi->ulv.supported = true;
  1824. eg_pi->ulv.pl = pl;
  1825. }
  1826. }
  1827. if (pi->min_vddc_in_table > pl->vddc)
  1828. pi->min_vddc_in_table = pl->vddc;
  1829. if (pi->max_vddc_in_table < pl->vddc)
  1830. pi->max_vddc_in_table = pl->vddc;
  1831. /* patch up boot state */
  1832. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1833. u16 vddc, vddci, mvdd;
  1834. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  1835. pl->mclk = rdev->clock.default_mclk;
  1836. pl->sclk = rdev->clock.default_sclk;
  1837. pl->vddc = vddc;
  1838. pl->vddci = vddci;
  1839. }
  1840. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1841. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  1842. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  1843. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  1844. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  1845. rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  1846. }
  1847. }
  1848. int rv7xx_parse_power_table(struct radeon_device *rdev)
  1849. {
  1850. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1851. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1852. union pplib_power_state *power_state;
  1853. int i, j;
  1854. union pplib_clock_info *clock_info;
  1855. union power_info *power_info;
  1856. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1857. u16 data_offset;
  1858. u8 frev, crev;
  1859. struct rv7xx_ps *ps;
  1860. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1861. &frev, &crev, &data_offset))
  1862. return -EINVAL;
  1863. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1864. rdev->pm.dpm.ps = kcalloc(power_info->pplib.ucNumStates,
  1865. sizeof(struct radeon_ps),
  1866. GFP_KERNEL);
  1867. if (!rdev->pm.dpm.ps)
  1868. return -ENOMEM;
  1869. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  1870. power_state = (union pplib_power_state *)
  1871. (mode_info->atom_context->bios + data_offset +
  1872. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  1873. i * power_info->pplib.ucStateEntrySize);
  1874. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1875. (mode_info->atom_context->bios + data_offset +
  1876. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  1877. (power_state->v1.ucNonClockStateIndex *
  1878. power_info->pplib.ucNonClockSize));
  1879. if (power_info->pplib.ucStateEntrySize - 1) {
  1880. u8 *idx;
  1881. ps = kzalloc(sizeof(struct rv7xx_ps), GFP_KERNEL);
  1882. if (ps == NULL) {
  1883. kfree(rdev->pm.dpm.ps);
  1884. return -ENOMEM;
  1885. }
  1886. rdev->pm.dpm.ps[i].ps_priv = ps;
  1887. rv7xx_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  1888. non_clock_info,
  1889. power_info->pplib.ucNonClockSize);
  1890. idx = (u8 *)&power_state->v1.ucClockStateIndices[0];
  1891. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  1892. clock_info = (union pplib_clock_info *)
  1893. (mode_info->atom_context->bios + data_offset +
  1894. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  1895. (idx[j] * power_info->pplib.ucClockInfoSize));
  1896. rv7xx_parse_pplib_clock_info(rdev,
  1897. &rdev->pm.dpm.ps[i], j,
  1898. clock_info);
  1899. }
  1900. }
  1901. }
  1902. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  1903. return 0;
  1904. }
  1905. void rv770_get_engine_memory_ss(struct radeon_device *rdev)
  1906. {
  1907. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1908. struct radeon_atom_ss ss;
  1909. pi->sclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1910. ASIC_INTERNAL_ENGINE_SS, 0);
  1911. pi->mclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1912. ASIC_INTERNAL_MEMORY_SS, 0);
  1913. if (pi->sclk_ss || pi->mclk_ss)
  1914. pi->dynamic_ss = true;
  1915. else
  1916. pi->dynamic_ss = false;
  1917. }
  1918. int rv770_dpm_init(struct radeon_device *rdev)
  1919. {
  1920. struct rv7xx_power_info *pi;
  1921. struct atom_clock_dividers dividers;
  1922. int ret;
  1923. pi = kzalloc(sizeof(struct rv7xx_power_info), GFP_KERNEL);
  1924. if (pi == NULL)
  1925. return -ENOMEM;
  1926. rdev->pm.dpm.priv = pi;
  1927. rv770_get_max_vddc(rdev);
  1928. pi->acpi_vddc = 0;
  1929. pi->min_vddc_in_table = 0;
  1930. pi->max_vddc_in_table = 0;
  1931. ret = r600_get_platform_caps(rdev);
  1932. if (ret)
  1933. return ret;
  1934. ret = rv7xx_parse_power_table(rdev);
  1935. if (ret)
  1936. return ret;
  1937. if (rdev->pm.dpm.voltage_response_time == 0)
  1938. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  1939. if (rdev->pm.dpm.backbias_response_time == 0)
  1940. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  1941. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1942. 0, false, &dividers);
  1943. if (ret)
  1944. pi->ref_div = dividers.ref_div + 1;
  1945. else
  1946. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  1947. pi->mclk_strobe_mode_threshold = 30000;
  1948. pi->mclk_edc_enable_threshold = 30000;
  1949. pi->rlp = RV770_RLP_DFLT;
  1950. pi->rmp = RV770_RMP_DFLT;
  1951. pi->lhp = RV770_LHP_DFLT;
  1952. pi->lmp = RV770_LMP_DFLT;
  1953. pi->voltage_control =
  1954. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  1955. pi->mvdd_control =
  1956. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  1957. rv770_get_engine_memory_ss(rdev);
  1958. pi->asi = RV770_ASI_DFLT;
  1959. pi->pasi = RV770_HASI_DFLT;
  1960. pi->vrc = RV770_VRC_DFLT;
  1961. pi->power_gating = false;
  1962. pi->gfx_clock_gating = true;
  1963. pi->mg_clock_gating = true;
  1964. pi->mgcgtssm = true;
  1965. pi->dynamic_pcie_gen2 = true;
  1966. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  1967. pi->thermal_protection = true;
  1968. else
  1969. pi->thermal_protection = false;
  1970. pi->display_gap = true;
  1971. if (rdev->flags & RADEON_IS_MOBILITY)
  1972. pi->dcodt = true;
  1973. else
  1974. pi->dcodt = false;
  1975. pi->ulps = true;
  1976. pi->mclk_stutter_mode_threshold = 0;
  1977. pi->sram_end = SMC_RAM_END;
  1978. pi->state_table_start = RV770_SMC_TABLE_ADDRESS;
  1979. pi->soft_regs_start = RV770_SMC_SOFT_REGISTERS_START;
  1980. return 0;
  1981. }
  1982. void rv770_dpm_print_power_state(struct radeon_device *rdev,
  1983. struct radeon_ps *rps)
  1984. {
  1985. struct rv7xx_ps *ps = rv770_get_ps(rps);
  1986. struct rv7xx_pl *pl;
  1987. r600_dpm_print_class_info(rps->class, rps->class2);
  1988. r600_dpm_print_cap_info(rps->caps);
  1989. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1990. if (rdev->family >= CHIP_CEDAR) {
  1991. pl = &ps->low;
  1992. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u vddci: %u\n",
  1993. pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  1994. pl = &ps->medium;
  1995. printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u vddci: %u\n",
  1996. pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  1997. pl = &ps->high;
  1998. printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u vddci: %u\n",
  1999. pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  2000. } else {
  2001. pl = &ps->low;
  2002. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u\n",
  2003. pl->sclk, pl->mclk, pl->vddc);
  2004. pl = &ps->medium;
  2005. printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u\n",
  2006. pl->sclk, pl->mclk, pl->vddc);
  2007. pl = &ps->high;
  2008. printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u\n",
  2009. pl->sclk, pl->mclk, pl->vddc);
  2010. }
  2011. r600_dpm_print_ps_status(rdev, rps);
  2012. }
  2013. void rv770_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  2014. struct seq_file *m)
  2015. {
  2016. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  2017. struct rv7xx_ps *ps = rv770_get_ps(rps);
  2018. struct rv7xx_pl *pl;
  2019. u32 current_index =
  2020. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  2021. CURRENT_PROFILE_INDEX_SHIFT;
  2022. if (current_index > 2) {
  2023. seq_printf(m, "invalid dpm profile %d\n", current_index);
  2024. } else {
  2025. if (current_index == 0)
  2026. pl = &ps->low;
  2027. else if (current_index == 1)
  2028. pl = &ps->medium;
  2029. else /* current_index == 2 */
  2030. pl = &ps->high;
  2031. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  2032. if (rdev->family >= CHIP_CEDAR) {
  2033. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  2034. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  2035. } else {
  2036. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u\n",
  2037. current_index, pl->sclk, pl->mclk, pl->vddc);
  2038. }
  2039. }
  2040. }
  2041. u32 rv770_dpm_get_current_sclk(struct radeon_device *rdev)
  2042. {
  2043. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  2044. struct rv7xx_ps *ps = rv770_get_ps(rps);
  2045. struct rv7xx_pl *pl;
  2046. u32 current_index =
  2047. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  2048. CURRENT_PROFILE_INDEX_SHIFT;
  2049. if (current_index > 2) {
  2050. return 0;
  2051. } else {
  2052. if (current_index == 0)
  2053. pl = &ps->low;
  2054. else if (current_index == 1)
  2055. pl = &ps->medium;
  2056. else /* current_index == 2 */
  2057. pl = &ps->high;
  2058. return pl->sclk;
  2059. }
  2060. }
  2061. u32 rv770_dpm_get_current_mclk(struct radeon_device *rdev)
  2062. {
  2063. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  2064. struct rv7xx_ps *ps = rv770_get_ps(rps);
  2065. struct rv7xx_pl *pl;
  2066. u32 current_index =
  2067. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  2068. CURRENT_PROFILE_INDEX_SHIFT;
  2069. if (current_index > 2) {
  2070. return 0;
  2071. } else {
  2072. if (current_index == 0)
  2073. pl = &ps->low;
  2074. else if (current_index == 1)
  2075. pl = &ps->medium;
  2076. else /* current_index == 2 */
  2077. pl = &ps->high;
  2078. return pl->mclk;
  2079. }
  2080. }
  2081. void rv770_dpm_fini(struct radeon_device *rdev)
  2082. {
  2083. int i;
  2084. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  2085. kfree(rdev->pm.dpm.ps[i].ps_priv);
  2086. }
  2087. kfree(rdev->pm.dpm.ps);
  2088. kfree(rdev->pm.dpm.priv);
  2089. }
  2090. u32 rv770_dpm_get_sclk(struct radeon_device *rdev, bool low)
  2091. {
  2092. struct rv7xx_ps *requested_state = rv770_get_ps(rdev->pm.dpm.requested_ps);
  2093. if (low)
  2094. return requested_state->low.sclk;
  2095. else
  2096. return requested_state->high.sclk;
  2097. }
  2098. u32 rv770_dpm_get_mclk(struct radeon_device *rdev, bool low)
  2099. {
  2100. struct rv7xx_ps *requested_state = rv770_get_ps(rdev->pm.dpm.requested_ps);
  2101. if (low)
  2102. return requested_state->low.mclk;
  2103. else
  2104. return requested_state->high.mclk;
  2105. }
  2106. bool rv770_dpm_vblank_too_short(struct radeon_device *rdev)
  2107. {
  2108. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  2109. u32 switch_limit = 200; /* 300 */
  2110. /* RV770 */
  2111. /* mclk switching doesn't seem to work reliably on desktop RV770s */
  2112. if ((rdev->family == CHIP_RV770) &&
  2113. !(rdev->flags & RADEON_IS_MOBILITY))
  2114. switch_limit = 0xffffffff; /* disable mclk switching */
  2115. if (vblank_time < switch_limit)
  2116. return true;
  2117. else
  2118. return false;
  2119. }