rv6xx_dpm.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "radeon.h"
  25. #include "radeon_asic.h"
  26. #include "rv6xxd.h"
  27. #include "r600_dpm.h"
  28. #include "rv6xx_dpm.h"
  29. #include "atom.h"
  30. #include <linux/seq_file.h>
  31. static u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev,
  32. u32 unscaled_count, u32 unit);
  33. static struct rv6xx_ps *rv6xx_get_ps(struct radeon_ps *rps)
  34. {
  35. struct rv6xx_ps *ps = rps->ps_priv;
  36. return ps;
  37. }
  38. static struct rv6xx_power_info *rv6xx_get_pi(struct radeon_device *rdev)
  39. {
  40. struct rv6xx_power_info *pi = rdev->pm.dpm.priv;
  41. return pi;
  42. }
  43. static void rv6xx_force_pcie_gen1(struct radeon_device *rdev)
  44. {
  45. u32 tmp;
  46. int i;
  47. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  48. tmp &= LC_GEN2_EN;
  49. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  50. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  51. tmp |= LC_INITIATE_LINK_SPEED_CHANGE;
  52. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  53. for (i = 0; i < rdev->usec_timeout; i++) {
  54. if (!(RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE))
  55. break;
  56. udelay(1);
  57. }
  58. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  59. tmp &= ~LC_INITIATE_LINK_SPEED_CHANGE;
  60. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  61. }
  62. static void rv6xx_enable_pcie_gen2_support(struct radeon_device *rdev)
  63. {
  64. u32 tmp;
  65. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  66. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  67. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  68. tmp |= LC_GEN2_EN;
  69. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  70. }
  71. }
  72. static void rv6xx_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  73. bool enable)
  74. {
  75. u32 tmp;
  76. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  77. if (enable)
  78. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  79. else
  80. tmp |= LC_HW_VOLTAGE_IF_CONTROL(0);
  81. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  82. }
  83. static void rv6xx_enable_l0s(struct radeon_device *rdev)
  84. {
  85. u32 tmp;
  86. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L0S_INACTIVITY_MASK;
  87. tmp |= LC_L0S_INACTIVITY(3);
  88. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  89. }
  90. static void rv6xx_enable_l1(struct radeon_device *rdev)
  91. {
  92. u32 tmp;
  93. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  94. tmp &= ~LC_L1_INACTIVITY_MASK;
  95. tmp |= LC_L1_INACTIVITY(4);
  96. tmp &= ~LC_PMI_TO_L1_DIS;
  97. tmp &= ~LC_ASPM_TO_L1_DIS;
  98. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  99. }
  100. static void rv6xx_enable_pll_sleep_in_l1(struct radeon_device *rdev)
  101. {
  102. u32 tmp;
  103. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL) & ~LC_L1_INACTIVITY_MASK;
  104. tmp |= LC_L1_INACTIVITY(8);
  105. WREG32_PCIE_PORT(PCIE_LC_CNTL, tmp);
  106. /* NOTE, this is a PCIE indirect reg, not PCIE PORT */
  107. tmp = RREG32_PCIE(PCIE_P_CNTL);
  108. tmp |= P_PLL_PWRDN_IN_L1L23;
  109. tmp &= ~P_PLL_BUF_PDNB;
  110. tmp &= ~P_PLL_PDNB;
  111. tmp |= P_ALLOW_PRX_FRONTEND_SHUTOFF;
  112. WREG32_PCIE(PCIE_P_CNTL, tmp);
  113. }
  114. static int rv6xx_convert_clock_to_stepping(struct radeon_device *rdev,
  115. u32 clock, struct rv6xx_sclk_stepping *step)
  116. {
  117. int ret;
  118. struct atom_clock_dividers dividers;
  119. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  120. clock, false, &dividers);
  121. if (ret)
  122. return ret;
  123. if (dividers.enable_post_div)
  124. step->post_divider = 2 + (dividers.post_div & 0xF) + (dividers.post_div >> 4);
  125. else
  126. step->post_divider = 1;
  127. step->vco_frequency = clock * step->post_divider;
  128. return 0;
  129. }
  130. static void rv6xx_output_stepping(struct radeon_device *rdev,
  131. u32 step_index, struct rv6xx_sclk_stepping *step)
  132. {
  133. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  134. u32 ref_clk = rdev->clock.spll.reference_freq;
  135. u32 fb_divider;
  136. u32 spll_step_count = rv6xx_scale_count_given_unit(rdev,
  137. R600_SPLLSTEPTIME_DFLT *
  138. pi->spll_ref_div,
  139. R600_SPLLSTEPUNIT_DFLT);
  140. r600_engine_clock_entry_enable(rdev, step_index, true);
  141. r600_engine_clock_entry_enable_pulse_skipping(rdev, step_index, false);
  142. if (step->post_divider == 1)
  143. r600_engine_clock_entry_enable_post_divider(rdev, step_index, false);
  144. else {
  145. u32 lo_len = (step->post_divider - 2) / 2;
  146. u32 hi_len = step->post_divider - 2 - lo_len;
  147. r600_engine_clock_entry_enable_post_divider(rdev, step_index, true);
  148. r600_engine_clock_entry_set_post_divider(rdev, step_index, (hi_len << 4) | lo_len);
  149. }
  150. fb_divider = ((step->vco_frequency * pi->spll_ref_div) / ref_clk) >>
  151. pi->fb_div_scale;
  152. r600_engine_clock_entry_set_reference_divider(rdev, step_index,
  153. pi->spll_ref_div - 1);
  154. r600_engine_clock_entry_set_feedback_divider(rdev, step_index, fb_divider);
  155. r600_engine_clock_entry_set_step_time(rdev, step_index, spll_step_count);
  156. }
  157. static struct rv6xx_sclk_stepping rv6xx_next_vco_step(struct radeon_device *rdev,
  158. struct rv6xx_sclk_stepping *cur,
  159. bool increasing_vco, u32 step_size)
  160. {
  161. struct rv6xx_sclk_stepping next;
  162. next.post_divider = cur->post_divider;
  163. if (increasing_vco)
  164. next.vco_frequency = (cur->vco_frequency * (100 + step_size)) / 100;
  165. else
  166. next.vco_frequency = (cur->vco_frequency * 100 + 99 + step_size) / (100 + step_size);
  167. return next;
  168. }
  169. static bool rv6xx_can_step_post_div(struct radeon_device *rdev,
  170. struct rv6xx_sclk_stepping *cur,
  171. struct rv6xx_sclk_stepping *target)
  172. {
  173. return (cur->post_divider > target->post_divider) &&
  174. ((cur->vco_frequency * target->post_divider) <=
  175. (target->vco_frequency * (cur->post_divider - 1)));
  176. }
  177. static struct rv6xx_sclk_stepping rv6xx_next_post_div_step(struct radeon_device *rdev,
  178. struct rv6xx_sclk_stepping *cur,
  179. struct rv6xx_sclk_stepping *target)
  180. {
  181. struct rv6xx_sclk_stepping next = *cur;
  182. while (rv6xx_can_step_post_div(rdev, &next, target))
  183. next.post_divider--;
  184. return next;
  185. }
  186. static bool rv6xx_reached_stepping_target(struct radeon_device *rdev,
  187. struct rv6xx_sclk_stepping *cur,
  188. struct rv6xx_sclk_stepping *target,
  189. bool increasing_vco)
  190. {
  191. return (increasing_vco && (cur->vco_frequency >= target->vco_frequency)) ||
  192. (!increasing_vco && (cur->vco_frequency <= target->vco_frequency));
  193. }
  194. static void rv6xx_generate_steps(struct radeon_device *rdev,
  195. u32 low, u32 high,
  196. u32 start_index, u8 *end_index)
  197. {
  198. struct rv6xx_sclk_stepping cur;
  199. struct rv6xx_sclk_stepping target;
  200. bool increasing_vco;
  201. u32 step_index = start_index;
  202. rv6xx_convert_clock_to_stepping(rdev, low, &cur);
  203. rv6xx_convert_clock_to_stepping(rdev, high, &target);
  204. rv6xx_output_stepping(rdev, step_index++, &cur);
  205. increasing_vco = (target.vco_frequency >= cur.vco_frequency);
  206. if (target.post_divider > cur.post_divider)
  207. cur.post_divider = target.post_divider;
  208. while (1) {
  209. struct rv6xx_sclk_stepping next;
  210. if (rv6xx_can_step_post_div(rdev, &cur, &target))
  211. next = rv6xx_next_post_div_step(rdev, &cur, &target);
  212. else
  213. next = rv6xx_next_vco_step(rdev, &cur, increasing_vco, R600_VCOSTEPPCT_DFLT);
  214. if (rv6xx_reached_stepping_target(rdev, &next, &target, increasing_vco)) {
  215. struct rv6xx_sclk_stepping tiny =
  216. rv6xx_next_vco_step(rdev, &target, !increasing_vco, R600_ENDINGVCOSTEPPCT_DFLT);
  217. tiny.post_divider = next.post_divider;
  218. if (!rv6xx_reached_stepping_target(rdev, &tiny, &cur, !increasing_vco))
  219. rv6xx_output_stepping(rdev, step_index++, &tiny);
  220. if ((next.post_divider != target.post_divider) &&
  221. (next.vco_frequency != target.vco_frequency)) {
  222. struct rv6xx_sclk_stepping final_vco;
  223. final_vco.vco_frequency = target.vco_frequency;
  224. final_vco.post_divider = next.post_divider;
  225. rv6xx_output_stepping(rdev, step_index++, &final_vco);
  226. }
  227. rv6xx_output_stepping(rdev, step_index++, &target);
  228. break;
  229. } else
  230. rv6xx_output_stepping(rdev, step_index++, &next);
  231. cur = next;
  232. }
  233. *end_index = (u8)step_index - 1;
  234. }
  235. static void rv6xx_generate_single_step(struct radeon_device *rdev,
  236. u32 clock, u32 index)
  237. {
  238. struct rv6xx_sclk_stepping step;
  239. rv6xx_convert_clock_to_stepping(rdev, clock, &step);
  240. rv6xx_output_stepping(rdev, index, &step);
  241. }
  242. static void rv6xx_invalidate_intermediate_steps_range(struct radeon_device *rdev,
  243. u32 start_index, u32 end_index)
  244. {
  245. u32 step_index;
  246. for (step_index = start_index + 1; step_index < end_index; step_index++)
  247. r600_engine_clock_entry_enable(rdev, step_index, false);
  248. }
  249. static void rv6xx_set_engine_spread_spectrum_clk_s(struct radeon_device *rdev,
  250. u32 index, u32 clk_s)
  251. {
  252. WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
  253. CLKS(clk_s), ~CLKS_MASK);
  254. }
  255. static void rv6xx_set_engine_spread_spectrum_clk_v(struct radeon_device *rdev,
  256. u32 index, u32 clk_v)
  257. {
  258. WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
  259. CLKV(clk_v), ~CLKV_MASK);
  260. }
  261. static void rv6xx_enable_engine_spread_spectrum(struct radeon_device *rdev,
  262. u32 index, bool enable)
  263. {
  264. if (enable)
  265. WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
  266. SSEN, ~SSEN);
  267. else
  268. WREG32_P(CG_SPLL_SPREAD_SPECTRUM_LOW + (index * 4),
  269. 0, ~SSEN);
  270. }
  271. static void rv6xx_set_memory_spread_spectrum_clk_s(struct radeon_device *rdev,
  272. u32 clk_s)
  273. {
  274. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKS(clk_s), ~CLKS_MASK);
  275. }
  276. static void rv6xx_set_memory_spread_spectrum_clk_v(struct radeon_device *rdev,
  277. u32 clk_v)
  278. {
  279. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, CLKV(clk_v), ~CLKV_MASK);
  280. }
  281. static void rv6xx_enable_memory_spread_spectrum(struct radeon_device *rdev,
  282. bool enable)
  283. {
  284. if (enable)
  285. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, SSEN, ~SSEN);
  286. else
  287. WREG32_P(CG_MPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  288. }
  289. static void rv6xx_enable_dynamic_spread_spectrum(struct radeon_device *rdev,
  290. bool enable)
  291. {
  292. if (enable)
  293. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  294. else
  295. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  296. }
  297. static void rv6xx_memory_clock_entry_enable_post_divider(struct radeon_device *rdev,
  298. u32 index, bool enable)
  299. {
  300. if (enable)
  301. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
  302. LEVEL0_MPLL_DIV_EN, ~LEVEL0_MPLL_DIV_EN);
  303. else
  304. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), 0, ~LEVEL0_MPLL_DIV_EN);
  305. }
  306. static void rv6xx_memory_clock_entry_set_post_divider(struct radeon_device *rdev,
  307. u32 index, u32 divider)
  308. {
  309. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
  310. LEVEL0_MPLL_POST_DIV(divider), ~LEVEL0_MPLL_POST_DIV_MASK);
  311. }
  312. static void rv6xx_memory_clock_entry_set_feedback_divider(struct radeon_device *rdev,
  313. u32 index, u32 divider)
  314. {
  315. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4), LEVEL0_MPLL_FB_DIV(divider),
  316. ~LEVEL0_MPLL_FB_DIV_MASK);
  317. }
  318. static void rv6xx_memory_clock_entry_set_reference_divider(struct radeon_device *rdev,
  319. u32 index, u32 divider)
  320. {
  321. WREG32_P(MPLL_FREQ_LEVEL_0 + (index * 4),
  322. LEVEL0_MPLL_REF_DIV(divider), ~LEVEL0_MPLL_REF_DIV_MASK);
  323. }
  324. static void rv6xx_vid_response_set_brt(struct radeon_device *rdev, u32 rt)
  325. {
  326. WREG32_P(VID_RT, BRT(rt), ~BRT_MASK);
  327. }
  328. static void rv6xx_enable_engine_feedback_and_reference_sync(struct radeon_device *rdev)
  329. {
  330. WREG32_P(SPLL_CNTL_MODE, SPLL_DIV_SYNC, ~SPLL_DIV_SYNC);
  331. }
  332. static u32 rv6xx_clocks_per_unit(u32 unit)
  333. {
  334. u32 tmp = 1 << (2 * unit);
  335. return tmp;
  336. }
  337. static u32 rv6xx_scale_count_given_unit(struct radeon_device *rdev,
  338. u32 unscaled_count, u32 unit)
  339. {
  340. u32 count_per_unit = rv6xx_clocks_per_unit(unit);
  341. return (unscaled_count + count_per_unit - 1) / count_per_unit;
  342. }
  343. static u32 rv6xx_compute_count_for_delay(struct radeon_device *rdev,
  344. u32 delay_us, u32 unit)
  345. {
  346. u32 ref_clk = rdev->clock.spll.reference_freq;
  347. return rv6xx_scale_count_given_unit(rdev, delay_us * (ref_clk / 100), unit);
  348. }
  349. static void rv6xx_calculate_engine_speed_stepping_parameters(struct radeon_device *rdev,
  350. struct rv6xx_ps *state)
  351. {
  352. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  353. pi->hw.sclks[R600_POWER_LEVEL_LOW] =
  354. state->low.sclk;
  355. pi->hw.sclks[R600_POWER_LEVEL_MEDIUM] =
  356. state->medium.sclk;
  357. pi->hw.sclks[R600_POWER_LEVEL_HIGH] =
  358. state->high.sclk;
  359. pi->hw.low_sclk_index = R600_POWER_LEVEL_LOW;
  360. pi->hw.medium_sclk_index = R600_POWER_LEVEL_MEDIUM;
  361. pi->hw.high_sclk_index = R600_POWER_LEVEL_HIGH;
  362. }
  363. static void rv6xx_calculate_memory_clock_stepping_parameters(struct radeon_device *rdev,
  364. struct rv6xx_ps *state)
  365. {
  366. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  367. pi->hw.mclks[R600_POWER_LEVEL_CTXSW] =
  368. state->high.mclk;
  369. pi->hw.mclks[R600_POWER_LEVEL_HIGH] =
  370. state->high.mclk;
  371. pi->hw.mclks[R600_POWER_LEVEL_MEDIUM] =
  372. state->medium.mclk;
  373. pi->hw.mclks[R600_POWER_LEVEL_LOW] =
  374. state->low.mclk;
  375. pi->hw.high_mclk_index = R600_POWER_LEVEL_HIGH;
  376. if (state->high.mclk == state->medium.mclk)
  377. pi->hw.medium_mclk_index =
  378. pi->hw.high_mclk_index;
  379. else
  380. pi->hw.medium_mclk_index = R600_POWER_LEVEL_MEDIUM;
  381. if (state->medium.mclk == state->low.mclk)
  382. pi->hw.low_mclk_index =
  383. pi->hw.medium_mclk_index;
  384. else
  385. pi->hw.low_mclk_index = R600_POWER_LEVEL_LOW;
  386. }
  387. static void rv6xx_calculate_voltage_stepping_parameters(struct radeon_device *rdev,
  388. struct rv6xx_ps *state)
  389. {
  390. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  391. pi->hw.vddc[R600_POWER_LEVEL_CTXSW] = state->high.vddc;
  392. pi->hw.vddc[R600_POWER_LEVEL_HIGH] = state->high.vddc;
  393. pi->hw.vddc[R600_POWER_LEVEL_MEDIUM] = state->medium.vddc;
  394. pi->hw.vddc[R600_POWER_LEVEL_LOW] = state->low.vddc;
  395. pi->hw.backbias[R600_POWER_LEVEL_CTXSW] =
  396. (state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
  397. pi->hw.backbias[R600_POWER_LEVEL_HIGH] =
  398. (state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
  399. pi->hw.backbias[R600_POWER_LEVEL_MEDIUM] =
  400. (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
  401. pi->hw.backbias[R600_POWER_LEVEL_LOW] =
  402. (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? true : false;
  403. pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH] =
  404. (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
  405. pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM] =
  406. (state->medium.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
  407. pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW] =
  408. (state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? true : false;
  409. pi->hw.high_vddc_index = R600_POWER_LEVEL_HIGH;
  410. if ((state->high.vddc == state->medium.vddc) &&
  411. ((state->high.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ==
  412. (state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)))
  413. pi->hw.medium_vddc_index =
  414. pi->hw.high_vddc_index;
  415. else
  416. pi->hw.medium_vddc_index = R600_POWER_LEVEL_MEDIUM;
  417. if ((state->medium.vddc == state->low.vddc) &&
  418. ((state->medium.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ==
  419. (state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE)))
  420. pi->hw.low_vddc_index =
  421. pi->hw.medium_vddc_index;
  422. else
  423. pi->hw.medium_vddc_index = R600_POWER_LEVEL_LOW;
  424. }
  425. static inline u32 rv6xx_calculate_vco_frequency(u32 ref_clock,
  426. struct atom_clock_dividers *dividers,
  427. u32 fb_divider_scale)
  428. {
  429. return ref_clock * ((dividers->fb_div & ~1) << fb_divider_scale) /
  430. (dividers->ref_div + 1);
  431. }
  432. static inline u32 rv6xx_calculate_spread_spectrum_clk_v(u32 vco_freq, u32 ref_freq,
  433. u32 ss_rate, u32 ss_percent,
  434. u32 fb_divider_scale)
  435. {
  436. u32 fb_divider = vco_freq / ref_freq;
  437. return (ss_percent * ss_rate * 4 * (fb_divider * fb_divider) /
  438. (5375 * ((vco_freq * 10) / (4096 >> fb_divider_scale))));
  439. }
  440. static inline u32 rv6xx_calculate_spread_spectrum_clk_s(u32 ss_rate, u32 ref_freq)
  441. {
  442. return (((ref_freq * 10) / (ss_rate * 2)) - 1) / 4;
  443. }
  444. static void rv6xx_program_engine_spread_spectrum(struct radeon_device *rdev,
  445. u32 clock, enum r600_power_level level)
  446. {
  447. u32 ref_clk = rdev->clock.spll.reference_freq;
  448. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  449. struct atom_clock_dividers dividers;
  450. struct radeon_atom_ss ss;
  451. u32 vco_freq, clk_v, clk_s;
  452. rv6xx_enable_engine_spread_spectrum(rdev, level, false);
  453. if (clock && pi->sclk_ss) {
  454. if (radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM, clock, false, &dividers) == 0) {
  455. vco_freq = rv6xx_calculate_vco_frequency(ref_clk, &dividers,
  456. pi->fb_div_scale);
  457. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  458. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  459. clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq,
  460. (ref_clk / (dividers.ref_div + 1)),
  461. ss.rate,
  462. ss.percentage,
  463. pi->fb_div_scale);
  464. clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate,
  465. (ref_clk / (dividers.ref_div + 1)));
  466. rv6xx_set_engine_spread_spectrum_clk_v(rdev, level, clk_v);
  467. rv6xx_set_engine_spread_spectrum_clk_s(rdev, level, clk_s);
  468. rv6xx_enable_engine_spread_spectrum(rdev, level, true);
  469. }
  470. }
  471. }
  472. }
  473. static void rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(struct radeon_device *rdev)
  474. {
  475. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  476. rv6xx_program_engine_spread_spectrum(rdev,
  477. pi->hw.sclks[R600_POWER_LEVEL_HIGH],
  478. R600_POWER_LEVEL_HIGH);
  479. rv6xx_program_engine_spread_spectrum(rdev,
  480. pi->hw.sclks[R600_POWER_LEVEL_MEDIUM],
  481. R600_POWER_LEVEL_MEDIUM);
  482. }
  483. static int rv6xx_program_mclk_stepping_entry(struct radeon_device *rdev,
  484. u32 entry, u32 clock)
  485. {
  486. struct atom_clock_dividers dividers;
  487. if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM, clock, false, &dividers))
  488. return -EINVAL;
  489. rv6xx_memory_clock_entry_set_reference_divider(rdev, entry, dividers.ref_div);
  490. rv6xx_memory_clock_entry_set_feedback_divider(rdev, entry, dividers.fb_div);
  491. rv6xx_memory_clock_entry_set_post_divider(rdev, entry, dividers.post_div);
  492. if (dividers.enable_post_div)
  493. rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, true);
  494. else
  495. rv6xx_memory_clock_entry_enable_post_divider(rdev, entry, false);
  496. return 0;
  497. }
  498. static void rv6xx_program_mclk_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
  499. {
  500. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  501. int i;
  502. for (i = 1; i < R600_PM_NUMBER_OF_MCLKS; i++) {
  503. if (pi->hw.mclks[i])
  504. rv6xx_program_mclk_stepping_entry(rdev, i,
  505. pi->hw.mclks[i]);
  506. }
  507. }
  508. static void rv6xx_find_memory_clock_with_highest_vco(struct radeon_device *rdev,
  509. u32 requested_memory_clock,
  510. u32 ref_clk,
  511. struct atom_clock_dividers *dividers,
  512. u32 *vco_freq)
  513. {
  514. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  515. struct atom_clock_dividers req_dividers;
  516. u32 vco_freq_temp;
  517. if (radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  518. requested_memory_clock, false, &req_dividers) == 0) {
  519. vco_freq_temp = rv6xx_calculate_vco_frequency(ref_clk, &req_dividers,
  520. pi->fb_div_scale);
  521. if (vco_freq_temp > *vco_freq) {
  522. *dividers = req_dividers;
  523. *vco_freq = vco_freq_temp;
  524. }
  525. }
  526. }
  527. static void rv6xx_program_mclk_spread_spectrum_parameters(struct radeon_device *rdev)
  528. {
  529. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  530. u32 ref_clk = rdev->clock.mpll.reference_freq;
  531. struct atom_clock_dividers dividers;
  532. struct radeon_atom_ss ss;
  533. u32 vco_freq = 0, clk_v, clk_s;
  534. rv6xx_enable_memory_spread_spectrum(rdev, false);
  535. if (pi->mclk_ss) {
  536. rv6xx_find_memory_clock_with_highest_vco(rdev,
  537. pi->hw.mclks[pi->hw.high_mclk_index],
  538. ref_clk,
  539. &dividers,
  540. &vco_freq);
  541. rv6xx_find_memory_clock_with_highest_vco(rdev,
  542. pi->hw.mclks[pi->hw.medium_mclk_index],
  543. ref_clk,
  544. &dividers,
  545. &vco_freq);
  546. rv6xx_find_memory_clock_with_highest_vco(rdev,
  547. pi->hw.mclks[pi->hw.low_mclk_index],
  548. ref_clk,
  549. &dividers,
  550. &vco_freq);
  551. if (vco_freq) {
  552. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  553. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  554. clk_v = rv6xx_calculate_spread_spectrum_clk_v(vco_freq,
  555. (ref_clk / (dividers.ref_div + 1)),
  556. ss.rate,
  557. ss.percentage,
  558. pi->fb_div_scale);
  559. clk_s = rv6xx_calculate_spread_spectrum_clk_s(ss.rate,
  560. (ref_clk / (dividers.ref_div + 1)));
  561. rv6xx_set_memory_spread_spectrum_clk_v(rdev, clk_v);
  562. rv6xx_set_memory_spread_spectrum_clk_s(rdev, clk_s);
  563. rv6xx_enable_memory_spread_spectrum(rdev, true);
  564. }
  565. }
  566. }
  567. }
  568. static int rv6xx_program_voltage_stepping_entry(struct radeon_device *rdev,
  569. u32 entry, u16 voltage)
  570. {
  571. u32 mask, set_pins;
  572. int ret;
  573. ret = radeon_atom_get_voltage_gpio_settings(rdev, voltage,
  574. SET_VOLTAGE_TYPE_ASIC_VDDC,
  575. &set_pins, &mask);
  576. if (ret)
  577. return ret;
  578. r600_voltage_control_program_voltages(rdev, entry, set_pins);
  579. return 0;
  580. }
  581. static void rv6xx_program_voltage_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
  582. {
  583. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  584. int i;
  585. for (i = 1; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++)
  586. rv6xx_program_voltage_stepping_entry(rdev, i,
  587. pi->hw.vddc[i]);
  588. }
  589. static void rv6xx_program_backbias_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
  590. {
  591. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  592. if (pi->hw.backbias[1])
  593. WREG32_P(VID_UPPER_GPIO_CNTL, MEDIUM_BACKBIAS_VALUE, ~MEDIUM_BACKBIAS_VALUE);
  594. else
  595. WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~MEDIUM_BACKBIAS_VALUE);
  596. if (pi->hw.backbias[2])
  597. WREG32_P(VID_UPPER_GPIO_CNTL, HIGH_BACKBIAS_VALUE, ~HIGH_BACKBIAS_VALUE);
  598. else
  599. WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~HIGH_BACKBIAS_VALUE);
  600. }
  601. static void rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(struct radeon_device *rdev)
  602. {
  603. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  604. rv6xx_program_engine_spread_spectrum(rdev,
  605. pi->hw.sclks[R600_POWER_LEVEL_LOW],
  606. R600_POWER_LEVEL_LOW);
  607. }
  608. static void rv6xx_program_mclk_stepping_parameters_lowest_entry(struct radeon_device *rdev)
  609. {
  610. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  611. if (pi->hw.mclks[0])
  612. rv6xx_program_mclk_stepping_entry(rdev, 0,
  613. pi->hw.mclks[0]);
  614. }
  615. static void rv6xx_program_voltage_stepping_parameters_lowest_entry(struct radeon_device *rdev)
  616. {
  617. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  618. rv6xx_program_voltage_stepping_entry(rdev, 0,
  619. pi->hw.vddc[0]);
  620. }
  621. static void rv6xx_program_backbias_stepping_parameters_lowest_entry(struct radeon_device *rdev)
  622. {
  623. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  624. if (pi->hw.backbias[0])
  625. WREG32_P(VID_UPPER_GPIO_CNTL, LOW_BACKBIAS_VALUE, ~LOW_BACKBIAS_VALUE);
  626. else
  627. WREG32_P(VID_UPPER_GPIO_CNTL, 0, ~LOW_BACKBIAS_VALUE);
  628. }
  629. static u32 calculate_memory_refresh_rate(struct radeon_device *rdev,
  630. u32 engine_clock)
  631. {
  632. u32 dram_rows, dram_refresh_rate;
  633. u32 tmp;
  634. tmp = (RREG32(RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  635. dram_rows = 1 << (tmp + 10);
  636. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_RESERVE_M) & 0x3) + 3);
  637. return ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  638. }
  639. static void rv6xx_program_memory_timing_parameters(struct radeon_device *rdev)
  640. {
  641. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  642. u32 sqm_ratio;
  643. u32 arb_refresh_rate;
  644. u32 high_clock;
  645. if (pi->hw.sclks[R600_POWER_LEVEL_HIGH] <
  646. (pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40))
  647. high_clock = pi->hw.sclks[R600_POWER_LEVEL_HIGH];
  648. else
  649. high_clock =
  650. pi->hw.sclks[R600_POWER_LEVEL_LOW] * 0xFF / 0x40;
  651. radeon_atom_set_engine_dram_timings(rdev, high_clock, 0);
  652. sqm_ratio = (STATE0(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_LOW]) |
  653. STATE1(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_MEDIUM]) |
  654. STATE2(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]) |
  655. STATE3(64 * high_clock / pi->hw.sclks[R600_POWER_LEVEL_HIGH]));
  656. WREG32(SQM_RATIO, sqm_ratio);
  657. arb_refresh_rate =
  658. (POWERMODE0(calculate_memory_refresh_rate(rdev,
  659. pi->hw.sclks[R600_POWER_LEVEL_LOW])) |
  660. POWERMODE1(calculate_memory_refresh_rate(rdev,
  661. pi->hw.sclks[R600_POWER_LEVEL_MEDIUM])) |
  662. POWERMODE2(calculate_memory_refresh_rate(rdev,
  663. pi->hw.sclks[R600_POWER_LEVEL_HIGH])) |
  664. POWERMODE3(calculate_memory_refresh_rate(rdev,
  665. pi->hw.sclks[R600_POWER_LEVEL_HIGH])));
  666. WREG32(ARB_RFSH_RATE, arb_refresh_rate);
  667. }
  668. static void rv6xx_program_mpll_timing_parameters(struct radeon_device *rdev)
  669. {
  670. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  671. r600_set_mpll_lock_time(rdev, R600_MPLLLOCKTIME_DFLT *
  672. pi->mpll_ref_div);
  673. r600_set_mpll_reset_time(rdev, R600_MPLLRESETTIME_DFLT);
  674. }
  675. static void rv6xx_program_bsp(struct radeon_device *rdev)
  676. {
  677. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  678. u32 ref_clk = rdev->clock.spll.reference_freq;
  679. r600_calculate_u_and_p(R600_ASI_DFLT,
  680. ref_clk, 16,
  681. &pi->bsp,
  682. &pi->bsu);
  683. r600_set_bsp(rdev, pi->bsu, pi->bsp);
  684. }
  685. static void rv6xx_program_at(struct radeon_device *rdev)
  686. {
  687. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  688. r600_set_at(rdev,
  689. (pi->hw.rp[0] * pi->bsp) / 200,
  690. (pi->hw.rp[1] * pi->bsp) / 200,
  691. (pi->hw.lp[2] * pi->bsp) / 200,
  692. (pi->hw.lp[1] * pi->bsp) / 200);
  693. }
  694. static void rv6xx_program_git(struct radeon_device *rdev)
  695. {
  696. r600_set_git(rdev, R600_GICST_DFLT);
  697. }
  698. static void rv6xx_program_tp(struct radeon_device *rdev)
  699. {
  700. int i;
  701. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  702. r600_set_tc(rdev, i, r600_utc[i], r600_dtc[i]);
  703. r600_select_td(rdev, R600_TD_DFLT);
  704. }
  705. static void rv6xx_program_vc(struct radeon_device *rdev)
  706. {
  707. r600_set_vrc(rdev, R600_VRC_DFLT);
  708. }
  709. static void rv6xx_clear_vc(struct radeon_device *rdev)
  710. {
  711. r600_set_vrc(rdev, 0);
  712. }
  713. static void rv6xx_program_tpp(struct radeon_device *rdev)
  714. {
  715. r600_set_tpu(rdev, R600_TPU_DFLT);
  716. r600_set_tpc(rdev, R600_TPC_DFLT);
  717. }
  718. static void rv6xx_program_sstp(struct radeon_device *rdev)
  719. {
  720. r600_set_sstu(rdev, R600_SSTU_DFLT);
  721. r600_set_sst(rdev, R600_SST_DFLT);
  722. }
  723. static void rv6xx_program_fcp(struct radeon_device *rdev)
  724. {
  725. r600_set_fctu(rdev, R600_FCTU_DFLT);
  726. r600_set_fct(rdev, R600_FCT_DFLT);
  727. }
  728. static void rv6xx_program_vddc3d_parameters(struct radeon_device *rdev)
  729. {
  730. r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
  731. r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
  732. r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
  733. r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
  734. r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
  735. }
  736. static void rv6xx_program_voltage_timing_parameters(struct radeon_device *rdev)
  737. {
  738. u32 rt;
  739. r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
  740. r600_vid_rt_set_vrt(rdev,
  741. rv6xx_compute_count_for_delay(rdev,
  742. rdev->pm.dpm.voltage_response_time,
  743. R600_VRU_DFLT));
  744. rt = rv6xx_compute_count_for_delay(rdev,
  745. rdev->pm.dpm.backbias_response_time,
  746. R600_VRU_DFLT);
  747. rv6xx_vid_response_set_brt(rdev, (rt + 0x1F) >> 5);
  748. }
  749. static void rv6xx_program_engine_speed_parameters(struct radeon_device *rdev)
  750. {
  751. r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
  752. rv6xx_enable_engine_feedback_and_reference_sync(rdev);
  753. }
  754. static u64 rv6xx_get_master_voltage_mask(struct radeon_device *rdev)
  755. {
  756. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  757. u64 master_mask = 0;
  758. int i;
  759. for (i = 0; i < R600_PM_NUMBER_OF_VOLTAGE_LEVELS; i++) {
  760. u32 tmp_mask, tmp_set_pins;
  761. int ret;
  762. ret = radeon_atom_get_voltage_gpio_settings(rdev,
  763. pi->hw.vddc[i],
  764. SET_VOLTAGE_TYPE_ASIC_VDDC,
  765. &tmp_set_pins, &tmp_mask);
  766. if (ret == 0)
  767. master_mask |= tmp_mask;
  768. }
  769. return master_mask;
  770. }
  771. static void rv6xx_program_voltage_gpio_pins(struct radeon_device *rdev)
  772. {
  773. r600_voltage_control_enable_pins(rdev,
  774. rv6xx_get_master_voltage_mask(rdev));
  775. }
  776. static void rv6xx_enable_static_voltage_control(struct radeon_device *rdev,
  777. struct radeon_ps *new_ps,
  778. bool enable)
  779. {
  780. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  781. if (enable)
  782. radeon_atom_set_voltage(rdev,
  783. new_state->low.vddc,
  784. SET_VOLTAGE_TYPE_ASIC_VDDC);
  785. else
  786. r600_voltage_control_deactivate_static_control(rdev,
  787. rv6xx_get_master_voltage_mask(rdev));
  788. }
  789. static void rv6xx_enable_display_gap(struct radeon_device *rdev, bool enable)
  790. {
  791. if (enable) {
  792. u32 tmp = (DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) |
  793. DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM) |
  794. DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
  795. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE) |
  796. VBI_TIMER_COUNT(0x3FFF) |
  797. VBI_TIMER_UNIT(7));
  798. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  799. WREG32_P(MCLK_PWRMGT_CNTL, USE_DISPLAY_GAP, ~USE_DISPLAY_GAP);
  800. } else
  801. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~USE_DISPLAY_GAP);
  802. }
  803. static void rv6xx_program_power_level_enter_state(struct radeon_device *rdev)
  804. {
  805. r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_MEDIUM);
  806. }
  807. static void rv6xx_calculate_t(u32 l_f, u32 h_f, int h,
  808. int d_l, int d_r, u8 *l, u8 *r)
  809. {
  810. int a_n, a_d, h_r, l_r;
  811. h_r = d_l;
  812. l_r = 100 - d_r;
  813. a_n = (int)h_f * d_l + (int)l_f * (h - d_r);
  814. a_d = (int)l_f * l_r + (int)h_f * h_r;
  815. if (a_d != 0) {
  816. *l = d_l - h_r * a_n / a_d;
  817. *r = d_r + l_r * a_n / a_d;
  818. }
  819. }
  820. static void rv6xx_calculate_ap(struct radeon_device *rdev,
  821. struct rv6xx_ps *state)
  822. {
  823. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  824. pi->hw.lp[0] = 0;
  825. pi->hw.rp[R600_PM_NUMBER_OF_ACTIVITY_LEVELS - 1]
  826. = 100;
  827. rv6xx_calculate_t(state->low.sclk,
  828. state->medium.sclk,
  829. R600_AH_DFLT,
  830. R600_LMP_DFLT,
  831. R600_RLP_DFLT,
  832. &pi->hw.lp[1],
  833. &pi->hw.rp[0]);
  834. rv6xx_calculate_t(state->medium.sclk,
  835. state->high.sclk,
  836. R600_AH_DFLT,
  837. R600_LHP_DFLT,
  838. R600_RMP_DFLT,
  839. &pi->hw.lp[2],
  840. &pi->hw.rp[1]);
  841. }
  842. static void rv6xx_calculate_stepping_parameters(struct radeon_device *rdev,
  843. struct radeon_ps *new_ps)
  844. {
  845. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  846. rv6xx_calculate_engine_speed_stepping_parameters(rdev, new_state);
  847. rv6xx_calculate_memory_clock_stepping_parameters(rdev, new_state);
  848. rv6xx_calculate_voltage_stepping_parameters(rdev, new_state);
  849. rv6xx_calculate_ap(rdev, new_state);
  850. }
  851. static void rv6xx_program_stepping_parameters_except_lowest_entry(struct radeon_device *rdev)
  852. {
  853. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  854. rv6xx_program_mclk_stepping_parameters_except_lowest_entry(rdev);
  855. if (pi->voltage_control)
  856. rv6xx_program_voltage_stepping_parameters_except_lowest_entry(rdev);
  857. rv6xx_program_backbias_stepping_parameters_except_lowest_entry(rdev);
  858. rv6xx_program_sclk_spread_spectrum_parameters_except_lowest_entry(rdev);
  859. rv6xx_program_mclk_spread_spectrum_parameters(rdev);
  860. rv6xx_program_memory_timing_parameters(rdev);
  861. }
  862. static void rv6xx_program_stepping_parameters_lowest_entry(struct radeon_device *rdev)
  863. {
  864. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  865. rv6xx_program_mclk_stepping_parameters_lowest_entry(rdev);
  866. if (pi->voltage_control)
  867. rv6xx_program_voltage_stepping_parameters_lowest_entry(rdev);
  868. rv6xx_program_backbias_stepping_parameters_lowest_entry(rdev);
  869. rv6xx_program_sclk_spread_spectrum_parameters_lowest_entry(rdev);
  870. }
  871. static void rv6xx_program_power_level_low(struct radeon_device *rdev)
  872. {
  873. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  874. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW,
  875. pi->hw.low_vddc_index);
  876. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW,
  877. pi->hw.low_mclk_index);
  878. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW,
  879. pi->hw.low_sclk_index);
  880. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW,
  881. R600_DISPLAY_WATERMARK_LOW);
  882. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW,
  883. pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
  884. }
  885. static void rv6xx_program_power_level_low_to_lowest_state(struct radeon_device *rdev)
  886. {
  887. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  888. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
  889. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  890. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  891. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW,
  892. R600_DISPLAY_WATERMARK_LOW);
  893. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_LOW,
  894. pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
  895. }
  896. static void rv6xx_program_power_level_medium(struct radeon_device *rdev)
  897. {
  898. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  899. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM,
  900. pi->hw.medium_vddc_index);
  901. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
  902. pi->hw.medium_mclk_index);
  903. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
  904. pi->hw.medium_sclk_index);
  905. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM,
  906. R600_DISPLAY_WATERMARK_LOW);
  907. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM,
  908. pi->hw.pcie_gen2[R600_POWER_LEVEL_MEDIUM]);
  909. }
  910. static void rv6xx_program_power_level_medium_for_transition(struct radeon_device *rdev)
  911. {
  912. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  913. rv6xx_program_mclk_stepping_entry(rdev,
  914. R600_POWER_LEVEL_CTXSW,
  915. pi->hw.mclks[pi->hw.low_mclk_index]);
  916. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 1);
  917. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
  918. R600_POWER_LEVEL_CTXSW);
  919. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM,
  920. pi->hw.medium_sclk_index);
  921. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM,
  922. R600_DISPLAY_WATERMARK_LOW);
  923. rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false);
  924. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_MEDIUM,
  925. pi->hw.pcie_gen2[R600_POWER_LEVEL_LOW]);
  926. }
  927. static void rv6xx_program_power_level_high(struct radeon_device *rdev)
  928. {
  929. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  930. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH,
  931. pi->hw.high_vddc_index);
  932. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH,
  933. pi->hw.high_mclk_index);
  934. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH,
  935. pi->hw.high_sclk_index);
  936. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH,
  937. R600_DISPLAY_WATERMARK_HIGH);
  938. r600_power_level_set_pcie_gen2(rdev, R600_POWER_LEVEL_HIGH,
  939. pi->hw.pcie_gen2[R600_POWER_LEVEL_HIGH]);
  940. }
  941. static void rv6xx_enable_backbias(struct radeon_device *rdev, bool enable)
  942. {
  943. if (enable)
  944. WREG32_P(GENERAL_PWRMGT, BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL,
  945. ~(BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL));
  946. else
  947. WREG32_P(GENERAL_PWRMGT, 0,
  948. ~(BACKBIAS_VALUE | BACKBIAS_PAD_EN | BACKBIAS_DPM_CNTL));
  949. }
  950. static void rv6xx_program_display_gap(struct radeon_device *rdev)
  951. {
  952. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  953. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  954. if (rdev->pm.dpm.new_active_crtcs & 1) {
  955. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
  956. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  957. } else if (rdev->pm.dpm.new_active_crtcs & 2) {
  958. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  959. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK);
  960. } else {
  961. tmp |= DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  962. tmp |= DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE);
  963. }
  964. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  965. }
  966. static void rv6xx_set_sw_voltage_to_safe(struct radeon_device *rdev,
  967. struct radeon_ps *new_ps,
  968. struct radeon_ps *old_ps)
  969. {
  970. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  971. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  972. u16 safe_voltage;
  973. safe_voltage = (new_state->low.vddc >= old_state->low.vddc) ?
  974. new_state->low.vddc : old_state->low.vddc;
  975. rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
  976. safe_voltage);
  977. WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW),
  978. ~SW_GPIO_INDEX_MASK);
  979. }
  980. static void rv6xx_set_sw_voltage_to_low(struct radeon_device *rdev,
  981. struct radeon_ps *old_ps)
  982. {
  983. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  984. rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
  985. old_state->low.vddc);
  986. WREG32_P(GENERAL_PWRMGT, SW_GPIO_INDEX(R600_POWER_LEVEL_CTXSW),
  987. ~SW_GPIO_INDEX_MASK);
  988. }
  989. static void rv6xx_set_safe_backbias(struct radeon_device *rdev,
  990. struct radeon_ps *new_ps,
  991. struct radeon_ps *old_ps)
  992. {
  993. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  994. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  995. if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) &&
  996. (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE))
  997. WREG32_P(GENERAL_PWRMGT, BACKBIAS_VALUE, ~BACKBIAS_VALUE);
  998. else
  999. WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_VALUE);
  1000. }
  1001. static void rv6xx_set_safe_pcie_gen2(struct radeon_device *rdev,
  1002. struct radeon_ps *new_ps,
  1003. struct radeon_ps *old_ps)
  1004. {
  1005. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1006. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  1007. if ((new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) !=
  1008. (old_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2))
  1009. rv6xx_force_pcie_gen1(rdev);
  1010. }
  1011. static void rv6xx_enable_dynamic_voltage_control(struct radeon_device *rdev,
  1012. bool enable)
  1013. {
  1014. if (enable)
  1015. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  1016. else
  1017. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  1018. }
  1019. static void rv6xx_enable_dynamic_backbias_control(struct radeon_device *rdev,
  1020. bool enable)
  1021. {
  1022. if (enable)
  1023. WREG32_P(GENERAL_PWRMGT, BACKBIAS_DPM_CNTL, ~BACKBIAS_DPM_CNTL);
  1024. else
  1025. WREG32_P(GENERAL_PWRMGT, 0, ~BACKBIAS_DPM_CNTL);
  1026. }
  1027. static int rv6xx_step_sw_voltage(struct radeon_device *rdev,
  1028. u16 initial_voltage,
  1029. u16 target_voltage)
  1030. {
  1031. u16 current_voltage;
  1032. u16 true_target_voltage;
  1033. u16 voltage_step;
  1034. int signed_voltage_step;
  1035. if ((radeon_atom_get_voltage_step(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  1036. &voltage_step)) ||
  1037. (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  1038. initial_voltage, &current_voltage)) ||
  1039. (radeon_atom_round_to_true_voltage(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  1040. target_voltage, &true_target_voltage)))
  1041. return -EINVAL;
  1042. if (true_target_voltage < current_voltage)
  1043. signed_voltage_step = -(int)voltage_step;
  1044. else
  1045. signed_voltage_step = voltage_step;
  1046. while (current_voltage != true_target_voltage) {
  1047. current_voltage += signed_voltage_step;
  1048. rv6xx_program_voltage_stepping_entry(rdev, R600_POWER_LEVEL_CTXSW,
  1049. current_voltage);
  1050. msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000);
  1051. }
  1052. return 0;
  1053. }
  1054. static int rv6xx_step_voltage_if_increasing(struct radeon_device *rdev,
  1055. struct radeon_ps *new_ps,
  1056. struct radeon_ps *old_ps)
  1057. {
  1058. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1059. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  1060. if (new_state->low.vddc > old_state->low.vddc)
  1061. return rv6xx_step_sw_voltage(rdev,
  1062. old_state->low.vddc,
  1063. new_state->low.vddc);
  1064. return 0;
  1065. }
  1066. static int rv6xx_step_voltage_if_decreasing(struct radeon_device *rdev,
  1067. struct radeon_ps *new_ps,
  1068. struct radeon_ps *old_ps)
  1069. {
  1070. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1071. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  1072. if (new_state->low.vddc < old_state->low.vddc)
  1073. return rv6xx_step_sw_voltage(rdev,
  1074. old_state->low.vddc,
  1075. new_state->low.vddc);
  1076. else
  1077. return 0;
  1078. }
  1079. static void rv6xx_enable_high(struct radeon_device *rdev)
  1080. {
  1081. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1082. if ((pi->restricted_levels < 1) ||
  1083. (pi->restricted_levels == 3))
  1084. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true);
  1085. }
  1086. static void rv6xx_enable_medium(struct radeon_device *rdev)
  1087. {
  1088. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1089. if (pi->restricted_levels < 2)
  1090. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
  1091. }
  1092. static void rv6xx_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
  1093. {
  1094. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1095. bool want_thermal_protection;
  1096. enum radeon_dpm_event_src dpm_event_src;
  1097. switch (sources) {
  1098. case 0:
  1099. default:
  1100. want_thermal_protection = false;
  1101. break;
  1102. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
  1103. want_thermal_protection = true;
  1104. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
  1105. break;
  1106. case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  1107. want_thermal_protection = true;
  1108. dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
  1109. break;
  1110. case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  1111. (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  1112. want_thermal_protection = true;
  1113. dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  1114. break;
  1115. }
  1116. if (want_thermal_protection) {
  1117. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  1118. if (pi->thermal_protection)
  1119. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  1120. } else {
  1121. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  1122. }
  1123. }
  1124. static void rv6xx_enable_auto_throttle_source(struct radeon_device *rdev,
  1125. enum radeon_dpm_auto_throttle_src source,
  1126. bool enable)
  1127. {
  1128. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1129. if (enable) {
  1130. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  1131. pi->active_auto_throttle_sources |= 1 << source;
  1132. rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1133. }
  1134. } else {
  1135. if (pi->active_auto_throttle_sources & (1 << source)) {
  1136. pi->active_auto_throttle_sources &= ~(1 << source);
  1137. rv6xx_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
  1138. }
  1139. }
  1140. }
  1141. static void rv6xx_enable_thermal_protection(struct radeon_device *rdev,
  1142. bool enable)
  1143. {
  1144. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1145. if (pi->active_auto_throttle_sources)
  1146. r600_enable_thermal_protection(rdev, enable);
  1147. }
  1148. static void rv6xx_generate_transition_stepping(struct radeon_device *rdev,
  1149. struct radeon_ps *new_ps,
  1150. struct radeon_ps *old_ps)
  1151. {
  1152. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1153. struct rv6xx_ps *old_state = rv6xx_get_ps(old_ps);
  1154. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1155. rv6xx_generate_steps(rdev,
  1156. old_state->low.sclk,
  1157. new_state->low.sclk,
  1158. 0, &pi->hw.medium_sclk_index);
  1159. }
  1160. static void rv6xx_generate_low_step(struct radeon_device *rdev,
  1161. struct radeon_ps *new_ps)
  1162. {
  1163. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1164. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1165. pi->hw.low_sclk_index = 0;
  1166. rv6xx_generate_single_step(rdev,
  1167. new_state->low.sclk,
  1168. 0);
  1169. }
  1170. static void rv6xx_invalidate_intermediate_steps(struct radeon_device *rdev)
  1171. {
  1172. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1173. rv6xx_invalidate_intermediate_steps_range(rdev, 0,
  1174. pi->hw.medium_sclk_index);
  1175. }
  1176. static void rv6xx_generate_stepping_table(struct radeon_device *rdev,
  1177. struct radeon_ps *new_ps)
  1178. {
  1179. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1180. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1181. pi->hw.low_sclk_index = 0;
  1182. rv6xx_generate_steps(rdev,
  1183. new_state->low.sclk,
  1184. new_state->medium.sclk,
  1185. 0,
  1186. &pi->hw.medium_sclk_index);
  1187. rv6xx_generate_steps(rdev,
  1188. new_state->medium.sclk,
  1189. new_state->high.sclk,
  1190. pi->hw.medium_sclk_index,
  1191. &pi->hw.high_sclk_index);
  1192. }
  1193. static void rv6xx_enable_spread_spectrum(struct radeon_device *rdev,
  1194. bool enable)
  1195. {
  1196. if (enable)
  1197. rv6xx_enable_dynamic_spread_spectrum(rdev, true);
  1198. else {
  1199. rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_LOW, false);
  1200. rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1201. rv6xx_enable_engine_spread_spectrum(rdev, R600_POWER_LEVEL_HIGH, false);
  1202. rv6xx_enable_dynamic_spread_spectrum(rdev, false);
  1203. rv6xx_enable_memory_spread_spectrum(rdev, false);
  1204. }
  1205. }
  1206. static void rv6xx_reset_lvtm_data_sync(struct radeon_device *rdev)
  1207. {
  1208. if (ASIC_IS_DCE3(rdev))
  1209. WREG32_P(DCE3_LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG);
  1210. else
  1211. WREG32_P(LVTMA_DATA_SYNCHRONIZATION, LVTMA_PFREQCHG, ~LVTMA_PFREQCHG);
  1212. }
  1213. static void rv6xx_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  1214. struct radeon_ps *new_ps,
  1215. bool enable)
  1216. {
  1217. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1218. if (enable) {
  1219. rv6xx_enable_bif_dynamic_pcie_gen2(rdev, true);
  1220. rv6xx_enable_pcie_gen2_support(rdev);
  1221. r600_enable_dynamic_pcie_gen2(rdev, true);
  1222. } else {
  1223. if (!(new_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2))
  1224. rv6xx_force_pcie_gen1(rdev);
  1225. rv6xx_enable_bif_dynamic_pcie_gen2(rdev, false);
  1226. r600_enable_dynamic_pcie_gen2(rdev, false);
  1227. }
  1228. }
  1229. static void rv6xx_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  1230. struct radeon_ps *new_ps,
  1231. struct radeon_ps *old_ps)
  1232. {
  1233. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1234. struct rv6xx_ps *current_state = rv6xx_get_ps(old_ps);
  1235. if ((new_ps->vclk == old_ps->vclk) &&
  1236. (new_ps->dclk == old_ps->dclk))
  1237. return;
  1238. if (new_state->high.sclk >= current_state->high.sclk)
  1239. return;
  1240. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  1241. }
  1242. static void rv6xx_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  1243. struct radeon_ps *new_ps,
  1244. struct radeon_ps *old_ps)
  1245. {
  1246. struct rv6xx_ps *new_state = rv6xx_get_ps(new_ps);
  1247. struct rv6xx_ps *current_state = rv6xx_get_ps(old_ps);
  1248. if ((new_ps->vclk == old_ps->vclk) &&
  1249. (new_ps->dclk == old_ps->dclk))
  1250. return;
  1251. if (new_state->high.sclk < current_state->high.sclk)
  1252. return;
  1253. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  1254. }
  1255. int rv6xx_dpm_enable(struct radeon_device *rdev)
  1256. {
  1257. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1258. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1259. if (r600_dynamicpm_enabled(rdev))
  1260. return -EINVAL;
  1261. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1262. rv6xx_enable_backbias(rdev, true);
  1263. if (pi->dynamic_ss)
  1264. rv6xx_enable_spread_spectrum(rdev, true);
  1265. rv6xx_program_mpll_timing_parameters(rdev);
  1266. rv6xx_program_bsp(rdev);
  1267. rv6xx_program_git(rdev);
  1268. rv6xx_program_tp(rdev);
  1269. rv6xx_program_tpp(rdev);
  1270. rv6xx_program_sstp(rdev);
  1271. rv6xx_program_fcp(rdev);
  1272. rv6xx_program_vddc3d_parameters(rdev);
  1273. rv6xx_program_voltage_timing_parameters(rdev);
  1274. rv6xx_program_engine_speed_parameters(rdev);
  1275. rv6xx_enable_display_gap(rdev, true);
  1276. if (pi->display_gap == false)
  1277. rv6xx_enable_display_gap(rdev, false);
  1278. rv6xx_program_power_level_enter_state(rdev);
  1279. rv6xx_calculate_stepping_parameters(rdev, boot_ps);
  1280. if (pi->voltage_control)
  1281. rv6xx_program_voltage_gpio_pins(rdev);
  1282. rv6xx_generate_stepping_table(rdev, boot_ps);
  1283. rv6xx_program_stepping_parameters_except_lowest_entry(rdev);
  1284. rv6xx_program_stepping_parameters_lowest_entry(rdev);
  1285. rv6xx_program_power_level_low(rdev);
  1286. rv6xx_program_power_level_medium(rdev);
  1287. rv6xx_program_power_level_high(rdev);
  1288. rv6xx_program_vc(rdev);
  1289. rv6xx_program_at(rdev);
  1290. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1291. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
  1292. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, true);
  1293. rv6xx_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  1294. r600_start_dpm(rdev);
  1295. if (pi->voltage_control)
  1296. rv6xx_enable_static_voltage_control(rdev, boot_ps, false);
  1297. if (pi->dynamic_pcie_gen2)
  1298. rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, true);
  1299. if (pi->gfx_clock_gating)
  1300. r600_gfx_clockgating_enable(rdev, true);
  1301. return 0;
  1302. }
  1303. void rv6xx_dpm_disable(struct radeon_device *rdev)
  1304. {
  1305. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1306. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1307. if (!r600_dynamicpm_enabled(rdev))
  1308. return;
  1309. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1310. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
  1311. rv6xx_enable_display_gap(rdev, false);
  1312. rv6xx_clear_vc(rdev);
  1313. r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
  1314. if (pi->thermal_protection)
  1315. r600_enable_thermal_protection(rdev, false);
  1316. r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
  1317. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  1318. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1319. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1320. rv6xx_enable_backbias(rdev, false);
  1321. rv6xx_enable_spread_spectrum(rdev, false);
  1322. if (pi->voltage_control)
  1323. rv6xx_enable_static_voltage_control(rdev, boot_ps, true);
  1324. if (pi->dynamic_pcie_gen2)
  1325. rv6xx_enable_dynamic_pcie_gen2(rdev, boot_ps, false);
  1326. if (rdev->irq.installed &&
  1327. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1328. rdev->irq.dpm_thermal = false;
  1329. radeon_irq_set(rdev);
  1330. }
  1331. if (pi->gfx_clock_gating)
  1332. r600_gfx_clockgating_enable(rdev, false);
  1333. r600_stop_dpm(rdev);
  1334. }
  1335. int rv6xx_dpm_set_power_state(struct radeon_device *rdev)
  1336. {
  1337. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1338. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  1339. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  1340. int ret;
  1341. pi->restricted_levels = 0;
  1342. rv6xx_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  1343. rv6xx_clear_vc(rdev);
  1344. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1345. r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
  1346. if (pi->thermal_protection)
  1347. r600_enable_thermal_protection(rdev, false);
  1348. r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
  1349. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  1350. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1351. rv6xx_generate_transition_stepping(rdev, new_ps, old_ps);
  1352. rv6xx_program_power_level_medium_for_transition(rdev);
  1353. if (pi->voltage_control) {
  1354. rv6xx_set_sw_voltage_to_safe(rdev, new_ps, old_ps);
  1355. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1356. rv6xx_set_sw_voltage_to_low(rdev, old_ps);
  1357. }
  1358. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1359. rv6xx_set_safe_backbias(rdev, new_ps, old_ps);
  1360. if (pi->dynamic_pcie_gen2)
  1361. rv6xx_set_safe_pcie_gen2(rdev, new_ps, old_ps);
  1362. if (pi->voltage_control)
  1363. rv6xx_enable_dynamic_voltage_control(rdev, false);
  1364. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1365. rv6xx_enable_dynamic_backbias_control(rdev, false);
  1366. if (pi->voltage_control) {
  1367. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1368. rv6xx_step_voltage_if_increasing(rdev, new_ps, old_ps);
  1369. msleep((rdev->pm.dpm.voltage_response_time + 999) / 1000);
  1370. }
  1371. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, true);
  1372. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false);
  1373. r600_wait_for_power_level_unequal(rdev, R600_POWER_LEVEL_LOW);
  1374. rv6xx_generate_low_step(rdev, new_ps);
  1375. rv6xx_invalidate_intermediate_steps(rdev);
  1376. rv6xx_calculate_stepping_parameters(rdev, new_ps);
  1377. rv6xx_program_stepping_parameters_lowest_entry(rdev);
  1378. rv6xx_program_power_level_low_to_lowest_state(rdev);
  1379. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1380. r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
  1381. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1382. if (pi->voltage_control) {
  1383. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC) {
  1384. ret = rv6xx_step_voltage_if_decreasing(rdev, new_ps, old_ps);
  1385. if (ret)
  1386. return ret;
  1387. }
  1388. rv6xx_enable_dynamic_voltage_control(rdev, true);
  1389. }
  1390. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1391. rv6xx_enable_dynamic_backbias_control(rdev, true);
  1392. if (pi->dynamic_pcie_gen2)
  1393. rv6xx_enable_dynamic_pcie_gen2(rdev, new_ps, true);
  1394. rv6xx_reset_lvtm_data_sync(rdev);
  1395. rv6xx_generate_stepping_table(rdev, new_ps);
  1396. rv6xx_program_stepping_parameters_except_lowest_entry(rdev);
  1397. rv6xx_program_power_level_low(rdev);
  1398. rv6xx_program_power_level_medium(rdev);
  1399. rv6xx_program_power_level_high(rdev);
  1400. rv6xx_enable_medium(rdev);
  1401. rv6xx_enable_high(rdev);
  1402. if (pi->thermal_protection)
  1403. rv6xx_enable_thermal_protection(rdev, true);
  1404. rv6xx_program_vc(rdev);
  1405. rv6xx_program_at(rdev);
  1406. rv6xx_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  1407. return 0;
  1408. }
  1409. void rv6xx_setup_asic(struct radeon_device *rdev)
  1410. {
  1411. r600_enable_acpi_pm(rdev);
  1412. if (radeon_aspm != 0) {
  1413. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L0s)
  1414. rv6xx_enable_l0s(rdev);
  1415. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_ASPM_L1)
  1416. rv6xx_enable_l1(rdev);
  1417. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_TURNOFFPLL_ASPML1)
  1418. rv6xx_enable_pll_sleep_in_l1(rdev);
  1419. }
  1420. }
  1421. void rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev)
  1422. {
  1423. rv6xx_program_display_gap(rdev);
  1424. }
  1425. union power_info {
  1426. struct _ATOM_POWERPLAY_INFO info;
  1427. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1428. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1429. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  1430. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  1431. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  1432. };
  1433. union pplib_clock_info {
  1434. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  1435. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  1436. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  1437. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  1438. };
  1439. union pplib_power_state {
  1440. struct _ATOM_PPLIB_STATE v1;
  1441. struct _ATOM_PPLIB_STATE_V2 v2;
  1442. };
  1443. static void rv6xx_parse_pplib_non_clock_info(struct radeon_device *rdev,
  1444. struct radeon_ps *rps,
  1445. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
  1446. {
  1447. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1448. rps->class = le16_to_cpu(non_clock_info->usClassification);
  1449. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  1450. if (r600_is_uvd_state(rps->class, rps->class2)) {
  1451. rps->vclk = RV6XX_DEFAULT_VCLK_FREQ;
  1452. rps->dclk = RV6XX_DEFAULT_DCLK_FREQ;
  1453. } else {
  1454. rps->vclk = 0;
  1455. rps->dclk = 0;
  1456. }
  1457. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  1458. rdev->pm.dpm.boot_ps = rps;
  1459. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  1460. rdev->pm.dpm.uvd_ps = rps;
  1461. }
  1462. static void rv6xx_parse_pplib_clock_info(struct radeon_device *rdev,
  1463. struct radeon_ps *rps, int index,
  1464. union pplib_clock_info *clock_info)
  1465. {
  1466. struct rv6xx_ps *ps = rv6xx_get_ps(rps);
  1467. u32 sclk, mclk;
  1468. u16 vddc;
  1469. struct rv6xx_pl *pl;
  1470. switch (index) {
  1471. case 0:
  1472. pl = &ps->low;
  1473. break;
  1474. case 1:
  1475. pl = &ps->medium;
  1476. break;
  1477. case 2:
  1478. default:
  1479. pl = &ps->high;
  1480. break;
  1481. }
  1482. sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
  1483. sclk |= clock_info->r600.ucEngineClockHigh << 16;
  1484. mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
  1485. mclk |= clock_info->r600.ucMemoryClockHigh << 16;
  1486. pl->mclk = mclk;
  1487. pl->sclk = sclk;
  1488. pl->vddc = le16_to_cpu(clock_info->r600.usVDDC);
  1489. pl->flags = le32_to_cpu(clock_info->r600.ulFlags);
  1490. /* patch up vddc if necessary */
  1491. if (pl->vddc == 0xff01) {
  1492. if (radeon_atom_get_max_vddc(rdev, 0, 0, &vddc) == 0)
  1493. pl->vddc = vddc;
  1494. }
  1495. /* fix up pcie gen2 */
  1496. if (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) {
  1497. if ((rdev->family == CHIP_RV610) || (rdev->family == CHIP_RV630)) {
  1498. if (pl->vddc < 1100)
  1499. pl->flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  1500. }
  1501. }
  1502. /* patch up boot state */
  1503. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1504. u16 vddc, vddci, mvdd;
  1505. radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
  1506. pl->mclk = rdev->clock.default_mclk;
  1507. pl->sclk = rdev->clock.default_sclk;
  1508. pl->vddc = vddc;
  1509. }
  1510. }
  1511. static int rv6xx_parse_power_table(struct radeon_device *rdev)
  1512. {
  1513. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1514. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1515. union pplib_power_state *power_state;
  1516. int i, j;
  1517. union pplib_clock_info *clock_info;
  1518. union power_info *power_info;
  1519. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1520. u16 data_offset;
  1521. u8 frev, crev;
  1522. struct rv6xx_ps *ps;
  1523. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  1524. &frev, &crev, &data_offset))
  1525. return -EINVAL;
  1526. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1527. rdev->pm.dpm.ps = kcalloc(power_info->pplib.ucNumStates,
  1528. sizeof(struct radeon_ps),
  1529. GFP_KERNEL);
  1530. if (!rdev->pm.dpm.ps)
  1531. return -ENOMEM;
  1532. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  1533. power_state = (union pplib_power_state *)
  1534. (mode_info->atom_context->bios + data_offset +
  1535. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  1536. i * power_info->pplib.ucStateEntrySize);
  1537. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1538. (mode_info->atom_context->bios + data_offset +
  1539. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  1540. (power_state->v1.ucNonClockStateIndex *
  1541. power_info->pplib.ucNonClockSize));
  1542. if (power_info->pplib.ucStateEntrySize - 1) {
  1543. u8 *idx;
  1544. ps = kzalloc(sizeof(struct rv6xx_ps), GFP_KERNEL);
  1545. if (ps == NULL) {
  1546. kfree(rdev->pm.dpm.ps);
  1547. return -ENOMEM;
  1548. }
  1549. rdev->pm.dpm.ps[i].ps_priv = ps;
  1550. rv6xx_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  1551. non_clock_info);
  1552. idx = (u8 *)&power_state->v1.ucClockStateIndices[0];
  1553. for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
  1554. clock_info = (union pplib_clock_info *)
  1555. (mode_info->atom_context->bios + data_offset +
  1556. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  1557. (idx[j] * power_info->pplib.ucClockInfoSize));
  1558. rv6xx_parse_pplib_clock_info(rdev,
  1559. &rdev->pm.dpm.ps[i], j,
  1560. clock_info);
  1561. }
  1562. }
  1563. }
  1564. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  1565. return 0;
  1566. }
  1567. int rv6xx_dpm_init(struct radeon_device *rdev)
  1568. {
  1569. struct radeon_atom_ss ss;
  1570. struct atom_clock_dividers dividers;
  1571. struct rv6xx_power_info *pi;
  1572. int ret;
  1573. pi = kzalloc(sizeof(struct rv6xx_power_info), GFP_KERNEL);
  1574. if (pi == NULL)
  1575. return -ENOMEM;
  1576. rdev->pm.dpm.priv = pi;
  1577. ret = r600_get_platform_caps(rdev);
  1578. if (ret)
  1579. return ret;
  1580. ret = rv6xx_parse_power_table(rdev);
  1581. if (ret)
  1582. return ret;
  1583. if (rdev->pm.dpm.voltage_response_time == 0)
  1584. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  1585. if (rdev->pm.dpm.backbias_response_time == 0)
  1586. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  1587. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1588. 0, false, &dividers);
  1589. if (ret)
  1590. pi->spll_ref_div = dividers.ref_div + 1;
  1591. else
  1592. pi->spll_ref_div = R600_REFERENCEDIVIDER_DFLT;
  1593. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  1594. 0, false, &dividers);
  1595. if (ret)
  1596. pi->mpll_ref_div = dividers.ref_div + 1;
  1597. else
  1598. pi->mpll_ref_div = R600_REFERENCEDIVIDER_DFLT;
  1599. if (rdev->family >= CHIP_RV670)
  1600. pi->fb_div_scale = 1;
  1601. else
  1602. pi->fb_div_scale = 0;
  1603. pi->voltage_control =
  1604. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  1605. pi->gfx_clock_gating = true;
  1606. pi->sclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1607. ASIC_INTERNAL_ENGINE_SS, 0);
  1608. pi->mclk_ss = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1609. ASIC_INTERNAL_MEMORY_SS, 0);
  1610. /* Disable sclk ss, causes hangs on a lot of systems */
  1611. pi->sclk_ss = false;
  1612. if (pi->sclk_ss || pi->mclk_ss)
  1613. pi->dynamic_ss = true;
  1614. else
  1615. pi->dynamic_ss = false;
  1616. pi->dynamic_pcie_gen2 = true;
  1617. if (pi->gfx_clock_gating &&
  1618. (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
  1619. pi->thermal_protection = true;
  1620. else
  1621. pi->thermal_protection = false;
  1622. pi->display_gap = true;
  1623. return 0;
  1624. }
  1625. void rv6xx_dpm_print_power_state(struct radeon_device *rdev,
  1626. struct radeon_ps *rps)
  1627. {
  1628. struct rv6xx_ps *ps = rv6xx_get_ps(rps);
  1629. struct rv6xx_pl *pl;
  1630. r600_dpm_print_class_info(rps->class, rps->class2);
  1631. r600_dpm_print_cap_info(rps->caps);
  1632. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1633. pl = &ps->low;
  1634. printk("\t\tpower level 0 sclk: %u mclk: %u vddc: %u\n",
  1635. pl->sclk, pl->mclk, pl->vddc);
  1636. pl = &ps->medium;
  1637. printk("\t\tpower level 1 sclk: %u mclk: %u vddc: %u\n",
  1638. pl->sclk, pl->mclk, pl->vddc);
  1639. pl = &ps->high;
  1640. printk("\t\tpower level 2 sclk: %u mclk: %u vddc: %u\n",
  1641. pl->sclk, pl->mclk, pl->vddc);
  1642. r600_dpm_print_ps_status(rdev, rps);
  1643. }
  1644. void rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  1645. struct seq_file *m)
  1646. {
  1647. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  1648. struct rv6xx_ps *ps = rv6xx_get_ps(rps);
  1649. struct rv6xx_pl *pl;
  1650. u32 current_index =
  1651. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  1652. CURRENT_PROFILE_INDEX_SHIFT;
  1653. if (current_index > 2) {
  1654. seq_printf(m, "invalid dpm profile %d\n", current_index);
  1655. } else {
  1656. if (current_index == 0)
  1657. pl = &ps->low;
  1658. else if (current_index == 1)
  1659. pl = &ps->medium;
  1660. else /* current_index == 2 */
  1661. pl = &ps->high;
  1662. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  1663. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u\n",
  1664. current_index, pl->sclk, pl->mclk, pl->vddc);
  1665. }
  1666. }
  1667. /* get the current sclk in 10 khz units */
  1668. u32 rv6xx_dpm_get_current_sclk(struct radeon_device *rdev)
  1669. {
  1670. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  1671. struct rv6xx_ps *ps = rv6xx_get_ps(rps);
  1672. struct rv6xx_pl *pl;
  1673. u32 current_index =
  1674. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  1675. CURRENT_PROFILE_INDEX_SHIFT;
  1676. if (current_index > 2) {
  1677. return 0;
  1678. } else {
  1679. if (current_index == 0)
  1680. pl = &ps->low;
  1681. else if (current_index == 1)
  1682. pl = &ps->medium;
  1683. else /* current_index == 2 */
  1684. pl = &ps->high;
  1685. return pl->sclk;
  1686. }
  1687. }
  1688. /* get the current mclk in 10 khz units */
  1689. u32 rv6xx_dpm_get_current_mclk(struct radeon_device *rdev)
  1690. {
  1691. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  1692. struct rv6xx_ps *ps = rv6xx_get_ps(rps);
  1693. struct rv6xx_pl *pl;
  1694. u32 current_index =
  1695. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_PROFILE_INDEX_MASK) >>
  1696. CURRENT_PROFILE_INDEX_SHIFT;
  1697. if (current_index > 2) {
  1698. return 0;
  1699. } else {
  1700. if (current_index == 0)
  1701. pl = &ps->low;
  1702. else if (current_index == 1)
  1703. pl = &ps->medium;
  1704. else /* current_index == 2 */
  1705. pl = &ps->high;
  1706. return pl->mclk;
  1707. }
  1708. }
  1709. void rv6xx_dpm_fini(struct radeon_device *rdev)
  1710. {
  1711. int i;
  1712. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1713. kfree(rdev->pm.dpm.ps[i].ps_priv);
  1714. }
  1715. kfree(rdev->pm.dpm.ps);
  1716. kfree(rdev->pm.dpm.priv);
  1717. }
  1718. u32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low)
  1719. {
  1720. struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps);
  1721. if (low)
  1722. return requested_state->low.sclk;
  1723. else
  1724. return requested_state->high.sclk;
  1725. }
  1726. u32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low)
  1727. {
  1728. struct rv6xx_ps *requested_state = rv6xx_get_ps(rdev->pm.dpm.requested_ps);
  1729. if (low)
  1730. return requested_state->low.mclk;
  1731. else
  1732. return requested_state->high.mclk;
  1733. }
  1734. int rv6xx_dpm_force_performance_level(struct radeon_device *rdev,
  1735. enum radeon_dpm_forced_level level)
  1736. {
  1737. struct rv6xx_power_info *pi = rv6xx_get_pi(rdev);
  1738. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  1739. pi->restricted_levels = 3;
  1740. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  1741. pi->restricted_levels = 2;
  1742. } else {
  1743. pi->restricted_levels = 0;
  1744. }
  1745. rv6xx_clear_vc(rdev);
  1746. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  1747. r600_set_at(rdev, 0xFFFF, 0xFFFF, 0xFFFF, 0xFFFF);
  1748. r600_wait_for_power_level(rdev, R600_POWER_LEVEL_LOW);
  1749. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  1750. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  1751. rv6xx_enable_medium(rdev);
  1752. rv6xx_enable_high(rdev);
  1753. if (pi->restricted_levels == 3)
  1754. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, false);
  1755. rv6xx_program_vc(rdev);
  1756. rv6xx_program_at(rdev);
  1757. rdev->pm.dpm.forced_level = level;
  1758. return 0;
  1759. }