rv515.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drm_device.h>
  31. #include <drm/drm_file.h>
  32. #include "atom.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "rv515_reg_safe.h"
  36. #include "rv515d.h"
  37. /* This files gather functions specifics to: rv515 */
  38. static void rv515_gpu_init(struct radeon_device *rdev);
  39. int rv515_mc_wait_for_idle(struct radeon_device *rdev);
  40. static const u32 crtc_offsets[2] =
  41. {
  42. 0,
  43. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  44. };
  45. void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  46. {
  47. int r;
  48. r = radeon_ring_lock(rdev, ring, 64);
  49. if (r) {
  50. return;
  51. }
  52. radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0));
  53. radeon_ring_write(ring,
  54. ISYNC_ANY2D_IDLE3D |
  55. ISYNC_ANY3D_IDLE2D |
  56. ISYNC_WAIT_IDLEGUI |
  57. ISYNC_CPSCRATCH_IDLEGUI);
  58. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  59. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  60. radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
  61. radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
  62. radeon_ring_write(ring, PACKET0(GB_SELECT, 0));
  63. radeon_ring_write(ring, 0);
  64. radeon_ring_write(ring, PACKET0(GB_ENABLE, 0));
  65. radeon_ring_write(ring, 0);
  66. radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0));
  67. radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1);
  68. radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0));
  69. radeon_ring_write(ring, 0);
  70. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  71. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  72. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  73. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  74. radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
  75. radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  76. radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0));
  77. radeon_ring_write(ring, 0);
  78. radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  79. radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
  80. radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  81. radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
  82. radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0));
  83. radeon_ring_write(ring,
  84. ((6 << MS_X0_SHIFT) |
  85. (6 << MS_Y0_SHIFT) |
  86. (6 << MS_X1_SHIFT) |
  87. (6 << MS_Y1_SHIFT) |
  88. (6 << MS_X2_SHIFT) |
  89. (6 << MS_Y2_SHIFT) |
  90. (6 << MSBD0_Y_SHIFT) |
  91. (6 << MSBD0_X_SHIFT)));
  92. radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0));
  93. radeon_ring_write(ring,
  94. ((6 << MS_X3_SHIFT) |
  95. (6 << MS_Y3_SHIFT) |
  96. (6 << MS_X4_SHIFT) |
  97. (6 << MS_Y4_SHIFT) |
  98. (6 << MS_X5_SHIFT) |
  99. (6 << MS_Y5_SHIFT) |
  100. (6 << MSBD1_SHIFT)));
  101. radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0));
  102. radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
  103. radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0));
  104. radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
  105. radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0));
  106. radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
  107. radeon_ring_write(ring, PACKET0(0x20C8, 0));
  108. radeon_ring_write(ring, 0);
  109. radeon_ring_unlock_commit(rdev, ring, false);
  110. }
  111. int rv515_mc_wait_for_idle(struct radeon_device *rdev)
  112. {
  113. unsigned i;
  114. uint32_t tmp;
  115. for (i = 0; i < rdev->usec_timeout; i++) {
  116. /* read MC_STATUS */
  117. tmp = RREG32_MC(MC_STATUS);
  118. if (tmp & MC_STATUS_IDLE) {
  119. return 0;
  120. }
  121. udelay(1);
  122. }
  123. return -1;
  124. }
  125. void rv515_vga_render_disable(struct radeon_device *rdev)
  126. {
  127. WREG32(R_000300_VGA_RENDER_CONTROL,
  128. RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
  129. }
  130. static void rv515_gpu_init(struct radeon_device *rdev)
  131. {
  132. unsigned pipe_select_current, gb_pipe_select, tmp;
  133. if (r100_gui_wait_for_idle(rdev)) {
  134. pr_warn("Failed to wait GUI idle while resetting GPU. Bad things might happen.\n");
  135. }
  136. rv515_vga_render_disable(rdev);
  137. r420_pipes_init(rdev);
  138. gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
  139. tmp = RREG32(R300_DST_PIPE_CONFIG);
  140. pipe_select_current = (tmp >> 2) & 3;
  141. tmp = (1 << pipe_select_current) |
  142. (((gb_pipe_select >> 8) & 0xF) << 4);
  143. WREG32_PLL(0x000D, tmp);
  144. if (r100_gui_wait_for_idle(rdev)) {
  145. pr_warn("Failed to wait GUI idle while resetting GPU. Bad things might happen.\n");
  146. }
  147. if (rv515_mc_wait_for_idle(rdev)) {
  148. pr_warn("Failed to wait MC idle while programming pipes. Bad things might happen.\n");
  149. }
  150. }
  151. static void rv515_vram_get_type(struct radeon_device *rdev)
  152. {
  153. uint32_t tmp;
  154. rdev->mc.vram_width = 128;
  155. rdev->mc.vram_is_ddr = true;
  156. tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
  157. switch (tmp) {
  158. case 0:
  159. rdev->mc.vram_width = 64;
  160. break;
  161. case 1:
  162. rdev->mc.vram_width = 128;
  163. break;
  164. default:
  165. rdev->mc.vram_width = 128;
  166. break;
  167. }
  168. }
  169. static void rv515_mc_init(struct radeon_device *rdev)
  170. {
  171. rv515_vram_get_type(rdev);
  172. r100_vram_init_sizes(rdev);
  173. radeon_vram_location(rdev, &rdev->mc, 0);
  174. rdev->mc.gtt_base_align = 0;
  175. if (!(rdev->flags & RADEON_IS_AGP))
  176. radeon_gtt_location(rdev, &rdev->mc);
  177. radeon_update_bandwidth_info(rdev);
  178. }
  179. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  180. {
  181. unsigned long flags;
  182. uint32_t r;
  183. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  184. WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
  185. r = RREG32(MC_IND_DATA);
  186. WREG32(MC_IND_INDEX, 0);
  187. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  188. return r;
  189. }
  190. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  191. {
  192. unsigned long flags;
  193. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  194. WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
  195. WREG32(MC_IND_DATA, (v));
  196. WREG32(MC_IND_INDEX, 0);
  197. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  198. }
  199. #if defined(CONFIG_DEBUG_FS)
  200. static int rv515_debugfs_pipes_info_show(struct seq_file *m, void *unused)
  201. {
  202. struct radeon_device *rdev = (struct radeon_device *)m->private;
  203. uint32_t tmp;
  204. tmp = RREG32(GB_PIPE_SELECT);
  205. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  206. tmp = RREG32(SU_REG_DEST);
  207. seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
  208. tmp = RREG32(GB_TILE_CONFIG);
  209. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  210. tmp = RREG32(DST_PIPE_CONFIG);
  211. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  212. return 0;
  213. }
  214. static int rv515_debugfs_ga_info_show(struct seq_file *m, void *unused)
  215. {
  216. struct radeon_device *rdev = (struct radeon_device *)m->private;
  217. uint32_t tmp;
  218. tmp = RREG32(0x2140);
  219. seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
  220. radeon_asic_reset(rdev);
  221. tmp = RREG32(0x425C);
  222. seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
  223. return 0;
  224. }
  225. DEFINE_SHOW_ATTRIBUTE(rv515_debugfs_pipes_info);
  226. DEFINE_SHOW_ATTRIBUTE(rv515_debugfs_ga_info);
  227. #endif
  228. void rv515_debugfs(struct radeon_device *rdev)
  229. {
  230. #if defined(CONFIG_DEBUG_FS)
  231. struct dentry *root = rdev->ddev->primary->debugfs_root;
  232. debugfs_create_file("rv515_pipes_info", 0444, root, rdev,
  233. &rv515_debugfs_pipes_info_fops);
  234. debugfs_create_file("rv515_ga_info", 0444, root, rdev,
  235. &rv515_debugfs_ga_info_fops);
  236. #endif
  237. r100_debugfs_rbbm_init(rdev);
  238. }
  239. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
  240. {
  241. u32 crtc_enabled, tmp, frame_count, blackout;
  242. int i, j;
  243. save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
  244. save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
  245. /* disable VGA render */
  246. WREG32(R_000300_VGA_RENDER_CONTROL, 0);
  247. /* blank the display controllers */
  248. for (i = 0; i < rdev->num_crtc; i++) {
  249. crtc_enabled = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN;
  250. if (crtc_enabled) {
  251. save->crtc_enabled[i] = true;
  252. tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
  253. if (!(tmp & AVIVO_CRTC_DISP_READ_REQUEST_DISABLE)) {
  254. radeon_wait_for_vblank(rdev, i);
  255. WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  256. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  257. WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
  258. WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  259. }
  260. /* wait for the next frame */
  261. frame_count = radeon_get_vblank_counter(rdev, i);
  262. for (j = 0; j < rdev->usec_timeout; j++) {
  263. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  264. break;
  265. udelay(1);
  266. }
  267. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  268. WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  269. tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
  270. tmp &= ~AVIVO_CRTC_EN;
  271. WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
  272. WREG32(AVIVO_D1CRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  273. save->crtc_enabled[i] = false;
  274. /* ***** */
  275. } else {
  276. save->crtc_enabled[i] = false;
  277. }
  278. }
  279. radeon_mc_wait_for_idle(rdev);
  280. if (rdev->family >= CHIP_R600) {
  281. if (rdev->family >= CHIP_RV770)
  282. blackout = RREG32(R700_MC_CITF_CNTL);
  283. else
  284. blackout = RREG32(R600_CITF_CNTL);
  285. if ((blackout & R600_BLACKOUT_MASK) != R600_BLACKOUT_MASK) {
  286. /* Block CPU access */
  287. WREG32(R600_BIF_FB_EN, 0);
  288. /* blackout the MC */
  289. blackout |= R600_BLACKOUT_MASK;
  290. if (rdev->family >= CHIP_RV770)
  291. WREG32(R700_MC_CITF_CNTL, blackout);
  292. else
  293. WREG32(R600_CITF_CNTL, blackout);
  294. }
  295. }
  296. /* wait for the MC to settle */
  297. udelay(100);
  298. /* lock double buffered regs */
  299. for (i = 0; i < rdev->num_crtc; i++) {
  300. if (save->crtc_enabled[i]) {
  301. tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
  302. if (!(tmp & AVIVO_D1GRPH_UPDATE_LOCK)) {
  303. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  304. WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp);
  305. }
  306. tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  307. if (!(tmp & 1)) {
  308. tmp |= 1;
  309. WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  310. }
  311. }
  312. }
  313. }
  314. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
  315. {
  316. u32 tmp, frame_count;
  317. int i, j;
  318. /* update crtc base addresses */
  319. for (i = 0; i < rdev->num_crtc; i++) {
  320. if (rdev->family >= CHIP_RV770) {
  321. if (i == 0) {
  322. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH,
  323. upper_32_bits(rdev->mc.vram_start));
  324. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH,
  325. upper_32_bits(rdev->mc.vram_start));
  326. } else {
  327. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH,
  328. upper_32_bits(rdev->mc.vram_start));
  329. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH,
  330. upper_32_bits(rdev->mc.vram_start));
  331. }
  332. }
  333. WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  334. (u32)rdev->mc.vram_start);
  335. WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  336. (u32)rdev->mc.vram_start);
  337. }
  338. WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  339. /* unlock regs and wait for update */
  340. for (i = 0; i < rdev->num_crtc; i++) {
  341. if (save->crtc_enabled[i]) {
  342. tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i]);
  343. if ((tmp & 0x7) != 3) {
  344. tmp &= ~0x7;
  345. tmp |= 0x3;
  346. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  347. }
  348. tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
  349. if (tmp & AVIVO_D1GRPH_UPDATE_LOCK) {
  350. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  351. WREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i], tmp);
  352. }
  353. tmp = RREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i]);
  354. if (tmp & 1) {
  355. tmp &= ~1;
  356. WREG32(AVIVO_D1MODE_MASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  357. }
  358. for (j = 0; j < rdev->usec_timeout; j++) {
  359. tmp = RREG32(AVIVO_D1GRPH_UPDATE + crtc_offsets[i]);
  360. if ((tmp & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING) == 0)
  361. break;
  362. udelay(1);
  363. }
  364. }
  365. }
  366. if (rdev->family >= CHIP_R600) {
  367. /* unblackout the MC */
  368. if (rdev->family >= CHIP_RV770)
  369. tmp = RREG32(R700_MC_CITF_CNTL);
  370. else
  371. tmp = RREG32(R600_CITF_CNTL);
  372. tmp &= ~R600_BLACKOUT_MASK;
  373. if (rdev->family >= CHIP_RV770)
  374. WREG32(R700_MC_CITF_CNTL, tmp);
  375. else
  376. WREG32(R600_CITF_CNTL, tmp);
  377. /* allow CPU access */
  378. WREG32(R600_BIF_FB_EN, R600_FB_READ_EN | R600_FB_WRITE_EN);
  379. }
  380. for (i = 0; i < rdev->num_crtc; i++) {
  381. if (save->crtc_enabled[i]) {
  382. tmp = RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]);
  383. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  384. WREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i], tmp);
  385. /* wait for the next frame */
  386. frame_count = radeon_get_vblank_counter(rdev, i);
  387. for (j = 0; j < rdev->usec_timeout; j++) {
  388. if (radeon_get_vblank_counter(rdev, i) != frame_count)
  389. break;
  390. udelay(1);
  391. }
  392. }
  393. }
  394. /* Unlock vga access */
  395. WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
  396. mdelay(1);
  397. WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
  398. }
  399. static void rv515_mc_program(struct radeon_device *rdev)
  400. {
  401. struct rv515_mc_save save;
  402. /* Stops all mc clients */
  403. rv515_mc_stop(rdev, &save);
  404. /* Wait for mc idle */
  405. if (rv515_mc_wait_for_idle(rdev))
  406. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  407. /* Write VRAM size in case we are limiting it */
  408. WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  409. /* Program MC, should be a 32bits limited address space */
  410. WREG32_MC(R_000001_MC_FB_LOCATION,
  411. S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
  412. S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
  413. WREG32(R_000134_HDP_FB_LOCATION,
  414. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  415. if (rdev->flags & RADEON_IS_AGP) {
  416. WREG32_MC(R_000002_MC_AGP_LOCATION,
  417. S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  418. S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  419. WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  420. WREG32_MC(R_000004_MC_AGP_BASE_2,
  421. S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
  422. } else {
  423. WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
  424. WREG32_MC(R_000003_MC_AGP_BASE, 0);
  425. WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
  426. }
  427. rv515_mc_resume(rdev, &save);
  428. }
  429. void rv515_clock_startup(struct radeon_device *rdev)
  430. {
  431. if (radeon_dynclks != -1 && radeon_dynclks)
  432. radeon_atom_set_clock_gating(rdev, 1);
  433. /* We need to force on some of the block */
  434. WREG32_PLL(R_00000F_CP_DYN_CNTL,
  435. RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
  436. WREG32_PLL(R_000011_E2_DYN_CNTL,
  437. RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
  438. WREG32_PLL(R_000013_IDCT_DYN_CNTL,
  439. RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
  440. }
  441. static int rv515_startup(struct radeon_device *rdev)
  442. {
  443. int r;
  444. rv515_mc_program(rdev);
  445. /* Resume clock */
  446. rv515_clock_startup(rdev);
  447. /* Initialize GPU configuration (# pipes, ...) */
  448. rv515_gpu_init(rdev);
  449. /* Initialize GART (initialize after TTM so we can allocate
  450. * memory through TTM but finalize after TTM) */
  451. if (rdev->flags & RADEON_IS_PCIE) {
  452. r = rv370_pcie_gart_enable(rdev);
  453. if (r)
  454. return r;
  455. }
  456. /* allocate wb buffer */
  457. r = radeon_wb_init(rdev);
  458. if (r)
  459. return r;
  460. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  461. if (r) {
  462. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  463. return r;
  464. }
  465. /* Enable IRQ */
  466. if (!rdev->irq.installed) {
  467. r = radeon_irq_kms_init(rdev);
  468. if (r)
  469. return r;
  470. }
  471. rs600_irq_set(rdev);
  472. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  473. /* 1M ring buffer */
  474. r = r100_cp_init(rdev, 1024 * 1024);
  475. if (r) {
  476. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  477. return r;
  478. }
  479. r = radeon_ib_pool_init(rdev);
  480. if (r) {
  481. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  482. return r;
  483. }
  484. return 0;
  485. }
  486. int rv515_resume(struct radeon_device *rdev)
  487. {
  488. int r;
  489. /* Make sur GART are not working */
  490. if (rdev->flags & RADEON_IS_PCIE)
  491. rv370_pcie_gart_disable(rdev);
  492. /* Resume clock before doing reset */
  493. rv515_clock_startup(rdev);
  494. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  495. if (radeon_asic_reset(rdev)) {
  496. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  497. RREG32(R_000E40_RBBM_STATUS),
  498. RREG32(R_0007C0_CP_STAT));
  499. }
  500. /* post */
  501. atom_asic_init(rdev->mode_info.atom_context);
  502. /* Resume clock after posting */
  503. rv515_clock_startup(rdev);
  504. /* Initialize surface registers */
  505. radeon_surface_init(rdev);
  506. rdev->accel_working = true;
  507. r = rv515_startup(rdev);
  508. if (r) {
  509. rdev->accel_working = false;
  510. }
  511. return r;
  512. }
  513. int rv515_suspend(struct radeon_device *rdev)
  514. {
  515. radeon_pm_suspend(rdev);
  516. r100_cp_disable(rdev);
  517. radeon_wb_disable(rdev);
  518. rs600_irq_disable(rdev);
  519. if (rdev->flags & RADEON_IS_PCIE)
  520. rv370_pcie_gart_disable(rdev);
  521. return 0;
  522. }
  523. void rv515_set_safe_registers(struct radeon_device *rdev)
  524. {
  525. rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
  526. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
  527. }
  528. void rv515_fini(struct radeon_device *rdev)
  529. {
  530. radeon_pm_fini(rdev);
  531. r100_cp_fini(rdev);
  532. radeon_wb_fini(rdev);
  533. radeon_ib_pool_fini(rdev);
  534. radeon_gem_fini(rdev);
  535. rv370_pcie_gart_fini(rdev);
  536. radeon_agp_fini(rdev);
  537. radeon_irq_kms_fini(rdev);
  538. radeon_fence_driver_fini(rdev);
  539. radeon_bo_fini(rdev);
  540. radeon_atombios_fini(rdev);
  541. kfree(rdev->bios);
  542. rdev->bios = NULL;
  543. }
  544. int rv515_init(struct radeon_device *rdev)
  545. {
  546. int r;
  547. /* Initialize scratch registers */
  548. radeon_scratch_init(rdev);
  549. /* Initialize surface registers */
  550. radeon_surface_init(rdev);
  551. /* TODO: disable VGA need to use VGA request */
  552. /* restore some register to sane defaults */
  553. r100_restore_sanity(rdev);
  554. /* BIOS*/
  555. if (!radeon_get_bios(rdev)) {
  556. if (ASIC_IS_AVIVO(rdev))
  557. return -EINVAL;
  558. }
  559. if (rdev->is_atom_bios) {
  560. r = radeon_atombios_init(rdev);
  561. if (r)
  562. return r;
  563. } else {
  564. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  565. return -EINVAL;
  566. }
  567. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  568. if (radeon_asic_reset(rdev)) {
  569. dev_warn(rdev->dev,
  570. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  571. RREG32(R_000E40_RBBM_STATUS),
  572. RREG32(R_0007C0_CP_STAT));
  573. }
  574. /* check if cards are posted or not */
  575. if (radeon_boot_test_post_card(rdev) == false)
  576. return -EINVAL;
  577. /* Initialize clocks */
  578. radeon_get_clock_info(rdev->ddev);
  579. /* initialize AGP */
  580. if (rdev->flags & RADEON_IS_AGP) {
  581. r = radeon_agp_init(rdev);
  582. if (r) {
  583. radeon_agp_disable(rdev);
  584. }
  585. }
  586. /* initialize memory controller */
  587. rv515_mc_init(rdev);
  588. rv515_debugfs(rdev);
  589. /* Fence driver */
  590. radeon_fence_driver_init(rdev);
  591. /* Memory manager */
  592. r = radeon_bo_init(rdev);
  593. if (r)
  594. return r;
  595. r = rv370_pcie_gart_init(rdev);
  596. if (r)
  597. return r;
  598. rv515_set_safe_registers(rdev);
  599. /* Initialize power management */
  600. radeon_pm_init(rdev);
  601. rdev->accel_working = true;
  602. r = rv515_startup(rdev);
  603. if (r) {
  604. /* Somethings want wront with the accel init stop accel */
  605. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  606. r100_cp_fini(rdev);
  607. radeon_wb_fini(rdev);
  608. radeon_ib_pool_fini(rdev);
  609. radeon_irq_kms_fini(rdev);
  610. rv370_pcie_gart_fini(rdev);
  611. radeon_agp_fini(rdev);
  612. rdev->accel_working = false;
  613. }
  614. return 0;
  615. }
  616. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
  617. {
  618. int index_reg = 0x6578 + crtc->crtc_offset;
  619. int data_reg = 0x657c + crtc->crtc_offset;
  620. WREG32(0x659C + crtc->crtc_offset, 0x0);
  621. WREG32(0x6594 + crtc->crtc_offset, 0x705);
  622. WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
  623. WREG32(0x65D8 + crtc->crtc_offset, 0x0);
  624. WREG32(0x65B0 + crtc->crtc_offset, 0x0);
  625. WREG32(0x65C0 + crtc->crtc_offset, 0x0);
  626. WREG32(0x65D4 + crtc->crtc_offset, 0x0);
  627. WREG32(index_reg, 0x0);
  628. WREG32(data_reg, 0x841880A8);
  629. WREG32(index_reg, 0x1);
  630. WREG32(data_reg, 0x84208680);
  631. WREG32(index_reg, 0x2);
  632. WREG32(data_reg, 0xBFF880B0);
  633. WREG32(index_reg, 0x100);
  634. WREG32(data_reg, 0x83D88088);
  635. WREG32(index_reg, 0x101);
  636. WREG32(data_reg, 0x84608680);
  637. WREG32(index_reg, 0x102);
  638. WREG32(data_reg, 0xBFF080D0);
  639. WREG32(index_reg, 0x200);
  640. WREG32(data_reg, 0x83988068);
  641. WREG32(index_reg, 0x201);
  642. WREG32(data_reg, 0x84A08680);
  643. WREG32(index_reg, 0x202);
  644. WREG32(data_reg, 0xBFF080F8);
  645. WREG32(index_reg, 0x300);
  646. WREG32(data_reg, 0x83588058);
  647. WREG32(index_reg, 0x301);
  648. WREG32(data_reg, 0x84E08660);
  649. WREG32(index_reg, 0x302);
  650. WREG32(data_reg, 0xBFF88120);
  651. WREG32(index_reg, 0x400);
  652. WREG32(data_reg, 0x83188040);
  653. WREG32(index_reg, 0x401);
  654. WREG32(data_reg, 0x85008660);
  655. WREG32(index_reg, 0x402);
  656. WREG32(data_reg, 0xBFF88150);
  657. WREG32(index_reg, 0x500);
  658. WREG32(data_reg, 0x82D88030);
  659. WREG32(index_reg, 0x501);
  660. WREG32(data_reg, 0x85408640);
  661. WREG32(index_reg, 0x502);
  662. WREG32(data_reg, 0xBFF88180);
  663. WREG32(index_reg, 0x600);
  664. WREG32(data_reg, 0x82A08018);
  665. WREG32(index_reg, 0x601);
  666. WREG32(data_reg, 0x85808620);
  667. WREG32(index_reg, 0x602);
  668. WREG32(data_reg, 0xBFF081B8);
  669. WREG32(index_reg, 0x700);
  670. WREG32(data_reg, 0x82608010);
  671. WREG32(index_reg, 0x701);
  672. WREG32(data_reg, 0x85A08600);
  673. WREG32(index_reg, 0x702);
  674. WREG32(data_reg, 0x800081F0);
  675. WREG32(index_reg, 0x800);
  676. WREG32(data_reg, 0x8228BFF8);
  677. WREG32(index_reg, 0x801);
  678. WREG32(data_reg, 0x85E085E0);
  679. WREG32(index_reg, 0x802);
  680. WREG32(data_reg, 0xBFF88228);
  681. WREG32(index_reg, 0x10000);
  682. WREG32(data_reg, 0x82A8BF00);
  683. WREG32(index_reg, 0x10001);
  684. WREG32(data_reg, 0x82A08CC0);
  685. WREG32(index_reg, 0x10002);
  686. WREG32(data_reg, 0x8008BEF8);
  687. WREG32(index_reg, 0x10100);
  688. WREG32(data_reg, 0x81F0BF28);
  689. WREG32(index_reg, 0x10101);
  690. WREG32(data_reg, 0x83608CA0);
  691. WREG32(index_reg, 0x10102);
  692. WREG32(data_reg, 0x8018BED0);
  693. WREG32(index_reg, 0x10200);
  694. WREG32(data_reg, 0x8148BF38);
  695. WREG32(index_reg, 0x10201);
  696. WREG32(data_reg, 0x84408C80);
  697. WREG32(index_reg, 0x10202);
  698. WREG32(data_reg, 0x8008BEB8);
  699. WREG32(index_reg, 0x10300);
  700. WREG32(data_reg, 0x80B0BF78);
  701. WREG32(index_reg, 0x10301);
  702. WREG32(data_reg, 0x85008C20);
  703. WREG32(index_reg, 0x10302);
  704. WREG32(data_reg, 0x8020BEA0);
  705. WREG32(index_reg, 0x10400);
  706. WREG32(data_reg, 0x8028BF90);
  707. WREG32(index_reg, 0x10401);
  708. WREG32(data_reg, 0x85E08BC0);
  709. WREG32(index_reg, 0x10402);
  710. WREG32(data_reg, 0x8018BE90);
  711. WREG32(index_reg, 0x10500);
  712. WREG32(data_reg, 0xBFB8BFB0);
  713. WREG32(index_reg, 0x10501);
  714. WREG32(data_reg, 0x86C08B40);
  715. WREG32(index_reg, 0x10502);
  716. WREG32(data_reg, 0x8010BE90);
  717. WREG32(index_reg, 0x10600);
  718. WREG32(data_reg, 0xBF58BFC8);
  719. WREG32(index_reg, 0x10601);
  720. WREG32(data_reg, 0x87A08AA0);
  721. WREG32(index_reg, 0x10602);
  722. WREG32(data_reg, 0x8010BE98);
  723. WREG32(index_reg, 0x10700);
  724. WREG32(data_reg, 0xBF10BFF0);
  725. WREG32(index_reg, 0x10701);
  726. WREG32(data_reg, 0x886089E0);
  727. WREG32(index_reg, 0x10702);
  728. WREG32(data_reg, 0x8018BEB0);
  729. WREG32(index_reg, 0x10800);
  730. WREG32(data_reg, 0xBED8BFE8);
  731. WREG32(index_reg, 0x10801);
  732. WREG32(data_reg, 0x89408940);
  733. WREG32(index_reg, 0x10802);
  734. WREG32(data_reg, 0xBFE8BED8);
  735. WREG32(index_reg, 0x20000);
  736. WREG32(data_reg, 0x80008000);
  737. WREG32(index_reg, 0x20001);
  738. WREG32(data_reg, 0x90008000);
  739. WREG32(index_reg, 0x20002);
  740. WREG32(data_reg, 0x80008000);
  741. WREG32(index_reg, 0x20003);
  742. WREG32(data_reg, 0x80008000);
  743. WREG32(index_reg, 0x20100);
  744. WREG32(data_reg, 0x80108000);
  745. WREG32(index_reg, 0x20101);
  746. WREG32(data_reg, 0x8FE0BF70);
  747. WREG32(index_reg, 0x20102);
  748. WREG32(data_reg, 0xBFE880C0);
  749. WREG32(index_reg, 0x20103);
  750. WREG32(data_reg, 0x80008000);
  751. WREG32(index_reg, 0x20200);
  752. WREG32(data_reg, 0x8018BFF8);
  753. WREG32(index_reg, 0x20201);
  754. WREG32(data_reg, 0x8F80BF08);
  755. WREG32(index_reg, 0x20202);
  756. WREG32(data_reg, 0xBFD081A0);
  757. WREG32(index_reg, 0x20203);
  758. WREG32(data_reg, 0xBFF88000);
  759. WREG32(index_reg, 0x20300);
  760. WREG32(data_reg, 0x80188000);
  761. WREG32(index_reg, 0x20301);
  762. WREG32(data_reg, 0x8EE0BEC0);
  763. WREG32(index_reg, 0x20302);
  764. WREG32(data_reg, 0xBFB082A0);
  765. WREG32(index_reg, 0x20303);
  766. WREG32(data_reg, 0x80008000);
  767. WREG32(index_reg, 0x20400);
  768. WREG32(data_reg, 0x80188000);
  769. WREG32(index_reg, 0x20401);
  770. WREG32(data_reg, 0x8E00BEA0);
  771. WREG32(index_reg, 0x20402);
  772. WREG32(data_reg, 0xBF8883C0);
  773. WREG32(index_reg, 0x20403);
  774. WREG32(data_reg, 0x80008000);
  775. WREG32(index_reg, 0x20500);
  776. WREG32(data_reg, 0x80188000);
  777. WREG32(index_reg, 0x20501);
  778. WREG32(data_reg, 0x8D00BE90);
  779. WREG32(index_reg, 0x20502);
  780. WREG32(data_reg, 0xBF588500);
  781. WREG32(index_reg, 0x20503);
  782. WREG32(data_reg, 0x80008008);
  783. WREG32(index_reg, 0x20600);
  784. WREG32(data_reg, 0x80188000);
  785. WREG32(index_reg, 0x20601);
  786. WREG32(data_reg, 0x8BC0BE98);
  787. WREG32(index_reg, 0x20602);
  788. WREG32(data_reg, 0xBF308660);
  789. WREG32(index_reg, 0x20603);
  790. WREG32(data_reg, 0x80008008);
  791. WREG32(index_reg, 0x20700);
  792. WREG32(data_reg, 0x80108000);
  793. WREG32(index_reg, 0x20701);
  794. WREG32(data_reg, 0x8A80BEB0);
  795. WREG32(index_reg, 0x20702);
  796. WREG32(data_reg, 0xBF0087C0);
  797. WREG32(index_reg, 0x20703);
  798. WREG32(data_reg, 0x80008008);
  799. WREG32(index_reg, 0x20800);
  800. WREG32(data_reg, 0x80108000);
  801. WREG32(index_reg, 0x20801);
  802. WREG32(data_reg, 0x8920BED0);
  803. WREG32(index_reg, 0x20802);
  804. WREG32(data_reg, 0xBED08920);
  805. WREG32(index_reg, 0x20803);
  806. WREG32(data_reg, 0x80008010);
  807. WREG32(index_reg, 0x30000);
  808. WREG32(data_reg, 0x90008000);
  809. WREG32(index_reg, 0x30001);
  810. WREG32(data_reg, 0x80008000);
  811. WREG32(index_reg, 0x30100);
  812. WREG32(data_reg, 0x8FE0BF90);
  813. WREG32(index_reg, 0x30101);
  814. WREG32(data_reg, 0xBFF880A0);
  815. WREG32(index_reg, 0x30200);
  816. WREG32(data_reg, 0x8F60BF40);
  817. WREG32(index_reg, 0x30201);
  818. WREG32(data_reg, 0xBFE88180);
  819. WREG32(index_reg, 0x30300);
  820. WREG32(data_reg, 0x8EC0BF00);
  821. WREG32(index_reg, 0x30301);
  822. WREG32(data_reg, 0xBFC88280);
  823. WREG32(index_reg, 0x30400);
  824. WREG32(data_reg, 0x8DE0BEE0);
  825. WREG32(index_reg, 0x30401);
  826. WREG32(data_reg, 0xBFA083A0);
  827. WREG32(index_reg, 0x30500);
  828. WREG32(data_reg, 0x8CE0BED0);
  829. WREG32(index_reg, 0x30501);
  830. WREG32(data_reg, 0xBF7884E0);
  831. WREG32(index_reg, 0x30600);
  832. WREG32(data_reg, 0x8BA0BED8);
  833. WREG32(index_reg, 0x30601);
  834. WREG32(data_reg, 0xBF508640);
  835. WREG32(index_reg, 0x30700);
  836. WREG32(data_reg, 0x8A60BEE8);
  837. WREG32(index_reg, 0x30701);
  838. WREG32(data_reg, 0xBF2087A0);
  839. WREG32(index_reg, 0x30800);
  840. WREG32(data_reg, 0x8900BF00);
  841. WREG32(index_reg, 0x30801);
  842. WREG32(data_reg, 0xBF008900);
  843. }
  844. struct rv515_watermark {
  845. u32 lb_request_fifo_depth;
  846. fixed20_12 num_line_pair;
  847. fixed20_12 estimated_width;
  848. fixed20_12 worst_case_latency;
  849. fixed20_12 consumption_rate;
  850. fixed20_12 active_time;
  851. fixed20_12 dbpp;
  852. fixed20_12 priority_mark_max;
  853. fixed20_12 priority_mark;
  854. fixed20_12 sclk;
  855. };
  856. static void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
  857. struct radeon_crtc *crtc,
  858. struct rv515_watermark *wm,
  859. bool low)
  860. {
  861. struct drm_display_mode *mode = &crtc->base.mode;
  862. fixed20_12 a, b, c;
  863. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  864. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  865. fixed20_12 sclk;
  866. u32 selected_sclk;
  867. if (!crtc->base.enabled) {
  868. /* FIXME: wouldn't it better to set priority mark to maximum */
  869. wm->lb_request_fifo_depth = 4;
  870. return;
  871. }
  872. /* rv6xx, rv7xx */
  873. if ((rdev->family >= CHIP_RV610) &&
  874. (rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
  875. selected_sclk = radeon_dpm_get_sclk(rdev, low);
  876. else
  877. selected_sclk = rdev->pm.current_sclk;
  878. /* sclk in Mhz */
  879. a.full = dfixed_const(100);
  880. sclk.full = dfixed_const(selected_sclk);
  881. sclk.full = dfixed_div(sclk, a);
  882. if (crtc->vsc.full > dfixed_const(2))
  883. wm->num_line_pair.full = dfixed_const(2);
  884. else
  885. wm->num_line_pair.full = dfixed_const(1);
  886. b.full = dfixed_const(mode->crtc_hdisplay);
  887. c.full = dfixed_const(256);
  888. a.full = dfixed_div(b, c);
  889. request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
  890. request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
  891. if (a.full < dfixed_const(4)) {
  892. wm->lb_request_fifo_depth = 4;
  893. } else {
  894. wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
  895. }
  896. /* Determine consumption rate
  897. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  898. * vtaps = number of vertical taps,
  899. * vsc = vertical scaling ratio, defined as source/destination
  900. * hsc = horizontal scaling ration, defined as source/destination
  901. */
  902. a.full = dfixed_const(mode->clock);
  903. b.full = dfixed_const(1000);
  904. a.full = dfixed_div(a, b);
  905. pclk.full = dfixed_div(b, a);
  906. if (crtc->rmx_type != RMX_OFF) {
  907. b.full = dfixed_const(2);
  908. if (crtc->vsc.full > b.full)
  909. b.full = crtc->vsc.full;
  910. b.full = dfixed_mul(b, crtc->hsc);
  911. c.full = dfixed_const(2);
  912. b.full = dfixed_div(b, c);
  913. consumption_time.full = dfixed_div(pclk, b);
  914. } else {
  915. consumption_time.full = pclk.full;
  916. }
  917. a.full = dfixed_const(1);
  918. wm->consumption_rate.full = dfixed_div(a, consumption_time);
  919. /* Determine line time
  920. * LineTime = total time for one line of displayhtotal
  921. * LineTime = total number of horizontal pixels
  922. * pclk = pixel clock period(ns)
  923. */
  924. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  925. line_time.full = dfixed_mul(a, pclk);
  926. /* Determine active time
  927. * ActiveTime = time of active region of display within one line,
  928. * hactive = total number of horizontal active pixels
  929. * htotal = total number of horizontal pixels
  930. */
  931. a.full = dfixed_const(crtc->base.mode.crtc_htotal);
  932. b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  933. wm->active_time.full = dfixed_mul(line_time, b);
  934. wm->active_time.full = dfixed_div(wm->active_time, a);
  935. /* Determine chunk time
  936. * ChunkTime = the time it takes the DCP to send one chunk of data
  937. * to the LB which consists of pipeline delay and inter chunk gap
  938. * sclk = system clock(Mhz)
  939. */
  940. a.full = dfixed_const(600 * 1000);
  941. chunk_time.full = dfixed_div(a, sclk);
  942. read_delay_latency.full = dfixed_const(1000);
  943. /* Determine the worst case latency
  944. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  945. * WorstCaseLatency = worst case time from urgent to when the MC starts
  946. * to return data
  947. * READ_DELAY_IDLE_MAX = constant of 1us
  948. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  949. * which consists of pipeline delay and inter chunk gap
  950. */
  951. if (dfixed_trunc(wm->num_line_pair) > 1) {
  952. a.full = dfixed_const(3);
  953. wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
  954. wm->worst_case_latency.full += read_delay_latency.full;
  955. } else {
  956. wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
  957. }
  958. /* Determine the tolerable latency
  959. * TolerableLatency = Any given request has only 1 line time
  960. * for the data to be returned
  961. * LBRequestFifoDepth = Number of chunk requests the LB can
  962. * put into the request FIFO for a display
  963. * LineTime = total time for one line of display
  964. * ChunkTime = the time it takes the DCP to send one chunk
  965. * of data to the LB which consists of
  966. * pipeline delay and inter chunk gap
  967. */
  968. if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
  969. tolerable_latency.full = line_time.full;
  970. } else {
  971. tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
  972. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  973. tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
  974. tolerable_latency.full = line_time.full - tolerable_latency.full;
  975. }
  976. /* We assume worst case 32bits (4 bytes) */
  977. wm->dbpp.full = dfixed_const(2 * 16);
  978. /* Determine the maximum priority mark
  979. * width = viewport width in pixels
  980. */
  981. a.full = dfixed_const(16);
  982. wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
  983. wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
  984. wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
  985. /* Determine estimated width */
  986. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  987. estimated_width.full = dfixed_div(estimated_width, consumption_time);
  988. if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  989. wm->priority_mark.full = wm->priority_mark_max.full;
  990. } else {
  991. a.full = dfixed_const(16);
  992. wm->priority_mark.full = dfixed_div(estimated_width, a);
  993. wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
  994. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  995. }
  996. }
  997. static void rv515_compute_mode_priority(struct radeon_device *rdev,
  998. struct rv515_watermark *wm0,
  999. struct rv515_watermark *wm1,
  1000. struct drm_display_mode *mode0,
  1001. struct drm_display_mode *mode1,
  1002. u32 *d1mode_priority_a_cnt,
  1003. u32 *d2mode_priority_a_cnt)
  1004. {
  1005. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  1006. fixed20_12 a, b;
  1007. *d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
  1008. *d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
  1009. if (mode0 && mode1) {
  1010. if (dfixed_trunc(wm0->dbpp) > 64)
  1011. a.full = dfixed_div(wm0->dbpp, wm0->num_line_pair);
  1012. else
  1013. a.full = wm0->num_line_pair.full;
  1014. if (dfixed_trunc(wm1->dbpp) > 64)
  1015. b.full = dfixed_div(wm1->dbpp, wm1->num_line_pair);
  1016. else
  1017. b.full = wm1->num_line_pair.full;
  1018. a.full += b.full;
  1019. fill_rate.full = dfixed_div(wm0->sclk, a);
  1020. if (wm0->consumption_rate.full > fill_rate.full) {
  1021. b.full = wm0->consumption_rate.full - fill_rate.full;
  1022. b.full = dfixed_mul(b, wm0->active_time);
  1023. a.full = dfixed_const(16);
  1024. b.full = dfixed_div(b, a);
  1025. a.full = dfixed_mul(wm0->worst_case_latency,
  1026. wm0->consumption_rate);
  1027. priority_mark02.full = a.full + b.full;
  1028. } else {
  1029. a.full = dfixed_mul(wm0->worst_case_latency,
  1030. wm0->consumption_rate);
  1031. b.full = dfixed_const(16 * 1000);
  1032. priority_mark02.full = dfixed_div(a, b);
  1033. }
  1034. if (wm1->consumption_rate.full > fill_rate.full) {
  1035. b.full = wm1->consumption_rate.full - fill_rate.full;
  1036. b.full = dfixed_mul(b, wm1->active_time);
  1037. a.full = dfixed_const(16);
  1038. b.full = dfixed_div(b, a);
  1039. a.full = dfixed_mul(wm1->worst_case_latency,
  1040. wm1->consumption_rate);
  1041. priority_mark12.full = a.full + b.full;
  1042. } else {
  1043. a.full = dfixed_mul(wm1->worst_case_latency,
  1044. wm1->consumption_rate);
  1045. b.full = dfixed_const(16 * 1000);
  1046. priority_mark12.full = dfixed_div(a, b);
  1047. }
  1048. if (wm0->priority_mark.full > priority_mark02.full)
  1049. priority_mark02.full = wm0->priority_mark.full;
  1050. if (wm0->priority_mark_max.full > priority_mark02.full)
  1051. priority_mark02.full = wm0->priority_mark_max.full;
  1052. if (wm1->priority_mark.full > priority_mark12.full)
  1053. priority_mark12.full = wm1->priority_mark.full;
  1054. if (wm1->priority_mark_max.full > priority_mark12.full)
  1055. priority_mark12.full = wm1->priority_mark_max.full;
  1056. *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  1057. *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  1058. if (rdev->disp_priority == 2) {
  1059. *d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1060. *d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1061. }
  1062. } else if (mode0) {
  1063. if (dfixed_trunc(wm0->dbpp) > 64)
  1064. a.full = dfixed_div(wm0->dbpp, wm0->num_line_pair);
  1065. else
  1066. a.full = wm0->num_line_pair.full;
  1067. fill_rate.full = dfixed_div(wm0->sclk, a);
  1068. if (wm0->consumption_rate.full > fill_rate.full) {
  1069. b.full = wm0->consumption_rate.full - fill_rate.full;
  1070. b.full = dfixed_mul(b, wm0->active_time);
  1071. a.full = dfixed_const(16);
  1072. b.full = dfixed_div(b, a);
  1073. a.full = dfixed_mul(wm0->worst_case_latency,
  1074. wm0->consumption_rate);
  1075. priority_mark02.full = a.full + b.full;
  1076. } else {
  1077. a.full = dfixed_mul(wm0->worst_case_latency,
  1078. wm0->consumption_rate);
  1079. b.full = dfixed_const(16);
  1080. priority_mark02.full = dfixed_div(a, b);
  1081. }
  1082. if (wm0->priority_mark.full > priority_mark02.full)
  1083. priority_mark02.full = wm0->priority_mark.full;
  1084. if (wm0->priority_mark_max.full > priority_mark02.full)
  1085. priority_mark02.full = wm0->priority_mark_max.full;
  1086. *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
  1087. if (rdev->disp_priority == 2)
  1088. *d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1089. } else if (mode1) {
  1090. if (dfixed_trunc(wm1->dbpp) > 64)
  1091. a.full = dfixed_div(wm1->dbpp, wm1->num_line_pair);
  1092. else
  1093. a.full = wm1->num_line_pair.full;
  1094. fill_rate.full = dfixed_div(wm1->sclk, a);
  1095. if (wm1->consumption_rate.full > fill_rate.full) {
  1096. b.full = wm1->consumption_rate.full - fill_rate.full;
  1097. b.full = dfixed_mul(b, wm1->active_time);
  1098. a.full = dfixed_const(16);
  1099. b.full = dfixed_div(b, a);
  1100. a.full = dfixed_mul(wm1->worst_case_latency,
  1101. wm1->consumption_rate);
  1102. priority_mark12.full = a.full + b.full;
  1103. } else {
  1104. a.full = dfixed_mul(wm1->worst_case_latency,
  1105. wm1->consumption_rate);
  1106. b.full = dfixed_const(16 * 1000);
  1107. priority_mark12.full = dfixed_div(a, b);
  1108. }
  1109. if (wm1->priority_mark.full > priority_mark12.full)
  1110. priority_mark12.full = wm1->priority_mark.full;
  1111. if (wm1->priority_mark_max.full > priority_mark12.full)
  1112. priority_mark12.full = wm1->priority_mark_max.full;
  1113. *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
  1114. if (rdev->disp_priority == 2)
  1115. *d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
  1116. }
  1117. }
  1118. void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
  1119. {
  1120. struct drm_display_mode *mode0 = NULL;
  1121. struct drm_display_mode *mode1 = NULL;
  1122. struct rv515_watermark wm0_high, wm0_low;
  1123. struct rv515_watermark wm1_high, wm1_low;
  1124. u32 tmp;
  1125. u32 d1mode_priority_a_cnt, d1mode_priority_b_cnt;
  1126. u32 d2mode_priority_a_cnt, d2mode_priority_b_cnt;
  1127. if (rdev->mode_info.crtcs[0]->base.enabled)
  1128. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1129. if (rdev->mode_info.crtcs[1]->base.enabled)
  1130. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1131. rs690_line_buffer_adjust(rdev, mode0, mode1);
  1132. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_high, false);
  1133. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_high, false);
  1134. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_low, false);
  1135. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_low, false);
  1136. tmp = wm0_high.lb_request_fifo_depth;
  1137. tmp |= wm1_high.lb_request_fifo_depth << 16;
  1138. WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
  1139. rv515_compute_mode_priority(rdev,
  1140. &wm0_high, &wm1_high,
  1141. mode0, mode1,
  1142. &d1mode_priority_a_cnt, &d2mode_priority_a_cnt);
  1143. rv515_compute_mode_priority(rdev,
  1144. &wm0_low, &wm1_low,
  1145. mode0, mode1,
  1146. &d1mode_priority_b_cnt, &d2mode_priority_b_cnt);
  1147. WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  1148. WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_b_cnt);
  1149. WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  1150. WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_b_cnt);
  1151. }
  1152. void rv515_bandwidth_update(struct radeon_device *rdev)
  1153. {
  1154. uint32_t tmp;
  1155. struct drm_display_mode *mode0 = NULL;
  1156. struct drm_display_mode *mode1 = NULL;
  1157. if (!rdev->mode_info.mode_config_initialized)
  1158. return;
  1159. radeon_update_display_priority(rdev);
  1160. if (rdev->mode_info.crtcs[0]->base.enabled)
  1161. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1162. if (rdev->mode_info.crtcs[1]->base.enabled)
  1163. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1164. /*
  1165. * Set display0/1 priority up in the memory controller for
  1166. * modes if the user specifies HIGH for displaypriority
  1167. * option.
  1168. */
  1169. if ((rdev->disp_priority == 2) &&
  1170. (rdev->family == CHIP_RV515)) {
  1171. tmp = RREG32_MC(MC_MISC_LAT_TIMER);
  1172. tmp &= ~MC_DISP1R_INIT_LAT_MASK;
  1173. tmp &= ~MC_DISP0R_INIT_LAT_MASK;
  1174. if (mode1)
  1175. tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
  1176. if (mode0)
  1177. tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
  1178. WREG32_MC(MC_MISC_LAT_TIMER, tmp);
  1179. }
  1180. rv515_bandwidth_avivo_update(rdev);
  1181. }