rs780_dpm.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/pci.h>
  25. #include <linux/seq_file.h>
  26. #include "atom.h"
  27. #include "r600_dpm.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "rs780_dpm.h"
  31. #include "rs780d.h"
  32. static struct igp_ps *rs780_get_ps(struct radeon_ps *rps)
  33. {
  34. struct igp_ps *ps = rps->ps_priv;
  35. return ps;
  36. }
  37. static struct igp_power_info *rs780_get_pi(struct radeon_device *rdev)
  38. {
  39. struct igp_power_info *pi = rdev->pm.dpm.priv;
  40. return pi;
  41. }
  42. static void rs780_get_pm_mode_parameters(struct radeon_device *rdev)
  43. {
  44. struct igp_power_info *pi = rs780_get_pi(rdev);
  45. struct radeon_mode_info *minfo = &rdev->mode_info;
  46. struct drm_crtc *crtc;
  47. struct radeon_crtc *radeon_crtc;
  48. int i;
  49. /* defaults */
  50. pi->crtc_id = 0;
  51. pi->refresh_rate = 60;
  52. for (i = 0; i < rdev->num_crtc; i++) {
  53. crtc = (struct drm_crtc *)minfo->crtcs[i];
  54. if (crtc && crtc->enabled) {
  55. radeon_crtc = to_radeon_crtc(crtc);
  56. pi->crtc_id = radeon_crtc->crtc_id;
  57. if (crtc->mode.htotal && crtc->mode.vtotal)
  58. pi->refresh_rate = drm_mode_vrefresh(&crtc->mode);
  59. break;
  60. }
  61. }
  62. }
  63. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable);
  64. static int rs780_initialize_dpm_power_state(struct radeon_device *rdev,
  65. struct radeon_ps *boot_ps)
  66. {
  67. struct atom_clock_dividers dividers;
  68. struct igp_ps *default_state = rs780_get_ps(boot_ps);
  69. int i, ret;
  70. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  71. default_state->sclk_low, false, &dividers);
  72. if (ret)
  73. return ret;
  74. r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div);
  75. r600_engine_clock_entry_set_feedback_divider(rdev, 0, dividers.fb_div);
  76. r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div);
  77. if (dividers.enable_post_div)
  78. r600_engine_clock_entry_enable_post_divider(rdev, 0, true);
  79. else
  80. r600_engine_clock_entry_enable_post_divider(rdev, 0, false);
  81. r600_engine_clock_entry_set_step_time(rdev, 0, R600_SST_DFLT);
  82. r600_engine_clock_entry_enable_pulse_skipping(rdev, 0, false);
  83. r600_engine_clock_entry_enable(rdev, 0, true);
  84. for (i = 1; i < R600_PM_NUMBER_OF_SCLKS; i++)
  85. r600_engine_clock_entry_enable(rdev, i, false);
  86. r600_enable_mclk_control(rdev, false);
  87. r600_voltage_control_enable_pins(rdev, 0);
  88. return 0;
  89. }
  90. static int rs780_initialize_dpm_parameters(struct radeon_device *rdev,
  91. struct radeon_ps *boot_ps)
  92. {
  93. int ret = 0;
  94. int i;
  95. r600_set_bsp(rdev, R600_BSU_DFLT, R600_BSP_DFLT);
  96. r600_set_at(rdev, 0, 0, 0, 0);
  97. r600_set_git(rdev, R600_GICST_DFLT);
  98. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  99. r600_set_tc(rdev, i, 0, 0);
  100. r600_select_td(rdev, R600_TD_DFLT);
  101. r600_set_vrc(rdev, 0);
  102. r600_set_tpu(rdev, R600_TPU_DFLT);
  103. r600_set_tpc(rdev, R600_TPC_DFLT);
  104. r600_set_sstu(rdev, R600_SSTU_DFLT);
  105. r600_set_sst(rdev, R600_SST_DFLT);
  106. r600_set_fctu(rdev, R600_FCTU_DFLT);
  107. r600_set_fct(rdev, R600_FCT_DFLT);
  108. r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
  109. r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
  110. r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
  111. r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
  112. r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
  113. r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
  114. r600_vid_rt_set_vrt(rdev, R600_VOLTAGERESPONSETIME_DFLT);
  115. r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
  116. ret = rs780_initialize_dpm_power_state(rdev, boot_ps);
  117. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
  118. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  119. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  120. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  121. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  122. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  123. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  124. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  125. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  126. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, R600_DISPLAY_WATERMARK_HIGH);
  127. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, R600_DISPLAY_WATERMARK_HIGH);
  128. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, R600_DISPLAY_WATERMARK_HIGH);
  129. r600_power_level_enable(rdev, R600_POWER_LEVEL_CTXSW, false);
  130. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  131. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  132. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  133. r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_LOW);
  134. r600_set_vrc(rdev, RS780_CGFTV_DFLT);
  135. return ret;
  136. }
  137. static void rs780_start_dpm(struct radeon_device *rdev)
  138. {
  139. r600_enable_sclk_control(rdev, false);
  140. r600_enable_mclk_control(rdev, false);
  141. r600_dynamicpm_enable(rdev, true);
  142. radeon_wait_for_vblank(rdev, 0);
  143. radeon_wait_for_vblank(rdev, 1);
  144. r600_enable_spll_bypass(rdev, true);
  145. r600_wait_for_spll_change(rdev);
  146. r600_enable_spll_bypass(rdev, false);
  147. r600_wait_for_spll_change(rdev);
  148. r600_enable_spll_bypass(rdev, true);
  149. r600_wait_for_spll_change(rdev);
  150. r600_enable_spll_bypass(rdev, false);
  151. r600_wait_for_spll_change(rdev);
  152. r600_enable_sclk_control(rdev, true);
  153. }
  154. static void rs780_preset_ranges_slow_clk_fbdiv_en(struct radeon_device *rdev)
  155. {
  156. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1, RANGE_SLOW_CLK_FEEDBACK_DIV_EN,
  157. ~RANGE_SLOW_CLK_FEEDBACK_DIV_EN);
  158. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1,
  159. RANGE0_SLOW_CLK_FEEDBACK_DIV(RS780_SLOWCLKFEEDBACKDIV_DFLT),
  160. ~RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK);
  161. }
  162. static void rs780_preset_starting_fbdiv(struct radeon_device *rdev)
  163. {
  164. u32 fbdiv = (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  165. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fbdiv),
  166. ~STARTING_FEEDBACK_DIV_MASK);
  167. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fbdiv),
  168. ~FORCED_FEEDBACK_DIV_MASK);
  169. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  170. }
  171. static void rs780_voltage_scaling_init(struct radeon_device *rdev)
  172. {
  173. struct igp_power_info *pi = rs780_get_pi(rdev);
  174. u32 fv_throt_pwm_fb_div_range[3];
  175. u32 fv_throt_pwm_range[4];
  176. if (rdev->pdev->device == 0x9614) {
  177. fv_throt_pwm_fb_div_range[0] = RS780D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  178. fv_throt_pwm_fb_div_range[1] = RS780D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  179. fv_throt_pwm_fb_div_range[2] = RS780D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  180. } else if ((rdev->pdev->device == 0x9714) ||
  181. (rdev->pdev->device == 0x9715)) {
  182. fv_throt_pwm_fb_div_range[0] = RS880D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  183. fv_throt_pwm_fb_div_range[1] = RS880D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  184. fv_throt_pwm_fb_div_range[2] = RS880D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  185. } else {
  186. fv_throt_pwm_fb_div_range[0] = RS780_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  187. fv_throt_pwm_fb_div_range[1] = RS780_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  188. fv_throt_pwm_fb_div_range[2] = RS780_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  189. }
  190. if (pi->pwm_voltage_control) {
  191. fv_throt_pwm_range[0] = pi->min_voltage;
  192. fv_throt_pwm_range[1] = pi->min_voltage;
  193. fv_throt_pwm_range[2] = pi->max_voltage;
  194. fv_throt_pwm_range[3] = pi->max_voltage;
  195. } else {
  196. fv_throt_pwm_range[0] = pi->invert_pwm_required ?
  197. RS780_FVTHROTPWMRANGE3_GPIO_DFLT : RS780_FVTHROTPWMRANGE0_GPIO_DFLT;
  198. fv_throt_pwm_range[1] = pi->invert_pwm_required ?
  199. RS780_FVTHROTPWMRANGE2_GPIO_DFLT : RS780_FVTHROTPWMRANGE1_GPIO_DFLT;
  200. fv_throt_pwm_range[2] = pi->invert_pwm_required ?
  201. RS780_FVTHROTPWMRANGE1_GPIO_DFLT : RS780_FVTHROTPWMRANGE2_GPIO_DFLT;
  202. fv_throt_pwm_range[3] = pi->invert_pwm_required ?
  203. RS780_FVTHROTPWMRANGE0_GPIO_DFLT : RS780_FVTHROTPWMRANGE3_GPIO_DFLT;
  204. }
  205. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  206. STARTING_PWM_HIGHTIME(pi->max_voltage),
  207. ~STARTING_PWM_HIGHTIME_MASK);
  208. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  209. NUMBER_OF_CYCLES_IN_PERIOD(pi->num_of_cycles_in_period),
  210. ~NUMBER_OF_CYCLES_IN_PERIOD_MASK);
  211. WREG32_P(FVTHROT_PWM_CTRL_REG0, FORCE_STARTING_PWM_HIGHTIME,
  212. ~FORCE_STARTING_PWM_HIGHTIME);
  213. if (pi->invert_pwm_required)
  214. WREG32_P(FVTHROT_PWM_CTRL_REG0, INVERT_PWM_WAVEFORM, ~INVERT_PWM_WAVEFORM);
  215. else
  216. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~INVERT_PWM_WAVEFORM);
  217. rs780_voltage_scaling_enable(rdev, true);
  218. WREG32(FVTHROT_PWM_CTRL_REG1,
  219. (MIN_PWM_HIGHTIME(pi->min_voltage) |
  220. MAX_PWM_HIGHTIME(pi->max_voltage)));
  221. WREG32(FVTHROT_PWM_US_REG0, RS780_FVTHROTPWMUSREG0_DFLT);
  222. WREG32(FVTHROT_PWM_US_REG1, RS780_FVTHROTPWMUSREG1_DFLT);
  223. WREG32(FVTHROT_PWM_DS_REG0, RS780_FVTHROTPWMDSREG0_DFLT);
  224. WREG32(FVTHROT_PWM_DS_REG1, RS780_FVTHROTPWMDSREG1_DFLT);
  225. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  226. RANGE0_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[0]),
  227. ~RANGE0_PWM_FEEDBACK_DIV_MASK);
  228. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG2,
  229. (RANGE1_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[1]) |
  230. RANGE2_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[2])));
  231. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG3,
  232. (RANGE0_PWM(fv_throt_pwm_range[1]) |
  233. RANGE1_PWM(fv_throt_pwm_range[2])));
  234. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG4,
  235. (RANGE2_PWM(fv_throt_pwm_range[1]) |
  236. RANGE3_PWM(fv_throt_pwm_range[2])));
  237. }
  238. static void rs780_clk_scaling_enable(struct radeon_device *rdev, bool enable)
  239. {
  240. if (enable)
  241. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT | ENABLE_FV_UPDATE,
  242. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  243. else
  244. WREG32_P(FVTHROT_CNTRL_REG, 0,
  245. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  246. }
  247. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable)
  248. {
  249. if (enable)
  250. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT_IO, ~ENABLE_FV_THROT_IO);
  251. else
  252. WREG32_P(FVTHROT_CNTRL_REG, 0, ~ENABLE_FV_THROT_IO);
  253. }
  254. static void rs780_set_engine_clock_wfc(struct radeon_device *rdev)
  255. {
  256. WREG32(FVTHROT_UTC0, RS780_FVTHROTUTC0_DFLT);
  257. WREG32(FVTHROT_UTC1, RS780_FVTHROTUTC1_DFLT);
  258. WREG32(FVTHROT_UTC2, RS780_FVTHROTUTC2_DFLT);
  259. WREG32(FVTHROT_UTC3, RS780_FVTHROTUTC3_DFLT);
  260. WREG32(FVTHROT_UTC4, RS780_FVTHROTUTC4_DFLT);
  261. WREG32(FVTHROT_DTC0, RS780_FVTHROTDTC0_DFLT);
  262. WREG32(FVTHROT_DTC1, RS780_FVTHROTDTC1_DFLT);
  263. WREG32(FVTHROT_DTC2, RS780_FVTHROTDTC2_DFLT);
  264. WREG32(FVTHROT_DTC3, RS780_FVTHROTDTC3_DFLT);
  265. WREG32(FVTHROT_DTC4, RS780_FVTHROTDTC4_DFLT);
  266. }
  267. static void rs780_set_engine_clock_sc(struct radeon_device *rdev)
  268. {
  269. WREG32_P(FVTHROT_FBDIV_REG2,
  270. FB_DIV_TIMER_VAL(RS780_FBDIVTIMERVAL_DFLT),
  271. ~FB_DIV_TIMER_VAL_MASK);
  272. WREG32_P(FVTHROT_CNTRL_REG,
  273. REFRESH_RATE_DIVISOR(0) | MINIMUM_CIP(0xf),
  274. ~(REFRESH_RATE_DIVISOR_MASK | MINIMUM_CIP_MASK));
  275. }
  276. static void rs780_set_engine_clock_tdc(struct radeon_device *rdev)
  277. {
  278. WREG32_P(FVTHROT_CNTRL_REG, 0, ~(FORCE_TREND_SEL | TREND_SEL_MODE));
  279. }
  280. static void rs780_set_engine_clock_ssc(struct radeon_device *rdev)
  281. {
  282. WREG32(FVTHROT_FB_US_REG0, RS780_FVTHROTFBUSREG0_DFLT);
  283. WREG32(FVTHROT_FB_US_REG1, RS780_FVTHROTFBUSREG1_DFLT);
  284. WREG32(FVTHROT_FB_DS_REG0, RS780_FVTHROTFBDSREG0_DFLT);
  285. WREG32(FVTHROT_FB_DS_REG1, RS780_FVTHROTFBDSREG1_DFLT);
  286. WREG32_P(FVTHROT_FBDIV_REG1, MAX_FEEDBACK_STEP(1), ~MAX_FEEDBACK_STEP_MASK);
  287. }
  288. static void rs780_program_at(struct radeon_device *rdev)
  289. {
  290. struct igp_power_info *pi = rs780_get_pi(rdev);
  291. WREG32(FVTHROT_TARGET_REG, 30000000 / pi->refresh_rate);
  292. WREG32(FVTHROT_CB1, 1000000 * 5 / pi->refresh_rate);
  293. WREG32(FVTHROT_CB2, 1000000 * 10 / pi->refresh_rate);
  294. WREG32(FVTHROT_CB3, 1000000 * 30 / pi->refresh_rate);
  295. WREG32(FVTHROT_CB4, 1000000 * 50 / pi->refresh_rate);
  296. }
  297. static void rs780_disable_vbios_powersaving(struct radeon_device *rdev)
  298. {
  299. WREG32_P(CG_INTGFX_MISC, 0, ~0xFFF00000);
  300. }
  301. static void rs780_force_voltage(struct radeon_device *rdev, u16 voltage)
  302. {
  303. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  304. if ((current_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  305. (current_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  306. return;
  307. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  308. udelay(1);
  309. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  310. STARTING_PWM_HIGHTIME(voltage),
  311. ~STARTING_PWM_HIGHTIME_MASK);
  312. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  313. FORCE_STARTING_PWM_HIGHTIME, ~FORCE_STARTING_PWM_HIGHTIME);
  314. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1, 0,
  315. ~RANGE_PWM_FEEDBACK_DIV_EN);
  316. udelay(1);
  317. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  318. }
  319. static void rs780_force_fbdiv(struct radeon_device *rdev, u32 fb_div)
  320. {
  321. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  322. if (current_state->sclk_low == current_state->sclk_high)
  323. return;
  324. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  325. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fb_div),
  326. ~FORCED_FEEDBACK_DIV_MASK);
  327. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fb_div),
  328. ~STARTING_FEEDBACK_DIV_MASK);
  329. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  330. udelay(100);
  331. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  332. }
  333. static int rs780_set_engine_clock_scaling(struct radeon_device *rdev,
  334. struct radeon_ps *new_ps,
  335. struct radeon_ps *old_ps)
  336. {
  337. struct atom_clock_dividers min_dividers, max_dividers, current_max_dividers;
  338. struct igp_ps *new_state = rs780_get_ps(new_ps);
  339. struct igp_ps *old_state = rs780_get_ps(old_ps);
  340. int ret;
  341. if ((new_state->sclk_high == old_state->sclk_high) &&
  342. (new_state->sclk_low == old_state->sclk_low))
  343. return 0;
  344. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  345. new_state->sclk_low, false, &min_dividers);
  346. if (ret)
  347. return ret;
  348. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  349. new_state->sclk_high, false, &max_dividers);
  350. if (ret)
  351. return ret;
  352. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  353. old_state->sclk_high, false, &current_max_dividers);
  354. if (ret)
  355. return ret;
  356. if ((min_dividers.ref_div != max_dividers.ref_div) ||
  357. (min_dividers.post_div != max_dividers.post_div) ||
  358. (max_dividers.ref_div != current_max_dividers.ref_div) ||
  359. (max_dividers.post_div != current_max_dividers.post_div))
  360. return -EINVAL;
  361. rs780_force_fbdiv(rdev, max_dividers.fb_div);
  362. if (max_dividers.fb_div > min_dividers.fb_div) {
  363. WREG32_P(FVTHROT_FBDIV_REG0,
  364. MIN_FEEDBACK_DIV(min_dividers.fb_div) |
  365. MAX_FEEDBACK_DIV(max_dividers.fb_div),
  366. ~(MIN_FEEDBACK_DIV_MASK | MAX_FEEDBACK_DIV_MASK));
  367. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  368. }
  369. return 0;
  370. }
  371. static void rs780_set_engine_clock_spc(struct radeon_device *rdev,
  372. struct radeon_ps *new_ps,
  373. struct radeon_ps *old_ps)
  374. {
  375. struct igp_ps *new_state = rs780_get_ps(new_ps);
  376. struct igp_ps *old_state = rs780_get_ps(old_ps);
  377. struct igp_power_info *pi = rs780_get_pi(rdev);
  378. if ((new_state->sclk_high == old_state->sclk_high) &&
  379. (new_state->sclk_low == old_state->sclk_low))
  380. return;
  381. if (pi->crtc_id == 0)
  382. WREG32_P(CG_INTGFX_MISC, 0, ~FVTHROT_VBLANK_SEL);
  383. else
  384. WREG32_P(CG_INTGFX_MISC, FVTHROT_VBLANK_SEL, ~FVTHROT_VBLANK_SEL);
  385. }
  386. static void rs780_activate_engine_clk_scaling(struct radeon_device *rdev,
  387. struct radeon_ps *new_ps,
  388. struct radeon_ps *old_ps)
  389. {
  390. struct igp_ps *new_state = rs780_get_ps(new_ps);
  391. struct igp_ps *old_state = rs780_get_ps(old_ps);
  392. if ((new_state->sclk_high == old_state->sclk_high) &&
  393. (new_state->sclk_low == old_state->sclk_low))
  394. return;
  395. if (new_state->sclk_high == new_state->sclk_low)
  396. return;
  397. rs780_clk_scaling_enable(rdev, true);
  398. }
  399. static u32 rs780_get_voltage_for_vddc_level(struct radeon_device *rdev,
  400. enum rs780_vddc_level vddc)
  401. {
  402. struct igp_power_info *pi = rs780_get_pi(rdev);
  403. if (vddc == RS780_VDDC_LEVEL_HIGH)
  404. return pi->max_voltage;
  405. else if (vddc == RS780_VDDC_LEVEL_LOW)
  406. return pi->min_voltage;
  407. else
  408. return pi->max_voltage;
  409. }
  410. static void rs780_enable_voltage_scaling(struct radeon_device *rdev,
  411. struct radeon_ps *new_ps)
  412. {
  413. struct igp_ps *new_state = rs780_get_ps(new_ps);
  414. struct igp_power_info *pi = rs780_get_pi(rdev);
  415. enum rs780_vddc_level vddc_high, vddc_low;
  416. udelay(100);
  417. if ((new_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  418. (new_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  419. return;
  420. vddc_high = rs780_get_voltage_for_vddc_level(rdev,
  421. new_state->max_voltage);
  422. vddc_low = rs780_get_voltage_for_vddc_level(rdev,
  423. new_state->min_voltage);
  424. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  425. udelay(1);
  426. if (vddc_high > vddc_low) {
  427. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  428. RANGE_PWM_FEEDBACK_DIV_EN, ~RANGE_PWM_FEEDBACK_DIV_EN);
  429. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~FORCE_STARTING_PWM_HIGHTIME);
  430. } else if (vddc_high == vddc_low) {
  431. if (pi->max_voltage != vddc_high) {
  432. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  433. STARTING_PWM_HIGHTIME(vddc_high),
  434. ~STARTING_PWM_HIGHTIME_MASK);
  435. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  436. FORCE_STARTING_PWM_HIGHTIME,
  437. ~FORCE_STARTING_PWM_HIGHTIME);
  438. }
  439. }
  440. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  441. }
  442. static void rs780_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  443. struct radeon_ps *new_ps,
  444. struct radeon_ps *old_ps)
  445. {
  446. struct igp_ps *new_state = rs780_get_ps(new_ps);
  447. struct igp_ps *current_state = rs780_get_ps(old_ps);
  448. if ((new_ps->vclk == old_ps->vclk) &&
  449. (new_ps->dclk == old_ps->dclk))
  450. return;
  451. if (new_state->sclk_high >= current_state->sclk_high)
  452. return;
  453. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  454. }
  455. static void rs780_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  456. struct radeon_ps *new_ps,
  457. struct radeon_ps *old_ps)
  458. {
  459. struct igp_ps *new_state = rs780_get_ps(new_ps);
  460. struct igp_ps *current_state = rs780_get_ps(old_ps);
  461. if ((new_ps->vclk == old_ps->vclk) &&
  462. (new_ps->dclk == old_ps->dclk))
  463. return;
  464. if (new_state->sclk_high < current_state->sclk_high)
  465. return;
  466. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  467. }
  468. int rs780_dpm_enable(struct radeon_device *rdev)
  469. {
  470. struct igp_power_info *pi = rs780_get_pi(rdev);
  471. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  472. int ret;
  473. rs780_get_pm_mode_parameters(rdev);
  474. rs780_disable_vbios_powersaving(rdev);
  475. if (r600_dynamicpm_enabled(rdev))
  476. return -EINVAL;
  477. ret = rs780_initialize_dpm_parameters(rdev, boot_ps);
  478. if (ret)
  479. return ret;
  480. rs780_start_dpm(rdev);
  481. rs780_preset_ranges_slow_clk_fbdiv_en(rdev);
  482. rs780_preset_starting_fbdiv(rdev);
  483. if (pi->voltage_control)
  484. rs780_voltage_scaling_init(rdev);
  485. rs780_clk_scaling_enable(rdev, true);
  486. rs780_set_engine_clock_sc(rdev);
  487. rs780_set_engine_clock_wfc(rdev);
  488. rs780_program_at(rdev);
  489. rs780_set_engine_clock_tdc(rdev);
  490. rs780_set_engine_clock_ssc(rdev);
  491. if (pi->gfx_clock_gating)
  492. r600_gfx_clockgating_enable(rdev, true);
  493. return 0;
  494. }
  495. void rs780_dpm_disable(struct radeon_device *rdev)
  496. {
  497. struct igp_power_info *pi = rs780_get_pi(rdev);
  498. r600_dynamicpm_enable(rdev, false);
  499. rs780_clk_scaling_enable(rdev, false);
  500. rs780_voltage_scaling_enable(rdev, false);
  501. if (pi->gfx_clock_gating)
  502. r600_gfx_clockgating_enable(rdev, false);
  503. if (rdev->irq.installed &&
  504. (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  505. rdev->irq.dpm_thermal = false;
  506. radeon_irq_set(rdev);
  507. }
  508. }
  509. int rs780_dpm_set_power_state(struct radeon_device *rdev)
  510. {
  511. struct igp_power_info *pi = rs780_get_pi(rdev);
  512. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  513. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  514. int ret;
  515. rs780_get_pm_mode_parameters(rdev);
  516. rs780_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  517. if (pi->voltage_control) {
  518. rs780_force_voltage(rdev, pi->max_voltage);
  519. mdelay(5);
  520. }
  521. ret = rs780_set_engine_clock_scaling(rdev, new_ps, old_ps);
  522. if (ret)
  523. return ret;
  524. rs780_set_engine_clock_spc(rdev, new_ps, old_ps);
  525. rs780_activate_engine_clk_scaling(rdev, new_ps, old_ps);
  526. if (pi->voltage_control)
  527. rs780_enable_voltage_scaling(rdev, new_ps);
  528. rs780_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  529. return 0;
  530. }
  531. void rs780_dpm_setup_asic(struct radeon_device *rdev)
  532. {
  533. }
  534. void rs780_dpm_display_configuration_changed(struct radeon_device *rdev)
  535. {
  536. rs780_get_pm_mode_parameters(rdev);
  537. rs780_program_at(rdev);
  538. }
  539. union igp_info {
  540. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  541. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  542. };
  543. union power_info {
  544. struct _ATOM_POWERPLAY_INFO info;
  545. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  546. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  547. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  548. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  549. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  550. };
  551. union pplib_clock_info {
  552. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  553. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  554. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  555. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  556. };
  557. union pplib_power_state {
  558. struct _ATOM_PPLIB_STATE v1;
  559. struct _ATOM_PPLIB_STATE_V2 v2;
  560. };
  561. static void rs780_parse_pplib_non_clock_info(struct radeon_device *rdev,
  562. struct radeon_ps *rps,
  563. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  564. u8 table_rev)
  565. {
  566. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  567. rps->class = le16_to_cpu(non_clock_info->usClassification);
  568. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  569. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  570. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  571. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  572. } else {
  573. rps->vclk = 0;
  574. rps->dclk = 0;
  575. }
  576. if (r600_is_uvd_state(rps->class, rps->class2)) {
  577. if ((rps->vclk == 0) || (rps->dclk == 0)) {
  578. rps->vclk = RS780_DEFAULT_VCLK_FREQ;
  579. rps->dclk = RS780_DEFAULT_DCLK_FREQ;
  580. }
  581. }
  582. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  583. rdev->pm.dpm.boot_ps = rps;
  584. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  585. rdev->pm.dpm.uvd_ps = rps;
  586. }
  587. static void rs780_parse_pplib_clock_info(struct radeon_device *rdev,
  588. struct radeon_ps *rps,
  589. union pplib_clock_info *clock_info)
  590. {
  591. struct igp_ps *ps = rs780_get_ps(rps);
  592. u32 sclk;
  593. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  594. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  595. ps->sclk_low = sclk;
  596. sclk = le16_to_cpu(clock_info->rs780.usHighEngineClockLow);
  597. sclk |= clock_info->rs780.ucHighEngineClockHigh << 16;
  598. ps->sclk_high = sclk;
  599. switch (le16_to_cpu(clock_info->rs780.usVDDC)) {
  600. case ATOM_PPLIB_RS780_VOLTAGE_NONE:
  601. default:
  602. ps->min_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  603. ps->max_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  604. break;
  605. case ATOM_PPLIB_RS780_VOLTAGE_LOW:
  606. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  607. ps->max_voltage = RS780_VDDC_LEVEL_LOW;
  608. break;
  609. case ATOM_PPLIB_RS780_VOLTAGE_HIGH:
  610. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  611. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  612. break;
  613. case ATOM_PPLIB_RS780_VOLTAGE_VARIABLE:
  614. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  615. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  616. break;
  617. }
  618. ps->flags = le32_to_cpu(clock_info->rs780.ulFlags);
  619. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  620. ps->sclk_low = rdev->clock.default_sclk;
  621. ps->sclk_high = rdev->clock.default_sclk;
  622. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  623. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  624. }
  625. }
  626. static int rs780_parse_power_table(struct radeon_device *rdev)
  627. {
  628. struct radeon_mode_info *mode_info = &rdev->mode_info;
  629. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  630. union pplib_power_state *power_state;
  631. int i;
  632. union pplib_clock_info *clock_info;
  633. union power_info *power_info;
  634. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  635. u16 data_offset;
  636. u8 frev, crev;
  637. struct igp_ps *ps;
  638. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  639. &frev, &crev, &data_offset))
  640. return -EINVAL;
  641. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  642. rdev->pm.dpm.ps = kcalloc(power_info->pplib.ucNumStates,
  643. sizeof(struct radeon_ps),
  644. GFP_KERNEL);
  645. if (!rdev->pm.dpm.ps)
  646. return -ENOMEM;
  647. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  648. power_state = (union pplib_power_state *)
  649. (mode_info->atom_context->bios + data_offset +
  650. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  651. i * power_info->pplib.ucStateEntrySize);
  652. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  653. (mode_info->atom_context->bios + data_offset +
  654. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  655. (power_state->v1.ucNonClockStateIndex *
  656. power_info->pplib.ucNonClockSize));
  657. if (power_info->pplib.ucStateEntrySize - 1) {
  658. clock_info = (union pplib_clock_info *)
  659. (mode_info->atom_context->bios + data_offset +
  660. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  661. (power_state->v1.ucClockStateIndices[0] *
  662. power_info->pplib.ucClockInfoSize));
  663. ps = kzalloc(sizeof(struct igp_ps), GFP_KERNEL);
  664. if (ps == NULL) {
  665. kfree(rdev->pm.dpm.ps);
  666. return -ENOMEM;
  667. }
  668. rdev->pm.dpm.ps[i].ps_priv = ps;
  669. rs780_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  670. non_clock_info,
  671. power_info->pplib.ucNonClockSize);
  672. rs780_parse_pplib_clock_info(rdev,
  673. &rdev->pm.dpm.ps[i],
  674. clock_info);
  675. }
  676. }
  677. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  678. return 0;
  679. }
  680. int rs780_dpm_init(struct radeon_device *rdev)
  681. {
  682. struct igp_power_info *pi;
  683. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  684. union igp_info *info;
  685. u16 data_offset;
  686. u8 frev, crev;
  687. int ret;
  688. pi = kzalloc(sizeof(struct igp_power_info), GFP_KERNEL);
  689. if (pi == NULL)
  690. return -ENOMEM;
  691. rdev->pm.dpm.priv = pi;
  692. ret = r600_get_platform_caps(rdev);
  693. if (ret)
  694. return ret;
  695. ret = rs780_parse_power_table(rdev);
  696. if (ret)
  697. return ret;
  698. pi->voltage_control = false;
  699. pi->gfx_clock_gating = true;
  700. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  701. &frev, &crev, &data_offset)) {
  702. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  703. /* Get various system informations from bios */
  704. switch (crev) {
  705. case 1:
  706. pi->num_of_cycles_in_period =
  707. info->info.ucNumberOfCyclesInPeriod;
  708. pi->num_of_cycles_in_period |=
  709. info->info.ucNumberOfCyclesInPeriodHi << 8;
  710. pi->invert_pwm_required =
  711. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  712. pi->boot_voltage = info->info.ucStartingPWM_HighTime;
  713. pi->max_voltage = info->info.ucMaxNBVoltage;
  714. pi->max_voltage |= info->info.ucMaxNBVoltageHigh << 8;
  715. pi->min_voltage = info->info.ucMinNBVoltage;
  716. pi->min_voltage |= info->info.ucMinNBVoltageHigh << 8;
  717. pi->inter_voltage_low =
  718. le16_to_cpu(info->info.usInterNBVoltageLow);
  719. pi->inter_voltage_high =
  720. le16_to_cpu(info->info.usInterNBVoltageHigh);
  721. pi->voltage_control = true;
  722. pi->bootup_uma_clk = info->info.usK8MemoryClock * 100;
  723. break;
  724. case 2:
  725. pi->num_of_cycles_in_period =
  726. le16_to_cpu(info->info_2.usNumberOfCyclesInPeriod);
  727. pi->invert_pwm_required =
  728. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  729. pi->boot_voltage =
  730. le16_to_cpu(info->info_2.usBootUpNBVoltage);
  731. pi->max_voltage =
  732. le16_to_cpu(info->info_2.usMaxNBVoltage);
  733. pi->min_voltage =
  734. le16_to_cpu(info->info_2.usMinNBVoltage);
  735. pi->system_config =
  736. le32_to_cpu(info->info_2.ulSystemConfig);
  737. pi->pwm_voltage_control =
  738. (pi->system_config & 0x4) ? true : false;
  739. pi->voltage_control = true;
  740. pi->bootup_uma_clk = le32_to_cpu(info->info_2.ulBootUpUMAClock);
  741. break;
  742. default:
  743. DRM_ERROR("No integrated system info for your GPU\n");
  744. return -EINVAL;
  745. }
  746. if (pi->min_voltage > pi->max_voltage)
  747. pi->voltage_control = false;
  748. if (pi->pwm_voltage_control) {
  749. if ((pi->num_of_cycles_in_period == 0) ||
  750. (pi->max_voltage == 0) ||
  751. (pi->min_voltage == 0))
  752. pi->voltage_control = false;
  753. } else {
  754. if ((pi->num_of_cycles_in_period == 0) ||
  755. (pi->max_voltage == 0))
  756. pi->voltage_control = false;
  757. }
  758. return 0;
  759. }
  760. radeon_dpm_fini(rdev);
  761. return -EINVAL;
  762. }
  763. void rs780_dpm_print_power_state(struct radeon_device *rdev,
  764. struct radeon_ps *rps)
  765. {
  766. struct igp_ps *ps = rs780_get_ps(rps);
  767. r600_dpm_print_class_info(rps->class, rps->class2);
  768. r600_dpm_print_cap_info(rps->caps);
  769. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  770. printk("\t\tpower level 0 sclk: %u vddc_index: %d\n",
  771. ps->sclk_low, ps->min_voltage);
  772. printk("\t\tpower level 1 sclk: %u vddc_index: %d\n",
  773. ps->sclk_high, ps->max_voltage);
  774. r600_dpm_print_ps_status(rdev, rps);
  775. }
  776. void rs780_dpm_fini(struct radeon_device *rdev)
  777. {
  778. int i;
  779. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  780. kfree(rdev->pm.dpm.ps[i].ps_priv);
  781. }
  782. kfree(rdev->pm.dpm.ps);
  783. kfree(rdev->pm.dpm.priv);
  784. }
  785. u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low)
  786. {
  787. struct igp_ps *requested_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  788. if (low)
  789. return requested_state->sclk_low;
  790. else
  791. return requested_state->sclk_high;
  792. }
  793. u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low)
  794. {
  795. struct igp_power_info *pi = rs780_get_pi(rdev);
  796. return pi->bootup_uma_clk;
  797. }
  798. void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
  799. struct seq_file *m)
  800. {
  801. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  802. struct igp_ps *ps = rs780_get_ps(rps);
  803. u32 current_fb_div = RREG32(FVTHROT_STATUS_REG0) & CURRENT_FEEDBACK_DIV_MASK;
  804. u32 func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  805. u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1;
  806. u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 +
  807. ((func_cntl & SPLL_SW_LOLEN_MASK) >> SPLL_SW_LOLEN_SHIFT) + 1;
  808. u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) /
  809. (post_div * ref_div);
  810. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  811. /* guess based on the current sclk */
  812. if (sclk < (ps->sclk_low + 500))
  813. seq_printf(m, "power level 0 sclk: %u vddc_index: %d\n",
  814. ps->sclk_low, ps->min_voltage);
  815. else
  816. seq_printf(m, "power level 1 sclk: %u vddc_index: %d\n",
  817. ps->sclk_high, ps->max_voltage);
  818. }
  819. /* get the current sclk in 10 khz units */
  820. u32 rs780_dpm_get_current_sclk(struct radeon_device *rdev)
  821. {
  822. u32 current_fb_div = RREG32(FVTHROT_STATUS_REG0) & CURRENT_FEEDBACK_DIV_MASK;
  823. u32 func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  824. u32 ref_div = ((func_cntl & SPLL_REF_DIV_MASK) >> SPLL_REF_DIV_SHIFT) + 1;
  825. u32 post_div = ((func_cntl & SPLL_SW_HILEN_MASK) >> SPLL_SW_HILEN_SHIFT) + 1 +
  826. ((func_cntl & SPLL_SW_LOLEN_MASK) >> SPLL_SW_LOLEN_SHIFT) + 1;
  827. u32 sclk = (rdev->clock.spll.reference_freq * current_fb_div) /
  828. (post_div * ref_div);
  829. return sclk;
  830. }
  831. /* get the current mclk in 10 khz units */
  832. u32 rs780_dpm_get_current_mclk(struct radeon_device *rdev)
  833. {
  834. struct igp_power_info *pi = rs780_get_pi(rdev);
  835. return pi->bootup_uma_clk;
  836. }
  837. int rs780_dpm_force_performance_level(struct radeon_device *rdev,
  838. enum radeon_dpm_forced_level level)
  839. {
  840. struct igp_power_info *pi = rs780_get_pi(rdev);
  841. struct radeon_ps *rps = rdev->pm.dpm.current_ps;
  842. struct igp_ps *ps = rs780_get_ps(rps);
  843. struct atom_clock_dividers dividers;
  844. int ret;
  845. rs780_clk_scaling_enable(rdev, false);
  846. rs780_voltage_scaling_enable(rdev, false);
  847. if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
  848. if (pi->voltage_control)
  849. rs780_force_voltage(rdev, pi->max_voltage);
  850. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  851. ps->sclk_high, false, &dividers);
  852. if (ret)
  853. return ret;
  854. rs780_force_fbdiv(rdev, dividers.fb_div);
  855. } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
  856. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  857. ps->sclk_low, false, &dividers);
  858. if (ret)
  859. return ret;
  860. rs780_force_fbdiv(rdev, dividers.fb_div);
  861. if (pi->voltage_control)
  862. rs780_force_voltage(rdev, pi->min_voltage);
  863. } else {
  864. if (pi->voltage_control)
  865. rs780_force_voltage(rdev, pi->max_voltage);
  866. if (ps->sclk_high != ps->sclk_low) {
  867. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  868. rs780_clk_scaling_enable(rdev, true);
  869. }
  870. if (pi->voltage_control) {
  871. rs780_voltage_scaling_enable(rdev, true);
  872. rs780_enable_voltage_scaling(rdev, rps);
  873. }
  874. }
  875. rdev->pm.dpm.forced_level = level;
  876. return 0;
  877. }