radeon_mode.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959
  1. /*
  2. * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
  3. * VA Linux Systems Inc., Fremont, California.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Original Authors:
  25. * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
  26. *
  27. * Kernel port Author: Dave Airlie
  28. */
  29. #ifndef RADEON_MODE_H
  30. #define RADEON_MODE_H
  31. #include <drm/display/drm_dp_helper.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drm_encoder.h>
  35. #include <drm/drm_fixed.h>
  36. #include <drm/drm_crtc_helper.h>
  37. #include <linux/i2c.h>
  38. #include <linux/i2c-algo-bit.h>
  39. struct radeon_bo;
  40. struct radeon_device;
  41. #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
  42. #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
  43. #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
  44. #define RADEON_MAX_HPD_PINS 7
  45. #define RADEON_MAX_CRTCS 6
  46. #define RADEON_MAX_AFMT_BLOCKS 7
  47. enum radeon_rmx_type {
  48. RMX_OFF,
  49. RMX_FULL,
  50. RMX_CENTER,
  51. RMX_ASPECT
  52. };
  53. enum radeon_tv_std {
  54. TV_STD_NTSC,
  55. TV_STD_PAL,
  56. TV_STD_PAL_M,
  57. TV_STD_PAL_60,
  58. TV_STD_NTSC_J,
  59. TV_STD_SCART_PAL,
  60. TV_STD_SECAM,
  61. TV_STD_PAL_CN,
  62. TV_STD_PAL_N,
  63. };
  64. enum radeon_underscan_type {
  65. UNDERSCAN_OFF,
  66. UNDERSCAN_ON,
  67. UNDERSCAN_AUTO,
  68. };
  69. enum radeon_hpd_id {
  70. RADEON_HPD_1 = 0,
  71. RADEON_HPD_2,
  72. RADEON_HPD_3,
  73. RADEON_HPD_4,
  74. RADEON_HPD_5,
  75. RADEON_HPD_6,
  76. RADEON_HPD_NONE = 0xff,
  77. };
  78. enum radeon_output_csc {
  79. RADEON_OUTPUT_CSC_BYPASS = 0,
  80. RADEON_OUTPUT_CSC_TVRGB = 1,
  81. RADEON_OUTPUT_CSC_YCBCR601 = 2,
  82. RADEON_OUTPUT_CSC_YCBCR709 = 3,
  83. };
  84. #define RADEON_MAX_I2C_BUS 16
  85. /* radeon gpio-based i2c
  86. * 1. "mask" reg and bits
  87. * grabs the gpio pins for software use
  88. * 0=not held 1=held
  89. * 2. "a" reg and bits
  90. * output pin value
  91. * 0=low 1=high
  92. * 3. "en" reg and bits
  93. * sets the pin direction
  94. * 0=input 1=output
  95. * 4. "y" reg and bits
  96. * input pin value
  97. * 0=low 1=high
  98. */
  99. struct radeon_i2c_bus_rec {
  100. bool valid;
  101. /* id used by atom */
  102. uint8_t i2c_id;
  103. /* id used by atom */
  104. enum radeon_hpd_id hpd;
  105. /* can be used with hw i2c engine */
  106. bool hw_capable;
  107. /* uses multi-media i2c engine */
  108. bool mm_i2c;
  109. /* regs and bits */
  110. uint32_t mask_clk_reg;
  111. uint32_t mask_data_reg;
  112. uint32_t a_clk_reg;
  113. uint32_t a_data_reg;
  114. uint32_t en_clk_reg;
  115. uint32_t en_data_reg;
  116. uint32_t y_clk_reg;
  117. uint32_t y_data_reg;
  118. uint32_t mask_clk_mask;
  119. uint32_t mask_data_mask;
  120. uint32_t a_clk_mask;
  121. uint32_t a_data_mask;
  122. uint32_t en_clk_mask;
  123. uint32_t en_data_mask;
  124. uint32_t y_clk_mask;
  125. uint32_t y_data_mask;
  126. };
  127. struct radeon_tmds_pll {
  128. uint32_t freq;
  129. uint32_t value;
  130. };
  131. #define RADEON_MAX_BIOS_CONNECTOR 16
  132. /* pll flags */
  133. #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
  134. #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
  135. #define RADEON_PLL_USE_REF_DIV (1 << 2)
  136. #define RADEON_PLL_LEGACY (1 << 3)
  137. #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
  138. #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
  139. #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
  140. #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
  141. #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
  142. #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
  143. #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
  144. #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
  145. #define RADEON_PLL_USE_POST_DIV (1 << 12)
  146. #define RADEON_PLL_IS_LCD (1 << 13)
  147. #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
  148. struct radeon_pll {
  149. /* reference frequency */
  150. uint32_t reference_freq;
  151. /* fixed dividers */
  152. uint32_t reference_div;
  153. uint32_t post_div;
  154. /* pll in/out limits */
  155. uint32_t pll_in_min;
  156. uint32_t pll_in_max;
  157. uint32_t pll_out_min;
  158. uint32_t pll_out_max;
  159. uint32_t lcd_pll_out_min;
  160. uint32_t lcd_pll_out_max;
  161. uint32_t best_vco;
  162. /* divider limits */
  163. uint32_t min_ref_div;
  164. uint32_t max_ref_div;
  165. uint32_t min_post_div;
  166. uint32_t max_post_div;
  167. uint32_t min_feedback_div;
  168. uint32_t max_feedback_div;
  169. uint32_t min_frac_feedback_div;
  170. uint32_t max_frac_feedback_div;
  171. /* flags for the current clock */
  172. uint32_t flags;
  173. /* pll id */
  174. uint32_t id;
  175. };
  176. struct radeon_i2c_chan {
  177. struct i2c_adapter adapter;
  178. struct drm_device *dev;
  179. struct i2c_algo_bit_data bit;
  180. struct radeon_i2c_bus_rec rec;
  181. struct drm_dp_aux aux;
  182. bool has_aux;
  183. struct mutex mutex;
  184. };
  185. /* mostly for macs, but really any system without connector tables */
  186. enum radeon_connector_table {
  187. CT_NONE = 0,
  188. CT_GENERIC,
  189. CT_IBOOK,
  190. CT_POWERBOOK_EXTERNAL,
  191. CT_POWERBOOK_INTERNAL,
  192. CT_POWERBOOK_VGA,
  193. CT_MINI_EXTERNAL,
  194. CT_MINI_INTERNAL,
  195. CT_IMAC_G5_ISIGHT,
  196. CT_EMAC,
  197. CT_RN50_POWER,
  198. CT_MAC_X800,
  199. CT_MAC_G5_9600,
  200. CT_SAM440EP,
  201. CT_MAC_G4_SILVER
  202. };
  203. enum radeon_dvo_chip {
  204. DVO_SIL164,
  205. DVO_SIL1178,
  206. };
  207. struct radeon_fbdev;
  208. struct radeon_afmt {
  209. bool enabled;
  210. int offset;
  211. bool last_buffer_filled_status;
  212. int id;
  213. };
  214. struct radeon_mode_info {
  215. struct atom_context *atom_context;
  216. struct card_info *atom_card_info;
  217. enum radeon_connector_table connector_table;
  218. bool mode_config_initialized;
  219. struct radeon_crtc *crtcs[RADEON_MAX_CRTCS];
  220. struct radeon_afmt *afmt[RADEON_MAX_AFMT_BLOCKS];
  221. /* DVI-I properties */
  222. struct drm_property *coherent_mode_property;
  223. /* DAC enable load detect */
  224. struct drm_property *load_detect_property;
  225. /* TV standard */
  226. struct drm_property *tv_std_property;
  227. /* legacy TMDS PLL detect */
  228. struct drm_property *tmds_pll_property;
  229. /* underscan */
  230. struct drm_property *underscan_property;
  231. struct drm_property *underscan_hborder_property;
  232. struct drm_property *underscan_vborder_property;
  233. /* audio */
  234. struct drm_property *audio_property;
  235. /* FMT dithering */
  236. struct drm_property *dither_property;
  237. /* Output CSC */
  238. struct drm_property *output_csc_property;
  239. /* hardcoded DFP edid from BIOS */
  240. struct edid *bios_hardcoded_edid;
  241. int bios_hardcoded_edid_size;
  242. /* pointer to fbdev info structure */
  243. struct radeon_fbdev *rfbdev;
  244. /* firmware flags */
  245. u16 firmware_flags;
  246. /* pointer to backlight encoder */
  247. struct radeon_encoder *bl_encoder;
  248. /* bitmask for active encoder frontends */
  249. uint32_t active_encoders;
  250. };
  251. #define RADEON_MAX_BL_LEVEL 0xFF
  252. struct radeon_backlight_privdata {
  253. struct radeon_encoder *encoder;
  254. uint8_t negative;
  255. };
  256. #define MAX_H_CODE_TIMING_LEN 32
  257. #define MAX_V_CODE_TIMING_LEN 32
  258. /* need to store these as reading
  259. back code tables is excessive */
  260. struct radeon_tv_regs {
  261. uint32_t tv_uv_adr;
  262. uint32_t timing_cntl;
  263. uint32_t hrestart;
  264. uint32_t vrestart;
  265. uint32_t frestart;
  266. uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
  267. uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
  268. };
  269. struct radeon_atom_ss {
  270. uint16_t percentage;
  271. uint16_t percentage_divider;
  272. uint8_t type;
  273. uint16_t step;
  274. uint8_t delay;
  275. uint8_t range;
  276. uint8_t refdiv;
  277. /* asic_ss */
  278. uint16_t rate;
  279. uint16_t amount;
  280. };
  281. enum radeon_flip_status {
  282. RADEON_FLIP_NONE,
  283. RADEON_FLIP_PENDING,
  284. RADEON_FLIP_SUBMITTED
  285. };
  286. struct radeon_crtc {
  287. struct drm_crtc base;
  288. int crtc_id;
  289. bool enabled;
  290. bool can_tile;
  291. bool cursor_out_of_bounds;
  292. uint32_t crtc_offset;
  293. struct drm_gem_object *cursor_bo;
  294. uint64_t cursor_addr;
  295. int cursor_x;
  296. int cursor_y;
  297. int cursor_hot_x;
  298. int cursor_hot_y;
  299. int cursor_width;
  300. int cursor_height;
  301. int max_cursor_width;
  302. int max_cursor_height;
  303. uint32_t legacy_display_base_addr;
  304. enum radeon_rmx_type rmx_type;
  305. u8 h_border;
  306. u8 v_border;
  307. fixed20_12 vsc;
  308. fixed20_12 hsc;
  309. struct drm_display_mode native_mode;
  310. int pll_id;
  311. /* page flipping */
  312. struct workqueue_struct *flip_queue;
  313. struct radeon_flip_work *flip_work;
  314. enum radeon_flip_status flip_status;
  315. /* pll sharing */
  316. struct radeon_atom_ss ss;
  317. bool ss_enabled;
  318. u32 adjusted_clock;
  319. int bpc;
  320. u32 pll_reference_div;
  321. u32 pll_post_div;
  322. u32 pll_flags;
  323. struct drm_encoder *encoder;
  324. struct drm_connector *connector;
  325. /* for dpm */
  326. u32 line_time;
  327. u32 wm_low;
  328. u32 wm_high;
  329. u32 lb_vblank_lead_lines;
  330. struct drm_display_mode hw_mode;
  331. enum radeon_output_csc output_csc;
  332. };
  333. struct radeon_encoder_primary_dac {
  334. /* legacy primary dac */
  335. uint32_t ps2_pdac_adj;
  336. };
  337. struct radeon_encoder_lvds {
  338. /* legacy lvds */
  339. uint16_t panel_vcc_delay;
  340. uint8_t panel_pwr_delay;
  341. uint8_t panel_digon_delay;
  342. uint8_t panel_blon_delay;
  343. uint16_t panel_ref_divider;
  344. uint8_t panel_post_divider;
  345. uint16_t panel_fb_divider;
  346. bool use_bios_dividers;
  347. uint32_t lvds_gen_cntl;
  348. /* panel mode */
  349. struct drm_display_mode native_mode;
  350. struct backlight_device *bl_dev;
  351. int dpms_mode;
  352. uint8_t backlight_level;
  353. };
  354. struct radeon_encoder_tv_dac {
  355. /* legacy tv dac */
  356. uint32_t ps2_tvdac_adj;
  357. uint32_t ntsc_tvdac_adj;
  358. uint32_t pal_tvdac_adj;
  359. int h_pos;
  360. int v_pos;
  361. int h_size;
  362. int supported_tv_stds;
  363. bool tv_on;
  364. enum radeon_tv_std tv_std;
  365. struct radeon_tv_regs tv;
  366. };
  367. struct radeon_encoder_int_tmds {
  368. /* legacy int tmds */
  369. struct radeon_tmds_pll tmds_pll[4];
  370. };
  371. struct radeon_encoder_ext_tmds {
  372. /* tmds over dvo */
  373. struct radeon_i2c_chan *i2c_bus;
  374. uint8_t slave_addr;
  375. enum radeon_dvo_chip dvo_chip;
  376. };
  377. /* spread spectrum */
  378. struct radeon_encoder_atom_dig {
  379. bool linkb;
  380. /* atom dig */
  381. bool coherent_mode;
  382. int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
  383. /* atom lvds/edp */
  384. uint32_t lcd_misc;
  385. uint16_t panel_pwr_delay;
  386. uint32_t lcd_ss_id;
  387. /* panel mode */
  388. struct drm_display_mode native_mode;
  389. struct backlight_device *bl_dev;
  390. int dpms_mode;
  391. uint8_t backlight_level;
  392. int panel_mode;
  393. struct radeon_afmt *afmt;
  394. struct r600_audio_pin *pin;
  395. };
  396. struct radeon_encoder_atom_dac {
  397. enum radeon_tv_std tv_std;
  398. };
  399. struct radeon_encoder {
  400. struct drm_encoder base;
  401. uint32_t encoder_enum;
  402. uint32_t encoder_id;
  403. uint32_t devices;
  404. uint32_t active_device;
  405. uint32_t flags;
  406. uint32_t pixel_clock;
  407. enum radeon_rmx_type rmx_type;
  408. enum radeon_underscan_type underscan_type;
  409. uint32_t underscan_hborder;
  410. uint32_t underscan_vborder;
  411. struct drm_display_mode native_mode;
  412. void *enc_priv;
  413. int audio_polling_active;
  414. bool is_ext_encoder;
  415. u16 caps;
  416. struct radeon_audio_funcs *audio;
  417. enum radeon_output_csc output_csc;
  418. bool can_mst;
  419. uint32_t offset;
  420. };
  421. struct radeon_connector_atom_dig {
  422. uint32_t igp_lane_info;
  423. /* displayport */
  424. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  425. u8 dp_sink_type;
  426. int dp_clock;
  427. int dp_lane_count;
  428. bool edp_on;
  429. };
  430. struct radeon_gpio_rec {
  431. bool valid;
  432. u8 id;
  433. u32 reg;
  434. u32 mask;
  435. u32 shift;
  436. };
  437. struct radeon_hpd {
  438. enum radeon_hpd_id hpd;
  439. u8 plugged_state;
  440. struct radeon_gpio_rec gpio;
  441. };
  442. struct radeon_router {
  443. u32 router_id;
  444. struct radeon_i2c_bus_rec i2c_info;
  445. u8 i2c_addr;
  446. /* i2c mux */
  447. bool ddc_valid;
  448. u8 ddc_mux_type;
  449. u8 ddc_mux_control_pin;
  450. u8 ddc_mux_state;
  451. /* clock/data mux */
  452. bool cd_valid;
  453. u8 cd_mux_type;
  454. u8 cd_mux_control_pin;
  455. u8 cd_mux_state;
  456. };
  457. enum radeon_connector_audio {
  458. RADEON_AUDIO_DISABLE = 0,
  459. RADEON_AUDIO_ENABLE = 1,
  460. RADEON_AUDIO_AUTO = 2
  461. };
  462. enum radeon_connector_dither {
  463. RADEON_FMT_DITHER_DISABLE = 0,
  464. RADEON_FMT_DITHER_ENABLE = 1,
  465. };
  466. struct radeon_connector {
  467. struct drm_connector base;
  468. uint32_t connector_id;
  469. uint32_t devices;
  470. struct radeon_i2c_chan *ddc_bus;
  471. /* some systems have an hdmi and vga port with a shared ddc line */
  472. bool shared_ddc;
  473. bool use_digital;
  474. /* we need to mind the EDID between detect
  475. and get modes due to analog/digital/tvencoder */
  476. struct edid *edid;
  477. void *con_priv;
  478. bool dac_load_detect;
  479. bool detected_by_load; /* if the connection status was determined by load */
  480. bool detected_hpd_without_ddc; /* if an HPD signal was detected on DVI, but ddc probing failed */
  481. uint16_t connector_object_id;
  482. struct radeon_hpd hpd;
  483. struct radeon_router router;
  484. struct radeon_i2c_chan *router_bus;
  485. enum radeon_connector_audio audio;
  486. enum radeon_connector_dither dither;
  487. int pixelclock_for_modeset;
  488. };
  489. #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
  490. ((em) == ATOM_ENCODER_MODE_DP_MST))
  491. struct atom_clock_dividers {
  492. u32 post_div;
  493. union {
  494. struct {
  495. #ifdef __BIG_ENDIAN
  496. u32 reserved : 6;
  497. u32 whole_fb_div : 12;
  498. u32 frac_fb_div : 14;
  499. #else
  500. u32 frac_fb_div : 14;
  501. u32 whole_fb_div : 12;
  502. u32 reserved : 6;
  503. #endif
  504. };
  505. u32 fb_div;
  506. };
  507. u32 ref_div;
  508. bool enable_post_div;
  509. bool enable_dithen;
  510. u32 vco_mode;
  511. u32 real_clock;
  512. /* added for CI */
  513. u32 post_divider;
  514. u32 flags;
  515. };
  516. struct atom_mpll_param {
  517. union {
  518. struct {
  519. #ifdef __BIG_ENDIAN
  520. u32 reserved : 8;
  521. u32 clkfrac : 12;
  522. u32 clkf : 12;
  523. #else
  524. u32 clkf : 12;
  525. u32 clkfrac : 12;
  526. u32 reserved : 8;
  527. #endif
  528. };
  529. u32 fb_div;
  530. };
  531. u32 post_div;
  532. u32 bwcntl;
  533. u32 dll_speed;
  534. u32 vco_mode;
  535. u32 yclk_sel;
  536. u32 qdr;
  537. u32 half_rate;
  538. };
  539. #define MEM_TYPE_GDDR5 0x50
  540. #define MEM_TYPE_GDDR4 0x40
  541. #define MEM_TYPE_GDDR3 0x30
  542. #define MEM_TYPE_DDR2 0x20
  543. #define MEM_TYPE_GDDR1 0x10
  544. #define MEM_TYPE_DDR3 0xb0
  545. #define MEM_TYPE_MASK 0xf0
  546. struct atom_memory_info {
  547. u8 mem_vendor;
  548. u8 mem_type;
  549. };
  550. #define MAX_AC_TIMING_ENTRIES 16
  551. struct atom_memory_clock_range_table
  552. {
  553. u8 num_entries;
  554. u8 rsv[3];
  555. u32 mclk[MAX_AC_TIMING_ENTRIES];
  556. };
  557. #define VBIOS_MC_REGISTER_ARRAY_SIZE 32
  558. #define VBIOS_MAX_AC_TIMING_ENTRIES 20
  559. struct atom_mc_reg_entry {
  560. u32 mclk_max;
  561. u32 mc_data[VBIOS_MC_REGISTER_ARRAY_SIZE];
  562. };
  563. struct atom_mc_register_address {
  564. u16 s1;
  565. u8 pre_reg_data;
  566. };
  567. struct atom_mc_reg_table {
  568. u8 last;
  569. u8 num_entries;
  570. struct atom_mc_reg_entry mc_reg_table_entry[VBIOS_MAX_AC_TIMING_ENTRIES];
  571. struct atom_mc_register_address mc_reg_address[VBIOS_MC_REGISTER_ARRAY_SIZE];
  572. };
  573. #define MAX_VOLTAGE_ENTRIES 32
  574. struct atom_voltage_table_entry
  575. {
  576. u16 value;
  577. u32 smio_low;
  578. };
  579. struct atom_voltage_table
  580. {
  581. u32 count;
  582. u32 mask_low;
  583. u32 phase_delay;
  584. struct atom_voltage_table_entry entries[MAX_VOLTAGE_ENTRIES];
  585. };
  586. /* Driver internal use only flags of radeon_get_crtc_scanoutpos() */
  587. #define DRM_SCANOUTPOS_VALID (1 << 0)
  588. #define DRM_SCANOUTPOS_IN_VBLANK (1 << 1)
  589. #define DRM_SCANOUTPOS_ACCURATE (1 << 2)
  590. #define USE_REAL_VBLANKSTART (1 << 30)
  591. #define GET_DISTANCE_TO_VBLANKSTART (1 << 31)
  592. extern void
  593. radeon_add_atom_connector(struct drm_device *dev,
  594. uint32_t connector_id,
  595. uint32_t supported_device,
  596. int connector_type,
  597. struct radeon_i2c_bus_rec *i2c_bus,
  598. uint32_t igp_lane_info,
  599. uint16_t connector_object_id,
  600. struct radeon_hpd *hpd,
  601. struct radeon_router *router);
  602. extern void
  603. radeon_add_legacy_connector(struct drm_device *dev,
  604. uint32_t connector_id,
  605. uint32_t supported_device,
  606. int connector_type,
  607. struct radeon_i2c_bus_rec *i2c_bus,
  608. uint16_t connector_object_id,
  609. struct radeon_hpd *hpd);
  610. extern uint32_t
  611. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  612. uint8_t dac);
  613. extern void radeon_link_encoder_connector(struct drm_device *dev);
  614. extern enum radeon_tv_std
  615. radeon_combios_get_tv_info(struct radeon_device *rdev);
  616. extern enum radeon_tv_std
  617. radeon_atombios_get_tv_info(struct radeon_device *rdev);
  618. extern void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
  619. u16 *vddc, u16 *vddci, u16 *mvdd);
  620. extern void
  621. radeon_combios_connected_scratch_regs(struct drm_connector *connector,
  622. struct drm_encoder *encoder,
  623. bool connected);
  624. extern void
  625. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  626. struct drm_encoder *encoder,
  627. bool connected);
  628. extern struct drm_connector *
  629. radeon_get_connector_for_encoder(struct drm_encoder *encoder);
  630. extern struct drm_connector *
  631. radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
  632. extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
  633. u32 pixel_clock);
  634. extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
  635. extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
  636. extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
  637. extern int radeon_get_monitor_bpc(struct drm_connector *connector);
  638. extern struct edid *radeon_connector_edid(struct drm_connector *connector);
  639. extern void radeon_connector_hotplug(struct drm_connector *connector);
  640. extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  641. struct drm_display_mode *mode);
  642. extern void radeon_dp_set_link_config(struct drm_connector *connector,
  643. const struct drm_display_mode *mode);
  644. extern void radeon_dp_link_train(struct drm_encoder *encoder,
  645. struct drm_connector *connector);
  646. extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
  647. extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
  648. extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
  649. extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  650. struct drm_connector *connector);
  651. extern void radeon_dp_set_rx_power_state(struct drm_connector *connector,
  652. u8 power_state);
  653. extern void radeon_dp_aux_init(struct radeon_connector *radeon_connector);
  654. extern ssize_t
  655. radeon_dp_aux_transfer_native(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg);
  656. extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
  657. extern void atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override);
  658. extern void radeon_atom_encoder_init(struct radeon_device *rdev);
  659. extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
  660. extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
  661. int action, uint8_t lane_num,
  662. uint8_t lane_set);
  663. extern void atombios_dig_transmitter_setup2(struct drm_encoder *encoder,
  664. int action, uint8_t lane_num,
  665. uint8_t lane_set, int fe);
  666. extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
  667. extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
  668. void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le);
  669. extern void radeon_i2c_init(struct radeon_device *rdev);
  670. extern void radeon_i2c_fini(struct radeon_device *rdev);
  671. extern void radeon_combios_i2c_init(struct radeon_device *rdev);
  672. extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
  673. extern void radeon_i2c_add(struct radeon_device *rdev,
  674. struct radeon_i2c_bus_rec *rec,
  675. const char *name);
  676. extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
  677. struct radeon_i2c_bus_rec *i2c_bus);
  678. extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
  679. struct radeon_i2c_bus_rec *rec,
  680. const char *name);
  681. extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
  682. extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
  683. u8 slave_addr,
  684. u8 addr,
  685. u8 *val);
  686. extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
  687. u8 slave_addr,
  688. u8 addr,
  689. u8 val);
  690. extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
  691. extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
  692. extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector, bool use_aux);
  693. extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
  694. struct radeon_atom_ss *ss,
  695. int id);
  696. extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
  697. struct radeon_atom_ss *ss,
  698. int id, u32 clock);
  699. extern struct radeon_gpio_rec radeon_atombios_lookup_gpio(struct radeon_device *rdev,
  700. u8 id);
  701. extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
  702. uint64_t freq,
  703. uint32_t *dot_clock_p,
  704. uint32_t *fb_div_p,
  705. uint32_t *frac_fb_div_p,
  706. uint32_t *ref_div_p,
  707. uint32_t *post_div_p);
  708. extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
  709. u32 freq,
  710. u32 *dot_clock_p,
  711. u32 *fb_div_p,
  712. u32 *frac_fb_div_p,
  713. u32 *ref_div_p,
  714. u32 *post_div_p);
  715. extern void radeon_setup_encoder_clones(struct drm_device *dev);
  716. struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
  717. struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  718. struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
  719. struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
  720. struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
  721. extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
  722. extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
  723. extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
  724. extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
  725. extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
  726. extern bool radeon_encoder_is_digital(struct drm_encoder *encoder);
  727. extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
  728. extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  729. struct drm_framebuffer *old_fb);
  730. extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  731. struct drm_framebuffer *fb,
  732. int x, int y,
  733. enum mode_set_atomic state);
  734. extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
  735. struct drm_display_mode *mode,
  736. struct drm_display_mode *adjusted_mode,
  737. int x, int y,
  738. struct drm_framebuffer *old_fb);
  739. extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
  740. extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  741. struct drm_framebuffer *old_fb);
  742. extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
  743. struct drm_framebuffer *fb,
  744. int x, int y,
  745. enum mode_set_atomic state);
  746. extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
  747. struct drm_framebuffer *fb,
  748. int x, int y, int atomic);
  749. extern int radeon_crtc_cursor_set2(struct drm_crtc *crtc,
  750. struct drm_file *file_priv,
  751. uint32_t handle,
  752. uint32_t width,
  753. uint32_t height,
  754. int32_t hot_x,
  755. int32_t hot_y);
  756. extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
  757. int x, int y);
  758. extern void radeon_cursor_reset(struct drm_crtc *crtc);
  759. extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  760. unsigned int flags, int *vpos, int *hpos,
  761. ktime_t *stime, ktime_t *etime,
  762. const struct drm_display_mode *mode);
  763. extern bool
  764. radeon_get_crtc_scanout_position(struct drm_crtc *crtc, bool in_vblank_irq,
  765. int *vpos, int *hpos,
  766. ktime_t *stime, ktime_t *etime,
  767. const struct drm_display_mode *mode);
  768. extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
  769. extern struct edid *
  770. radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
  771. extern bool radeon_atom_get_clock_info(struct drm_device *dev);
  772. extern bool radeon_combios_get_clock_info(struct drm_device *dev);
  773. extern struct radeon_encoder_atom_dig *
  774. radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
  775. extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  776. struct radeon_encoder_int_tmds *tmds);
  777. extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  778. struct radeon_encoder_int_tmds *tmds);
  779. extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  780. struct radeon_encoder_int_tmds *tmds);
  781. extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  782. struct radeon_encoder_ext_tmds *tmds);
  783. extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  784. struct radeon_encoder_ext_tmds *tmds);
  785. extern struct radeon_encoder_primary_dac *
  786. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
  787. extern struct radeon_encoder_tv_dac *
  788. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
  789. extern struct radeon_encoder_lvds *
  790. radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
  791. extern struct radeon_encoder_tv_dac *
  792. radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
  793. extern struct radeon_encoder_primary_dac *
  794. radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
  795. extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
  796. extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
  797. extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
  798. extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
  799. extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
  800. extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
  801. extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
  802. extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
  803. extern void
  804. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  805. extern void
  806. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  807. extern void
  808. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
  809. extern void
  810. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
  811. int radeon_framebuffer_init(struct drm_device *dev,
  812. struct drm_framebuffer *rfb,
  813. const struct drm_mode_fb_cmd2 *mode_cmd,
  814. struct drm_gem_object *obj);
  815. int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
  816. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
  817. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
  818. void radeon_atombios_init_crtc(struct drm_device *dev,
  819. struct radeon_crtc *radeon_crtc);
  820. void radeon_legacy_init_crtc(struct drm_device *dev,
  821. struct radeon_crtc *radeon_crtc);
  822. void radeon_get_clock_info(struct drm_device *dev);
  823. extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
  824. extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
  825. void radeon_enc_destroy(struct drm_encoder *encoder);
  826. void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
  827. void radeon_combios_asic_init(struct drm_device *dev);
  828. bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
  829. const struct drm_display_mode *mode,
  830. struct drm_display_mode *adjusted_mode);
  831. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  832. struct drm_display_mode *adjusted_mode);
  833. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
  834. /* legacy tv */
  835. void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
  836. uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
  837. uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
  838. void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
  839. uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
  840. uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
  841. void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
  842. uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
  843. uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
  844. void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
  845. struct drm_display_mode *mode,
  846. struct drm_display_mode *adjusted_mode);
  847. /* fmt blocks */
  848. void avivo_program_fmt(struct drm_encoder *encoder);
  849. void dce3_program_fmt(struct drm_encoder *encoder);
  850. void dce4_program_fmt(struct drm_encoder *encoder);
  851. void dce8_program_fmt(struct drm_encoder *encoder);
  852. /* fbdev layer */
  853. int radeon_fbdev_init(struct radeon_device *rdev);
  854. void radeon_fbdev_fini(struct radeon_device *rdev);
  855. void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
  856. bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
  857. void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id);
  858. void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
  859. int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
  860. int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx);
  861. void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx);
  862. #endif