radeon_bios.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/acpi.h>
  29. #include <linux/pci.h>
  30. #include <linux/slab.h>
  31. #include <drm/drm_device.h>
  32. #include "atom.h"
  33. #include "radeon.h"
  34. #include "radeon_reg.h"
  35. /*
  36. * BIOS.
  37. */
  38. /* If you boot an IGP board with a discrete card as the primary,
  39. * the IGP rom is not accessible via the rom bar as the IGP rom is
  40. * part of the system bios. On boot, the system bios puts a
  41. * copy of the igp rom at the start of vram if a discrete card is
  42. * present.
  43. */
  44. static bool igp_read_bios_from_vram(struct radeon_device *rdev)
  45. {
  46. uint8_t __iomem *bios;
  47. resource_size_t vram_base;
  48. resource_size_t size = 256 * 1024; /* ??? */
  49. if (!(rdev->flags & RADEON_IS_IGP))
  50. if (!radeon_card_posted(rdev))
  51. return false;
  52. rdev->bios = NULL;
  53. vram_base = pci_resource_start(rdev->pdev, 0);
  54. bios = ioremap(vram_base, size);
  55. if (!bios) {
  56. return false;
  57. }
  58. if (size == 0 || bios[0] != 0x55 || bios[1] != 0xaa) {
  59. iounmap(bios);
  60. return false;
  61. }
  62. rdev->bios = kmalloc(size, GFP_KERNEL);
  63. if (rdev->bios == NULL) {
  64. iounmap(bios);
  65. return false;
  66. }
  67. memcpy_fromio(rdev->bios, bios, size);
  68. iounmap(bios);
  69. return true;
  70. }
  71. static bool radeon_read_bios(struct radeon_device *rdev)
  72. {
  73. uint8_t __iomem *bios, val1, val2;
  74. size_t size;
  75. rdev->bios = NULL;
  76. /* XXX: some cards may return 0 for rom size? ddx has a workaround */
  77. bios = pci_map_rom(rdev->pdev, &size);
  78. if (!bios) {
  79. return false;
  80. }
  81. val1 = readb(&bios[0]);
  82. val2 = readb(&bios[1]);
  83. if (size == 0 || val1 != 0x55 || val2 != 0xaa) {
  84. pci_unmap_rom(rdev->pdev, bios);
  85. return false;
  86. }
  87. rdev->bios = kzalloc(size, GFP_KERNEL);
  88. if (rdev->bios == NULL) {
  89. pci_unmap_rom(rdev->pdev, bios);
  90. return false;
  91. }
  92. memcpy_fromio(rdev->bios, bios, size);
  93. pci_unmap_rom(rdev->pdev, bios);
  94. return true;
  95. }
  96. static bool radeon_read_platform_bios(struct radeon_device *rdev)
  97. {
  98. phys_addr_t rom = rdev->pdev->rom;
  99. size_t romlen = rdev->pdev->romlen;
  100. void __iomem *bios;
  101. rdev->bios = NULL;
  102. if (!rom || romlen == 0)
  103. return false;
  104. rdev->bios = kzalloc(romlen, GFP_KERNEL);
  105. if (!rdev->bios)
  106. return false;
  107. bios = ioremap(rom, romlen);
  108. if (!bios)
  109. goto free_bios;
  110. memcpy_fromio(rdev->bios, bios, romlen);
  111. iounmap(bios);
  112. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa)
  113. goto free_bios;
  114. return true;
  115. free_bios:
  116. kfree(rdev->bios);
  117. return false;
  118. }
  119. #ifdef CONFIG_ACPI
  120. /* ATRM is used to get the BIOS on the discrete cards in
  121. * dual-gpu systems.
  122. */
  123. /* retrieve the ROM in 4k blocks */
  124. #define ATRM_BIOS_PAGE 4096
  125. /**
  126. * radeon_atrm_call - fetch a chunk of the vbios
  127. *
  128. * @atrm_handle: acpi ATRM handle
  129. * @bios: vbios image pointer
  130. * @offset: offset of vbios image data to fetch
  131. * @len: length of vbios image data to fetch
  132. *
  133. * Executes ATRM to fetch a chunk of the discrete
  134. * vbios image on PX systems (all asics).
  135. * Returns the length of the buffer fetched.
  136. */
  137. static int radeon_atrm_call(acpi_handle atrm_handle, uint8_t *bios,
  138. int offset, int len)
  139. {
  140. acpi_status status;
  141. union acpi_object atrm_arg_elements[2], *obj;
  142. struct acpi_object_list atrm_arg;
  143. struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL};
  144. atrm_arg.count = 2;
  145. atrm_arg.pointer = &atrm_arg_elements[0];
  146. atrm_arg_elements[0].type = ACPI_TYPE_INTEGER;
  147. atrm_arg_elements[0].integer.value = offset;
  148. atrm_arg_elements[1].type = ACPI_TYPE_INTEGER;
  149. atrm_arg_elements[1].integer.value = len;
  150. status = acpi_evaluate_object(atrm_handle, NULL, &atrm_arg, &buffer);
  151. if (ACPI_FAILURE(status)) {
  152. printk("failed to evaluate ATRM got %s\n", acpi_format_exception(status));
  153. return -ENODEV;
  154. }
  155. obj = (union acpi_object *)buffer.pointer;
  156. memcpy(bios+offset, obj->buffer.pointer, obj->buffer.length);
  157. len = obj->buffer.length;
  158. kfree(buffer.pointer);
  159. return len;
  160. }
  161. static bool radeon_atrm_get_bios(struct radeon_device *rdev)
  162. {
  163. int ret;
  164. int size = 256 * 1024;
  165. int i;
  166. struct pci_dev *pdev = NULL;
  167. acpi_handle dhandle, atrm_handle;
  168. acpi_status status;
  169. bool found = false;
  170. /* ATRM is for the discrete card only */
  171. if (rdev->flags & RADEON_IS_IGP)
  172. return false;
  173. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_VGA << 8, pdev)) != NULL) {
  174. dhandle = ACPI_HANDLE(&pdev->dev);
  175. if (!dhandle)
  176. continue;
  177. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  178. if (ACPI_SUCCESS(status)) {
  179. found = true;
  180. break;
  181. }
  182. }
  183. if (!found) {
  184. while ((pdev = pci_get_class(PCI_CLASS_DISPLAY_OTHER << 8, pdev)) != NULL) {
  185. dhandle = ACPI_HANDLE(&pdev->dev);
  186. if (!dhandle)
  187. continue;
  188. status = acpi_get_handle(dhandle, "ATRM", &atrm_handle);
  189. if (ACPI_SUCCESS(status)) {
  190. found = true;
  191. break;
  192. }
  193. }
  194. }
  195. if (!found)
  196. return false;
  197. pci_dev_put(pdev);
  198. rdev->bios = kmalloc(size, GFP_KERNEL);
  199. if (!rdev->bios) {
  200. DRM_ERROR("Unable to allocate bios\n");
  201. return false;
  202. }
  203. for (i = 0; i < size / ATRM_BIOS_PAGE; i++) {
  204. ret = radeon_atrm_call(atrm_handle,
  205. rdev->bios,
  206. (i * ATRM_BIOS_PAGE),
  207. ATRM_BIOS_PAGE);
  208. if (ret < ATRM_BIOS_PAGE)
  209. break;
  210. }
  211. if (i == 0 || rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  212. kfree(rdev->bios);
  213. return false;
  214. }
  215. return true;
  216. }
  217. #else
  218. static inline bool radeon_atrm_get_bios(struct radeon_device *rdev)
  219. {
  220. return false;
  221. }
  222. #endif
  223. static bool ni_read_disabled_bios(struct radeon_device *rdev)
  224. {
  225. u32 bus_cntl;
  226. u32 d1vga_control;
  227. u32 d2vga_control;
  228. u32 vga_render_control;
  229. u32 rom_cntl;
  230. bool r;
  231. bus_cntl = RREG32(R600_BUS_CNTL);
  232. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  233. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  234. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  235. rom_cntl = RREG32(R600_ROM_CNTL);
  236. /* enable the rom */
  237. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  238. if (!ASIC_IS_NODCE(rdev)) {
  239. /* Disable VGA mode */
  240. WREG32(AVIVO_D1VGA_CONTROL,
  241. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  242. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  243. WREG32(AVIVO_D2VGA_CONTROL,
  244. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  245. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  246. WREG32(AVIVO_VGA_RENDER_CONTROL,
  247. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  248. }
  249. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  250. r = radeon_read_bios(rdev);
  251. /* restore regs */
  252. WREG32(R600_BUS_CNTL, bus_cntl);
  253. if (!ASIC_IS_NODCE(rdev)) {
  254. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  255. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  256. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  257. }
  258. WREG32(R600_ROM_CNTL, rom_cntl);
  259. return r;
  260. }
  261. static bool r700_read_disabled_bios(struct radeon_device *rdev)
  262. {
  263. uint32_t viph_control;
  264. uint32_t bus_cntl;
  265. uint32_t d1vga_control;
  266. uint32_t d2vga_control;
  267. uint32_t vga_render_control;
  268. uint32_t rom_cntl;
  269. uint32_t cg_spll_func_cntl = 0;
  270. uint32_t cg_spll_status;
  271. bool r;
  272. viph_control = RREG32(RADEON_VIPH_CONTROL);
  273. bus_cntl = RREG32(R600_BUS_CNTL);
  274. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  275. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  276. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  277. rom_cntl = RREG32(R600_ROM_CNTL);
  278. /* disable VIP */
  279. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  280. /* enable the rom */
  281. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  282. /* Disable VGA mode */
  283. WREG32(AVIVO_D1VGA_CONTROL,
  284. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  285. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  286. WREG32(AVIVO_D2VGA_CONTROL,
  287. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  288. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  289. WREG32(AVIVO_VGA_RENDER_CONTROL,
  290. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  291. if (rdev->family == CHIP_RV730) {
  292. cg_spll_func_cntl = RREG32(R600_CG_SPLL_FUNC_CNTL);
  293. /* enable bypass mode */
  294. WREG32(R600_CG_SPLL_FUNC_CNTL, (cg_spll_func_cntl |
  295. R600_SPLL_BYPASS_EN));
  296. /* wait for SPLL_CHG_STATUS to change to 1 */
  297. cg_spll_status = 0;
  298. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  299. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  300. WREG32(R600_ROM_CNTL, (rom_cntl & ~R600_SCK_OVERWRITE));
  301. } else
  302. WREG32(R600_ROM_CNTL, (rom_cntl | R600_SCK_OVERWRITE));
  303. r = radeon_read_bios(rdev);
  304. /* restore regs */
  305. if (rdev->family == CHIP_RV730) {
  306. WREG32(R600_CG_SPLL_FUNC_CNTL, cg_spll_func_cntl);
  307. /* wait for SPLL_CHG_STATUS to change to 1 */
  308. cg_spll_status = 0;
  309. while (!(cg_spll_status & R600_SPLL_CHG_STATUS))
  310. cg_spll_status = RREG32(R600_CG_SPLL_STATUS);
  311. }
  312. WREG32(RADEON_VIPH_CONTROL, viph_control);
  313. WREG32(R600_BUS_CNTL, bus_cntl);
  314. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  315. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  316. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  317. WREG32(R600_ROM_CNTL, rom_cntl);
  318. return r;
  319. }
  320. static bool r600_read_disabled_bios(struct radeon_device *rdev)
  321. {
  322. uint32_t viph_control;
  323. uint32_t bus_cntl;
  324. uint32_t d1vga_control;
  325. uint32_t d2vga_control;
  326. uint32_t vga_render_control;
  327. uint32_t rom_cntl;
  328. uint32_t general_pwrmgt;
  329. uint32_t low_vid_lower_gpio_cntl;
  330. uint32_t medium_vid_lower_gpio_cntl;
  331. uint32_t high_vid_lower_gpio_cntl;
  332. uint32_t ctxsw_vid_lower_gpio_cntl;
  333. uint32_t lower_gpio_enable;
  334. bool r;
  335. viph_control = RREG32(RADEON_VIPH_CONTROL);
  336. bus_cntl = RREG32(R600_BUS_CNTL);
  337. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  338. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  339. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  340. rom_cntl = RREG32(R600_ROM_CNTL);
  341. general_pwrmgt = RREG32(R600_GENERAL_PWRMGT);
  342. low_vid_lower_gpio_cntl = RREG32(R600_LOW_VID_LOWER_GPIO_CNTL);
  343. medium_vid_lower_gpio_cntl = RREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL);
  344. high_vid_lower_gpio_cntl = RREG32(R600_HIGH_VID_LOWER_GPIO_CNTL);
  345. ctxsw_vid_lower_gpio_cntl = RREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL);
  346. lower_gpio_enable = RREG32(R600_LOWER_GPIO_ENABLE);
  347. /* disable VIP */
  348. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  349. /* enable the rom */
  350. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  351. /* Disable VGA mode */
  352. WREG32(AVIVO_D1VGA_CONTROL,
  353. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  354. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  355. WREG32(AVIVO_D2VGA_CONTROL,
  356. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  357. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  358. WREG32(AVIVO_VGA_RENDER_CONTROL,
  359. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  360. WREG32(R600_ROM_CNTL,
  361. ((rom_cntl & ~R600_SCK_PRESCALE_CRYSTAL_CLK_MASK) |
  362. (1 << R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT) |
  363. R600_SCK_OVERWRITE));
  364. WREG32(R600_GENERAL_PWRMGT, (general_pwrmgt & ~R600_OPEN_DRAIN_PADS));
  365. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL,
  366. (low_vid_lower_gpio_cntl & ~0x400));
  367. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL,
  368. (medium_vid_lower_gpio_cntl & ~0x400));
  369. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL,
  370. (high_vid_lower_gpio_cntl & ~0x400));
  371. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL,
  372. (ctxsw_vid_lower_gpio_cntl & ~0x400));
  373. WREG32(R600_LOWER_GPIO_ENABLE, (lower_gpio_enable | 0x400));
  374. r = radeon_read_bios(rdev);
  375. /* restore regs */
  376. WREG32(RADEON_VIPH_CONTROL, viph_control);
  377. WREG32(R600_BUS_CNTL, bus_cntl);
  378. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  379. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  380. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  381. WREG32(R600_ROM_CNTL, rom_cntl);
  382. WREG32(R600_GENERAL_PWRMGT, general_pwrmgt);
  383. WREG32(R600_LOW_VID_LOWER_GPIO_CNTL, low_vid_lower_gpio_cntl);
  384. WREG32(R600_MEDIUM_VID_LOWER_GPIO_CNTL, medium_vid_lower_gpio_cntl);
  385. WREG32(R600_HIGH_VID_LOWER_GPIO_CNTL, high_vid_lower_gpio_cntl);
  386. WREG32(R600_CTXSW_VID_LOWER_GPIO_CNTL, ctxsw_vid_lower_gpio_cntl);
  387. WREG32(R600_LOWER_GPIO_ENABLE, lower_gpio_enable);
  388. return r;
  389. }
  390. static bool avivo_read_disabled_bios(struct radeon_device *rdev)
  391. {
  392. uint32_t seprom_cntl1;
  393. uint32_t viph_control;
  394. uint32_t bus_cntl;
  395. uint32_t d1vga_control;
  396. uint32_t d2vga_control;
  397. uint32_t vga_render_control;
  398. uint32_t gpiopad_a;
  399. uint32_t gpiopad_en;
  400. uint32_t gpiopad_mask;
  401. bool r;
  402. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  403. viph_control = RREG32(RADEON_VIPH_CONTROL);
  404. bus_cntl = RREG32(RV370_BUS_CNTL);
  405. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  406. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  407. vga_render_control = RREG32(AVIVO_VGA_RENDER_CONTROL);
  408. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  409. gpiopad_en = RREG32(RADEON_GPIOPAD_EN);
  410. gpiopad_mask = RREG32(RADEON_GPIOPAD_MASK);
  411. WREG32(RADEON_SEPROM_CNTL1,
  412. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  413. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  414. WREG32(RADEON_GPIOPAD_A, 0);
  415. WREG32(RADEON_GPIOPAD_EN, 0);
  416. WREG32(RADEON_GPIOPAD_MASK, 0);
  417. /* disable VIP */
  418. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  419. /* enable the rom */
  420. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  421. /* Disable VGA mode */
  422. WREG32(AVIVO_D1VGA_CONTROL,
  423. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  424. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  425. WREG32(AVIVO_D2VGA_CONTROL,
  426. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  427. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  428. WREG32(AVIVO_VGA_RENDER_CONTROL,
  429. (vga_render_control & ~AVIVO_VGA_VSTATUS_CNTL_MASK));
  430. r = radeon_read_bios(rdev);
  431. /* restore regs */
  432. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  433. WREG32(RADEON_VIPH_CONTROL, viph_control);
  434. WREG32(RV370_BUS_CNTL, bus_cntl);
  435. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  436. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  437. WREG32(AVIVO_VGA_RENDER_CONTROL, vga_render_control);
  438. WREG32(RADEON_GPIOPAD_A, gpiopad_a);
  439. WREG32(RADEON_GPIOPAD_EN, gpiopad_en);
  440. WREG32(RADEON_GPIOPAD_MASK, gpiopad_mask);
  441. return r;
  442. }
  443. static bool legacy_read_disabled_bios(struct radeon_device *rdev)
  444. {
  445. uint32_t seprom_cntl1;
  446. uint32_t viph_control;
  447. uint32_t bus_cntl;
  448. uint32_t crtc_gen_cntl;
  449. uint32_t crtc2_gen_cntl;
  450. uint32_t crtc_ext_cntl;
  451. uint32_t fp2_gen_cntl;
  452. bool r;
  453. seprom_cntl1 = RREG32(RADEON_SEPROM_CNTL1);
  454. viph_control = RREG32(RADEON_VIPH_CONTROL);
  455. if (rdev->flags & RADEON_IS_PCIE)
  456. bus_cntl = RREG32(RV370_BUS_CNTL);
  457. else
  458. bus_cntl = RREG32(RADEON_BUS_CNTL);
  459. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  460. crtc2_gen_cntl = 0;
  461. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  462. fp2_gen_cntl = 0;
  463. if (rdev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  464. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  465. }
  466. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  467. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  468. }
  469. WREG32(RADEON_SEPROM_CNTL1,
  470. ((seprom_cntl1 & ~RADEON_SCK_PRESCALE_MASK) |
  471. (0xc << RADEON_SCK_PRESCALE_SHIFT)));
  472. /* disable VIP */
  473. WREG32(RADEON_VIPH_CONTROL, (viph_control & ~RADEON_VIPH_EN));
  474. /* enable the rom */
  475. if (rdev->flags & RADEON_IS_PCIE)
  476. WREG32(RV370_BUS_CNTL, (bus_cntl & ~RV370_BUS_BIOS_DIS_ROM));
  477. else
  478. WREG32(RADEON_BUS_CNTL, (bus_cntl & ~RADEON_BUS_BIOS_DIS_ROM));
  479. /* Turn off mem requests and CRTC for both controllers */
  480. WREG32(RADEON_CRTC_GEN_CNTL,
  481. ((crtc_gen_cntl & ~RADEON_CRTC_EN) |
  482. (RADEON_CRTC_DISP_REQ_EN_B |
  483. RADEON_CRTC_EXT_DISP_EN)));
  484. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  485. WREG32(RADEON_CRTC2_GEN_CNTL,
  486. ((crtc2_gen_cntl & ~RADEON_CRTC2_EN) |
  487. RADEON_CRTC2_DISP_REQ_EN_B));
  488. }
  489. /* Turn off CRTC */
  490. WREG32(RADEON_CRTC_EXT_CNTL,
  491. ((crtc_ext_cntl & ~RADEON_CRTC_CRT_ON) |
  492. (RADEON_CRTC_SYNC_TRISTAT |
  493. RADEON_CRTC_DISPLAY_DIS)));
  494. if (rdev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  495. WREG32(RADEON_FP2_GEN_CNTL, (fp2_gen_cntl & ~RADEON_FP2_ON));
  496. }
  497. r = radeon_read_bios(rdev);
  498. /* restore regs */
  499. WREG32(RADEON_SEPROM_CNTL1, seprom_cntl1);
  500. WREG32(RADEON_VIPH_CONTROL, viph_control);
  501. if (rdev->flags & RADEON_IS_PCIE)
  502. WREG32(RV370_BUS_CNTL, bus_cntl);
  503. else
  504. WREG32(RADEON_BUS_CNTL, bus_cntl);
  505. WREG32(RADEON_CRTC_GEN_CNTL, crtc_gen_cntl);
  506. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  507. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  508. }
  509. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  510. if (rdev->pdev->device == PCI_DEVICE_ID_ATI_RADEON_QY) {
  511. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  512. }
  513. return r;
  514. }
  515. static bool radeon_read_disabled_bios(struct radeon_device *rdev)
  516. {
  517. if (rdev->flags & RADEON_IS_IGP)
  518. return igp_read_bios_from_vram(rdev);
  519. else if (rdev->family >= CHIP_BARTS)
  520. return ni_read_disabled_bios(rdev);
  521. else if (rdev->family >= CHIP_RV770)
  522. return r700_read_disabled_bios(rdev);
  523. else if (rdev->family >= CHIP_R600)
  524. return r600_read_disabled_bios(rdev);
  525. else if (rdev->family >= CHIP_RS600)
  526. return avivo_read_disabled_bios(rdev);
  527. else
  528. return legacy_read_disabled_bios(rdev);
  529. }
  530. #ifdef CONFIG_ACPI
  531. static bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  532. {
  533. struct acpi_table_header *hdr;
  534. acpi_size tbl_size;
  535. UEFI_ACPI_VFCT *vfct;
  536. unsigned offset;
  537. bool r = false;
  538. if (!ACPI_SUCCESS(acpi_get_table("VFCT", 1, &hdr)))
  539. return false;
  540. tbl_size = hdr->length;
  541. if (tbl_size < sizeof(UEFI_ACPI_VFCT)) {
  542. DRM_ERROR("ACPI VFCT table present but broken (too short #1)\n");
  543. goto out;
  544. }
  545. vfct = (UEFI_ACPI_VFCT *)hdr;
  546. offset = vfct->VBIOSImageOffset;
  547. while (offset < tbl_size) {
  548. GOP_VBIOS_CONTENT *vbios = (GOP_VBIOS_CONTENT *)((char *)hdr + offset);
  549. VFCT_IMAGE_HEADER *vhdr = &vbios->VbiosHeader;
  550. offset += sizeof(VFCT_IMAGE_HEADER);
  551. if (offset > tbl_size) {
  552. DRM_ERROR("ACPI VFCT image header truncated\n");
  553. goto out;
  554. }
  555. offset += vhdr->ImageLength;
  556. if (offset > tbl_size) {
  557. DRM_ERROR("ACPI VFCT image truncated\n");
  558. goto out;
  559. }
  560. if (vhdr->ImageLength &&
  561. vhdr->PCIBus == rdev->pdev->bus->number &&
  562. vhdr->PCIDevice == PCI_SLOT(rdev->pdev->devfn) &&
  563. vhdr->PCIFunction == PCI_FUNC(rdev->pdev->devfn) &&
  564. vhdr->VendorID == rdev->pdev->vendor &&
  565. vhdr->DeviceID == rdev->pdev->device) {
  566. rdev->bios = kmemdup(&vbios->VbiosContent,
  567. vhdr->ImageLength,
  568. GFP_KERNEL);
  569. if (rdev->bios)
  570. r = true;
  571. goto out;
  572. }
  573. }
  574. DRM_ERROR("ACPI VFCT table present but broken (too short #2)\n");
  575. out:
  576. acpi_put_table(hdr);
  577. return r;
  578. }
  579. #else
  580. static inline bool radeon_acpi_vfct_bios(struct radeon_device *rdev)
  581. {
  582. return false;
  583. }
  584. #endif
  585. bool radeon_get_bios(struct radeon_device *rdev)
  586. {
  587. bool r;
  588. uint16_t tmp;
  589. r = radeon_atrm_get_bios(rdev);
  590. if (!r)
  591. r = radeon_acpi_vfct_bios(rdev);
  592. if (!r)
  593. r = igp_read_bios_from_vram(rdev);
  594. if (!r)
  595. r = radeon_read_bios(rdev);
  596. if (!r)
  597. r = radeon_read_disabled_bios(rdev);
  598. if (!r)
  599. r = radeon_read_platform_bios(rdev);
  600. if (!r || rdev->bios == NULL) {
  601. DRM_ERROR("Unable to locate a BIOS ROM\n");
  602. rdev->bios = NULL;
  603. return false;
  604. }
  605. if (rdev->bios[0] != 0x55 || rdev->bios[1] != 0xaa) {
  606. printk("BIOS signature incorrect %x %x\n", rdev->bios[0], rdev->bios[1]);
  607. goto free_bios;
  608. }
  609. tmp = RBIOS16(0x18);
  610. if (RBIOS8(tmp + 0x14) != 0x0) {
  611. DRM_INFO("Not an x86 BIOS ROM, not using.\n");
  612. goto free_bios;
  613. }
  614. rdev->bios_header_start = RBIOS16(0x48);
  615. if (!rdev->bios_header_start) {
  616. goto free_bios;
  617. }
  618. tmp = rdev->bios_header_start + 4;
  619. if (!memcmp(rdev->bios + tmp, "ATOM", 4) ||
  620. !memcmp(rdev->bios + tmp, "MOTA", 4)) {
  621. rdev->is_atom_bios = true;
  622. } else {
  623. rdev->is_atom_bios = false;
  624. }
  625. DRM_DEBUG("%sBIOS detected\n", rdev->is_atom_bios ? "ATOM" : "COM");
  626. return true;
  627. free_bios:
  628. kfree(rdev->bios);
  629. rdev->bios = NULL;
  630. return false;
  631. }