radeon.h 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/agp_backend.h>
  61. #include <linux/atomic.h>
  62. #include <linux/wait.h>
  63. #include <linux/list.h>
  64. #include <linux/kref.h>
  65. #include <linux/interval_tree.h>
  66. #include <linux/hashtable.h>
  67. #include <linux/dma-fence.h>
  68. #ifdef CONFIG_MMU_NOTIFIER
  69. #include <linux/mmu_notifier.h>
  70. #endif
  71. #include <drm/ttm/ttm_bo_api.h>
  72. #include <drm/ttm/ttm_bo_driver.h>
  73. #include <drm/ttm/ttm_placement.h>
  74. #include <drm/ttm/ttm_execbuf_util.h>
  75. #include <drm/drm_gem.h>
  76. #include "radeon_family.h"
  77. #include "radeon_mode.h"
  78. #include "radeon_reg.h"
  79. /*
  80. * Modules parameters.
  81. */
  82. extern int radeon_no_wb;
  83. extern int radeon_modeset;
  84. extern int radeon_dynclks;
  85. extern int radeon_r4xx_atom;
  86. extern int radeon_agpmode;
  87. extern int radeon_vram_limit;
  88. extern int radeon_gart_size;
  89. extern int radeon_benchmarking;
  90. extern int radeon_testing;
  91. extern int radeon_connector_table;
  92. extern int radeon_tv;
  93. extern int radeon_audio;
  94. extern int radeon_disp_priority;
  95. extern int radeon_hw_i2c;
  96. extern int radeon_pcie_gen2;
  97. extern int radeon_msi;
  98. extern int radeon_lockup_timeout;
  99. extern int radeon_fastfb;
  100. extern int radeon_dpm;
  101. extern int radeon_aspm;
  102. extern int radeon_runtime_pm;
  103. extern int radeon_hard_reset;
  104. extern int radeon_vm_size;
  105. extern int radeon_vm_block_size;
  106. extern int radeon_deep_color;
  107. extern int radeon_use_pflipirq;
  108. extern int radeon_bapm;
  109. extern int radeon_backlight;
  110. extern int radeon_auxch;
  111. extern int radeon_uvd;
  112. extern int radeon_vce;
  113. extern int radeon_si_support;
  114. extern int radeon_cik_support;
  115. /*
  116. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  117. * symbol;
  118. */
  119. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  120. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  121. #define RADEON_USEC_IB_TEST_TIMEOUT 1000000 /* 1s */
  122. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  123. #define RADEON_IB_POOL_SIZE 16
  124. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  125. #define RADEONFB_CONN_LIMIT 4
  126. #define RADEON_BIOS_NUM_SCRATCH 8
  127. /* internal ring indices */
  128. /* r1xx+ has gfx CP ring */
  129. #define RADEON_RING_TYPE_GFX_INDEX 0
  130. /* cayman has 2 compute CP rings */
  131. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  132. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  133. /* R600+ has an async dma ring */
  134. #define R600_RING_TYPE_DMA_INDEX 3
  135. /* cayman add a second async dma ring */
  136. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  137. /* R600+ */
  138. #define R600_RING_TYPE_UVD_INDEX 5
  139. /* TN+ */
  140. #define TN_RING_TYPE_VCE1_INDEX 6
  141. #define TN_RING_TYPE_VCE2_INDEX 7
  142. /* max number of rings */
  143. #define RADEON_NUM_RINGS 8
  144. /* number of hw syncs before falling back on blocking */
  145. #define RADEON_NUM_SYNCS 4
  146. /* hardcode those limit for now */
  147. #define RADEON_VA_IB_OFFSET (1 << 20)
  148. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  149. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  150. /* hard reset data */
  151. #define RADEON_ASIC_RESET_DATA 0x39d5e86b
  152. /* reset flags */
  153. #define RADEON_RESET_GFX (1 << 0)
  154. #define RADEON_RESET_COMPUTE (1 << 1)
  155. #define RADEON_RESET_DMA (1 << 2)
  156. #define RADEON_RESET_CP (1 << 3)
  157. #define RADEON_RESET_GRBM (1 << 4)
  158. #define RADEON_RESET_DMA1 (1 << 5)
  159. #define RADEON_RESET_RLC (1 << 6)
  160. #define RADEON_RESET_SEM (1 << 7)
  161. #define RADEON_RESET_IH (1 << 8)
  162. #define RADEON_RESET_VMC (1 << 9)
  163. #define RADEON_RESET_MC (1 << 10)
  164. #define RADEON_RESET_DISPLAY (1 << 11)
  165. /* CG block flags */
  166. #define RADEON_CG_BLOCK_GFX (1 << 0)
  167. #define RADEON_CG_BLOCK_MC (1 << 1)
  168. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  169. #define RADEON_CG_BLOCK_UVD (1 << 3)
  170. #define RADEON_CG_BLOCK_VCE (1 << 4)
  171. #define RADEON_CG_BLOCK_HDP (1 << 5)
  172. #define RADEON_CG_BLOCK_BIF (1 << 6)
  173. /* CG flags */
  174. #define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
  175. #define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
  176. #define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
  177. #define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
  178. #define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
  179. #define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  180. #define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
  181. #define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  182. #define RADEON_CG_SUPPORT_MC_LS (1 << 8)
  183. #define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
  184. #define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
  185. #define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
  186. #define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
  187. #define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
  188. #define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
  189. #define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
  190. #define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
  191. /* PG flags */
  192. #define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
  193. #define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
  194. #define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
  195. #define RADEON_PG_SUPPORT_UVD (1 << 3)
  196. #define RADEON_PG_SUPPORT_VCE (1 << 4)
  197. #define RADEON_PG_SUPPORT_CP (1 << 5)
  198. #define RADEON_PG_SUPPORT_GDS (1 << 6)
  199. #define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  200. #define RADEON_PG_SUPPORT_SDMA (1 << 8)
  201. #define RADEON_PG_SUPPORT_ACP (1 << 9)
  202. #define RADEON_PG_SUPPORT_SAMU (1 << 10)
  203. /* max cursor sizes (in pixels) */
  204. #define CURSOR_WIDTH 64
  205. #define CURSOR_HEIGHT 64
  206. #define CIK_CURSOR_WIDTH 128
  207. #define CIK_CURSOR_HEIGHT 128
  208. /*
  209. * Errata workarounds.
  210. */
  211. enum radeon_pll_errata {
  212. CHIP_ERRATA_R300_CG = 0x00000001,
  213. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  214. CHIP_ERRATA_PLL_DELAY = 0x00000004
  215. };
  216. struct radeon_device;
  217. /*
  218. * BIOS.
  219. */
  220. bool radeon_get_bios(struct radeon_device *rdev);
  221. /*
  222. * Dummy page
  223. */
  224. struct radeon_dummy_page {
  225. uint64_t entry;
  226. struct page *page;
  227. dma_addr_t addr;
  228. };
  229. int radeon_dummy_page_init(struct radeon_device *rdev);
  230. void radeon_dummy_page_fini(struct radeon_device *rdev);
  231. /*
  232. * Clocks
  233. */
  234. struct radeon_clock {
  235. struct radeon_pll p1pll;
  236. struct radeon_pll p2pll;
  237. struct radeon_pll dcpll;
  238. struct radeon_pll spll;
  239. struct radeon_pll mpll;
  240. /* 10 Khz units */
  241. uint32_t default_mclk;
  242. uint32_t default_sclk;
  243. uint32_t default_dispclk;
  244. uint32_t current_dispclk;
  245. uint32_t dp_extclk;
  246. uint32_t max_pixel_clock;
  247. uint32_t vco_freq;
  248. };
  249. /*
  250. * Power management
  251. */
  252. int radeon_pm_init(struct radeon_device *rdev);
  253. int radeon_pm_late_init(struct radeon_device *rdev);
  254. void radeon_pm_fini(struct radeon_device *rdev);
  255. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  256. void radeon_pm_suspend(struct radeon_device *rdev);
  257. void radeon_pm_resume(struct radeon_device *rdev);
  258. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  259. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  260. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  261. u8 clock_type,
  262. u32 clock,
  263. bool strobe_mode,
  264. struct atom_clock_dividers *dividers);
  265. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  266. u32 clock,
  267. bool strobe_mode,
  268. struct atom_mpll_param *mpll_param);
  269. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  270. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  271. u16 voltage_level, u8 voltage_type,
  272. u32 *gpio_value, u32 *gpio_mask);
  273. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  274. u32 eng_clock, u32 mem_clock);
  275. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  276. u8 voltage_type, u16 *voltage_step);
  277. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  278. u16 voltage_id, u16 *voltage);
  279. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  280. u16 *voltage,
  281. u16 leakage_idx);
  282. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  283. u16 *leakage_id);
  284. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  285. u16 *vddc, u16 *vddci,
  286. u16 virtual_voltage_id,
  287. u16 vbios_voltage_id);
  288. int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
  289. u16 virtual_voltage_id,
  290. u16 *voltage);
  291. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  292. u8 voltage_type,
  293. u16 nominal_voltage,
  294. u16 *true_voltage);
  295. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  296. u8 voltage_type, u16 *min_voltage);
  297. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  298. u8 voltage_type, u16 *max_voltage);
  299. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  300. u8 voltage_type, u8 voltage_mode,
  301. struct atom_voltage_table *voltage_table);
  302. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  303. u8 voltage_type, u8 voltage_mode);
  304. int radeon_atom_get_svi2_info(struct radeon_device *rdev,
  305. u8 voltage_type,
  306. u8 *svd_gpio_id, u8 *svc_gpio_id);
  307. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  308. u32 mem_clock);
  309. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  310. u32 mem_clock);
  311. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  312. u8 module_index,
  313. struct atom_mc_reg_table *reg_table);
  314. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  315. u8 module_index, struct atom_memory_info *mem_info);
  316. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  317. bool gddr5, u8 module_index,
  318. struct atom_memory_clock_range_table *mclk_range_table);
  319. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  320. u16 voltage_id, u16 *voltage);
  321. void rs690_pm_info(struct radeon_device *rdev);
  322. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  323. unsigned *bankh, unsigned *mtaspect,
  324. unsigned *tile_split);
  325. /*
  326. * Fences.
  327. */
  328. struct radeon_fence_driver {
  329. struct radeon_device *rdev;
  330. uint32_t scratch_reg;
  331. uint64_t gpu_addr;
  332. volatile uint32_t *cpu_addr;
  333. /* sync_seq is protected by ring emission lock */
  334. uint64_t sync_seq[RADEON_NUM_RINGS];
  335. atomic64_t last_seq;
  336. bool initialized, delayed_irq;
  337. struct delayed_work lockup_work;
  338. };
  339. struct radeon_fence {
  340. struct dma_fence base;
  341. struct radeon_device *rdev;
  342. uint64_t seq;
  343. /* RB, DMA, etc. */
  344. unsigned ring;
  345. bool is_vm_update;
  346. wait_queue_entry_t fence_wake;
  347. };
  348. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  349. void radeon_fence_driver_init(struct radeon_device *rdev);
  350. void radeon_fence_driver_fini(struct radeon_device *rdev);
  351. void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
  352. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  353. void radeon_fence_process(struct radeon_device *rdev, int ring);
  354. bool radeon_fence_signaled(struct radeon_fence *fence);
  355. long radeon_fence_wait_timeout(struct radeon_fence *fence, bool interruptible, long timeout);
  356. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  357. int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
  358. int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
  359. int radeon_fence_wait_any(struct radeon_device *rdev,
  360. struct radeon_fence **fences,
  361. bool intr);
  362. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  363. void radeon_fence_unref(struct radeon_fence **fence);
  364. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  365. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  366. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  367. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  368. struct radeon_fence *b)
  369. {
  370. if (!a) {
  371. return b;
  372. }
  373. if (!b) {
  374. return a;
  375. }
  376. BUG_ON(a->ring != b->ring);
  377. if (a->seq > b->seq) {
  378. return a;
  379. } else {
  380. return b;
  381. }
  382. }
  383. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  384. struct radeon_fence *b)
  385. {
  386. if (!a) {
  387. return false;
  388. }
  389. if (!b) {
  390. return true;
  391. }
  392. BUG_ON(a->ring != b->ring);
  393. return a->seq < b->seq;
  394. }
  395. /*
  396. * Tiling registers
  397. */
  398. struct radeon_surface_reg {
  399. struct radeon_bo *bo;
  400. };
  401. #define RADEON_GEM_MAX_SURFACES 8
  402. /*
  403. * TTM.
  404. */
  405. struct radeon_mman {
  406. struct ttm_device bdev;
  407. bool initialized;
  408. };
  409. struct radeon_bo_list {
  410. struct radeon_bo *robj;
  411. struct ttm_validate_buffer tv;
  412. uint64_t gpu_offset;
  413. unsigned preferred_domains;
  414. unsigned allowed_domains;
  415. uint32_t tiling_flags;
  416. };
  417. /* bo virtual address in a specific vm */
  418. struct radeon_bo_va {
  419. /* protected by bo being reserved */
  420. struct list_head bo_list;
  421. uint32_t flags;
  422. struct radeon_fence *last_pt_update;
  423. unsigned ref_count;
  424. /* protected by vm mutex */
  425. struct interval_tree_node it;
  426. struct list_head vm_status;
  427. /* constant after initialization */
  428. struct radeon_vm *vm;
  429. struct radeon_bo *bo;
  430. };
  431. struct radeon_bo {
  432. /* Protected by gem.mutex */
  433. struct list_head list;
  434. /* Protected by tbo.reserved */
  435. u32 initial_domain;
  436. struct ttm_place placements[4];
  437. struct ttm_placement placement;
  438. struct ttm_buffer_object tbo;
  439. struct ttm_bo_kmap_obj kmap;
  440. u32 flags;
  441. void *kptr;
  442. u32 tiling_flags;
  443. u32 pitch;
  444. int surface_reg;
  445. unsigned prime_shared_count;
  446. /* list of all virtual address to which this bo
  447. * is associated to
  448. */
  449. struct list_head va;
  450. /* Constant after initialization */
  451. struct radeon_device *rdev;
  452. pid_t pid;
  453. #ifdef CONFIG_MMU_NOTIFIER
  454. struct mmu_interval_notifier notifier;
  455. #endif
  456. };
  457. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, tbo.base)
  458. /* sub-allocation manager, it has to be protected by another lock.
  459. * By conception this is an helper for other part of the driver
  460. * like the indirect buffer or semaphore, which both have their
  461. * locking.
  462. *
  463. * Principe is simple, we keep a list of sub allocation in offset
  464. * order (first entry has offset == 0, last entry has the highest
  465. * offset).
  466. *
  467. * When allocating new object we first check if there is room at
  468. * the end total_size - (last_object_offset + last_object_size) >=
  469. * alloc_size. If so we allocate new object there.
  470. *
  471. * When there is not enough room at the end, we start waiting for
  472. * each sub object until we reach object_offset+object_size >=
  473. * alloc_size, this object then become the sub object we return.
  474. *
  475. * Alignment can't be bigger than page size.
  476. *
  477. * Hole are not considered for allocation to keep things simple.
  478. * Assumption is that there won't be hole (all object on same
  479. * alignment).
  480. */
  481. struct radeon_sa_manager {
  482. wait_queue_head_t wq;
  483. struct radeon_bo *bo;
  484. struct list_head *hole;
  485. struct list_head flist[RADEON_NUM_RINGS];
  486. struct list_head olist;
  487. unsigned size;
  488. uint64_t gpu_addr;
  489. void *cpu_ptr;
  490. uint32_t domain;
  491. uint32_t align;
  492. };
  493. struct radeon_sa_bo;
  494. /* sub-allocation buffer */
  495. struct radeon_sa_bo {
  496. struct list_head olist;
  497. struct list_head flist;
  498. struct radeon_sa_manager *manager;
  499. unsigned soffset;
  500. unsigned eoffset;
  501. struct radeon_fence *fence;
  502. };
  503. /*
  504. * GEM objects.
  505. */
  506. struct radeon_gem {
  507. struct mutex mutex;
  508. struct list_head objects;
  509. };
  510. extern const struct drm_gem_object_funcs radeon_gem_object_funcs;
  511. int radeon_gem_init(struct radeon_device *rdev);
  512. void radeon_gem_fini(struct radeon_device *rdev);
  513. int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
  514. int alignment, int initial_domain,
  515. u32 flags, bool kernel,
  516. struct drm_gem_object **obj);
  517. int radeon_mode_dumb_create(struct drm_file *file_priv,
  518. struct drm_device *dev,
  519. struct drm_mode_create_dumb *args);
  520. int radeon_mode_dumb_mmap(struct drm_file *filp,
  521. struct drm_device *dev,
  522. uint32_t handle, uint64_t *offset_p);
  523. /*
  524. * Semaphores.
  525. */
  526. struct radeon_semaphore {
  527. struct radeon_sa_bo *sa_bo;
  528. signed waiters;
  529. uint64_t gpu_addr;
  530. };
  531. int radeon_semaphore_create(struct radeon_device *rdev,
  532. struct radeon_semaphore **semaphore);
  533. bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  534. struct radeon_semaphore *semaphore);
  535. bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  536. struct radeon_semaphore *semaphore);
  537. void radeon_semaphore_free(struct radeon_device *rdev,
  538. struct radeon_semaphore **semaphore,
  539. struct radeon_fence *fence);
  540. /*
  541. * Synchronization
  542. */
  543. struct radeon_sync {
  544. struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
  545. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  546. struct radeon_fence *last_vm_update;
  547. };
  548. void radeon_sync_create(struct radeon_sync *sync);
  549. void radeon_sync_fence(struct radeon_sync *sync,
  550. struct radeon_fence *fence);
  551. int radeon_sync_resv(struct radeon_device *rdev,
  552. struct radeon_sync *sync,
  553. struct dma_resv *resv,
  554. bool shared);
  555. int radeon_sync_rings(struct radeon_device *rdev,
  556. struct radeon_sync *sync,
  557. int waiting_ring);
  558. void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
  559. struct radeon_fence *fence);
  560. /*
  561. * GART structures, functions & helpers
  562. */
  563. struct radeon_mc;
  564. #define RADEON_GPU_PAGE_SIZE 4096
  565. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  566. #define RADEON_GPU_PAGE_SHIFT 12
  567. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  568. #define RADEON_GART_PAGE_DUMMY 0
  569. #define RADEON_GART_PAGE_VALID (1 << 0)
  570. #define RADEON_GART_PAGE_READ (1 << 1)
  571. #define RADEON_GART_PAGE_WRITE (1 << 2)
  572. #define RADEON_GART_PAGE_SNOOP (1 << 3)
  573. struct radeon_gart {
  574. dma_addr_t table_addr;
  575. struct radeon_bo *robj;
  576. void *ptr;
  577. unsigned num_gpu_pages;
  578. unsigned num_cpu_pages;
  579. unsigned table_size;
  580. struct page **pages;
  581. uint64_t *pages_entry;
  582. bool ready;
  583. };
  584. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  585. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  586. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  587. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  588. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  589. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  590. int radeon_gart_init(struct radeon_device *rdev);
  591. void radeon_gart_fini(struct radeon_device *rdev);
  592. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  593. int pages);
  594. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  595. int pages, struct page **pagelist,
  596. dma_addr_t *dma_addr, uint32_t flags);
  597. /*
  598. * GPU MC structures, functions & helpers
  599. */
  600. struct radeon_mc {
  601. resource_size_t aper_size;
  602. resource_size_t aper_base;
  603. resource_size_t agp_base;
  604. /* for some chips with <= 32MB we need to lie
  605. * about vram size near mc fb location */
  606. u64 mc_vram_size;
  607. u64 visible_vram_size;
  608. u64 gtt_size;
  609. u64 gtt_start;
  610. u64 gtt_end;
  611. u64 vram_start;
  612. u64 vram_end;
  613. unsigned vram_width;
  614. u64 real_vram_size;
  615. int vram_mtrr;
  616. bool vram_is_ddr;
  617. bool igp_sideport_enabled;
  618. u64 gtt_base_align;
  619. u64 mc_mask;
  620. };
  621. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  622. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  623. /*
  624. * GPU scratch registers structures, functions & helpers
  625. */
  626. struct radeon_scratch {
  627. unsigned num_reg;
  628. uint32_t reg_base;
  629. bool free[32];
  630. uint32_t reg[32];
  631. };
  632. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  633. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  634. /*
  635. * GPU doorbell structures, functions & helpers
  636. */
  637. #define RADEON_MAX_DOORBELLS 1024 /* Reserve at most 1024 doorbell slots for radeon-owned rings. */
  638. struct radeon_doorbell {
  639. /* doorbell mmio */
  640. resource_size_t base;
  641. resource_size_t size;
  642. u32 __iomem *ptr;
  643. u32 num_doorbells; /* Number of doorbells actually reserved for radeon. */
  644. DECLARE_BITMAP(used, RADEON_MAX_DOORBELLS);
  645. };
  646. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  647. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  648. /*
  649. * IRQS.
  650. */
  651. struct radeon_flip_work {
  652. struct work_struct flip_work;
  653. struct work_struct unpin_work;
  654. struct radeon_device *rdev;
  655. int crtc_id;
  656. u32 target_vblank;
  657. uint64_t base;
  658. struct drm_pending_vblank_event *event;
  659. struct radeon_bo *old_rbo;
  660. struct dma_fence *fence;
  661. bool async;
  662. };
  663. struct r500_irq_stat_regs {
  664. u32 disp_int;
  665. u32 hdmi0_status;
  666. };
  667. struct r600_irq_stat_regs {
  668. u32 disp_int;
  669. u32 disp_int_cont;
  670. u32 disp_int_cont2;
  671. u32 d1grph_int;
  672. u32 d2grph_int;
  673. u32 hdmi0_status;
  674. u32 hdmi1_status;
  675. };
  676. struct evergreen_irq_stat_regs {
  677. u32 disp_int[6];
  678. u32 grph_int[6];
  679. u32 afmt_status[6];
  680. };
  681. struct cik_irq_stat_regs {
  682. u32 disp_int;
  683. u32 disp_int_cont;
  684. u32 disp_int_cont2;
  685. u32 disp_int_cont3;
  686. u32 disp_int_cont4;
  687. u32 disp_int_cont5;
  688. u32 disp_int_cont6;
  689. u32 d1grph_int;
  690. u32 d2grph_int;
  691. u32 d3grph_int;
  692. u32 d4grph_int;
  693. u32 d5grph_int;
  694. u32 d6grph_int;
  695. };
  696. union radeon_irq_stat_regs {
  697. struct r500_irq_stat_regs r500;
  698. struct r600_irq_stat_regs r600;
  699. struct evergreen_irq_stat_regs evergreen;
  700. struct cik_irq_stat_regs cik;
  701. };
  702. struct radeon_irq {
  703. bool installed;
  704. spinlock_t lock;
  705. atomic_t ring_int[RADEON_NUM_RINGS];
  706. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  707. atomic_t pflip[RADEON_MAX_CRTCS];
  708. wait_queue_head_t vblank_queue;
  709. bool hpd[RADEON_MAX_HPD_PINS];
  710. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  711. union radeon_irq_stat_regs stat_regs;
  712. bool dpm_thermal;
  713. };
  714. int radeon_irq_kms_init(struct radeon_device *rdev);
  715. void radeon_irq_kms_fini(struct radeon_device *rdev);
  716. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  717. bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
  718. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  719. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  720. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  721. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  722. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  723. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  724. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  725. /*
  726. * CP & rings.
  727. */
  728. struct radeon_ib {
  729. struct radeon_sa_bo *sa_bo;
  730. uint32_t length_dw;
  731. uint64_t gpu_addr;
  732. uint32_t *ptr;
  733. int ring;
  734. struct radeon_fence *fence;
  735. struct radeon_vm *vm;
  736. bool is_const_ib;
  737. struct radeon_sync sync;
  738. };
  739. struct radeon_ring {
  740. struct radeon_device *rdev;
  741. struct radeon_bo *ring_obj;
  742. volatile uint32_t *ring;
  743. unsigned rptr_offs;
  744. unsigned rptr_save_reg;
  745. u64 next_rptr_gpu_addr;
  746. volatile u32 *next_rptr_cpu_addr;
  747. unsigned wptr;
  748. unsigned wptr_old;
  749. unsigned ring_size;
  750. unsigned ring_free_dw;
  751. int count_dw;
  752. atomic_t last_rptr;
  753. atomic64_t last_activity;
  754. uint64_t gpu_addr;
  755. uint32_t align_mask;
  756. uint32_t ptr_mask;
  757. bool ready;
  758. u32 nop;
  759. u32 idx;
  760. u64 last_semaphore_signal_addr;
  761. u64 last_semaphore_wait_addr;
  762. /* for CIK queues */
  763. u32 me;
  764. u32 pipe;
  765. u32 queue;
  766. struct radeon_bo *mqd_obj;
  767. u32 doorbell_index;
  768. unsigned wptr_offs;
  769. };
  770. struct radeon_mec {
  771. struct radeon_bo *hpd_eop_obj;
  772. u64 hpd_eop_gpu_addr;
  773. u32 num_pipe;
  774. u32 num_mec;
  775. u32 num_queue;
  776. };
  777. /*
  778. * VM
  779. */
  780. /* maximum number of VMIDs */
  781. #define RADEON_NUM_VM 16
  782. /* number of entries in page table */
  783. #define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
  784. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  785. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  786. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  787. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  788. #define R600_PTE_VALID (1 << 0)
  789. #define R600_PTE_SYSTEM (1 << 1)
  790. #define R600_PTE_SNOOPED (1 << 2)
  791. #define R600_PTE_READABLE (1 << 5)
  792. #define R600_PTE_WRITEABLE (1 << 6)
  793. /* PTE (Page Table Entry) fragment field for different page sizes */
  794. #define R600_PTE_FRAG_4KB (0 << 7)
  795. #define R600_PTE_FRAG_64KB (4 << 7)
  796. #define R600_PTE_FRAG_256KB (6 << 7)
  797. /* flags needed to be set so we can copy directly from the GART table */
  798. #define R600_PTE_GART_MASK ( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
  799. R600_PTE_SYSTEM | R600_PTE_VALID )
  800. struct radeon_vm_pt {
  801. struct radeon_bo *bo;
  802. uint64_t addr;
  803. };
  804. struct radeon_vm_id {
  805. unsigned id;
  806. uint64_t pd_gpu_addr;
  807. /* last flushed PD/PT update */
  808. struct radeon_fence *flushed_updates;
  809. /* last use of vmid */
  810. struct radeon_fence *last_id_use;
  811. };
  812. struct radeon_vm {
  813. struct mutex mutex;
  814. struct rb_root_cached va;
  815. /* protecting invalidated and freed */
  816. spinlock_t status_lock;
  817. /* BOs moved, but not yet updated in the PT */
  818. struct list_head invalidated;
  819. /* BOs freed, but not yet updated in the PT */
  820. struct list_head freed;
  821. /* BOs cleared in the PT */
  822. struct list_head cleared;
  823. /* contains the page directory */
  824. struct radeon_bo *page_directory;
  825. unsigned max_pde_used;
  826. /* array of page tables, one for each page directory entry */
  827. struct radeon_vm_pt *page_tables;
  828. struct radeon_bo_va *ib_bo_va;
  829. /* for id and flush management per ring */
  830. struct radeon_vm_id ids[RADEON_NUM_RINGS];
  831. };
  832. struct radeon_vm_manager {
  833. struct radeon_fence *active[RADEON_NUM_VM];
  834. uint32_t max_pfn;
  835. /* number of VMIDs */
  836. unsigned nvm;
  837. /* vram base address for page table entry */
  838. u64 vram_base_offset;
  839. /* is vm enabled? */
  840. bool enabled;
  841. /* for hw to save the PD addr on suspend/resume */
  842. uint32_t saved_table_addr[RADEON_NUM_VM];
  843. };
  844. /*
  845. * file private structure
  846. */
  847. struct radeon_fpriv {
  848. struct radeon_vm vm;
  849. };
  850. /*
  851. * R6xx+ IH ring
  852. */
  853. struct r600_ih {
  854. struct radeon_bo *ring_obj;
  855. volatile uint32_t *ring;
  856. unsigned rptr;
  857. unsigned ring_size;
  858. uint64_t gpu_addr;
  859. uint32_t ptr_mask;
  860. atomic_t lock;
  861. bool enabled;
  862. };
  863. /*
  864. * RLC stuff
  865. */
  866. #include "clearstate_defs.h"
  867. struct radeon_rlc {
  868. /* for power gating */
  869. struct radeon_bo *save_restore_obj;
  870. uint64_t save_restore_gpu_addr;
  871. volatile uint32_t *sr_ptr;
  872. const u32 *reg_list;
  873. u32 reg_list_size;
  874. /* for clear state */
  875. struct radeon_bo *clear_state_obj;
  876. uint64_t clear_state_gpu_addr;
  877. volatile uint32_t *cs_ptr;
  878. const struct cs_section_def *cs_data;
  879. u32 clear_state_size;
  880. /* for cp tables */
  881. struct radeon_bo *cp_table_obj;
  882. uint64_t cp_table_gpu_addr;
  883. volatile uint32_t *cp_table_ptr;
  884. u32 cp_table_size;
  885. };
  886. int radeon_ib_get(struct radeon_device *rdev, int ring,
  887. struct radeon_ib *ib, struct radeon_vm *vm,
  888. unsigned size);
  889. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  890. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  891. struct radeon_ib *const_ib, bool hdp_flush);
  892. int radeon_ib_pool_init(struct radeon_device *rdev);
  893. void radeon_ib_pool_fini(struct radeon_device *rdev);
  894. int radeon_ib_ring_tests(struct radeon_device *rdev);
  895. /* Ring access between begin & end cannot sleep */
  896. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  897. struct radeon_ring *ring);
  898. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  899. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  900. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  901. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
  902. bool hdp_flush);
  903. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
  904. bool hdp_flush);
  905. void radeon_ring_undo(struct radeon_ring *ring);
  906. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  907. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  908. void radeon_ring_lockup_update(struct radeon_device *rdev,
  909. struct radeon_ring *ring);
  910. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  911. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  912. uint32_t **data);
  913. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  914. unsigned size, uint32_t *data);
  915. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  916. unsigned rptr_offs, u32 nop);
  917. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  918. /* r600 async dma */
  919. void r600_dma_stop(struct radeon_device *rdev);
  920. int r600_dma_resume(struct radeon_device *rdev);
  921. void r600_dma_fini(struct radeon_device *rdev);
  922. void cayman_dma_stop(struct radeon_device *rdev);
  923. int cayman_dma_resume(struct radeon_device *rdev);
  924. void cayman_dma_fini(struct radeon_device *rdev);
  925. /*
  926. * CS.
  927. */
  928. struct radeon_cs_chunk {
  929. uint32_t length_dw;
  930. uint32_t *kdata;
  931. void __user *user_ptr;
  932. };
  933. struct radeon_cs_parser {
  934. struct device *dev;
  935. struct radeon_device *rdev;
  936. struct drm_file *filp;
  937. /* chunks */
  938. unsigned nchunks;
  939. struct radeon_cs_chunk *chunks;
  940. uint64_t *chunks_array;
  941. /* IB */
  942. unsigned idx;
  943. /* relocations */
  944. unsigned nrelocs;
  945. struct radeon_bo_list *relocs;
  946. struct radeon_bo_list *vm_bos;
  947. struct list_head validated;
  948. unsigned dma_reloc_idx;
  949. /* indices of various chunks */
  950. struct radeon_cs_chunk *chunk_ib;
  951. struct radeon_cs_chunk *chunk_relocs;
  952. struct radeon_cs_chunk *chunk_flags;
  953. struct radeon_cs_chunk *chunk_const_ib;
  954. struct radeon_ib ib;
  955. struct radeon_ib const_ib;
  956. void *track;
  957. unsigned family;
  958. int parser_error;
  959. u32 cs_flags;
  960. u32 ring;
  961. s32 priority;
  962. struct ww_acquire_ctx ticket;
  963. };
  964. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  965. {
  966. struct radeon_cs_chunk *ibc = p->chunk_ib;
  967. if (ibc->kdata)
  968. return ibc->kdata[idx];
  969. return p->ib.ptr[idx];
  970. }
  971. struct radeon_cs_packet {
  972. unsigned idx;
  973. unsigned type;
  974. unsigned reg;
  975. unsigned opcode;
  976. int count;
  977. unsigned one_reg_wr;
  978. };
  979. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  980. struct radeon_cs_packet *pkt,
  981. unsigned idx, unsigned reg);
  982. /*
  983. * AGP
  984. */
  985. struct radeon_agp_mode {
  986. unsigned long mode; /**< AGP mode */
  987. };
  988. struct radeon_agp_info {
  989. int agp_version_major;
  990. int agp_version_minor;
  991. unsigned long mode;
  992. unsigned long aperture_base; /* physical address */
  993. unsigned long aperture_size; /* bytes */
  994. unsigned long memory_allowed; /* bytes */
  995. unsigned long memory_used;
  996. /* PCI information */
  997. unsigned short id_vendor;
  998. unsigned short id_device;
  999. };
  1000. struct radeon_agp_head {
  1001. struct agp_kern_info agp_info;
  1002. struct list_head memory;
  1003. unsigned long mode;
  1004. struct agp_bridge_data *bridge;
  1005. int enabled;
  1006. int acquired;
  1007. unsigned long base;
  1008. int agp_mtrr;
  1009. int cant_use_aperture;
  1010. unsigned long page_mask;
  1011. };
  1012. #if IS_ENABLED(CONFIG_AGP)
  1013. struct radeon_agp_head *radeon_agp_head_init(struct drm_device *dev);
  1014. #else
  1015. static inline struct radeon_agp_head *radeon_agp_head_init(struct drm_device *dev)
  1016. {
  1017. return NULL;
  1018. }
  1019. #endif
  1020. int radeon_agp_init(struct radeon_device *rdev);
  1021. void radeon_agp_resume(struct radeon_device *rdev);
  1022. void radeon_agp_suspend(struct radeon_device *rdev);
  1023. void radeon_agp_fini(struct radeon_device *rdev);
  1024. /*
  1025. * Writeback
  1026. */
  1027. struct radeon_wb {
  1028. struct radeon_bo *wb_obj;
  1029. volatile uint32_t *wb;
  1030. uint64_t gpu_addr;
  1031. bool enabled;
  1032. bool use_event;
  1033. };
  1034. #define RADEON_WB_SCRATCH_OFFSET 0
  1035. #define RADEON_WB_RING0_NEXT_RPTR 256
  1036. #define RADEON_WB_CP_RPTR_OFFSET 1024
  1037. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  1038. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  1039. #define R600_WB_DMA_RPTR_OFFSET 1792
  1040. #define R600_WB_IH_WPTR_OFFSET 2048
  1041. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  1042. #define R600_WB_EVENT_OFFSET 3072
  1043. #define CIK_WB_CP1_WPTR_OFFSET 3328
  1044. #define CIK_WB_CP2_WPTR_OFFSET 3584
  1045. #define R600_WB_DMA_RING_TEST_OFFSET 3588
  1046. #define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
  1047. /**
  1048. * struct radeon_pm - power management datas
  1049. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  1050. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  1051. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  1052. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  1053. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  1054. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  1055. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  1056. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  1057. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  1058. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  1059. * @needed_bandwidth: current bandwidth needs
  1060. *
  1061. * It keeps track of various data needed to take powermanagement decision.
  1062. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  1063. * Equation between gpu/memory clock and available bandwidth is hw dependent
  1064. * (type of memory, bus size, efficiency, ...)
  1065. */
  1066. enum radeon_pm_method {
  1067. PM_METHOD_PROFILE,
  1068. PM_METHOD_DYNPM,
  1069. PM_METHOD_DPM,
  1070. };
  1071. enum radeon_dynpm_state {
  1072. DYNPM_STATE_DISABLED,
  1073. DYNPM_STATE_MINIMUM,
  1074. DYNPM_STATE_PAUSED,
  1075. DYNPM_STATE_ACTIVE,
  1076. DYNPM_STATE_SUSPENDED,
  1077. };
  1078. enum radeon_dynpm_action {
  1079. DYNPM_ACTION_NONE,
  1080. DYNPM_ACTION_MINIMUM,
  1081. DYNPM_ACTION_DOWNCLOCK,
  1082. DYNPM_ACTION_UPCLOCK,
  1083. DYNPM_ACTION_DEFAULT
  1084. };
  1085. enum radeon_voltage_type {
  1086. VOLTAGE_NONE = 0,
  1087. VOLTAGE_GPIO,
  1088. VOLTAGE_VDDC,
  1089. VOLTAGE_SW
  1090. };
  1091. enum radeon_pm_state_type {
  1092. /* not used for dpm */
  1093. POWER_STATE_TYPE_DEFAULT,
  1094. POWER_STATE_TYPE_POWERSAVE,
  1095. /* user selectable states */
  1096. POWER_STATE_TYPE_BATTERY,
  1097. POWER_STATE_TYPE_BALANCED,
  1098. POWER_STATE_TYPE_PERFORMANCE,
  1099. /* internal states */
  1100. POWER_STATE_TYPE_INTERNAL_UVD,
  1101. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1102. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1103. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1104. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1105. POWER_STATE_TYPE_INTERNAL_BOOT,
  1106. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1107. POWER_STATE_TYPE_INTERNAL_ACPI,
  1108. POWER_STATE_TYPE_INTERNAL_ULV,
  1109. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1110. };
  1111. enum radeon_pm_profile_type {
  1112. PM_PROFILE_DEFAULT,
  1113. PM_PROFILE_AUTO,
  1114. PM_PROFILE_LOW,
  1115. PM_PROFILE_MID,
  1116. PM_PROFILE_HIGH,
  1117. };
  1118. #define PM_PROFILE_DEFAULT_IDX 0
  1119. #define PM_PROFILE_LOW_SH_IDX 1
  1120. #define PM_PROFILE_MID_SH_IDX 2
  1121. #define PM_PROFILE_HIGH_SH_IDX 3
  1122. #define PM_PROFILE_LOW_MH_IDX 4
  1123. #define PM_PROFILE_MID_MH_IDX 5
  1124. #define PM_PROFILE_HIGH_MH_IDX 6
  1125. #define PM_PROFILE_MAX 7
  1126. struct radeon_pm_profile {
  1127. int dpms_off_ps_idx;
  1128. int dpms_on_ps_idx;
  1129. int dpms_off_cm_idx;
  1130. int dpms_on_cm_idx;
  1131. };
  1132. enum radeon_int_thermal_type {
  1133. THERMAL_TYPE_NONE,
  1134. THERMAL_TYPE_EXTERNAL,
  1135. THERMAL_TYPE_EXTERNAL_GPIO,
  1136. THERMAL_TYPE_RV6XX,
  1137. THERMAL_TYPE_RV770,
  1138. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1139. THERMAL_TYPE_EVERGREEN,
  1140. THERMAL_TYPE_SUMO,
  1141. THERMAL_TYPE_NI,
  1142. THERMAL_TYPE_SI,
  1143. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1144. THERMAL_TYPE_CI,
  1145. THERMAL_TYPE_KV,
  1146. };
  1147. struct radeon_voltage {
  1148. enum radeon_voltage_type type;
  1149. /* gpio voltage */
  1150. struct radeon_gpio_rec gpio;
  1151. u32 delay; /* delay in usec from voltage drop to sclk change */
  1152. bool active_high; /* voltage drop is active when bit is high */
  1153. /* VDDC voltage */
  1154. u8 vddc_id; /* index into vddc voltage table */
  1155. u8 vddci_id; /* index into vddci voltage table */
  1156. bool vddci_enabled;
  1157. /* r6xx+ sw */
  1158. u16 voltage;
  1159. /* evergreen+ vddci */
  1160. u16 vddci;
  1161. };
  1162. /* clock mode flags */
  1163. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1164. struct radeon_pm_clock_info {
  1165. /* memory clock */
  1166. u32 mclk;
  1167. /* engine clock */
  1168. u32 sclk;
  1169. /* voltage info */
  1170. struct radeon_voltage voltage;
  1171. /* standardized clock flags */
  1172. u32 flags;
  1173. };
  1174. /* state flags */
  1175. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1176. struct radeon_power_state {
  1177. enum radeon_pm_state_type type;
  1178. struct radeon_pm_clock_info *clock_info;
  1179. /* number of valid clock modes in this power state */
  1180. int num_clock_modes;
  1181. struct radeon_pm_clock_info *default_clock_mode;
  1182. /* standardized state flags */
  1183. u32 flags;
  1184. u32 misc; /* vbios specific flags */
  1185. u32 misc2; /* vbios specific flags */
  1186. int pcie_lanes; /* pcie lanes */
  1187. };
  1188. /*
  1189. * Some modes are overclocked by very low value, accept them
  1190. */
  1191. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1192. enum radeon_dpm_auto_throttle_src {
  1193. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1194. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1195. };
  1196. enum radeon_dpm_event_src {
  1197. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1198. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1199. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1200. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1201. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1202. };
  1203. #define RADEON_MAX_VCE_LEVELS 6
  1204. enum radeon_vce_level {
  1205. RADEON_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1206. RADEON_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1207. RADEON_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1208. RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1209. RADEON_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1210. RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1211. };
  1212. struct radeon_ps {
  1213. u32 caps; /* vbios flags */
  1214. u32 class; /* vbios flags */
  1215. u32 class2; /* vbios flags */
  1216. /* UVD clocks */
  1217. u32 vclk;
  1218. u32 dclk;
  1219. /* VCE clocks */
  1220. u32 evclk;
  1221. u32 ecclk;
  1222. bool vce_active;
  1223. enum radeon_vce_level vce_level;
  1224. /* asic priv */
  1225. void *ps_priv;
  1226. };
  1227. struct radeon_dpm_thermal {
  1228. /* thermal interrupt work */
  1229. struct work_struct work;
  1230. /* low temperature threshold */
  1231. int min_temp;
  1232. /* high temperature threshold */
  1233. int max_temp;
  1234. /* was interrupt low to high or high to low */
  1235. bool high_to_low;
  1236. };
  1237. enum radeon_clk_action
  1238. {
  1239. RADEON_SCLK_UP = 1,
  1240. RADEON_SCLK_DOWN
  1241. };
  1242. struct radeon_blacklist_clocks
  1243. {
  1244. u32 sclk;
  1245. u32 mclk;
  1246. enum radeon_clk_action action;
  1247. };
  1248. struct radeon_clock_and_voltage_limits {
  1249. u32 sclk;
  1250. u32 mclk;
  1251. u16 vddc;
  1252. u16 vddci;
  1253. };
  1254. struct radeon_clock_array {
  1255. u32 count;
  1256. u32 *values;
  1257. };
  1258. struct radeon_clock_voltage_dependency_entry {
  1259. u32 clk;
  1260. u16 v;
  1261. };
  1262. struct radeon_clock_voltage_dependency_table {
  1263. u32 count;
  1264. struct radeon_clock_voltage_dependency_entry *entries;
  1265. };
  1266. union radeon_cac_leakage_entry {
  1267. struct {
  1268. u16 vddc;
  1269. u32 leakage;
  1270. };
  1271. struct {
  1272. u16 vddc1;
  1273. u16 vddc2;
  1274. u16 vddc3;
  1275. };
  1276. };
  1277. struct radeon_cac_leakage_table {
  1278. u32 count;
  1279. union radeon_cac_leakage_entry *entries;
  1280. };
  1281. struct radeon_phase_shedding_limits_entry {
  1282. u16 voltage;
  1283. u32 sclk;
  1284. u32 mclk;
  1285. };
  1286. struct radeon_phase_shedding_limits_table {
  1287. u32 count;
  1288. struct radeon_phase_shedding_limits_entry *entries;
  1289. };
  1290. struct radeon_uvd_clock_voltage_dependency_entry {
  1291. u32 vclk;
  1292. u32 dclk;
  1293. u16 v;
  1294. };
  1295. struct radeon_uvd_clock_voltage_dependency_table {
  1296. u8 count;
  1297. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1298. };
  1299. struct radeon_vce_clock_voltage_dependency_entry {
  1300. u32 ecclk;
  1301. u32 evclk;
  1302. u16 v;
  1303. };
  1304. struct radeon_vce_clock_voltage_dependency_table {
  1305. u8 count;
  1306. struct radeon_vce_clock_voltage_dependency_entry *entries;
  1307. };
  1308. struct radeon_ppm_table {
  1309. u8 ppm_design;
  1310. u16 cpu_core_number;
  1311. u32 platform_tdp;
  1312. u32 small_ac_platform_tdp;
  1313. u32 platform_tdc;
  1314. u32 small_ac_platform_tdc;
  1315. u32 apu_tdp;
  1316. u32 dgpu_tdp;
  1317. u32 dgpu_ulv_power;
  1318. u32 tj_max;
  1319. };
  1320. struct radeon_cac_tdp_table {
  1321. u16 tdp;
  1322. u16 configurable_tdp;
  1323. u16 tdc;
  1324. u16 battery_power_limit;
  1325. u16 small_power_limit;
  1326. u16 low_cac_leakage;
  1327. u16 high_cac_leakage;
  1328. u16 maximum_power_delivery_limit;
  1329. };
  1330. struct radeon_dpm_dynamic_state {
  1331. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1332. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1333. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1334. struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1335. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1336. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1337. struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1338. struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1339. struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1340. struct radeon_clock_array valid_sclk_values;
  1341. struct radeon_clock_array valid_mclk_values;
  1342. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1343. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1344. u32 mclk_sclk_ratio;
  1345. u32 sclk_mclk_delta;
  1346. u16 vddc_vddci_delta;
  1347. u16 min_vddc_for_pcie_gen2;
  1348. struct radeon_cac_leakage_table cac_leakage_table;
  1349. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1350. struct radeon_ppm_table *ppm_table;
  1351. struct radeon_cac_tdp_table *cac_tdp_table;
  1352. };
  1353. struct radeon_dpm_fan {
  1354. u16 t_min;
  1355. u16 t_med;
  1356. u16 t_high;
  1357. u16 pwm_min;
  1358. u16 pwm_med;
  1359. u16 pwm_high;
  1360. u8 t_hyst;
  1361. u32 cycle_delay;
  1362. u16 t_max;
  1363. u8 control_mode;
  1364. u16 default_max_fan_pwm;
  1365. u16 default_fan_output_sensitivity;
  1366. u16 fan_output_sensitivity;
  1367. bool ucode_fan_control;
  1368. };
  1369. enum radeon_pcie_gen {
  1370. RADEON_PCIE_GEN1 = 0,
  1371. RADEON_PCIE_GEN2 = 1,
  1372. RADEON_PCIE_GEN3 = 2,
  1373. RADEON_PCIE_GEN_INVALID = 0xffff
  1374. };
  1375. enum radeon_dpm_forced_level {
  1376. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1377. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1378. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1379. };
  1380. struct radeon_vce_state {
  1381. /* vce clocks */
  1382. u32 evclk;
  1383. u32 ecclk;
  1384. /* gpu clocks */
  1385. u32 sclk;
  1386. u32 mclk;
  1387. u8 clk_idx;
  1388. u8 pstate;
  1389. };
  1390. struct radeon_dpm {
  1391. struct radeon_ps *ps;
  1392. /* number of valid power states */
  1393. int num_ps;
  1394. /* current power state that is active */
  1395. struct radeon_ps *current_ps;
  1396. /* requested power state */
  1397. struct radeon_ps *requested_ps;
  1398. /* boot up power state */
  1399. struct radeon_ps *boot_ps;
  1400. /* default uvd power state */
  1401. struct radeon_ps *uvd_ps;
  1402. /* vce requirements */
  1403. struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
  1404. enum radeon_vce_level vce_level;
  1405. enum radeon_pm_state_type state;
  1406. enum radeon_pm_state_type user_state;
  1407. u32 platform_caps;
  1408. u32 voltage_response_time;
  1409. u32 backbias_response_time;
  1410. void *priv;
  1411. u32 new_active_crtcs;
  1412. int new_active_crtc_count;
  1413. int high_pixelclock_count;
  1414. u32 current_active_crtcs;
  1415. int current_active_crtc_count;
  1416. bool single_display;
  1417. struct radeon_dpm_dynamic_state dyn_state;
  1418. struct radeon_dpm_fan fan;
  1419. u32 tdp_limit;
  1420. u32 near_tdp_limit;
  1421. u32 near_tdp_limit_adjusted;
  1422. u32 sq_ramping_threshold;
  1423. u32 cac_leakage;
  1424. u16 tdp_od_limit;
  1425. u32 tdp_adjustment;
  1426. u16 load_line_slope;
  1427. bool power_control;
  1428. bool ac_power;
  1429. /* special states active */
  1430. bool thermal_active;
  1431. bool uvd_active;
  1432. bool vce_active;
  1433. /* thermal handling */
  1434. struct radeon_dpm_thermal thermal;
  1435. /* forced levels */
  1436. enum radeon_dpm_forced_level forced_level;
  1437. /* track UVD streams */
  1438. unsigned sd;
  1439. unsigned hd;
  1440. };
  1441. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1442. void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
  1443. struct radeon_pm {
  1444. struct mutex mutex;
  1445. /* write locked while reprogramming mclk */
  1446. struct rw_semaphore mclk_lock;
  1447. u32 active_crtcs;
  1448. int active_crtc_count;
  1449. int req_vblank;
  1450. bool vblank_sync;
  1451. fixed20_12 max_bandwidth;
  1452. fixed20_12 igp_sideport_mclk;
  1453. fixed20_12 igp_system_mclk;
  1454. fixed20_12 igp_ht_link_clk;
  1455. fixed20_12 igp_ht_link_width;
  1456. fixed20_12 k8_bandwidth;
  1457. fixed20_12 sideport_bandwidth;
  1458. fixed20_12 ht_bandwidth;
  1459. fixed20_12 core_bandwidth;
  1460. fixed20_12 sclk;
  1461. fixed20_12 mclk;
  1462. fixed20_12 needed_bandwidth;
  1463. struct radeon_power_state *power_state;
  1464. /* number of valid power states */
  1465. int num_power_states;
  1466. int current_power_state_index;
  1467. int current_clock_mode_index;
  1468. int requested_power_state_index;
  1469. int requested_clock_mode_index;
  1470. int default_power_state_index;
  1471. u32 current_sclk;
  1472. u32 current_mclk;
  1473. u16 current_vddc;
  1474. u16 current_vddci;
  1475. u32 default_sclk;
  1476. u32 default_mclk;
  1477. u16 default_vddc;
  1478. u16 default_vddci;
  1479. struct radeon_i2c_chan *i2c_bus;
  1480. /* selected pm method */
  1481. enum radeon_pm_method pm_method;
  1482. /* dynpm power management */
  1483. struct delayed_work dynpm_idle_work;
  1484. enum radeon_dynpm_state dynpm_state;
  1485. enum radeon_dynpm_action dynpm_planned_action;
  1486. unsigned long dynpm_action_timeout;
  1487. bool dynpm_can_upclock;
  1488. bool dynpm_can_downclock;
  1489. /* profile-based power management */
  1490. enum radeon_pm_profile_type profile;
  1491. int profile_index;
  1492. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1493. /* internal thermal controller on rv6xx+ */
  1494. enum radeon_int_thermal_type int_thermal_type;
  1495. struct device *int_hwmon_dev;
  1496. /* fan control parameters */
  1497. bool no_fan;
  1498. u8 fan_pulses_per_revolution;
  1499. u8 fan_min_rpm;
  1500. u8 fan_max_rpm;
  1501. /* dpm */
  1502. bool dpm_enabled;
  1503. bool sysfs_initialized;
  1504. struct radeon_dpm dpm;
  1505. };
  1506. #define RADEON_PCIE_SPEED_25 1
  1507. #define RADEON_PCIE_SPEED_50 2
  1508. #define RADEON_PCIE_SPEED_80 4
  1509. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1510. enum radeon_pm_state_type ps_type,
  1511. int instance);
  1512. /*
  1513. * UVD
  1514. */
  1515. #define RADEON_DEFAULT_UVD_HANDLES 10
  1516. #define RADEON_MAX_UVD_HANDLES 30
  1517. #define RADEON_UVD_STACK_SIZE (200*1024)
  1518. #define RADEON_UVD_HEAP_SIZE (256*1024)
  1519. #define RADEON_UVD_SESSION_SIZE (50*1024)
  1520. struct radeon_uvd {
  1521. bool fw_header_present;
  1522. struct radeon_bo *vcpu_bo;
  1523. void *cpu_addr;
  1524. uint64_t gpu_addr;
  1525. unsigned max_handles;
  1526. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1527. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1528. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1529. struct delayed_work idle_work;
  1530. };
  1531. int radeon_uvd_init(struct radeon_device *rdev);
  1532. void radeon_uvd_fini(struct radeon_device *rdev);
  1533. int radeon_uvd_suspend(struct radeon_device *rdev);
  1534. int radeon_uvd_resume(struct radeon_device *rdev);
  1535. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1536. uint32_t handle, struct radeon_fence **fence);
  1537. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1538. uint32_t handle, struct radeon_fence **fence);
  1539. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
  1540. uint32_t allowed_domains);
  1541. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1542. struct drm_file *filp);
  1543. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1544. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1545. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1546. unsigned vclk, unsigned dclk,
  1547. unsigned vco_min, unsigned vco_max,
  1548. unsigned fb_factor, unsigned fb_mask,
  1549. unsigned pd_min, unsigned pd_max,
  1550. unsigned pd_even,
  1551. unsigned *optimal_fb_div,
  1552. unsigned *optimal_vclk_div,
  1553. unsigned *optimal_dclk_div);
  1554. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1555. unsigned cg_upll_func_cntl);
  1556. /*
  1557. * VCE
  1558. */
  1559. #define RADEON_MAX_VCE_HANDLES 16
  1560. struct radeon_vce {
  1561. struct radeon_bo *vcpu_bo;
  1562. uint64_t gpu_addr;
  1563. unsigned fw_version;
  1564. unsigned fb_version;
  1565. atomic_t handles[RADEON_MAX_VCE_HANDLES];
  1566. struct drm_file *filp[RADEON_MAX_VCE_HANDLES];
  1567. unsigned img_size[RADEON_MAX_VCE_HANDLES];
  1568. struct delayed_work idle_work;
  1569. uint32_t keyselect;
  1570. };
  1571. int radeon_vce_init(struct radeon_device *rdev);
  1572. void radeon_vce_fini(struct radeon_device *rdev);
  1573. int radeon_vce_suspend(struct radeon_device *rdev);
  1574. int radeon_vce_resume(struct radeon_device *rdev);
  1575. int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
  1576. uint32_t handle, struct radeon_fence **fence);
  1577. int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
  1578. uint32_t handle, struct radeon_fence **fence);
  1579. void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
  1580. void radeon_vce_note_usage(struct radeon_device *rdev);
  1581. int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
  1582. int radeon_vce_cs_parse(struct radeon_cs_parser *p);
  1583. bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
  1584. struct radeon_ring *ring,
  1585. struct radeon_semaphore *semaphore,
  1586. bool emit_wait);
  1587. void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
  1588. void radeon_vce_fence_emit(struct radeon_device *rdev,
  1589. struct radeon_fence *fence);
  1590. int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1591. int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
  1592. struct r600_audio_pin {
  1593. int channels;
  1594. int rate;
  1595. int bits_per_sample;
  1596. u8 status_bits;
  1597. u8 category_code;
  1598. u32 offset;
  1599. bool connected;
  1600. u32 id;
  1601. };
  1602. struct r600_audio {
  1603. bool enabled;
  1604. struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
  1605. int num_pins;
  1606. struct radeon_audio_funcs *hdmi_funcs;
  1607. struct radeon_audio_funcs *dp_funcs;
  1608. struct radeon_audio_basic_funcs *funcs;
  1609. };
  1610. /*
  1611. * Benchmarking
  1612. */
  1613. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1614. /*
  1615. * Testing
  1616. */
  1617. void radeon_test_moves(struct radeon_device *rdev);
  1618. void radeon_test_ring_sync(struct radeon_device *rdev,
  1619. struct radeon_ring *cpA,
  1620. struct radeon_ring *cpB);
  1621. void radeon_test_syncing(struct radeon_device *rdev);
  1622. /*
  1623. * MMU Notifier
  1624. */
  1625. #if defined(CONFIG_MMU_NOTIFIER)
  1626. int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
  1627. void radeon_mn_unregister(struct radeon_bo *bo);
  1628. #else
  1629. static inline int radeon_mn_register(struct radeon_bo *bo, unsigned long addr)
  1630. {
  1631. return -ENODEV;
  1632. }
  1633. static inline void radeon_mn_unregister(struct radeon_bo *bo) {}
  1634. #endif
  1635. /*
  1636. * Debugfs
  1637. */
  1638. void radeon_debugfs_fence_init(struct radeon_device *rdev);
  1639. void radeon_gem_debugfs_init(struct radeon_device *rdev);
  1640. /*
  1641. * ASIC ring specific functions.
  1642. */
  1643. struct radeon_asic_ring {
  1644. /* ring read/write ptr handling */
  1645. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1646. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1647. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1648. /* validating and patching of IBs */
  1649. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1650. int (*cs_parse)(struct radeon_cs_parser *p);
  1651. /* command emmit functions */
  1652. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1653. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1654. void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
  1655. bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1656. struct radeon_semaphore *semaphore, bool emit_wait);
  1657. void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
  1658. unsigned vm_id, uint64_t pd_addr);
  1659. /* testing functions */
  1660. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1661. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1662. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1663. /* deprecated */
  1664. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1665. };
  1666. /*
  1667. * ASIC specific functions.
  1668. */
  1669. struct radeon_asic {
  1670. int (*init)(struct radeon_device *rdev);
  1671. void (*fini)(struct radeon_device *rdev);
  1672. int (*resume)(struct radeon_device *rdev);
  1673. int (*suspend)(struct radeon_device *rdev);
  1674. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1675. int (*asic_reset)(struct radeon_device *rdev, bool hard);
  1676. /* Flush the HDP cache via MMIO */
  1677. void (*mmio_hdp_flush)(struct radeon_device *rdev);
  1678. /* check if 3D engine is idle */
  1679. bool (*gui_idle)(struct radeon_device *rdev);
  1680. /* wait for mc_idle */
  1681. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1682. /* get the reference clock */
  1683. u32 (*get_xclk)(struct radeon_device *rdev);
  1684. /* get the gpu clock counter */
  1685. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1686. /* get register for info ioctl */
  1687. int (*get_allowed_info_register)(struct radeon_device *rdev, u32 reg, u32 *val);
  1688. /* gart */
  1689. struct {
  1690. void (*tlb_flush)(struct radeon_device *rdev);
  1691. uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
  1692. void (*set_page)(struct radeon_device *rdev, unsigned i,
  1693. uint64_t entry);
  1694. } gart;
  1695. struct {
  1696. int (*init)(struct radeon_device *rdev);
  1697. void (*fini)(struct radeon_device *rdev);
  1698. void (*copy_pages)(struct radeon_device *rdev,
  1699. struct radeon_ib *ib,
  1700. uint64_t pe, uint64_t src,
  1701. unsigned count);
  1702. void (*write_pages)(struct radeon_device *rdev,
  1703. struct radeon_ib *ib,
  1704. uint64_t pe,
  1705. uint64_t addr, unsigned count,
  1706. uint32_t incr, uint32_t flags);
  1707. void (*set_pages)(struct radeon_device *rdev,
  1708. struct radeon_ib *ib,
  1709. uint64_t pe,
  1710. uint64_t addr, unsigned count,
  1711. uint32_t incr, uint32_t flags);
  1712. void (*pad_ib)(struct radeon_ib *ib);
  1713. } vm;
  1714. /* ring specific callbacks */
  1715. const struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
  1716. /* irqs */
  1717. struct {
  1718. int (*set)(struct radeon_device *rdev);
  1719. int (*process)(struct radeon_device *rdev);
  1720. } irq;
  1721. /* displays */
  1722. struct {
  1723. /* display watermarks */
  1724. void (*bandwidth_update)(struct radeon_device *rdev);
  1725. /* get frame count */
  1726. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1727. /* wait for vblank */
  1728. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1729. /* set backlight level */
  1730. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1731. /* get backlight level */
  1732. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1733. /* audio callbacks */
  1734. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1735. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1736. } display;
  1737. /* copy functions for bo handling */
  1738. struct {
  1739. struct radeon_fence *(*blit)(struct radeon_device *rdev,
  1740. uint64_t src_offset,
  1741. uint64_t dst_offset,
  1742. unsigned num_gpu_pages,
  1743. struct dma_resv *resv);
  1744. u32 blit_ring_index;
  1745. struct radeon_fence *(*dma)(struct radeon_device *rdev,
  1746. uint64_t src_offset,
  1747. uint64_t dst_offset,
  1748. unsigned num_gpu_pages,
  1749. struct dma_resv *resv);
  1750. u32 dma_ring_index;
  1751. /* method used for bo copy */
  1752. struct radeon_fence *(*copy)(struct radeon_device *rdev,
  1753. uint64_t src_offset,
  1754. uint64_t dst_offset,
  1755. unsigned num_gpu_pages,
  1756. struct dma_resv *resv);
  1757. /* ring used for bo copies */
  1758. u32 copy_ring_index;
  1759. } copy;
  1760. /* surfaces */
  1761. struct {
  1762. int (*set_reg)(struct radeon_device *rdev, int reg,
  1763. uint32_t tiling_flags, uint32_t pitch,
  1764. uint32_t offset, uint32_t obj_size);
  1765. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1766. } surface;
  1767. /* hotplug detect */
  1768. struct {
  1769. void (*init)(struct radeon_device *rdev);
  1770. void (*fini)(struct radeon_device *rdev);
  1771. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1772. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1773. } hpd;
  1774. /* static power management */
  1775. struct {
  1776. void (*misc)(struct radeon_device *rdev);
  1777. void (*prepare)(struct radeon_device *rdev);
  1778. void (*finish)(struct radeon_device *rdev);
  1779. void (*init_profile)(struct radeon_device *rdev);
  1780. void (*get_dynpm_state)(struct radeon_device *rdev);
  1781. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1782. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1783. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1784. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1785. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1786. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1787. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1788. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1789. int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
  1790. int (*get_temperature)(struct radeon_device *rdev);
  1791. } pm;
  1792. /* dynamic power management */
  1793. struct {
  1794. int (*init)(struct radeon_device *rdev);
  1795. void (*setup_asic)(struct radeon_device *rdev);
  1796. int (*enable)(struct radeon_device *rdev);
  1797. int (*late_enable)(struct radeon_device *rdev);
  1798. void (*disable)(struct radeon_device *rdev);
  1799. int (*pre_set_power_state)(struct radeon_device *rdev);
  1800. int (*set_power_state)(struct radeon_device *rdev);
  1801. void (*post_set_power_state)(struct radeon_device *rdev);
  1802. void (*display_configuration_changed)(struct radeon_device *rdev);
  1803. void (*fini)(struct radeon_device *rdev);
  1804. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1805. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1806. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1807. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1808. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1809. bool (*vblank_too_short)(struct radeon_device *rdev);
  1810. void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
  1811. void (*enable_bapm)(struct radeon_device *rdev, bool enable);
  1812. void (*fan_ctrl_set_mode)(struct radeon_device *rdev, u32 mode);
  1813. u32 (*fan_ctrl_get_mode)(struct radeon_device *rdev);
  1814. int (*set_fan_speed_percent)(struct radeon_device *rdev, u32 speed);
  1815. int (*get_fan_speed_percent)(struct radeon_device *rdev, u32 *speed);
  1816. u32 (*get_current_sclk)(struct radeon_device *rdev);
  1817. u32 (*get_current_mclk)(struct radeon_device *rdev);
  1818. u16 (*get_current_vddc)(struct radeon_device *rdev);
  1819. } dpm;
  1820. /* pageflipping */
  1821. struct {
  1822. void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base, bool async);
  1823. bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
  1824. } pflip;
  1825. };
  1826. /*
  1827. * Asic structures
  1828. */
  1829. struct r100_asic {
  1830. const unsigned *reg_safe_bm;
  1831. unsigned reg_safe_bm_size;
  1832. u32 hdp_cntl;
  1833. };
  1834. struct r300_asic {
  1835. const unsigned *reg_safe_bm;
  1836. unsigned reg_safe_bm_size;
  1837. u32 resync_scratch;
  1838. u32 hdp_cntl;
  1839. };
  1840. struct r600_asic {
  1841. unsigned max_pipes;
  1842. unsigned max_tile_pipes;
  1843. unsigned max_simds;
  1844. unsigned max_backends;
  1845. unsigned max_gprs;
  1846. unsigned max_threads;
  1847. unsigned max_stack_entries;
  1848. unsigned max_hw_contexts;
  1849. unsigned max_gs_threads;
  1850. unsigned sx_max_export_size;
  1851. unsigned sx_max_export_pos_size;
  1852. unsigned sx_max_export_smx_size;
  1853. unsigned sq_num_cf_insts;
  1854. unsigned tiling_nbanks;
  1855. unsigned tiling_npipes;
  1856. unsigned tiling_group_size;
  1857. unsigned tile_config;
  1858. unsigned backend_map;
  1859. unsigned active_simds;
  1860. };
  1861. struct rv770_asic {
  1862. unsigned max_pipes;
  1863. unsigned max_tile_pipes;
  1864. unsigned max_simds;
  1865. unsigned max_backends;
  1866. unsigned max_gprs;
  1867. unsigned max_threads;
  1868. unsigned max_stack_entries;
  1869. unsigned max_hw_contexts;
  1870. unsigned max_gs_threads;
  1871. unsigned sx_max_export_size;
  1872. unsigned sx_max_export_pos_size;
  1873. unsigned sx_max_export_smx_size;
  1874. unsigned sq_num_cf_insts;
  1875. unsigned sx_num_of_sets;
  1876. unsigned sc_prim_fifo_size;
  1877. unsigned sc_hiz_tile_fifo_size;
  1878. unsigned sc_earlyz_tile_fifo_fize;
  1879. unsigned tiling_nbanks;
  1880. unsigned tiling_npipes;
  1881. unsigned tiling_group_size;
  1882. unsigned tile_config;
  1883. unsigned backend_map;
  1884. unsigned active_simds;
  1885. };
  1886. struct evergreen_asic {
  1887. unsigned num_ses;
  1888. unsigned max_pipes;
  1889. unsigned max_tile_pipes;
  1890. unsigned max_simds;
  1891. unsigned max_backends;
  1892. unsigned max_gprs;
  1893. unsigned max_threads;
  1894. unsigned max_stack_entries;
  1895. unsigned max_hw_contexts;
  1896. unsigned max_gs_threads;
  1897. unsigned sx_max_export_size;
  1898. unsigned sx_max_export_pos_size;
  1899. unsigned sx_max_export_smx_size;
  1900. unsigned sq_num_cf_insts;
  1901. unsigned sx_num_of_sets;
  1902. unsigned sc_prim_fifo_size;
  1903. unsigned sc_hiz_tile_fifo_size;
  1904. unsigned sc_earlyz_tile_fifo_size;
  1905. unsigned tiling_nbanks;
  1906. unsigned tiling_npipes;
  1907. unsigned tiling_group_size;
  1908. unsigned tile_config;
  1909. unsigned backend_map;
  1910. unsigned active_simds;
  1911. };
  1912. struct cayman_asic {
  1913. unsigned max_shader_engines;
  1914. unsigned max_pipes_per_simd;
  1915. unsigned max_tile_pipes;
  1916. unsigned max_simds_per_se;
  1917. unsigned max_backends_per_se;
  1918. unsigned max_texture_channel_caches;
  1919. unsigned max_gprs;
  1920. unsigned max_threads;
  1921. unsigned max_gs_threads;
  1922. unsigned max_stack_entries;
  1923. unsigned sx_num_of_sets;
  1924. unsigned sx_max_export_size;
  1925. unsigned sx_max_export_pos_size;
  1926. unsigned sx_max_export_smx_size;
  1927. unsigned max_hw_contexts;
  1928. unsigned sq_num_cf_insts;
  1929. unsigned sc_prim_fifo_size;
  1930. unsigned sc_hiz_tile_fifo_size;
  1931. unsigned sc_earlyz_tile_fifo_size;
  1932. unsigned num_shader_engines;
  1933. unsigned num_shader_pipes_per_simd;
  1934. unsigned num_tile_pipes;
  1935. unsigned num_simds_per_se;
  1936. unsigned num_backends_per_se;
  1937. unsigned backend_disable_mask_per_asic;
  1938. unsigned backend_map;
  1939. unsigned num_texture_channel_caches;
  1940. unsigned mem_max_burst_length_bytes;
  1941. unsigned mem_row_size_in_kb;
  1942. unsigned shader_engine_tile_size;
  1943. unsigned num_gpus;
  1944. unsigned multi_gpu_tile_size;
  1945. unsigned tile_config;
  1946. unsigned active_simds;
  1947. };
  1948. struct si_asic {
  1949. unsigned max_shader_engines;
  1950. unsigned max_tile_pipes;
  1951. unsigned max_cu_per_sh;
  1952. unsigned max_sh_per_se;
  1953. unsigned max_backends_per_se;
  1954. unsigned max_texture_channel_caches;
  1955. unsigned max_gprs;
  1956. unsigned max_gs_threads;
  1957. unsigned max_hw_contexts;
  1958. unsigned sc_prim_fifo_size_frontend;
  1959. unsigned sc_prim_fifo_size_backend;
  1960. unsigned sc_hiz_tile_fifo_size;
  1961. unsigned sc_earlyz_tile_fifo_size;
  1962. unsigned num_tile_pipes;
  1963. unsigned backend_enable_mask;
  1964. unsigned backend_disable_mask_per_asic;
  1965. unsigned backend_map;
  1966. unsigned num_texture_channel_caches;
  1967. unsigned mem_max_burst_length_bytes;
  1968. unsigned mem_row_size_in_kb;
  1969. unsigned shader_engine_tile_size;
  1970. unsigned num_gpus;
  1971. unsigned multi_gpu_tile_size;
  1972. unsigned tile_config;
  1973. uint32_t tile_mode_array[32];
  1974. uint32_t active_cus;
  1975. };
  1976. struct cik_asic {
  1977. unsigned max_shader_engines;
  1978. unsigned max_tile_pipes;
  1979. unsigned max_cu_per_sh;
  1980. unsigned max_sh_per_se;
  1981. unsigned max_backends_per_se;
  1982. unsigned max_texture_channel_caches;
  1983. unsigned max_gprs;
  1984. unsigned max_gs_threads;
  1985. unsigned max_hw_contexts;
  1986. unsigned sc_prim_fifo_size_frontend;
  1987. unsigned sc_prim_fifo_size_backend;
  1988. unsigned sc_hiz_tile_fifo_size;
  1989. unsigned sc_earlyz_tile_fifo_size;
  1990. unsigned num_tile_pipes;
  1991. unsigned backend_enable_mask;
  1992. unsigned backend_disable_mask_per_asic;
  1993. unsigned backend_map;
  1994. unsigned num_texture_channel_caches;
  1995. unsigned mem_max_burst_length_bytes;
  1996. unsigned mem_row_size_in_kb;
  1997. unsigned shader_engine_tile_size;
  1998. unsigned num_gpus;
  1999. unsigned multi_gpu_tile_size;
  2000. unsigned tile_config;
  2001. uint32_t tile_mode_array[32];
  2002. uint32_t macrotile_mode_array[16];
  2003. uint32_t active_cus;
  2004. };
  2005. union radeon_asic_config {
  2006. struct r300_asic r300;
  2007. struct r100_asic r100;
  2008. struct r600_asic r600;
  2009. struct rv770_asic rv770;
  2010. struct evergreen_asic evergreen;
  2011. struct cayman_asic cayman;
  2012. struct si_asic si;
  2013. struct cik_asic cik;
  2014. };
  2015. /*
  2016. * asic initizalization from radeon_asic.c
  2017. */
  2018. void radeon_agp_disable(struct radeon_device *rdev);
  2019. int radeon_asic_init(struct radeon_device *rdev);
  2020. /*
  2021. * IOCTL.
  2022. */
  2023. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  2024. struct drm_file *filp);
  2025. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  2026. struct drm_file *filp);
  2027. int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
  2028. struct drm_file *filp);
  2029. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  2030. struct drm_file *file_priv);
  2031. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  2032. struct drm_file *file_priv);
  2033. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  2034. struct drm_file *file_priv);
  2035. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  2036. struct drm_file *file_priv);
  2037. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  2038. struct drm_file *filp);
  2039. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  2040. struct drm_file *filp);
  2041. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  2042. struct drm_file *filp);
  2043. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  2044. struct drm_file *filp);
  2045. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  2046. struct drm_file *filp);
  2047. int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
  2048. struct drm_file *filp);
  2049. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  2050. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  2051. struct drm_file *filp);
  2052. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  2053. struct drm_file *filp);
  2054. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  2055. /* VRAM scratch page for HDP bug, default vram page */
  2056. struct r600_vram_scratch {
  2057. struct radeon_bo *robj;
  2058. volatile uint32_t *ptr;
  2059. u64 gpu_addr;
  2060. };
  2061. /*
  2062. * ACPI
  2063. */
  2064. struct radeon_atif_notification_cfg {
  2065. bool enabled;
  2066. int command_code;
  2067. };
  2068. struct radeon_atif_notifications {
  2069. bool display_switch;
  2070. bool expansion_mode_change;
  2071. bool thermal_state;
  2072. bool forced_power_state;
  2073. bool system_power_state;
  2074. bool display_conf_change;
  2075. bool px_gfx_switch;
  2076. bool brightness_change;
  2077. bool dgpu_display_event;
  2078. };
  2079. struct radeon_atif_functions {
  2080. bool system_params;
  2081. bool sbios_requests;
  2082. bool select_active_disp;
  2083. bool lid_state;
  2084. bool get_tv_standard;
  2085. bool set_tv_standard;
  2086. bool get_panel_expansion_mode;
  2087. bool set_panel_expansion_mode;
  2088. bool temperature_change;
  2089. bool graphics_device_types;
  2090. };
  2091. struct radeon_atif {
  2092. struct radeon_atif_notifications notifications;
  2093. struct radeon_atif_functions functions;
  2094. struct radeon_atif_notification_cfg notification_cfg;
  2095. struct radeon_encoder *encoder_for_bl;
  2096. };
  2097. struct radeon_atcs_functions {
  2098. bool get_ext_state;
  2099. bool pcie_perf_req;
  2100. bool pcie_dev_rdy;
  2101. bool pcie_bus_width;
  2102. };
  2103. struct radeon_atcs {
  2104. struct radeon_atcs_functions functions;
  2105. };
  2106. /*
  2107. * Core structure, functions and helpers.
  2108. */
  2109. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  2110. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  2111. struct radeon_device {
  2112. struct device *dev;
  2113. struct drm_device *ddev;
  2114. struct pci_dev *pdev;
  2115. #ifdef __alpha__
  2116. struct pci_controller *hose;
  2117. #endif
  2118. struct radeon_agp_head *agp;
  2119. struct rw_semaphore exclusive_lock;
  2120. /* ASIC */
  2121. union radeon_asic_config config;
  2122. enum radeon_family family;
  2123. unsigned long flags;
  2124. int usec_timeout;
  2125. enum radeon_pll_errata pll_errata;
  2126. int num_gb_pipes;
  2127. int num_z_pipes;
  2128. int disp_priority;
  2129. /* BIOS */
  2130. uint8_t *bios;
  2131. bool is_atom_bios;
  2132. uint16_t bios_header_start;
  2133. struct radeon_bo *stolen_vga_memory;
  2134. /* Register mmio */
  2135. resource_size_t rmmio_base;
  2136. resource_size_t rmmio_size;
  2137. /* protects concurrent MM_INDEX/DATA based register access */
  2138. spinlock_t mmio_idx_lock;
  2139. /* protects concurrent SMC based register access */
  2140. spinlock_t smc_idx_lock;
  2141. /* protects concurrent PLL register access */
  2142. spinlock_t pll_idx_lock;
  2143. /* protects concurrent MC register access */
  2144. spinlock_t mc_idx_lock;
  2145. /* protects concurrent PCIE register access */
  2146. spinlock_t pcie_idx_lock;
  2147. /* protects concurrent PCIE_PORT register access */
  2148. spinlock_t pciep_idx_lock;
  2149. /* protects concurrent PIF register access */
  2150. spinlock_t pif_idx_lock;
  2151. /* protects concurrent CG register access */
  2152. spinlock_t cg_idx_lock;
  2153. /* protects concurrent UVD register access */
  2154. spinlock_t uvd_idx_lock;
  2155. /* protects concurrent RCU register access */
  2156. spinlock_t rcu_idx_lock;
  2157. /* protects concurrent DIDT register access */
  2158. spinlock_t didt_idx_lock;
  2159. /* protects concurrent ENDPOINT (audio) register access */
  2160. spinlock_t end_idx_lock;
  2161. void __iomem *rmmio;
  2162. radeon_rreg_t mc_rreg;
  2163. radeon_wreg_t mc_wreg;
  2164. radeon_rreg_t pll_rreg;
  2165. radeon_wreg_t pll_wreg;
  2166. uint32_t pcie_reg_mask;
  2167. radeon_rreg_t pciep_rreg;
  2168. radeon_wreg_t pciep_wreg;
  2169. /* io port */
  2170. void __iomem *rio_mem;
  2171. resource_size_t rio_mem_size;
  2172. struct radeon_clock clock;
  2173. struct radeon_mc mc;
  2174. struct radeon_gart gart;
  2175. struct radeon_mode_info mode_info;
  2176. struct radeon_scratch scratch;
  2177. struct radeon_doorbell doorbell;
  2178. struct radeon_mman mman;
  2179. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  2180. wait_queue_head_t fence_queue;
  2181. u64 fence_context;
  2182. struct mutex ring_lock;
  2183. struct radeon_ring ring[RADEON_NUM_RINGS];
  2184. bool ib_pool_ready;
  2185. struct radeon_sa_manager ring_tmp_bo;
  2186. struct radeon_irq irq;
  2187. struct radeon_asic *asic;
  2188. struct radeon_gem gem;
  2189. struct radeon_pm pm;
  2190. struct radeon_uvd uvd;
  2191. struct radeon_vce vce;
  2192. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  2193. struct radeon_wb wb;
  2194. struct radeon_dummy_page dummy_page;
  2195. bool shutdown;
  2196. bool need_swiotlb;
  2197. bool accel_working;
  2198. bool fastfb_working; /* IGP feature*/
  2199. bool needs_reset, in_reset;
  2200. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  2201. const struct firmware *me_fw; /* all family ME firmware */
  2202. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  2203. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  2204. const struct firmware *mc_fw; /* NI MC firmware */
  2205. const struct firmware *ce_fw; /* SI CE firmware */
  2206. const struct firmware *mec_fw; /* CIK MEC firmware */
  2207. const struct firmware *mec2_fw; /* KV MEC2 firmware */
  2208. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  2209. const struct firmware *smc_fw; /* SMC firmware */
  2210. const struct firmware *uvd_fw; /* UVD firmware */
  2211. const struct firmware *vce_fw; /* VCE firmware */
  2212. bool new_fw;
  2213. struct r600_vram_scratch vram_scratch;
  2214. int msi_enabled; /* msi enabled */
  2215. struct r600_ih ih; /* r6/700 interrupt ring */
  2216. struct radeon_rlc rlc;
  2217. struct radeon_mec mec;
  2218. struct delayed_work hotplug_work;
  2219. struct work_struct dp_work;
  2220. struct work_struct audio_work;
  2221. int num_crtc; /* number of crtcs */
  2222. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  2223. bool has_uvd;
  2224. bool has_vce;
  2225. struct r600_audio audio; /* audio stuff */
  2226. struct notifier_block acpi_nb;
  2227. /* only one userspace can use Hyperz features or CMASK at a time */
  2228. struct drm_file *hyperz_filp;
  2229. struct drm_file *cmask_filp;
  2230. /* i2c buses */
  2231. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  2232. /* virtual memory */
  2233. struct radeon_vm_manager vm_manager;
  2234. struct mutex gpu_clock_mutex;
  2235. /* memory stats */
  2236. atomic64_t num_bytes_moved;
  2237. atomic_t gpu_reset_counter;
  2238. /* ACPI interface */
  2239. struct radeon_atif atif;
  2240. struct radeon_atcs atcs;
  2241. /* srbm instance registers */
  2242. struct mutex srbm_mutex;
  2243. /* clock, powergating flags */
  2244. u32 cg_flags;
  2245. u32 pg_flags;
  2246. struct dev_pm_domain vga_pm_domain;
  2247. bool have_disp_power_ref;
  2248. u32 px_quirk_flags;
  2249. /* tracking pinned memory */
  2250. u64 vram_pin_size;
  2251. u64 gart_pin_size;
  2252. };
  2253. bool radeon_is_px(struct drm_device *dev);
  2254. int radeon_device_init(struct radeon_device *rdev,
  2255. struct drm_device *ddev,
  2256. struct pci_dev *pdev,
  2257. uint32_t flags);
  2258. void radeon_device_fini(struct radeon_device *rdev);
  2259. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  2260. #define RADEON_MIN_MMIO_SIZE 0x10000
  2261. uint32_t r100_mm_rreg_slow(struct radeon_device *rdev, uint32_t reg);
  2262. void r100_mm_wreg_slow(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  2263. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  2264. bool always_indirect)
  2265. {
  2266. /* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
  2267. if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
  2268. return readl(((void __iomem *)rdev->rmmio) + reg);
  2269. else
  2270. return r100_mm_rreg_slow(rdev, reg);
  2271. }
  2272. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  2273. bool always_indirect)
  2274. {
  2275. if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
  2276. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  2277. else
  2278. r100_mm_wreg_slow(rdev, reg, v);
  2279. }
  2280. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  2281. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2282. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
  2283. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
  2284. /*
  2285. * Cast helper
  2286. */
  2287. extern const struct dma_fence_ops radeon_fence_ops;
  2288. static inline struct radeon_fence *to_radeon_fence(struct dma_fence *f)
  2289. {
  2290. struct radeon_fence *__f = container_of(f, struct radeon_fence, base);
  2291. if (__f->base.ops == &radeon_fence_ops)
  2292. return __f;
  2293. return NULL;
  2294. }
  2295. /*
  2296. * Registers read & write functions.
  2297. */
  2298. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  2299. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  2300. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  2301. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  2302. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  2303. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  2304. #define DREG32(reg) pr_info("REGISTER: " #reg " : 0x%08X\n", \
  2305. r100_mm_rreg(rdev, (reg), false))
  2306. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  2307. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  2308. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2309. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  2310. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  2311. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  2312. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  2313. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  2314. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  2315. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  2316. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  2317. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  2318. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  2319. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  2320. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  2321. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  2322. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  2323. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  2324. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  2325. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  2326. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  2327. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  2328. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  2329. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  2330. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  2331. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  2332. #define WREG32_P(reg, val, mask) \
  2333. do { \
  2334. uint32_t tmp_ = RREG32(reg); \
  2335. tmp_ &= (mask); \
  2336. tmp_ |= ((val) & ~(mask)); \
  2337. WREG32(reg, tmp_); \
  2338. } while (0)
  2339. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  2340. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  2341. #define WREG32_PLL_P(reg, val, mask) \
  2342. do { \
  2343. uint32_t tmp_ = RREG32_PLL(reg); \
  2344. tmp_ &= (mask); \
  2345. tmp_ |= ((val) & ~(mask)); \
  2346. WREG32_PLL(reg, tmp_); \
  2347. } while (0)
  2348. #define WREG32_SMC_P(reg, val, mask) \
  2349. do { \
  2350. uint32_t tmp_ = RREG32_SMC(reg); \
  2351. tmp_ &= (mask); \
  2352. tmp_ |= ((val) & ~(mask)); \
  2353. WREG32_SMC(reg, tmp_); \
  2354. } while (0)
  2355. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  2356. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  2357. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  2358. #define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
  2359. #define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
  2360. /*
  2361. * Indirect registers accessors.
  2362. * They used to be inlined, but this increases code size by ~65 kbytes.
  2363. * Since each performs a pair of MMIO ops
  2364. * within a spin_lock_irqsave/spin_unlock_irqrestore region,
  2365. * the cost of call+ret is almost negligible. MMIO and locking
  2366. * costs several dozens of cycles each at best, call+ret is ~5 cycles.
  2367. */
  2368. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  2369. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  2370. u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg);
  2371. void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2372. u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg);
  2373. void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2374. u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg);
  2375. void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2376. u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg);
  2377. void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2378. u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg);
  2379. void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2380. u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg);
  2381. void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2382. u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg);
  2383. void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  2384. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2385. /*
  2386. * ASICs helpers.
  2387. */
  2388. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2389. (rdev->pdev->device == 0x5969))
  2390. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2391. (rdev->family == CHIP_RV200) || \
  2392. (rdev->family == CHIP_RS100) || \
  2393. (rdev->family == CHIP_RS200) || \
  2394. (rdev->family == CHIP_RV250) || \
  2395. (rdev->family == CHIP_RV280) || \
  2396. (rdev->family == CHIP_RS300))
  2397. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2398. (rdev->family == CHIP_RV350) || \
  2399. (rdev->family == CHIP_R350) || \
  2400. (rdev->family == CHIP_RV380) || \
  2401. (rdev->family == CHIP_R420) || \
  2402. (rdev->family == CHIP_R423) || \
  2403. (rdev->family == CHIP_RV410) || \
  2404. (rdev->family == CHIP_RS400) || \
  2405. (rdev->family == CHIP_RS480))
  2406. #define ASIC_IS_X2(rdev) ((rdev->pdev->device == 0x9441) || \
  2407. (rdev->pdev->device == 0x9443) || \
  2408. (rdev->pdev->device == 0x944B) || \
  2409. (rdev->pdev->device == 0x9506) || \
  2410. (rdev->pdev->device == 0x9509) || \
  2411. (rdev->pdev->device == 0x950F) || \
  2412. (rdev->pdev->device == 0x689C) || \
  2413. (rdev->pdev->device == 0x689D))
  2414. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2415. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2416. (rdev->family == CHIP_RS690) || \
  2417. (rdev->family == CHIP_RS740) || \
  2418. (rdev->family >= CHIP_R600))
  2419. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2420. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2421. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2422. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2423. (rdev->flags & RADEON_IS_IGP))
  2424. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2425. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2426. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2427. (rdev->flags & RADEON_IS_IGP))
  2428. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2429. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2430. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2431. #define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
  2432. #define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
  2433. #define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
  2434. (rdev->family == CHIP_MULLINS))
  2435. #define ASIC_IS_LOMBOK(rdev) ((rdev->pdev->device == 0x6849) || \
  2436. (rdev->pdev->device == 0x6850) || \
  2437. (rdev->pdev->device == 0x6858) || \
  2438. (rdev->pdev->device == 0x6859) || \
  2439. (rdev->pdev->device == 0x6840) || \
  2440. (rdev->pdev->device == 0x6841) || \
  2441. (rdev->pdev->device == 0x6842) || \
  2442. (rdev->pdev->device == 0x6843))
  2443. /*
  2444. * BIOS helpers.
  2445. */
  2446. #define RBIOS8(i) (rdev->bios[i])
  2447. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2448. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2449. int radeon_combios_init(struct radeon_device *rdev);
  2450. void radeon_combios_fini(struct radeon_device *rdev);
  2451. int radeon_atombios_init(struct radeon_device *rdev);
  2452. void radeon_atombios_fini(struct radeon_device *rdev);
  2453. /*
  2454. * RING helpers.
  2455. */
  2456. /**
  2457. * radeon_ring_write - write a value to the ring
  2458. *
  2459. * @ring: radeon_ring structure holding ring information
  2460. * @v: dword (dw) value to write
  2461. *
  2462. * Write a value to the requested ring buffer (all asics).
  2463. */
  2464. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2465. {
  2466. if (ring->count_dw <= 0)
  2467. DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
  2468. ring->ring[ring->wptr++] = v;
  2469. ring->wptr &= ring->ptr_mask;
  2470. ring->count_dw--;
  2471. ring->ring_free_dw--;
  2472. }
  2473. /*
  2474. * ASICs macro.
  2475. */
  2476. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2477. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2478. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2479. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2480. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
  2481. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2482. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev), false)
  2483. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2484. #define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
  2485. #define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
  2486. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2487. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2488. #define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
  2489. #define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2490. #define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2491. #define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
  2492. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
  2493. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
  2494. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
  2495. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
  2496. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
  2497. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
  2498. #define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
  2499. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
  2500. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
  2501. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
  2502. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2503. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2504. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2505. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2506. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2507. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2508. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2509. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
  2510. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2511. #define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
  2512. #define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
  2513. #define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
  2514. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2515. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2516. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2517. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2518. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2519. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2520. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2521. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2522. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2523. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2524. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2525. #define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
  2526. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2527. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2528. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2529. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2530. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2531. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2532. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2533. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2534. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2535. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2536. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2537. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2538. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2539. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2540. #define radeon_page_flip(rdev, crtc, base, async) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base), (async))
  2541. #define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
  2542. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2543. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2544. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2545. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2546. #define radeon_get_allowed_info_register(rdev, r, v) (rdev)->asic->get_allowed_info_register((rdev), (r), (v))
  2547. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2548. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2549. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2550. #define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
  2551. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2552. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2553. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2554. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2555. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2556. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2557. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2558. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2559. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2560. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2561. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2562. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2563. #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
  2564. #define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
  2565. #define radeon_dpm_get_current_sclk(rdev) rdev->asic->dpm.get_current_sclk((rdev))
  2566. #define radeon_dpm_get_current_mclk(rdev) rdev->asic->dpm.get_current_mclk((rdev))
  2567. /* Common functions */
  2568. /* AGP */
  2569. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2570. extern void radeon_pci_config_reset(struct radeon_device *rdev);
  2571. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2572. extern void radeon_agp_disable(struct radeon_device *rdev);
  2573. extern int radeon_modeset_init(struct radeon_device *rdev);
  2574. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2575. extern bool radeon_card_posted(struct radeon_device *rdev);
  2576. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2577. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2578. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2579. extern void radeon_scratch_init(struct radeon_device *rdev);
  2580. extern void radeon_wb_fini(struct radeon_device *rdev);
  2581. extern int radeon_wb_init(struct radeon_device *rdev);
  2582. extern void radeon_wb_disable(struct radeon_device *rdev);
  2583. extern void radeon_surface_init(struct radeon_device *rdev);
  2584. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2585. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2586. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2587. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2588. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2589. extern int radeon_ttm_tt_set_userptr(struct radeon_device *rdev,
  2590. struct ttm_tt *ttm, uint64_t addr,
  2591. uint32_t flags);
  2592. extern bool radeon_ttm_tt_has_userptr(struct radeon_device *rdev, struct ttm_tt *ttm);
  2593. extern bool radeon_ttm_tt_is_readonly(struct radeon_device *rdev, struct ttm_tt *ttm);
  2594. bool radeon_ttm_tt_is_bound(struct ttm_device *bdev, struct ttm_tt *ttm);
  2595. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2596. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2597. extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2598. extern int radeon_suspend_kms(struct drm_device *dev, bool suspend,
  2599. bool fbcon, bool freeze);
  2600. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2601. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2602. const u32 *registers,
  2603. const u32 array_size);
  2604. struct radeon_device *radeon_get_rdev(struct ttm_device *bdev);
  2605. /* KMS */
  2606. u32 radeon_get_vblank_counter_kms(struct drm_crtc *crtc);
  2607. int radeon_enable_vblank_kms(struct drm_crtc *crtc);
  2608. void radeon_disable_vblank_kms(struct drm_crtc *crtc);
  2609. /*
  2610. * vm
  2611. */
  2612. int radeon_vm_manager_init(struct radeon_device *rdev);
  2613. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2614. int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2615. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2616. struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
  2617. struct radeon_vm *vm,
  2618. struct list_head *head);
  2619. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2620. struct radeon_vm *vm, int ring);
  2621. void radeon_vm_flush(struct radeon_device *rdev,
  2622. struct radeon_vm *vm,
  2623. int ring, struct radeon_fence *fence);
  2624. void radeon_vm_fence(struct radeon_device *rdev,
  2625. struct radeon_vm *vm,
  2626. struct radeon_fence *fence);
  2627. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2628. int radeon_vm_update_page_directory(struct radeon_device *rdev,
  2629. struct radeon_vm *vm);
  2630. int radeon_vm_clear_freed(struct radeon_device *rdev,
  2631. struct radeon_vm *vm);
  2632. int radeon_vm_clear_invalids(struct radeon_device *rdev,
  2633. struct radeon_vm *vm);
  2634. int radeon_vm_bo_update(struct radeon_device *rdev,
  2635. struct radeon_bo_va *bo_va,
  2636. struct ttm_resource *mem);
  2637. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2638. struct radeon_bo *bo);
  2639. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2640. struct radeon_bo *bo);
  2641. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2642. struct radeon_vm *vm,
  2643. struct radeon_bo *bo);
  2644. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2645. struct radeon_bo_va *bo_va,
  2646. uint64_t offset,
  2647. uint32_t flags);
  2648. void radeon_vm_bo_rmv(struct radeon_device *rdev,
  2649. struct radeon_bo_va *bo_va);
  2650. /* audio */
  2651. void r600_audio_update_hdmi(struct work_struct *work);
  2652. struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
  2653. struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
  2654. void r600_audio_enable(struct radeon_device *rdev,
  2655. struct r600_audio_pin *pin,
  2656. u8 enable_mask);
  2657. void dce6_audio_enable(struct radeon_device *rdev,
  2658. struct r600_audio_pin *pin,
  2659. u8 enable_mask);
  2660. /*
  2661. * R600 vram scratch functions
  2662. */
  2663. int r600_vram_scratch_init(struct radeon_device *rdev);
  2664. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2665. /*
  2666. * r600 cs checking helper
  2667. */
  2668. unsigned r600_mip_minify(unsigned size, unsigned level);
  2669. bool r600_fmt_is_valid_color(u32 format);
  2670. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2671. int r600_fmt_get_blocksize(u32 format);
  2672. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2673. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2674. /*
  2675. * r600 functions used by radeon_encoder.c
  2676. */
  2677. struct radeon_hdmi_acr {
  2678. u32 clock;
  2679. int n_32khz;
  2680. int cts_32khz;
  2681. int n_44_1khz;
  2682. int cts_44_1khz;
  2683. int n_48khz;
  2684. int cts_48khz;
  2685. };
  2686. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2687. u32 tiling_pipe_num,
  2688. u32 max_rb_num,
  2689. u32 total_max_rb_num,
  2690. u32 enabled_rb_mask);
  2691. /*
  2692. * evergreen functions used by radeon_encoder.c
  2693. */
  2694. extern int ni_init_microcode(struct radeon_device *rdev);
  2695. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2696. /* radeon_acpi.c */
  2697. #if defined(CONFIG_ACPI)
  2698. extern int radeon_acpi_init(struct radeon_device *rdev);
  2699. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2700. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2701. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2702. u8 perf_req, bool advertise);
  2703. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2704. #else
  2705. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2706. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2707. #endif
  2708. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2709. struct radeon_cs_packet *pkt,
  2710. unsigned idx);
  2711. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2712. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2713. struct radeon_cs_packet *pkt);
  2714. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2715. struct radeon_bo_list **cs_reloc,
  2716. int nomm);
  2717. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2718. uint32_t *vline_start_end,
  2719. uint32_t *vline_status);
  2720. /* interrupt control register helpers */
  2721. void radeon_irq_kms_set_irq_n_enabled(struct radeon_device *rdev,
  2722. u32 reg, u32 mask,
  2723. bool enable, const char *name,
  2724. unsigned n);
  2725. #include "radeon_object.h"
  2726. #endif