r600.c 135 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/module.h>
  30. #include <linux/pci.h>
  31. #include <linux/slab.h>
  32. #include <linux/seq_file.h>
  33. #include <drm/drm_device.h>
  34. #include <drm/drm_vblank.h>
  35. #include <drm/radeon_drm.h>
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #include "evergreen.h"
  39. #include "r600.h"
  40. #include "r600d.h"
  41. #include "rv770.h"
  42. #include "radeon.h"
  43. #include "radeon_asic.h"
  44. #include "radeon_audio.h"
  45. #include "radeon_mode.h"
  46. #include "radeon_ucode.h"
  47. /* Firmware Names */
  48. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  49. MODULE_FIRMWARE("radeon/R600_me.bin");
  50. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV610_me.bin");
  52. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV630_me.bin");
  54. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV620_me.bin");
  56. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV635_me.bin");
  58. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RV670_me.bin");
  60. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RS780_me.bin");
  62. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RV770_me.bin");
  64. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  65. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RV730_me.bin");
  67. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  68. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  69. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV710_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  72. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  73. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  74. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  84. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  85. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  87. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  88. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  89. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  90. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  91. MODULE_FIRMWARE("radeon/PALM_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  93. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  94. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  95. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  96. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  97. static const u32 crtc_offsets[2] =
  98. {
  99. 0,
  100. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  101. };
  102. static void r600_debugfs_mc_info_init(struct radeon_device *rdev);
  103. /* r600,rv610,rv630,rv620,rv635,rv670 */
  104. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  105. static void r600_gpu_init(struct radeon_device *rdev);
  106. void r600_fini(struct radeon_device *rdev);
  107. void r600_irq_disable(struct radeon_device *rdev);
  108. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  109. /*
  110. * Indirect registers accessor
  111. */
  112. u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  113. {
  114. unsigned long flags;
  115. u32 r;
  116. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  117. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  118. r = RREG32(R600_RCU_DATA);
  119. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  120. return r;
  121. }
  122. void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  123. {
  124. unsigned long flags;
  125. spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
  126. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  127. WREG32(R600_RCU_DATA, (v));
  128. spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
  129. }
  130. u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  131. {
  132. unsigned long flags;
  133. u32 r;
  134. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  135. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  136. r = RREG32(R600_UVD_CTX_DATA);
  137. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  138. return r;
  139. }
  140. void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  141. {
  142. unsigned long flags;
  143. spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
  144. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  145. WREG32(R600_UVD_CTX_DATA, (v));
  146. spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
  147. }
  148. /**
  149. * r600_get_allowed_info_register - fetch the register for the info ioctl
  150. *
  151. * @rdev: radeon_device pointer
  152. * @reg: register offset in bytes
  153. * @val: register value
  154. *
  155. * Returns 0 for success or -EINVAL for an invalid register
  156. *
  157. */
  158. int r600_get_allowed_info_register(struct radeon_device *rdev,
  159. u32 reg, u32 *val)
  160. {
  161. switch (reg) {
  162. case GRBM_STATUS:
  163. case GRBM_STATUS2:
  164. case R_000E50_SRBM_STATUS:
  165. case DMA_STATUS_REG:
  166. case UVD_STATUS:
  167. *val = RREG32(reg);
  168. return 0;
  169. default:
  170. return -EINVAL;
  171. }
  172. }
  173. /**
  174. * r600_get_xclk - get the xclk
  175. *
  176. * @rdev: radeon_device pointer
  177. *
  178. * Returns the reference clock used by the gfx engine
  179. * (r6xx, IGPs, APUs).
  180. */
  181. u32 r600_get_xclk(struct radeon_device *rdev)
  182. {
  183. return rdev->clock.spll.reference_freq;
  184. }
  185. int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  186. {
  187. unsigned fb_div = 0, ref_div, vclk_div = 0, dclk_div = 0;
  188. int r;
  189. /* bypass vclk and dclk with bclk */
  190. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  191. VCLK_SRC_SEL(1) | DCLK_SRC_SEL(1),
  192. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  193. /* assert BYPASS_EN, deassert UPLL_RESET, UPLL_SLEEP and UPLL_CTLREQ */
  194. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_BYPASS_EN_MASK, ~(
  195. UPLL_RESET_MASK | UPLL_SLEEP_MASK | UPLL_CTLREQ_MASK));
  196. if (rdev->family >= CHIP_RS780)
  197. WREG32_P(GFX_MACRO_BYPASS_CNTL, UPLL_BYPASS_CNTL,
  198. ~UPLL_BYPASS_CNTL);
  199. if (!vclk || !dclk) {
  200. /* keep the Bypass mode, put PLL to sleep */
  201. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_SLEEP_MASK, ~UPLL_SLEEP_MASK);
  202. return 0;
  203. }
  204. if (rdev->clock.spll.reference_freq == 10000)
  205. ref_div = 34;
  206. else
  207. ref_div = 4;
  208. r = radeon_uvd_calc_upll_dividers(rdev, vclk, dclk, 50000, 160000,
  209. ref_div + 1, 0xFFF, 2, 30, ~0,
  210. &fb_div, &vclk_div, &dclk_div);
  211. if (r)
  212. return r;
  213. if (rdev->family >= CHIP_RV670 && rdev->family < CHIP_RS780)
  214. fb_div >>= 1;
  215. else
  216. fb_div |= 1;
  217. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  218. if (r)
  219. return r;
  220. /* assert PLL_RESET */
  221. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_RESET_MASK, ~UPLL_RESET_MASK);
  222. /* For RS780 we have to choose ref clk */
  223. if (rdev->family >= CHIP_RS780)
  224. WREG32_P(CG_UPLL_FUNC_CNTL, UPLL_REFCLK_SRC_SEL_MASK,
  225. ~UPLL_REFCLK_SRC_SEL_MASK);
  226. /* set the required fb, ref and post divder values */
  227. WREG32_P(CG_UPLL_FUNC_CNTL,
  228. UPLL_FB_DIV(fb_div) |
  229. UPLL_REF_DIV(ref_div),
  230. ~(UPLL_FB_DIV_MASK | UPLL_REF_DIV_MASK));
  231. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  232. UPLL_SW_HILEN(vclk_div >> 1) |
  233. UPLL_SW_LOLEN((vclk_div >> 1) + (vclk_div & 1)) |
  234. UPLL_SW_HILEN2(dclk_div >> 1) |
  235. UPLL_SW_LOLEN2((dclk_div >> 1) + (dclk_div & 1)) |
  236. UPLL_DIVEN_MASK | UPLL_DIVEN2_MASK,
  237. ~UPLL_SW_MASK);
  238. /* give the PLL some time to settle */
  239. mdelay(15);
  240. /* deassert PLL_RESET */
  241. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_RESET_MASK);
  242. mdelay(15);
  243. /* deassert BYPASS EN */
  244. WREG32_P(CG_UPLL_FUNC_CNTL, 0, ~UPLL_BYPASS_EN_MASK);
  245. if (rdev->family >= CHIP_RS780)
  246. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~UPLL_BYPASS_CNTL);
  247. r = radeon_uvd_send_upll_ctlreq(rdev, CG_UPLL_FUNC_CNTL);
  248. if (r)
  249. return r;
  250. /* switch VCLK and DCLK selection */
  251. WREG32_P(CG_UPLL_FUNC_CNTL_2,
  252. VCLK_SRC_SEL(2) | DCLK_SRC_SEL(2),
  253. ~(VCLK_SRC_SEL_MASK | DCLK_SRC_SEL_MASK));
  254. mdelay(100);
  255. return 0;
  256. }
  257. void dce3_program_fmt(struct drm_encoder *encoder)
  258. {
  259. struct drm_device *dev = encoder->dev;
  260. struct radeon_device *rdev = dev->dev_private;
  261. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  262. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  263. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  264. int bpc = 0;
  265. u32 tmp = 0;
  266. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  267. if (connector) {
  268. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  269. bpc = radeon_get_monitor_bpc(connector);
  270. dither = radeon_connector->dither;
  271. }
  272. /* LVDS FMT is set up by atom */
  273. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  274. return;
  275. /* not needed for analog */
  276. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  277. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  278. return;
  279. if (bpc == 0)
  280. return;
  281. switch (bpc) {
  282. case 6:
  283. if (dither == RADEON_FMT_DITHER_ENABLE)
  284. /* XXX sort out optimal dither settings */
  285. tmp |= FMT_SPATIAL_DITHER_EN;
  286. else
  287. tmp |= FMT_TRUNCATE_EN;
  288. break;
  289. case 8:
  290. if (dither == RADEON_FMT_DITHER_ENABLE)
  291. /* XXX sort out optimal dither settings */
  292. tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
  293. else
  294. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
  295. break;
  296. case 10:
  297. default:
  298. /* not needed */
  299. break;
  300. }
  301. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  302. }
  303. /* get temperature in millidegrees */
  304. int rv6xx_get_temp(struct radeon_device *rdev)
  305. {
  306. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  307. ASIC_T_SHIFT;
  308. int actual_temp = temp & 0xff;
  309. if (temp & 0x100)
  310. actual_temp -= 256;
  311. return actual_temp * 1000;
  312. }
  313. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  314. {
  315. int i;
  316. rdev->pm.dynpm_can_upclock = true;
  317. rdev->pm.dynpm_can_downclock = true;
  318. /* power state array is low to high, default is first */
  319. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  320. int min_power_state_index = 0;
  321. if (rdev->pm.num_power_states > 2)
  322. min_power_state_index = 1;
  323. switch (rdev->pm.dynpm_planned_action) {
  324. case DYNPM_ACTION_MINIMUM:
  325. rdev->pm.requested_power_state_index = min_power_state_index;
  326. rdev->pm.requested_clock_mode_index = 0;
  327. rdev->pm.dynpm_can_downclock = false;
  328. break;
  329. case DYNPM_ACTION_DOWNCLOCK:
  330. if (rdev->pm.current_power_state_index == min_power_state_index) {
  331. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  332. rdev->pm.dynpm_can_downclock = false;
  333. } else {
  334. if (rdev->pm.active_crtc_count > 1) {
  335. for (i = 0; i < rdev->pm.num_power_states; i++) {
  336. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  337. continue;
  338. else if (i >= rdev->pm.current_power_state_index) {
  339. rdev->pm.requested_power_state_index =
  340. rdev->pm.current_power_state_index;
  341. break;
  342. } else {
  343. rdev->pm.requested_power_state_index = i;
  344. break;
  345. }
  346. }
  347. } else {
  348. if (rdev->pm.current_power_state_index == 0)
  349. rdev->pm.requested_power_state_index =
  350. rdev->pm.num_power_states - 1;
  351. else
  352. rdev->pm.requested_power_state_index =
  353. rdev->pm.current_power_state_index - 1;
  354. }
  355. }
  356. rdev->pm.requested_clock_mode_index = 0;
  357. /* don't use the power state if crtcs are active and no display flag is set */
  358. if ((rdev->pm.active_crtc_count > 0) &&
  359. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  360. clock_info[rdev->pm.requested_clock_mode_index].flags &
  361. RADEON_PM_MODE_NO_DISPLAY)) {
  362. rdev->pm.requested_power_state_index++;
  363. }
  364. break;
  365. case DYNPM_ACTION_UPCLOCK:
  366. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  367. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  368. rdev->pm.dynpm_can_upclock = false;
  369. } else {
  370. if (rdev->pm.active_crtc_count > 1) {
  371. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  372. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  373. continue;
  374. else if (i <= rdev->pm.current_power_state_index) {
  375. rdev->pm.requested_power_state_index =
  376. rdev->pm.current_power_state_index;
  377. break;
  378. } else {
  379. rdev->pm.requested_power_state_index = i;
  380. break;
  381. }
  382. }
  383. } else
  384. rdev->pm.requested_power_state_index =
  385. rdev->pm.current_power_state_index + 1;
  386. }
  387. rdev->pm.requested_clock_mode_index = 0;
  388. break;
  389. case DYNPM_ACTION_DEFAULT:
  390. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  391. rdev->pm.requested_clock_mode_index = 0;
  392. rdev->pm.dynpm_can_upclock = false;
  393. break;
  394. case DYNPM_ACTION_NONE:
  395. default:
  396. DRM_ERROR("Requested mode for not defined action\n");
  397. return;
  398. }
  399. } else {
  400. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  401. /* for now just select the first power state and switch between clock modes */
  402. /* power state array is low to high, default is first (0) */
  403. if (rdev->pm.active_crtc_count > 1) {
  404. rdev->pm.requested_power_state_index = -1;
  405. /* start at 1 as we don't want the default mode */
  406. for (i = 1; i < rdev->pm.num_power_states; i++) {
  407. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  408. continue;
  409. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  410. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  411. rdev->pm.requested_power_state_index = i;
  412. break;
  413. }
  414. }
  415. /* if nothing selected, grab the default state. */
  416. if (rdev->pm.requested_power_state_index == -1)
  417. rdev->pm.requested_power_state_index = 0;
  418. } else
  419. rdev->pm.requested_power_state_index = 1;
  420. switch (rdev->pm.dynpm_planned_action) {
  421. case DYNPM_ACTION_MINIMUM:
  422. rdev->pm.requested_clock_mode_index = 0;
  423. rdev->pm.dynpm_can_downclock = false;
  424. break;
  425. case DYNPM_ACTION_DOWNCLOCK:
  426. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  427. if (rdev->pm.current_clock_mode_index == 0) {
  428. rdev->pm.requested_clock_mode_index = 0;
  429. rdev->pm.dynpm_can_downclock = false;
  430. } else
  431. rdev->pm.requested_clock_mode_index =
  432. rdev->pm.current_clock_mode_index - 1;
  433. } else {
  434. rdev->pm.requested_clock_mode_index = 0;
  435. rdev->pm.dynpm_can_downclock = false;
  436. }
  437. /* don't use the power state if crtcs are active and no display flag is set */
  438. if ((rdev->pm.active_crtc_count > 0) &&
  439. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  440. clock_info[rdev->pm.requested_clock_mode_index].flags &
  441. RADEON_PM_MODE_NO_DISPLAY)) {
  442. rdev->pm.requested_clock_mode_index++;
  443. }
  444. break;
  445. case DYNPM_ACTION_UPCLOCK:
  446. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  447. if (rdev->pm.current_clock_mode_index ==
  448. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  449. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  450. rdev->pm.dynpm_can_upclock = false;
  451. } else
  452. rdev->pm.requested_clock_mode_index =
  453. rdev->pm.current_clock_mode_index + 1;
  454. } else {
  455. rdev->pm.requested_clock_mode_index =
  456. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  457. rdev->pm.dynpm_can_upclock = false;
  458. }
  459. break;
  460. case DYNPM_ACTION_DEFAULT:
  461. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  462. rdev->pm.requested_clock_mode_index = 0;
  463. rdev->pm.dynpm_can_upclock = false;
  464. break;
  465. case DYNPM_ACTION_NONE:
  466. default:
  467. DRM_ERROR("Requested mode for not defined action\n");
  468. return;
  469. }
  470. }
  471. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  472. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  473. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  474. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  475. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  476. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  477. pcie_lanes);
  478. }
  479. void rs780_pm_init_profile(struct radeon_device *rdev)
  480. {
  481. if (rdev->pm.num_power_states == 2) {
  482. /* default */
  483. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  486. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  487. /* low sh */
  488. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  489. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  490. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  491. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  492. /* mid sh */
  493. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  494. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  495. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  497. /* high sh */
  498. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  499. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  500. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  501. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  502. /* low mh */
  503. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  504. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  505. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  506. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  507. /* mid mh */
  508. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  509. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  510. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  512. /* high mh */
  513. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  514. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  515. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  516. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  517. } else if (rdev->pm.num_power_states == 3) {
  518. /* default */
  519. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  520. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  521. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  522. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  523. /* low sh */
  524. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  525. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  526. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  527. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  528. /* mid sh */
  529. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  530. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  531. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  532. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  533. /* high sh */
  534. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  535. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  536. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  537. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  538. /* low mh */
  539. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  540. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  541. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  542. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  543. /* mid mh */
  544. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  545. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  546. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  547. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  548. /* high mh */
  549. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  550. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  551. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  552. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  553. } else {
  554. /* default */
  555. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  556. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  557. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  558. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  559. /* low sh */
  560. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  561. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  562. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  563. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  564. /* mid sh */
  565. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  566. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  567. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  568. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  569. /* high sh */
  570. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  571. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  572. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  573. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  574. /* low mh */
  575. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  576. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  577. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  578. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  579. /* mid mh */
  580. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  581. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  582. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  583. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  584. /* high mh */
  585. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  586. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  587. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  588. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  589. }
  590. }
  591. void r600_pm_init_profile(struct radeon_device *rdev)
  592. {
  593. int idx;
  594. if (rdev->family == CHIP_R600) {
  595. /* XXX */
  596. /* default */
  597. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  598. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  599. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  600. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  601. /* low sh */
  602. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  603. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  604. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  605. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  606. /* mid sh */
  607. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  608. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  609. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  610. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  611. /* high sh */
  612. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  613. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  614. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  615. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  616. /* low mh */
  617. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  618. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  619. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  620. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  621. /* mid mh */
  622. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  623. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  624. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  625. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  626. /* high mh */
  627. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  628. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  629. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  630. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  631. } else {
  632. if (rdev->pm.num_power_states < 4) {
  633. /* default */
  634. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  635. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  636. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  637. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  638. /* low sh */
  639. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  640. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  641. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  642. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  643. /* mid sh */
  644. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  645. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  646. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  647. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  648. /* high sh */
  649. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  650. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  651. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  652. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  653. /* low mh */
  654. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  655. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  656. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  657. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  658. /* low mh */
  659. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  660. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  661. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  662. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  663. /* high mh */
  664. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  665. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  666. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  667. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  668. } else {
  669. /* default */
  670. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  671. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  672. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  673. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  674. /* low sh */
  675. if (rdev->flags & RADEON_IS_MOBILITY)
  676. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  677. else
  678. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  679. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  680. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  681. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  682. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  683. /* mid sh */
  684. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  685. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  686. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  687. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  688. /* high sh */
  689. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  690. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  691. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  692. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  693. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  694. /* low mh */
  695. if (rdev->flags & RADEON_IS_MOBILITY)
  696. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  697. else
  698. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  699. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  700. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  701. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  702. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  703. /* mid mh */
  704. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  705. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  706. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  707. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  708. /* high mh */
  709. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  710. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  711. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  712. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  713. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  714. }
  715. }
  716. }
  717. void r600_pm_misc(struct radeon_device *rdev)
  718. {
  719. int req_ps_idx = rdev->pm.requested_power_state_index;
  720. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  721. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  722. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  723. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  724. /* 0xff01 is a flag rather then an actual voltage */
  725. if (voltage->voltage == 0xff01)
  726. return;
  727. if (voltage->voltage != rdev->pm.current_vddc) {
  728. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  729. rdev->pm.current_vddc = voltage->voltage;
  730. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  731. }
  732. }
  733. }
  734. bool r600_gui_idle(struct radeon_device *rdev)
  735. {
  736. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  737. return false;
  738. else
  739. return true;
  740. }
  741. /* hpd for digital panel detect/disconnect */
  742. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  743. {
  744. bool connected = false;
  745. if (ASIC_IS_DCE3(rdev)) {
  746. switch (hpd) {
  747. case RADEON_HPD_1:
  748. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  749. connected = true;
  750. break;
  751. case RADEON_HPD_2:
  752. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  753. connected = true;
  754. break;
  755. case RADEON_HPD_3:
  756. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  757. connected = true;
  758. break;
  759. case RADEON_HPD_4:
  760. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  761. connected = true;
  762. break;
  763. /* DCE 3.2 */
  764. case RADEON_HPD_5:
  765. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  766. connected = true;
  767. break;
  768. case RADEON_HPD_6:
  769. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  770. connected = true;
  771. break;
  772. default:
  773. break;
  774. }
  775. } else {
  776. switch (hpd) {
  777. case RADEON_HPD_1:
  778. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  779. connected = true;
  780. break;
  781. case RADEON_HPD_2:
  782. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  783. connected = true;
  784. break;
  785. case RADEON_HPD_3:
  786. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  787. connected = true;
  788. break;
  789. default:
  790. break;
  791. }
  792. }
  793. return connected;
  794. }
  795. void r600_hpd_set_polarity(struct radeon_device *rdev,
  796. enum radeon_hpd_id hpd)
  797. {
  798. u32 tmp;
  799. bool connected = r600_hpd_sense(rdev, hpd);
  800. if (ASIC_IS_DCE3(rdev)) {
  801. switch (hpd) {
  802. case RADEON_HPD_1:
  803. tmp = RREG32(DC_HPD1_INT_CONTROL);
  804. if (connected)
  805. tmp &= ~DC_HPDx_INT_POLARITY;
  806. else
  807. tmp |= DC_HPDx_INT_POLARITY;
  808. WREG32(DC_HPD1_INT_CONTROL, tmp);
  809. break;
  810. case RADEON_HPD_2:
  811. tmp = RREG32(DC_HPD2_INT_CONTROL);
  812. if (connected)
  813. tmp &= ~DC_HPDx_INT_POLARITY;
  814. else
  815. tmp |= DC_HPDx_INT_POLARITY;
  816. WREG32(DC_HPD2_INT_CONTROL, tmp);
  817. break;
  818. case RADEON_HPD_3:
  819. tmp = RREG32(DC_HPD3_INT_CONTROL);
  820. if (connected)
  821. tmp &= ~DC_HPDx_INT_POLARITY;
  822. else
  823. tmp |= DC_HPDx_INT_POLARITY;
  824. WREG32(DC_HPD3_INT_CONTROL, tmp);
  825. break;
  826. case RADEON_HPD_4:
  827. tmp = RREG32(DC_HPD4_INT_CONTROL);
  828. if (connected)
  829. tmp &= ~DC_HPDx_INT_POLARITY;
  830. else
  831. tmp |= DC_HPDx_INT_POLARITY;
  832. WREG32(DC_HPD4_INT_CONTROL, tmp);
  833. break;
  834. case RADEON_HPD_5:
  835. tmp = RREG32(DC_HPD5_INT_CONTROL);
  836. if (connected)
  837. tmp &= ~DC_HPDx_INT_POLARITY;
  838. else
  839. tmp |= DC_HPDx_INT_POLARITY;
  840. WREG32(DC_HPD5_INT_CONTROL, tmp);
  841. break;
  842. /* DCE 3.2 */
  843. case RADEON_HPD_6:
  844. tmp = RREG32(DC_HPD6_INT_CONTROL);
  845. if (connected)
  846. tmp &= ~DC_HPDx_INT_POLARITY;
  847. else
  848. tmp |= DC_HPDx_INT_POLARITY;
  849. WREG32(DC_HPD6_INT_CONTROL, tmp);
  850. break;
  851. default:
  852. break;
  853. }
  854. } else {
  855. switch (hpd) {
  856. case RADEON_HPD_1:
  857. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  858. if (connected)
  859. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  860. else
  861. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  862. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  863. break;
  864. case RADEON_HPD_2:
  865. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  866. if (connected)
  867. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  868. else
  869. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  870. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  871. break;
  872. case RADEON_HPD_3:
  873. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  874. if (connected)
  875. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  876. else
  877. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  878. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  879. break;
  880. default:
  881. break;
  882. }
  883. }
  884. }
  885. void r600_hpd_init(struct radeon_device *rdev)
  886. {
  887. struct drm_device *dev = rdev->ddev;
  888. struct drm_connector *connector;
  889. unsigned enable = 0;
  890. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  891. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  892. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  893. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  894. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  895. * aux dp channel on imac and help (but not completely fix)
  896. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  897. */
  898. continue;
  899. }
  900. if (ASIC_IS_DCE3(rdev)) {
  901. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  902. if (ASIC_IS_DCE32(rdev))
  903. tmp |= DC_HPDx_EN;
  904. switch (radeon_connector->hpd.hpd) {
  905. case RADEON_HPD_1:
  906. WREG32(DC_HPD1_CONTROL, tmp);
  907. break;
  908. case RADEON_HPD_2:
  909. WREG32(DC_HPD2_CONTROL, tmp);
  910. break;
  911. case RADEON_HPD_3:
  912. WREG32(DC_HPD3_CONTROL, tmp);
  913. break;
  914. case RADEON_HPD_4:
  915. WREG32(DC_HPD4_CONTROL, tmp);
  916. break;
  917. /* DCE 3.2 */
  918. case RADEON_HPD_5:
  919. WREG32(DC_HPD5_CONTROL, tmp);
  920. break;
  921. case RADEON_HPD_6:
  922. WREG32(DC_HPD6_CONTROL, tmp);
  923. break;
  924. default:
  925. break;
  926. }
  927. } else {
  928. switch (radeon_connector->hpd.hpd) {
  929. case RADEON_HPD_1:
  930. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  931. break;
  932. case RADEON_HPD_2:
  933. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  934. break;
  935. case RADEON_HPD_3:
  936. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  937. break;
  938. default:
  939. break;
  940. }
  941. }
  942. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  943. enable |= 1 << radeon_connector->hpd.hpd;
  944. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  945. }
  946. radeon_irq_kms_enable_hpd(rdev, enable);
  947. }
  948. void r600_hpd_fini(struct radeon_device *rdev)
  949. {
  950. struct drm_device *dev = rdev->ddev;
  951. struct drm_connector *connector;
  952. unsigned disable = 0;
  953. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  954. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  955. if (ASIC_IS_DCE3(rdev)) {
  956. switch (radeon_connector->hpd.hpd) {
  957. case RADEON_HPD_1:
  958. WREG32(DC_HPD1_CONTROL, 0);
  959. break;
  960. case RADEON_HPD_2:
  961. WREG32(DC_HPD2_CONTROL, 0);
  962. break;
  963. case RADEON_HPD_3:
  964. WREG32(DC_HPD3_CONTROL, 0);
  965. break;
  966. case RADEON_HPD_4:
  967. WREG32(DC_HPD4_CONTROL, 0);
  968. break;
  969. /* DCE 3.2 */
  970. case RADEON_HPD_5:
  971. WREG32(DC_HPD5_CONTROL, 0);
  972. break;
  973. case RADEON_HPD_6:
  974. WREG32(DC_HPD6_CONTROL, 0);
  975. break;
  976. default:
  977. break;
  978. }
  979. } else {
  980. switch (radeon_connector->hpd.hpd) {
  981. case RADEON_HPD_1:
  982. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  983. break;
  984. case RADEON_HPD_2:
  985. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  986. break;
  987. case RADEON_HPD_3:
  988. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  989. break;
  990. default:
  991. break;
  992. }
  993. }
  994. if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
  995. disable |= 1 << radeon_connector->hpd.hpd;
  996. }
  997. radeon_irq_kms_disable_hpd(rdev, disable);
  998. }
  999. /*
  1000. * R600 PCIE GART
  1001. */
  1002. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1003. {
  1004. unsigned i;
  1005. u32 tmp;
  1006. /* flush hdp cache so updates hit vram */
  1007. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  1008. !(rdev->flags & RADEON_IS_AGP)) {
  1009. void __iomem *ptr = (void *)rdev->gart.ptr;
  1010. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  1011. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  1012. * This seems to cause problems on some AGP cards. Just use the old
  1013. * method for them.
  1014. */
  1015. WREG32(HDP_DEBUG1, 0);
  1016. readl((void __iomem *)ptr);
  1017. } else
  1018. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1019. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  1020. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  1021. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  1022. for (i = 0; i < rdev->usec_timeout; i++) {
  1023. /* read MC_STATUS */
  1024. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  1025. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  1026. if (tmp == 2) {
  1027. pr_warn("[drm] r600 flush TLB failed\n");
  1028. return;
  1029. }
  1030. if (tmp) {
  1031. return;
  1032. }
  1033. udelay(1);
  1034. }
  1035. }
  1036. int r600_pcie_gart_init(struct radeon_device *rdev)
  1037. {
  1038. int r;
  1039. if (rdev->gart.robj) {
  1040. WARN(1, "R600 PCIE GART already initialized\n");
  1041. return 0;
  1042. }
  1043. /* Initialize common gart structure */
  1044. r = radeon_gart_init(rdev);
  1045. if (r)
  1046. return r;
  1047. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  1048. return radeon_gart_table_vram_alloc(rdev);
  1049. }
  1050. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  1051. {
  1052. u32 tmp;
  1053. int r, i;
  1054. if (rdev->gart.robj == NULL) {
  1055. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1056. return -EINVAL;
  1057. }
  1058. r = radeon_gart_table_vram_pin(rdev);
  1059. if (r)
  1060. return r;
  1061. /* Setup L2 cache */
  1062. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1063. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1064. EFFECTIVE_L2_QUEUE_SIZE(7));
  1065. WREG32(VM_L2_CNTL2, 0);
  1066. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1067. /* Setup TLB control */
  1068. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1069. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1070. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1071. ENABLE_WAIT_L2_QUERY;
  1072. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1073. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1074. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1075. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1076. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1077. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1078. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1079. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1080. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1081. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1082. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1083. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1084. WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
  1085. WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
  1086. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1087. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1088. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1089. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1090. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1091. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1092. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1093. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1094. (u32)(rdev->dummy_page.addr >> 12));
  1095. for (i = 1; i < 7; i++)
  1096. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1097. r600_pcie_gart_tlb_flush(rdev);
  1098. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1099. (unsigned)(rdev->mc.gtt_size >> 20),
  1100. (unsigned long long)rdev->gart.table_addr);
  1101. rdev->gart.ready = true;
  1102. return 0;
  1103. }
  1104. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  1105. {
  1106. u32 tmp;
  1107. int i;
  1108. /* Disable all tables */
  1109. for (i = 0; i < 7; i++)
  1110. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1111. /* Disable L2 cache */
  1112. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1113. EFFECTIVE_L2_QUEUE_SIZE(7));
  1114. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1115. /* Setup L1 TLB control */
  1116. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1117. ENABLE_WAIT_L2_QUERY;
  1118. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1119. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1120. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1121. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1122. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1123. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1124. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1125. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1126. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  1127. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  1128. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1129. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1130. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  1131. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1132. WREG32(MC_VM_L1_TLB_MCB_RD_UVD_CNTL, tmp);
  1133. WREG32(MC_VM_L1_TLB_MCB_WR_UVD_CNTL, tmp);
  1134. radeon_gart_table_vram_unpin(rdev);
  1135. }
  1136. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  1137. {
  1138. radeon_gart_fini(rdev);
  1139. r600_pcie_gart_disable(rdev);
  1140. radeon_gart_table_vram_free(rdev);
  1141. }
  1142. static void r600_agp_enable(struct radeon_device *rdev)
  1143. {
  1144. u32 tmp;
  1145. int i;
  1146. /* Setup L2 cache */
  1147. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1148. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1149. EFFECTIVE_L2_QUEUE_SIZE(7));
  1150. WREG32(VM_L2_CNTL2, 0);
  1151. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1152. /* Setup TLB control */
  1153. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1154. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1155. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1156. ENABLE_WAIT_L2_QUERY;
  1157. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1158. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1159. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1160. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1161. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1162. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1163. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1164. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1165. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1166. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1167. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1168. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1169. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1170. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1171. for (i = 0; i < 7; i++)
  1172. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1173. }
  1174. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1175. {
  1176. unsigned i;
  1177. u32 tmp;
  1178. for (i = 0; i < rdev->usec_timeout; i++) {
  1179. /* read MC_STATUS */
  1180. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1181. if (!tmp)
  1182. return 0;
  1183. udelay(1);
  1184. }
  1185. return -1;
  1186. }
  1187. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  1188. {
  1189. unsigned long flags;
  1190. uint32_t r;
  1191. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1192. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1193. r = RREG32(R_0028FC_MC_DATA);
  1194. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1195. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1196. return r;
  1197. }
  1198. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1199. {
  1200. unsigned long flags;
  1201. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1202. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1203. S_0028F8_MC_IND_WR_EN(1));
  1204. WREG32(R_0028FC_MC_DATA, v);
  1205. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1206. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1207. }
  1208. static void r600_mc_program(struct radeon_device *rdev)
  1209. {
  1210. struct rv515_mc_save save;
  1211. u32 tmp;
  1212. int i, j;
  1213. /* Initialize HDP */
  1214. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1215. WREG32((0x2c14 + j), 0x00000000);
  1216. WREG32((0x2c18 + j), 0x00000000);
  1217. WREG32((0x2c1c + j), 0x00000000);
  1218. WREG32((0x2c20 + j), 0x00000000);
  1219. WREG32((0x2c24 + j), 0x00000000);
  1220. }
  1221. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1222. rv515_mc_stop(rdev, &save);
  1223. if (r600_mc_wait_for_idle(rdev)) {
  1224. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1225. }
  1226. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1227. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1228. /* Update configuration */
  1229. if (rdev->flags & RADEON_IS_AGP) {
  1230. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1231. /* VRAM before AGP */
  1232. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1233. rdev->mc.vram_start >> 12);
  1234. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1235. rdev->mc.gtt_end >> 12);
  1236. } else {
  1237. /* VRAM after AGP */
  1238. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1239. rdev->mc.gtt_start >> 12);
  1240. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1241. rdev->mc.vram_end >> 12);
  1242. }
  1243. } else {
  1244. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1245. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1246. }
  1247. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1248. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1249. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1250. WREG32(MC_VM_FB_LOCATION, tmp);
  1251. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1252. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1253. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1254. if (rdev->flags & RADEON_IS_AGP) {
  1255. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1256. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1257. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1258. } else {
  1259. WREG32(MC_VM_AGP_BASE, 0);
  1260. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1261. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1262. }
  1263. if (r600_mc_wait_for_idle(rdev)) {
  1264. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1265. }
  1266. rv515_mc_resume(rdev, &save);
  1267. /* we need to own VRAM, so turn off the VGA renderer here
  1268. * to stop it overwriting our objects */
  1269. rv515_vga_render_disable(rdev);
  1270. }
  1271. /**
  1272. * r600_vram_gtt_location - try to find VRAM & GTT location
  1273. * @rdev: radeon device structure holding all necessary informations
  1274. * @mc: memory controller structure holding memory informations
  1275. *
  1276. * Function will place try to place VRAM at same place as in CPU (PCI)
  1277. * address space as some GPU seems to have issue when we reprogram at
  1278. * different address space.
  1279. *
  1280. * If there is not enough space to fit the unvisible VRAM after the
  1281. * aperture then we limit the VRAM size to the aperture.
  1282. *
  1283. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1284. * them to be in one from GPU point of view so that we can program GPU to
  1285. * catch access outside them (weird GPU policy see ??).
  1286. *
  1287. * This function will never fails, worst case are limiting VRAM or GTT.
  1288. *
  1289. * Note: GTT start, end, size should be initialized before calling this
  1290. * function on AGP platform.
  1291. */
  1292. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1293. {
  1294. u64 size_bf, size_af;
  1295. if (mc->mc_vram_size > 0xE0000000) {
  1296. /* leave room for at least 512M GTT */
  1297. dev_warn(rdev->dev, "limiting VRAM\n");
  1298. mc->real_vram_size = 0xE0000000;
  1299. mc->mc_vram_size = 0xE0000000;
  1300. }
  1301. if (rdev->flags & RADEON_IS_AGP) {
  1302. size_bf = mc->gtt_start;
  1303. size_af = mc->mc_mask - mc->gtt_end;
  1304. if (size_bf > size_af) {
  1305. if (mc->mc_vram_size > size_bf) {
  1306. dev_warn(rdev->dev, "limiting VRAM\n");
  1307. mc->real_vram_size = size_bf;
  1308. mc->mc_vram_size = size_bf;
  1309. }
  1310. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1311. } else {
  1312. if (mc->mc_vram_size > size_af) {
  1313. dev_warn(rdev->dev, "limiting VRAM\n");
  1314. mc->real_vram_size = size_af;
  1315. mc->mc_vram_size = size_af;
  1316. }
  1317. mc->vram_start = mc->gtt_end + 1;
  1318. }
  1319. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1320. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1321. mc->mc_vram_size >> 20, mc->vram_start,
  1322. mc->vram_end, mc->real_vram_size >> 20);
  1323. } else {
  1324. u64 base = 0;
  1325. if (rdev->flags & RADEON_IS_IGP) {
  1326. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1327. base <<= 24;
  1328. }
  1329. radeon_vram_location(rdev, &rdev->mc, base);
  1330. rdev->mc.gtt_base_align = 0;
  1331. radeon_gtt_location(rdev, mc);
  1332. }
  1333. }
  1334. static int r600_mc_init(struct radeon_device *rdev)
  1335. {
  1336. u32 tmp;
  1337. int chansize, numchan;
  1338. uint32_t h_addr, l_addr;
  1339. unsigned long long k8_addr;
  1340. /* Get VRAM informations */
  1341. rdev->mc.vram_is_ddr = true;
  1342. tmp = RREG32(RAMCFG);
  1343. if (tmp & CHANSIZE_OVERRIDE) {
  1344. chansize = 16;
  1345. } else if (tmp & CHANSIZE_MASK) {
  1346. chansize = 64;
  1347. } else {
  1348. chansize = 32;
  1349. }
  1350. tmp = RREG32(CHMAP);
  1351. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1352. case 0:
  1353. default:
  1354. numchan = 1;
  1355. break;
  1356. case 1:
  1357. numchan = 2;
  1358. break;
  1359. case 2:
  1360. numchan = 4;
  1361. break;
  1362. case 3:
  1363. numchan = 8;
  1364. break;
  1365. }
  1366. rdev->mc.vram_width = numchan * chansize;
  1367. /* Could aper size report 0 ? */
  1368. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1369. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1370. /* Setup GPU memory space */
  1371. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1372. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1373. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1374. r600_vram_gtt_location(rdev, &rdev->mc);
  1375. if (rdev->flags & RADEON_IS_IGP) {
  1376. rs690_pm_info(rdev);
  1377. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1378. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1379. /* Use K8 direct mapping for fast fb access. */
  1380. rdev->fastfb_working = false;
  1381. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1382. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1383. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1384. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1385. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1386. #endif
  1387. {
  1388. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1389. * memory is present.
  1390. */
  1391. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1392. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1393. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1394. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1395. rdev->fastfb_working = true;
  1396. }
  1397. }
  1398. }
  1399. }
  1400. radeon_update_bandwidth_info(rdev);
  1401. return 0;
  1402. }
  1403. int r600_vram_scratch_init(struct radeon_device *rdev)
  1404. {
  1405. int r;
  1406. if (rdev->vram_scratch.robj == NULL) {
  1407. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1408. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1409. 0, NULL, NULL, &rdev->vram_scratch.robj);
  1410. if (r) {
  1411. return r;
  1412. }
  1413. }
  1414. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1415. if (unlikely(r != 0))
  1416. return r;
  1417. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1418. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1419. if (r) {
  1420. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1421. return r;
  1422. }
  1423. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1424. (void **)&rdev->vram_scratch.ptr);
  1425. if (r)
  1426. radeon_bo_unpin(rdev->vram_scratch.robj);
  1427. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1428. return r;
  1429. }
  1430. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1431. {
  1432. int r;
  1433. if (rdev->vram_scratch.robj == NULL) {
  1434. return;
  1435. }
  1436. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1437. if (likely(r == 0)) {
  1438. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1439. radeon_bo_unpin(rdev->vram_scratch.robj);
  1440. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1441. }
  1442. radeon_bo_unref(&rdev->vram_scratch.robj);
  1443. }
  1444. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1445. {
  1446. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1447. if (hung)
  1448. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1449. else
  1450. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1451. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1452. }
  1453. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1454. {
  1455. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1456. RREG32(R_008010_GRBM_STATUS));
  1457. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1458. RREG32(R_008014_GRBM_STATUS2));
  1459. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1460. RREG32(R_000E50_SRBM_STATUS));
  1461. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1462. RREG32(CP_STALLED_STAT1));
  1463. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1464. RREG32(CP_STALLED_STAT2));
  1465. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1466. RREG32(CP_BUSY_STAT));
  1467. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1468. RREG32(CP_STAT));
  1469. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1470. RREG32(DMA_STATUS_REG));
  1471. }
  1472. static bool r600_is_display_hung(struct radeon_device *rdev)
  1473. {
  1474. u32 crtc_hung = 0;
  1475. u32 crtc_status[2];
  1476. u32 i, j, tmp;
  1477. for (i = 0; i < rdev->num_crtc; i++) {
  1478. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1479. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1480. crtc_hung |= (1 << i);
  1481. }
  1482. }
  1483. for (j = 0; j < 10; j++) {
  1484. for (i = 0; i < rdev->num_crtc; i++) {
  1485. if (crtc_hung & (1 << i)) {
  1486. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1487. if (tmp != crtc_status[i])
  1488. crtc_hung &= ~(1 << i);
  1489. }
  1490. }
  1491. if (crtc_hung == 0)
  1492. return false;
  1493. udelay(100);
  1494. }
  1495. return true;
  1496. }
  1497. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1498. {
  1499. u32 reset_mask = 0;
  1500. u32 tmp;
  1501. /* GRBM_STATUS */
  1502. tmp = RREG32(R_008010_GRBM_STATUS);
  1503. if (rdev->family >= CHIP_RV770) {
  1504. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1505. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1506. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1507. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1508. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1509. reset_mask |= RADEON_RESET_GFX;
  1510. } else {
  1511. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1512. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1513. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1514. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1515. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1516. reset_mask |= RADEON_RESET_GFX;
  1517. }
  1518. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1519. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1520. reset_mask |= RADEON_RESET_CP;
  1521. if (G_008010_GRBM_EE_BUSY(tmp))
  1522. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1523. /* DMA_STATUS_REG */
  1524. tmp = RREG32(DMA_STATUS_REG);
  1525. if (!(tmp & DMA_IDLE))
  1526. reset_mask |= RADEON_RESET_DMA;
  1527. /* SRBM_STATUS */
  1528. tmp = RREG32(R_000E50_SRBM_STATUS);
  1529. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1530. reset_mask |= RADEON_RESET_RLC;
  1531. if (G_000E50_IH_BUSY(tmp))
  1532. reset_mask |= RADEON_RESET_IH;
  1533. if (G_000E50_SEM_BUSY(tmp))
  1534. reset_mask |= RADEON_RESET_SEM;
  1535. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1536. reset_mask |= RADEON_RESET_GRBM;
  1537. if (G_000E50_VMC_BUSY(tmp))
  1538. reset_mask |= RADEON_RESET_VMC;
  1539. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1540. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1541. G_000E50_MCDW_BUSY(tmp))
  1542. reset_mask |= RADEON_RESET_MC;
  1543. if (r600_is_display_hung(rdev))
  1544. reset_mask |= RADEON_RESET_DISPLAY;
  1545. /* Skip MC reset as it's mostly likely not hung, just busy */
  1546. if (reset_mask & RADEON_RESET_MC) {
  1547. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1548. reset_mask &= ~RADEON_RESET_MC;
  1549. }
  1550. return reset_mask;
  1551. }
  1552. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1553. {
  1554. struct rv515_mc_save save;
  1555. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1556. u32 tmp;
  1557. if (reset_mask == 0)
  1558. return;
  1559. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1560. r600_print_gpu_status_regs(rdev);
  1561. /* Disable CP parsing/prefetching */
  1562. if (rdev->family >= CHIP_RV770)
  1563. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1564. else
  1565. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1566. /* disable the RLC */
  1567. WREG32(RLC_CNTL, 0);
  1568. if (reset_mask & RADEON_RESET_DMA) {
  1569. /* Disable DMA */
  1570. tmp = RREG32(DMA_RB_CNTL);
  1571. tmp &= ~DMA_RB_ENABLE;
  1572. WREG32(DMA_RB_CNTL, tmp);
  1573. }
  1574. mdelay(50);
  1575. rv515_mc_stop(rdev, &save);
  1576. if (r600_mc_wait_for_idle(rdev)) {
  1577. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1578. }
  1579. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1580. if (rdev->family >= CHIP_RV770)
  1581. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1582. S_008020_SOFT_RESET_CB(1) |
  1583. S_008020_SOFT_RESET_PA(1) |
  1584. S_008020_SOFT_RESET_SC(1) |
  1585. S_008020_SOFT_RESET_SPI(1) |
  1586. S_008020_SOFT_RESET_SX(1) |
  1587. S_008020_SOFT_RESET_SH(1) |
  1588. S_008020_SOFT_RESET_TC(1) |
  1589. S_008020_SOFT_RESET_TA(1) |
  1590. S_008020_SOFT_RESET_VC(1) |
  1591. S_008020_SOFT_RESET_VGT(1);
  1592. else
  1593. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1594. S_008020_SOFT_RESET_DB(1) |
  1595. S_008020_SOFT_RESET_CB(1) |
  1596. S_008020_SOFT_RESET_PA(1) |
  1597. S_008020_SOFT_RESET_SC(1) |
  1598. S_008020_SOFT_RESET_SMX(1) |
  1599. S_008020_SOFT_RESET_SPI(1) |
  1600. S_008020_SOFT_RESET_SX(1) |
  1601. S_008020_SOFT_RESET_SH(1) |
  1602. S_008020_SOFT_RESET_TC(1) |
  1603. S_008020_SOFT_RESET_TA(1) |
  1604. S_008020_SOFT_RESET_VC(1) |
  1605. S_008020_SOFT_RESET_VGT(1);
  1606. }
  1607. if (reset_mask & RADEON_RESET_CP) {
  1608. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1609. S_008020_SOFT_RESET_VGT(1);
  1610. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1611. }
  1612. if (reset_mask & RADEON_RESET_DMA) {
  1613. if (rdev->family >= CHIP_RV770)
  1614. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1615. else
  1616. srbm_soft_reset |= SOFT_RESET_DMA;
  1617. }
  1618. if (reset_mask & RADEON_RESET_RLC)
  1619. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1620. if (reset_mask & RADEON_RESET_SEM)
  1621. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1622. if (reset_mask & RADEON_RESET_IH)
  1623. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1624. if (reset_mask & RADEON_RESET_GRBM)
  1625. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1626. if (!(rdev->flags & RADEON_IS_IGP)) {
  1627. if (reset_mask & RADEON_RESET_MC)
  1628. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1629. }
  1630. if (reset_mask & RADEON_RESET_VMC)
  1631. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1632. if (grbm_soft_reset) {
  1633. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1634. tmp |= grbm_soft_reset;
  1635. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1636. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1637. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1638. udelay(50);
  1639. tmp &= ~grbm_soft_reset;
  1640. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1641. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1642. }
  1643. if (srbm_soft_reset) {
  1644. tmp = RREG32(SRBM_SOFT_RESET);
  1645. tmp |= srbm_soft_reset;
  1646. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1647. WREG32(SRBM_SOFT_RESET, tmp);
  1648. tmp = RREG32(SRBM_SOFT_RESET);
  1649. udelay(50);
  1650. tmp &= ~srbm_soft_reset;
  1651. WREG32(SRBM_SOFT_RESET, tmp);
  1652. tmp = RREG32(SRBM_SOFT_RESET);
  1653. }
  1654. /* Wait a little for things to settle down */
  1655. mdelay(1);
  1656. rv515_mc_resume(rdev, &save);
  1657. udelay(50);
  1658. r600_print_gpu_status_regs(rdev);
  1659. }
  1660. static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
  1661. {
  1662. struct rv515_mc_save save;
  1663. u32 tmp, i;
  1664. dev_info(rdev->dev, "GPU pci config reset\n");
  1665. /* disable dpm? */
  1666. /* Disable CP parsing/prefetching */
  1667. if (rdev->family >= CHIP_RV770)
  1668. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1669. else
  1670. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1671. /* disable the RLC */
  1672. WREG32(RLC_CNTL, 0);
  1673. /* Disable DMA */
  1674. tmp = RREG32(DMA_RB_CNTL);
  1675. tmp &= ~DMA_RB_ENABLE;
  1676. WREG32(DMA_RB_CNTL, tmp);
  1677. mdelay(50);
  1678. /* set mclk/sclk to bypass */
  1679. if (rdev->family >= CHIP_RV770)
  1680. rv770_set_clk_bypass_mode(rdev);
  1681. /* disable BM */
  1682. pci_clear_master(rdev->pdev);
  1683. /* disable mem access */
  1684. rv515_mc_stop(rdev, &save);
  1685. if (r600_mc_wait_for_idle(rdev)) {
  1686. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1687. }
  1688. /* BIF reset workaround. Not sure if this is needed on 6xx */
  1689. tmp = RREG32(BUS_CNTL);
  1690. tmp |= VGA_COHE_SPEC_TIMER_DIS;
  1691. WREG32(BUS_CNTL, tmp);
  1692. tmp = RREG32(BIF_SCRATCH0);
  1693. /* reset */
  1694. radeon_pci_config_reset(rdev);
  1695. mdelay(1);
  1696. /* BIF reset workaround. Not sure if this is needed on 6xx */
  1697. tmp = SOFT_RESET_BIF;
  1698. WREG32(SRBM_SOFT_RESET, tmp);
  1699. mdelay(1);
  1700. WREG32(SRBM_SOFT_RESET, 0);
  1701. /* wait for asic to come out of reset */
  1702. for (i = 0; i < rdev->usec_timeout; i++) {
  1703. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  1704. break;
  1705. udelay(1);
  1706. }
  1707. }
  1708. int r600_asic_reset(struct radeon_device *rdev, bool hard)
  1709. {
  1710. u32 reset_mask;
  1711. if (hard) {
  1712. r600_gpu_pci_config_reset(rdev);
  1713. return 0;
  1714. }
  1715. reset_mask = r600_gpu_check_soft_reset(rdev);
  1716. if (reset_mask)
  1717. r600_set_bios_scratch_engine_hung(rdev, true);
  1718. /* try soft reset */
  1719. r600_gpu_soft_reset(rdev, reset_mask);
  1720. reset_mask = r600_gpu_check_soft_reset(rdev);
  1721. /* try pci config reset */
  1722. if (reset_mask && radeon_hard_reset)
  1723. r600_gpu_pci_config_reset(rdev);
  1724. reset_mask = r600_gpu_check_soft_reset(rdev);
  1725. if (!reset_mask)
  1726. r600_set_bios_scratch_engine_hung(rdev, false);
  1727. return 0;
  1728. }
  1729. /**
  1730. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1731. *
  1732. * @rdev: radeon_device pointer
  1733. * @ring: radeon_ring structure holding ring information
  1734. *
  1735. * Check if the GFX engine is locked up.
  1736. * Returns true if the engine appears to be locked up, false if not.
  1737. */
  1738. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1739. {
  1740. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1741. if (!(reset_mask & (RADEON_RESET_GFX |
  1742. RADEON_RESET_COMPUTE |
  1743. RADEON_RESET_CP))) {
  1744. radeon_ring_lockup_update(rdev, ring);
  1745. return false;
  1746. }
  1747. return radeon_ring_test_lockup(rdev, ring);
  1748. }
  1749. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1750. u32 tiling_pipe_num,
  1751. u32 max_rb_num,
  1752. u32 total_max_rb_num,
  1753. u32 disabled_rb_mask)
  1754. {
  1755. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1756. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1757. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1758. unsigned i, j;
  1759. /* mask out the RBs that don't exist on that asic */
  1760. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1761. /* make sure at least one RB is available */
  1762. if ((tmp & 0xff) != 0xff)
  1763. disabled_rb_mask = tmp;
  1764. rendering_pipe_num = 1 << tiling_pipe_num;
  1765. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1766. BUG_ON(rendering_pipe_num < req_rb_num);
  1767. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1768. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1769. if (rdev->family <= CHIP_RV740) {
  1770. /* r6xx/r7xx */
  1771. rb_num_width = 2;
  1772. } else {
  1773. /* eg+ */
  1774. rb_num_width = 4;
  1775. }
  1776. for (i = 0; i < max_rb_num; i++) {
  1777. if (!(mask & disabled_rb_mask)) {
  1778. for (j = 0; j < pipe_rb_ratio; j++) {
  1779. data <<= rb_num_width;
  1780. data |= max_rb_num - i - 1;
  1781. }
  1782. if (pipe_rb_remain) {
  1783. data <<= rb_num_width;
  1784. data |= max_rb_num - i - 1;
  1785. pipe_rb_remain--;
  1786. }
  1787. }
  1788. mask >>= 1;
  1789. }
  1790. return data;
  1791. }
  1792. int r600_count_pipe_bits(uint32_t val)
  1793. {
  1794. return hweight32(val);
  1795. }
  1796. static void r600_gpu_init(struct radeon_device *rdev)
  1797. {
  1798. u32 tiling_config;
  1799. u32 ramcfg;
  1800. u32 cc_gc_shader_pipe_config;
  1801. u32 tmp;
  1802. int i, j;
  1803. u32 sq_config;
  1804. u32 sq_gpr_resource_mgmt_1 = 0;
  1805. u32 sq_gpr_resource_mgmt_2 = 0;
  1806. u32 sq_thread_resource_mgmt = 0;
  1807. u32 sq_stack_resource_mgmt_1 = 0;
  1808. u32 sq_stack_resource_mgmt_2 = 0;
  1809. u32 disabled_rb_mask;
  1810. rdev->config.r600.tiling_group_size = 256;
  1811. switch (rdev->family) {
  1812. case CHIP_R600:
  1813. rdev->config.r600.max_pipes = 4;
  1814. rdev->config.r600.max_tile_pipes = 8;
  1815. rdev->config.r600.max_simds = 4;
  1816. rdev->config.r600.max_backends = 4;
  1817. rdev->config.r600.max_gprs = 256;
  1818. rdev->config.r600.max_threads = 192;
  1819. rdev->config.r600.max_stack_entries = 256;
  1820. rdev->config.r600.max_hw_contexts = 8;
  1821. rdev->config.r600.max_gs_threads = 16;
  1822. rdev->config.r600.sx_max_export_size = 128;
  1823. rdev->config.r600.sx_max_export_pos_size = 16;
  1824. rdev->config.r600.sx_max_export_smx_size = 128;
  1825. rdev->config.r600.sq_num_cf_insts = 2;
  1826. break;
  1827. case CHIP_RV630:
  1828. case CHIP_RV635:
  1829. rdev->config.r600.max_pipes = 2;
  1830. rdev->config.r600.max_tile_pipes = 2;
  1831. rdev->config.r600.max_simds = 3;
  1832. rdev->config.r600.max_backends = 1;
  1833. rdev->config.r600.max_gprs = 128;
  1834. rdev->config.r600.max_threads = 192;
  1835. rdev->config.r600.max_stack_entries = 128;
  1836. rdev->config.r600.max_hw_contexts = 8;
  1837. rdev->config.r600.max_gs_threads = 4;
  1838. rdev->config.r600.sx_max_export_size = 128;
  1839. rdev->config.r600.sx_max_export_pos_size = 16;
  1840. rdev->config.r600.sx_max_export_smx_size = 128;
  1841. rdev->config.r600.sq_num_cf_insts = 2;
  1842. break;
  1843. case CHIP_RV610:
  1844. case CHIP_RV620:
  1845. case CHIP_RS780:
  1846. case CHIP_RS880:
  1847. rdev->config.r600.max_pipes = 1;
  1848. rdev->config.r600.max_tile_pipes = 1;
  1849. rdev->config.r600.max_simds = 2;
  1850. rdev->config.r600.max_backends = 1;
  1851. rdev->config.r600.max_gprs = 128;
  1852. rdev->config.r600.max_threads = 192;
  1853. rdev->config.r600.max_stack_entries = 128;
  1854. rdev->config.r600.max_hw_contexts = 4;
  1855. rdev->config.r600.max_gs_threads = 4;
  1856. rdev->config.r600.sx_max_export_size = 128;
  1857. rdev->config.r600.sx_max_export_pos_size = 16;
  1858. rdev->config.r600.sx_max_export_smx_size = 128;
  1859. rdev->config.r600.sq_num_cf_insts = 1;
  1860. break;
  1861. case CHIP_RV670:
  1862. rdev->config.r600.max_pipes = 4;
  1863. rdev->config.r600.max_tile_pipes = 4;
  1864. rdev->config.r600.max_simds = 4;
  1865. rdev->config.r600.max_backends = 4;
  1866. rdev->config.r600.max_gprs = 192;
  1867. rdev->config.r600.max_threads = 192;
  1868. rdev->config.r600.max_stack_entries = 256;
  1869. rdev->config.r600.max_hw_contexts = 8;
  1870. rdev->config.r600.max_gs_threads = 16;
  1871. rdev->config.r600.sx_max_export_size = 128;
  1872. rdev->config.r600.sx_max_export_pos_size = 16;
  1873. rdev->config.r600.sx_max_export_smx_size = 128;
  1874. rdev->config.r600.sq_num_cf_insts = 2;
  1875. break;
  1876. default:
  1877. break;
  1878. }
  1879. /* Initialize HDP */
  1880. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1881. WREG32((0x2c14 + j), 0x00000000);
  1882. WREG32((0x2c18 + j), 0x00000000);
  1883. WREG32((0x2c1c + j), 0x00000000);
  1884. WREG32((0x2c20 + j), 0x00000000);
  1885. WREG32((0x2c24 + j), 0x00000000);
  1886. }
  1887. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1888. /* Setup tiling */
  1889. tiling_config = 0;
  1890. ramcfg = RREG32(RAMCFG);
  1891. switch (rdev->config.r600.max_tile_pipes) {
  1892. case 1:
  1893. tiling_config |= PIPE_TILING(0);
  1894. break;
  1895. case 2:
  1896. tiling_config |= PIPE_TILING(1);
  1897. break;
  1898. case 4:
  1899. tiling_config |= PIPE_TILING(2);
  1900. break;
  1901. case 8:
  1902. tiling_config |= PIPE_TILING(3);
  1903. break;
  1904. default:
  1905. break;
  1906. }
  1907. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1908. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1909. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1910. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1911. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1912. if (tmp > 3) {
  1913. tiling_config |= ROW_TILING(3);
  1914. tiling_config |= SAMPLE_SPLIT(3);
  1915. } else {
  1916. tiling_config |= ROW_TILING(tmp);
  1917. tiling_config |= SAMPLE_SPLIT(tmp);
  1918. }
  1919. tiling_config |= BANK_SWAPS(1);
  1920. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1921. tmp = rdev->config.r600.max_simds -
  1922. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1923. rdev->config.r600.active_simds = tmp;
  1924. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1925. tmp = 0;
  1926. for (i = 0; i < rdev->config.r600.max_backends; i++)
  1927. tmp |= (1 << i);
  1928. /* if all the backends are disabled, fix it up here */
  1929. if ((disabled_rb_mask & tmp) == tmp) {
  1930. for (i = 0; i < rdev->config.r600.max_backends; i++)
  1931. disabled_rb_mask &= ~(1 << i);
  1932. }
  1933. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1934. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1935. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1936. tiling_config |= tmp << 16;
  1937. rdev->config.r600.backend_map = tmp;
  1938. rdev->config.r600.tile_config = tiling_config;
  1939. WREG32(GB_TILING_CONFIG, tiling_config);
  1940. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1941. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1942. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1943. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1944. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1945. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1946. /* Setup some CP states */
  1947. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1948. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1949. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1950. SYNC_WALKER | SYNC_ALIGNER));
  1951. /* Setup various GPU states */
  1952. if (rdev->family == CHIP_RV670)
  1953. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1954. tmp = RREG32(SX_DEBUG_1);
  1955. tmp |= SMX_EVENT_RELEASE;
  1956. if ((rdev->family > CHIP_R600))
  1957. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1958. WREG32(SX_DEBUG_1, tmp);
  1959. if (((rdev->family) == CHIP_R600) ||
  1960. ((rdev->family) == CHIP_RV630) ||
  1961. ((rdev->family) == CHIP_RV610) ||
  1962. ((rdev->family) == CHIP_RV620) ||
  1963. ((rdev->family) == CHIP_RS780) ||
  1964. ((rdev->family) == CHIP_RS880)) {
  1965. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1966. } else {
  1967. WREG32(DB_DEBUG, 0);
  1968. }
  1969. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1970. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1971. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1972. WREG32(VGT_NUM_INSTANCES, 0);
  1973. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1974. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1975. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1976. if (((rdev->family) == CHIP_RV610) ||
  1977. ((rdev->family) == CHIP_RV620) ||
  1978. ((rdev->family) == CHIP_RS780) ||
  1979. ((rdev->family) == CHIP_RS880)) {
  1980. tmp = (CACHE_FIFO_SIZE(0xa) |
  1981. FETCH_FIFO_HIWATER(0xa) |
  1982. DONE_FIFO_HIWATER(0xe0) |
  1983. ALU_UPDATE_FIFO_HIWATER(0x8));
  1984. } else if (((rdev->family) == CHIP_R600) ||
  1985. ((rdev->family) == CHIP_RV630)) {
  1986. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1987. tmp |= DONE_FIFO_HIWATER(0x4);
  1988. }
  1989. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1990. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1991. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1992. */
  1993. sq_config = RREG32(SQ_CONFIG);
  1994. sq_config &= ~(PS_PRIO(3) |
  1995. VS_PRIO(3) |
  1996. GS_PRIO(3) |
  1997. ES_PRIO(3));
  1998. sq_config |= (DX9_CONSTS |
  1999. VC_ENABLE |
  2000. PS_PRIO(0) |
  2001. VS_PRIO(1) |
  2002. GS_PRIO(2) |
  2003. ES_PRIO(3));
  2004. if ((rdev->family) == CHIP_R600) {
  2005. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  2006. NUM_VS_GPRS(124) |
  2007. NUM_CLAUSE_TEMP_GPRS(4));
  2008. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  2009. NUM_ES_GPRS(0));
  2010. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  2011. NUM_VS_THREADS(48) |
  2012. NUM_GS_THREADS(4) |
  2013. NUM_ES_THREADS(4));
  2014. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  2015. NUM_VS_STACK_ENTRIES(128));
  2016. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  2017. NUM_ES_STACK_ENTRIES(0));
  2018. } else if (((rdev->family) == CHIP_RV610) ||
  2019. ((rdev->family) == CHIP_RV620) ||
  2020. ((rdev->family) == CHIP_RS780) ||
  2021. ((rdev->family) == CHIP_RS880)) {
  2022. /* no vertex cache */
  2023. sq_config &= ~VC_ENABLE;
  2024. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  2025. NUM_VS_GPRS(44) |
  2026. NUM_CLAUSE_TEMP_GPRS(2));
  2027. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  2028. NUM_ES_GPRS(17));
  2029. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  2030. NUM_VS_THREADS(78) |
  2031. NUM_GS_THREADS(4) |
  2032. NUM_ES_THREADS(31));
  2033. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  2034. NUM_VS_STACK_ENTRIES(40));
  2035. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  2036. NUM_ES_STACK_ENTRIES(16));
  2037. } else if (((rdev->family) == CHIP_RV630) ||
  2038. ((rdev->family) == CHIP_RV635)) {
  2039. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  2040. NUM_VS_GPRS(44) |
  2041. NUM_CLAUSE_TEMP_GPRS(2));
  2042. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  2043. NUM_ES_GPRS(18));
  2044. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  2045. NUM_VS_THREADS(78) |
  2046. NUM_GS_THREADS(4) |
  2047. NUM_ES_THREADS(31));
  2048. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  2049. NUM_VS_STACK_ENTRIES(40));
  2050. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  2051. NUM_ES_STACK_ENTRIES(16));
  2052. } else if ((rdev->family) == CHIP_RV670) {
  2053. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  2054. NUM_VS_GPRS(44) |
  2055. NUM_CLAUSE_TEMP_GPRS(2));
  2056. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  2057. NUM_ES_GPRS(17));
  2058. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  2059. NUM_VS_THREADS(78) |
  2060. NUM_GS_THREADS(4) |
  2061. NUM_ES_THREADS(31));
  2062. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  2063. NUM_VS_STACK_ENTRIES(64));
  2064. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  2065. NUM_ES_STACK_ENTRIES(64));
  2066. }
  2067. WREG32(SQ_CONFIG, sq_config);
  2068. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  2069. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  2070. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  2071. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  2072. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  2073. if (((rdev->family) == CHIP_RV610) ||
  2074. ((rdev->family) == CHIP_RV620) ||
  2075. ((rdev->family) == CHIP_RS780) ||
  2076. ((rdev->family) == CHIP_RS880)) {
  2077. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  2078. } else {
  2079. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  2080. }
  2081. /* More default values. 2D/3D driver should adjust as needed */
  2082. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  2083. S1_X(0x4) | S1_Y(0xc)));
  2084. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  2085. S1_X(0x2) | S1_Y(0x2) |
  2086. S2_X(0xa) | S2_Y(0x6) |
  2087. S3_X(0x6) | S3_Y(0xa)));
  2088. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  2089. S1_X(0x4) | S1_Y(0xc) |
  2090. S2_X(0x1) | S2_Y(0x6) |
  2091. S3_X(0xa) | S3_Y(0xe)));
  2092. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  2093. S5_X(0x0) | S5_Y(0x0) |
  2094. S6_X(0xb) | S6_Y(0x4) |
  2095. S7_X(0x7) | S7_Y(0x8)));
  2096. WREG32(VGT_STRMOUT_EN, 0);
  2097. tmp = rdev->config.r600.max_pipes * 16;
  2098. switch (rdev->family) {
  2099. case CHIP_RV610:
  2100. case CHIP_RV620:
  2101. case CHIP_RS780:
  2102. case CHIP_RS880:
  2103. tmp += 32;
  2104. break;
  2105. case CHIP_RV670:
  2106. tmp += 128;
  2107. break;
  2108. default:
  2109. break;
  2110. }
  2111. if (tmp > 256) {
  2112. tmp = 256;
  2113. }
  2114. WREG32(VGT_ES_PER_GS, 128);
  2115. WREG32(VGT_GS_PER_ES, tmp);
  2116. WREG32(VGT_GS_PER_VS, 2);
  2117. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2118. /* more default values. 2D/3D driver should adjust as needed */
  2119. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2120. WREG32(VGT_STRMOUT_EN, 0);
  2121. WREG32(SX_MISC, 0);
  2122. WREG32(PA_SC_MODE_CNTL, 0);
  2123. WREG32(PA_SC_AA_CONFIG, 0);
  2124. WREG32(PA_SC_LINE_STIPPLE, 0);
  2125. WREG32(SPI_INPUT_Z, 0);
  2126. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  2127. WREG32(CB_COLOR7_FRAG, 0);
  2128. /* Clear render buffer base addresses */
  2129. WREG32(CB_COLOR0_BASE, 0);
  2130. WREG32(CB_COLOR1_BASE, 0);
  2131. WREG32(CB_COLOR2_BASE, 0);
  2132. WREG32(CB_COLOR3_BASE, 0);
  2133. WREG32(CB_COLOR4_BASE, 0);
  2134. WREG32(CB_COLOR5_BASE, 0);
  2135. WREG32(CB_COLOR6_BASE, 0);
  2136. WREG32(CB_COLOR7_BASE, 0);
  2137. WREG32(CB_COLOR7_FRAG, 0);
  2138. switch (rdev->family) {
  2139. case CHIP_RV610:
  2140. case CHIP_RV620:
  2141. case CHIP_RS780:
  2142. case CHIP_RS880:
  2143. tmp = TC_L2_SIZE(8);
  2144. break;
  2145. case CHIP_RV630:
  2146. case CHIP_RV635:
  2147. tmp = TC_L2_SIZE(4);
  2148. break;
  2149. case CHIP_R600:
  2150. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  2151. break;
  2152. default:
  2153. tmp = TC_L2_SIZE(0);
  2154. break;
  2155. }
  2156. WREG32(TC_CNTL, tmp);
  2157. tmp = RREG32(HDP_HOST_PATH_CNTL);
  2158. WREG32(HDP_HOST_PATH_CNTL, tmp);
  2159. tmp = RREG32(ARB_POP);
  2160. tmp |= ENABLE_TC128;
  2161. WREG32(ARB_POP, tmp);
  2162. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  2163. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  2164. NUM_CLIP_SEQ(3)));
  2165. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  2166. WREG32(VC_ENHANCE, 0);
  2167. }
  2168. /*
  2169. * Indirect registers accessor
  2170. */
  2171. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  2172. {
  2173. unsigned long flags;
  2174. u32 r;
  2175. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  2176. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  2177. (void)RREG32(PCIE_PORT_INDEX);
  2178. r = RREG32(PCIE_PORT_DATA);
  2179. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2180. return r;
  2181. }
  2182. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2183. {
  2184. unsigned long flags;
  2185. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  2186. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  2187. (void)RREG32(PCIE_PORT_INDEX);
  2188. WREG32(PCIE_PORT_DATA, (v));
  2189. (void)RREG32(PCIE_PORT_DATA);
  2190. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2191. }
  2192. /*
  2193. * CP & Ring
  2194. */
  2195. void r600_cp_stop(struct radeon_device *rdev)
  2196. {
  2197. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  2198. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2199. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  2200. WREG32(SCRATCH_UMSK, 0);
  2201. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2202. }
  2203. int r600_init_microcode(struct radeon_device *rdev)
  2204. {
  2205. const char *chip_name;
  2206. const char *rlc_chip_name;
  2207. const char *smc_chip_name = "RV770";
  2208. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  2209. char fw_name[30];
  2210. int err;
  2211. DRM_DEBUG("\n");
  2212. switch (rdev->family) {
  2213. case CHIP_R600:
  2214. chip_name = "R600";
  2215. rlc_chip_name = "R600";
  2216. break;
  2217. case CHIP_RV610:
  2218. chip_name = "RV610";
  2219. rlc_chip_name = "R600";
  2220. break;
  2221. case CHIP_RV630:
  2222. chip_name = "RV630";
  2223. rlc_chip_name = "R600";
  2224. break;
  2225. case CHIP_RV620:
  2226. chip_name = "RV620";
  2227. rlc_chip_name = "R600";
  2228. break;
  2229. case CHIP_RV635:
  2230. chip_name = "RV635";
  2231. rlc_chip_name = "R600";
  2232. break;
  2233. case CHIP_RV670:
  2234. chip_name = "RV670";
  2235. rlc_chip_name = "R600";
  2236. break;
  2237. case CHIP_RS780:
  2238. case CHIP_RS880:
  2239. chip_name = "RS780";
  2240. rlc_chip_name = "R600";
  2241. break;
  2242. case CHIP_RV770:
  2243. chip_name = "RV770";
  2244. rlc_chip_name = "R700";
  2245. smc_chip_name = "RV770";
  2246. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2247. break;
  2248. case CHIP_RV730:
  2249. chip_name = "RV730";
  2250. rlc_chip_name = "R700";
  2251. smc_chip_name = "RV730";
  2252. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2253. break;
  2254. case CHIP_RV710:
  2255. chip_name = "RV710";
  2256. rlc_chip_name = "R700";
  2257. smc_chip_name = "RV710";
  2258. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2259. break;
  2260. case CHIP_RV740:
  2261. chip_name = "RV730";
  2262. rlc_chip_name = "R700";
  2263. smc_chip_name = "RV740";
  2264. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2265. break;
  2266. case CHIP_CEDAR:
  2267. chip_name = "CEDAR";
  2268. rlc_chip_name = "CEDAR";
  2269. smc_chip_name = "CEDAR";
  2270. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2271. break;
  2272. case CHIP_REDWOOD:
  2273. chip_name = "REDWOOD";
  2274. rlc_chip_name = "REDWOOD";
  2275. smc_chip_name = "REDWOOD";
  2276. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2277. break;
  2278. case CHIP_JUNIPER:
  2279. chip_name = "JUNIPER";
  2280. rlc_chip_name = "JUNIPER";
  2281. smc_chip_name = "JUNIPER";
  2282. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2283. break;
  2284. case CHIP_CYPRESS:
  2285. case CHIP_HEMLOCK:
  2286. chip_name = "CYPRESS";
  2287. rlc_chip_name = "CYPRESS";
  2288. smc_chip_name = "CYPRESS";
  2289. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2290. break;
  2291. case CHIP_PALM:
  2292. chip_name = "PALM";
  2293. rlc_chip_name = "SUMO";
  2294. break;
  2295. case CHIP_SUMO:
  2296. chip_name = "SUMO";
  2297. rlc_chip_name = "SUMO";
  2298. break;
  2299. case CHIP_SUMO2:
  2300. chip_name = "SUMO2";
  2301. rlc_chip_name = "SUMO";
  2302. break;
  2303. default: BUG();
  2304. }
  2305. if (rdev->family >= CHIP_CEDAR) {
  2306. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2307. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2308. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2309. } else if (rdev->family >= CHIP_RV770) {
  2310. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2311. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2312. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2313. } else {
  2314. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2315. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2316. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2317. }
  2318. DRM_INFO("Loading %s Microcode\n", chip_name);
  2319. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2320. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2321. if (err)
  2322. goto out;
  2323. if (rdev->pfp_fw->size != pfp_req_size) {
  2324. pr_err("r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2325. rdev->pfp_fw->size, fw_name);
  2326. err = -EINVAL;
  2327. goto out;
  2328. }
  2329. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2330. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2331. if (err)
  2332. goto out;
  2333. if (rdev->me_fw->size != me_req_size) {
  2334. pr_err("r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2335. rdev->me_fw->size, fw_name);
  2336. err = -EINVAL;
  2337. goto out;
  2338. }
  2339. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2340. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2341. if (err)
  2342. goto out;
  2343. if (rdev->rlc_fw->size != rlc_req_size) {
  2344. pr_err("r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2345. rdev->rlc_fw->size, fw_name);
  2346. err = -EINVAL;
  2347. goto out;
  2348. }
  2349. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2350. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2351. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2352. if (err) {
  2353. pr_err("smc: error loading firmware \"%s\"\n", fw_name);
  2354. release_firmware(rdev->smc_fw);
  2355. rdev->smc_fw = NULL;
  2356. err = 0;
  2357. } else if (rdev->smc_fw->size != smc_req_size) {
  2358. pr_err("smc: Bogus length %zu in firmware \"%s\"\n",
  2359. rdev->smc_fw->size, fw_name);
  2360. err = -EINVAL;
  2361. }
  2362. }
  2363. out:
  2364. if (err) {
  2365. if (err != -EINVAL)
  2366. pr_err("r600_cp: Failed to load firmware \"%s\"\n",
  2367. fw_name);
  2368. release_firmware(rdev->pfp_fw);
  2369. rdev->pfp_fw = NULL;
  2370. release_firmware(rdev->me_fw);
  2371. rdev->me_fw = NULL;
  2372. release_firmware(rdev->rlc_fw);
  2373. rdev->rlc_fw = NULL;
  2374. release_firmware(rdev->smc_fw);
  2375. rdev->smc_fw = NULL;
  2376. }
  2377. return err;
  2378. }
  2379. u32 r600_gfx_get_rptr(struct radeon_device *rdev,
  2380. struct radeon_ring *ring)
  2381. {
  2382. u32 rptr;
  2383. if (rdev->wb.enabled)
  2384. rptr = rdev->wb.wb[ring->rptr_offs/4];
  2385. else
  2386. rptr = RREG32(R600_CP_RB_RPTR);
  2387. return rptr;
  2388. }
  2389. u32 r600_gfx_get_wptr(struct radeon_device *rdev,
  2390. struct radeon_ring *ring)
  2391. {
  2392. return RREG32(R600_CP_RB_WPTR);
  2393. }
  2394. void r600_gfx_set_wptr(struct radeon_device *rdev,
  2395. struct radeon_ring *ring)
  2396. {
  2397. WREG32(R600_CP_RB_WPTR, ring->wptr);
  2398. (void)RREG32(R600_CP_RB_WPTR);
  2399. }
  2400. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2401. {
  2402. const __be32 *fw_data;
  2403. int i;
  2404. if (!rdev->me_fw || !rdev->pfp_fw)
  2405. return -EINVAL;
  2406. r600_cp_stop(rdev);
  2407. WREG32(CP_RB_CNTL,
  2408. #ifdef __BIG_ENDIAN
  2409. BUF_SWAP_32BIT |
  2410. #endif
  2411. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2412. /* Reset cp */
  2413. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2414. RREG32(GRBM_SOFT_RESET);
  2415. mdelay(15);
  2416. WREG32(GRBM_SOFT_RESET, 0);
  2417. WREG32(CP_ME_RAM_WADDR, 0);
  2418. fw_data = (const __be32 *)rdev->me_fw->data;
  2419. WREG32(CP_ME_RAM_WADDR, 0);
  2420. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2421. WREG32(CP_ME_RAM_DATA,
  2422. be32_to_cpup(fw_data++));
  2423. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2424. WREG32(CP_PFP_UCODE_ADDR, 0);
  2425. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2426. WREG32(CP_PFP_UCODE_DATA,
  2427. be32_to_cpup(fw_data++));
  2428. WREG32(CP_PFP_UCODE_ADDR, 0);
  2429. WREG32(CP_ME_RAM_WADDR, 0);
  2430. WREG32(CP_ME_RAM_RADDR, 0);
  2431. return 0;
  2432. }
  2433. int r600_cp_start(struct radeon_device *rdev)
  2434. {
  2435. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2436. int r;
  2437. uint32_t cp_me;
  2438. r = radeon_ring_lock(rdev, ring, 7);
  2439. if (r) {
  2440. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2441. return r;
  2442. }
  2443. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2444. radeon_ring_write(ring, 0x1);
  2445. if (rdev->family >= CHIP_RV770) {
  2446. radeon_ring_write(ring, 0x0);
  2447. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2448. } else {
  2449. radeon_ring_write(ring, 0x3);
  2450. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2451. }
  2452. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2453. radeon_ring_write(ring, 0);
  2454. radeon_ring_write(ring, 0);
  2455. radeon_ring_unlock_commit(rdev, ring, false);
  2456. cp_me = 0xff;
  2457. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2458. return 0;
  2459. }
  2460. int r600_cp_resume(struct radeon_device *rdev)
  2461. {
  2462. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2463. u32 tmp;
  2464. u32 rb_bufsz;
  2465. int r;
  2466. /* Reset cp */
  2467. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2468. RREG32(GRBM_SOFT_RESET);
  2469. mdelay(15);
  2470. WREG32(GRBM_SOFT_RESET, 0);
  2471. /* Set ring buffer size */
  2472. rb_bufsz = order_base_2(ring->ring_size / 8);
  2473. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2474. #ifdef __BIG_ENDIAN
  2475. tmp |= BUF_SWAP_32BIT;
  2476. #endif
  2477. WREG32(CP_RB_CNTL, tmp);
  2478. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2479. /* Set the write pointer delay */
  2480. WREG32(CP_RB_WPTR_DELAY, 0);
  2481. /* Initialize the ring buffer's read and write pointers */
  2482. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2483. WREG32(CP_RB_RPTR_WR, 0);
  2484. ring->wptr = 0;
  2485. WREG32(CP_RB_WPTR, ring->wptr);
  2486. /* set the wb address whether it's enabled or not */
  2487. WREG32(CP_RB_RPTR_ADDR,
  2488. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2489. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2490. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2491. if (rdev->wb.enabled)
  2492. WREG32(SCRATCH_UMSK, 0xff);
  2493. else {
  2494. tmp |= RB_NO_UPDATE;
  2495. WREG32(SCRATCH_UMSK, 0);
  2496. }
  2497. mdelay(1);
  2498. WREG32(CP_RB_CNTL, tmp);
  2499. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2500. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2501. r600_cp_start(rdev);
  2502. ring->ready = true;
  2503. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2504. if (r) {
  2505. ring->ready = false;
  2506. return r;
  2507. }
  2508. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  2509. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2510. return 0;
  2511. }
  2512. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2513. {
  2514. u32 rb_bufsz;
  2515. int r;
  2516. /* Align ring size */
  2517. rb_bufsz = order_base_2(ring_size / 8);
  2518. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2519. ring->ring_size = ring_size;
  2520. ring->align_mask = 16 - 1;
  2521. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2522. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2523. if (r) {
  2524. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2525. ring->rptr_save_reg = 0;
  2526. }
  2527. }
  2528. }
  2529. void r600_cp_fini(struct radeon_device *rdev)
  2530. {
  2531. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2532. r600_cp_stop(rdev);
  2533. radeon_ring_fini(rdev, ring);
  2534. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2535. }
  2536. /*
  2537. * GPU scratch registers helpers function.
  2538. */
  2539. void r600_scratch_init(struct radeon_device *rdev)
  2540. {
  2541. int i;
  2542. rdev->scratch.num_reg = 7;
  2543. rdev->scratch.reg_base = SCRATCH_REG0;
  2544. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2545. rdev->scratch.free[i] = true;
  2546. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2547. }
  2548. }
  2549. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2550. {
  2551. uint32_t scratch;
  2552. uint32_t tmp = 0;
  2553. unsigned i;
  2554. int r;
  2555. r = radeon_scratch_get(rdev, &scratch);
  2556. if (r) {
  2557. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2558. return r;
  2559. }
  2560. WREG32(scratch, 0xCAFEDEAD);
  2561. r = radeon_ring_lock(rdev, ring, 3);
  2562. if (r) {
  2563. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2564. radeon_scratch_free(rdev, scratch);
  2565. return r;
  2566. }
  2567. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2568. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2569. radeon_ring_write(ring, 0xDEADBEEF);
  2570. radeon_ring_unlock_commit(rdev, ring, false);
  2571. for (i = 0; i < rdev->usec_timeout; i++) {
  2572. tmp = RREG32(scratch);
  2573. if (tmp == 0xDEADBEEF)
  2574. break;
  2575. udelay(1);
  2576. }
  2577. if (i < rdev->usec_timeout) {
  2578. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2579. } else {
  2580. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2581. ring->idx, scratch, tmp);
  2582. r = -EINVAL;
  2583. }
  2584. radeon_scratch_free(rdev, scratch);
  2585. return r;
  2586. }
  2587. /*
  2588. * CP fences/semaphores
  2589. */
  2590. void r600_fence_ring_emit(struct radeon_device *rdev,
  2591. struct radeon_fence *fence)
  2592. {
  2593. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2594. u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
  2595. PACKET3_SH_ACTION_ENA;
  2596. if (rdev->family >= CHIP_RV770)
  2597. cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
  2598. if (rdev->wb.use_event) {
  2599. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2600. /* flush read cache over gart */
  2601. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2602. radeon_ring_write(ring, cp_coher_cntl);
  2603. radeon_ring_write(ring, 0xFFFFFFFF);
  2604. radeon_ring_write(ring, 0);
  2605. radeon_ring_write(ring, 10); /* poll interval */
  2606. /* EVENT_WRITE_EOP - flush caches, send int */
  2607. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2608. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2609. radeon_ring_write(ring, lower_32_bits(addr));
  2610. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2611. radeon_ring_write(ring, fence->seq);
  2612. radeon_ring_write(ring, 0);
  2613. } else {
  2614. /* flush read cache over gart */
  2615. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2616. radeon_ring_write(ring, cp_coher_cntl);
  2617. radeon_ring_write(ring, 0xFFFFFFFF);
  2618. radeon_ring_write(ring, 0);
  2619. radeon_ring_write(ring, 10); /* poll interval */
  2620. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2621. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2622. /* wait for 3D idle clean */
  2623. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2624. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2625. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2626. /* Emit fence sequence & fire IRQ */
  2627. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2628. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2629. radeon_ring_write(ring, fence->seq);
  2630. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2631. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2632. radeon_ring_write(ring, RB_INT_STAT);
  2633. }
  2634. }
  2635. /**
  2636. * r600_semaphore_ring_emit - emit a semaphore on the CP ring
  2637. *
  2638. * @rdev: radeon_device pointer
  2639. * @ring: radeon ring buffer object
  2640. * @semaphore: radeon semaphore object
  2641. * @emit_wait: Is this a sempahore wait?
  2642. *
  2643. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  2644. * from running ahead of semaphore waits.
  2645. */
  2646. bool r600_semaphore_ring_emit(struct radeon_device *rdev,
  2647. struct radeon_ring *ring,
  2648. struct radeon_semaphore *semaphore,
  2649. bool emit_wait)
  2650. {
  2651. uint64_t addr = semaphore->gpu_addr;
  2652. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2653. if (rdev->family < CHIP_CAYMAN)
  2654. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2655. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2656. radeon_ring_write(ring, lower_32_bits(addr));
  2657. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2658. /* PFP_SYNC_ME packet only exists on 7xx+, only enable it on eg+ */
  2659. if (emit_wait && (rdev->family >= CHIP_CEDAR)) {
  2660. /* Prevent the PFP from running ahead of the semaphore wait */
  2661. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2662. radeon_ring_write(ring, 0x0);
  2663. }
  2664. return true;
  2665. }
  2666. /**
  2667. * r600_copy_cpdma - copy pages using the CP DMA engine
  2668. *
  2669. * @rdev: radeon_device pointer
  2670. * @src_offset: src GPU address
  2671. * @dst_offset: dst GPU address
  2672. * @num_gpu_pages: number of GPU pages to xfer
  2673. * @resv: DMA reservation object to manage fences
  2674. *
  2675. * Copy GPU paging using the CP DMA engine (r6xx+).
  2676. * Used by the radeon ttm implementation to move pages if
  2677. * registered as the asic copy callback.
  2678. */
  2679. struct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev,
  2680. uint64_t src_offset, uint64_t dst_offset,
  2681. unsigned num_gpu_pages,
  2682. struct dma_resv *resv)
  2683. {
  2684. struct radeon_fence *fence;
  2685. struct radeon_sync sync;
  2686. int ring_index = rdev->asic->copy.blit_ring_index;
  2687. struct radeon_ring *ring = &rdev->ring[ring_index];
  2688. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2689. int i, num_loops;
  2690. int r = 0;
  2691. radeon_sync_create(&sync);
  2692. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2693. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2694. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2695. if (r) {
  2696. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2697. radeon_sync_free(rdev, &sync, NULL);
  2698. return ERR_PTR(r);
  2699. }
  2700. radeon_sync_resv(rdev, &sync, resv, false);
  2701. radeon_sync_rings(rdev, &sync, ring->idx);
  2702. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2703. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2704. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2705. for (i = 0; i < num_loops; i++) {
  2706. cur_size_in_bytes = size_in_bytes;
  2707. if (cur_size_in_bytes > 0x1fffff)
  2708. cur_size_in_bytes = 0x1fffff;
  2709. size_in_bytes -= cur_size_in_bytes;
  2710. tmp = upper_32_bits(src_offset) & 0xff;
  2711. if (size_in_bytes == 0)
  2712. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2713. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2714. radeon_ring_write(ring, lower_32_bits(src_offset));
  2715. radeon_ring_write(ring, tmp);
  2716. radeon_ring_write(ring, lower_32_bits(dst_offset));
  2717. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2718. radeon_ring_write(ring, cur_size_in_bytes);
  2719. src_offset += cur_size_in_bytes;
  2720. dst_offset += cur_size_in_bytes;
  2721. }
  2722. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2723. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2724. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2725. r = radeon_fence_emit(rdev, &fence, ring->idx);
  2726. if (r) {
  2727. radeon_ring_unlock_undo(rdev, ring);
  2728. radeon_sync_free(rdev, &sync, NULL);
  2729. return ERR_PTR(r);
  2730. }
  2731. radeon_ring_unlock_commit(rdev, ring, false);
  2732. radeon_sync_free(rdev, &sync, fence);
  2733. return fence;
  2734. }
  2735. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2736. uint32_t tiling_flags, uint32_t pitch,
  2737. uint32_t offset, uint32_t obj_size)
  2738. {
  2739. /* FIXME: implement */
  2740. return 0;
  2741. }
  2742. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2743. {
  2744. /* FIXME: implement */
  2745. }
  2746. static void r600_uvd_init(struct radeon_device *rdev)
  2747. {
  2748. int r;
  2749. if (!rdev->has_uvd)
  2750. return;
  2751. r = radeon_uvd_init(rdev);
  2752. if (r) {
  2753. dev_err(rdev->dev, "failed UVD (%d) init.\n", r);
  2754. /*
  2755. * At this point rdev->uvd.vcpu_bo is NULL which trickles down
  2756. * to early fails uvd_v1_0_resume() and thus nothing happens
  2757. * there. So it is pointless to try to go through that code
  2758. * hence why we disable uvd here.
  2759. */
  2760. rdev->has_uvd = false;
  2761. return;
  2762. }
  2763. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_obj = NULL;
  2764. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_UVD_INDEX], 4096);
  2765. }
  2766. static void r600_uvd_start(struct radeon_device *rdev)
  2767. {
  2768. int r;
  2769. if (!rdev->has_uvd)
  2770. return;
  2771. r = uvd_v1_0_resume(rdev);
  2772. if (r) {
  2773. dev_err(rdev->dev, "failed UVD resume (%d).\n", r);
  2774. goto error;
  2775. }
  2776. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_UVD_INDEX);
  2777. if (r) {
  2778. dev_err(rdev->dev, "failed initializing UVD fences (%d).\n", r);
  2779. goto error;
  2780. }
  2781. return;
  2782. error:
  2783. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  2784. }
  2785. static void r600_uvd_resume(struct radeon_device *rdev)
  2786. {
  2787. struct radeon_ring *ring;
  2788. int r;
  2789. if (!rdev->has_uvd || !rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size)
  2790. return;
  2791. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2792. r = radeon_ring_init(rdev, ring, ring->ring_size, 0, PACKET0(UVD_NO_OP, 0));
  2793. if (r) {
  2794. dev_err(rdev->dev, "failed initializing UVD ring (%d).\n", r);
  2795. return;
  2796. }
  2797. r = uvd_v1_0_init(rdev);
  2798. if (r) {
  2799. dev_err(rdev->dev, "failed initializing UVD (%d).\n", r);
  2800. return;
  2801. }
  2802. }
  2803. static int r600_startup(struct radeon_device *rdev)
  2804. {
  2805. struct radeon_ring *ring;
  2806. int r;
  2807. /* enable pcie gen2 link */
  2808. r600_pcie_gen2_enable(rdev);
  2809. /* scratch needs to be initialized before MC */
  2810. r = r600_vram_scratch_init(rdev);
  2811. if (r)
  2812. return r;
  2813. r600_mc_program(rdev);
  2814. if (rdev->flags & RADEON_IS_AGP) {
  2815. r600_agp_enable(rdev);
  2816. } else {
  2817. r = r600_pcie_gart_enable(rdev);
  2818. if (r)
  2819. return r;
  2820. }
  2821. r600_gpu_init(rdev);
  2822. /* allocate wb buffer */
  2823. r = radeon_wb_init(rdev);
  2824. if (r)
  2825. return r;
  2826. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2827. if (r) {
  2828. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2829. return r;
  2830. }
  2831. r600_uvd_start(rdev);
  2832. /* Enable IRQ */
  2833. if (!rdev->irq.installed) {
  2834. r = radeon_irq_kms_init(rdev);
  2835. if (r)
  2836. return r;
  2837. }
  2838. r = r600_irq_init(rdev);
  2839. if (r) {
  2840. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2841. radeon_irq_kms_fini(rdev);
  2842. return r;
  2843. }
  2844. r600_irq_set(rdev);
  2845. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2846. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2847. RADEON_CP_PACKET2);
  2848. if (r)
  2849. return r;
  2850. r = r600_cp_load_microcode(rdev);
  2851. if (r)
  2852. return r;
  2853. r = r600_cp_resume(rdev);
  2854. if (r)
  2855. return r;
  2856. r600_uvd_resume(rdev);
  2857. r = radeon_ib_pool_init(rdev);
  2858. if (r) {
  2859. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2860. return r;
  2861. }
  2862. r = radeon_audio_init(rdev);
  2863. if (r) {
  2864. DRM_ERROR("radeon: audio init failed\n");
  2865. return r;
  2866. }
  2867. return 0;
  2868. }
  2869. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2870. {
  2871. uint32_t temp;
  2872. temp = RREG32(CONFIG_CNTL);
  2873. if (!state) {
  2874. temp &= ~(1<<0);
  2875. temp |= (1<<1);
  2876. } else {
  2877. temp &= ~(1<<1);
  2878. }
  2879. WREG32(CONFIG_CNTL, temp);
  2880. }
  2881. int r600_resume(struct radeon_device *rdev)
  2882. {
  2883. int r;
  2884. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2885. * posting will perform necessary task to bring back GPU into good
  2886. * shape.
  2887. */
  2888. /* post card */
  2889. atom_asic_init(rdev->mode_info.atom_context);
  2890. if (rdev->pm.pm_method == PM_METHOD_DPM)
  2891. radeon_pm_resume(rdev);
  2892. rdev->accel_working = true;
  2893. r = r600_startup(rdev);
  2894. if (r) {
  2895. DRM_ERROR("r600 startup failed on resume\n");
  2896. rdev->accel_working = false;
  2897. return r;
  2898. }
  2899. return r;
  2900. }
  2901. int r600_suspend(struct radeon_device *rdev)
  2902. {
  2903. radeon_pm_suspend(rdev);
  2904. radeon_audio_fini(rdev);
  2905. r600_cp_stop(rdev);
  2906. if (rdev->has_uvd) {
  2907. radeon_uvd_suspend(rdev);
  2908. uvd_v1_0_fini(rdev);
  2909. }
  2910. r600_irq_suspend(rdev);
  2911. radeon_wb_disable(rdev);
  2912. r600_pcie_gart_disable(rdev);
  2913. return 0;
  2914. }
  2915. /* Plan is to move initialization in that function and use
  2916. * helper function so that radeon_device_init pretty much
  2917. * do nothing more than calling asic specific function. This
  2918. * should also allow to remove a bunch of callback function
  2919. * like vram_info.
  2920. */
  2921. int r600_init(struct radeon_device *rdev)
  2922. {
  2923. int r;
  2924. r600_debugfs_mc_info_init(rdev);
  2925. /* Read BIOS */
  2926. if (!radeon_get_bios(rdev)) {
  2927. if (ASIC_IS_AVIVO(rdev))
  2928. return -EINVAL;
  2929. }
  2930. /* Must be an ATOMBIOS */
  2931. if (!rdev->is_atom_bios) {
  2932. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2933. return -EINVAL;
  2934. }
  2935. r = radeon_atombios_init(rdev);
  2936. if (r)
  2937. return r;
  2938. /* Post card if necessary */
  2939. if (!radeon_card_posted(rdev)) {
  2940. if (!rdev->bios) {
  2941. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2942. return -EINVAL;
  2943. }
  2944. DRM_INFO("GPU not posted. posting now...\n");
  2945. atom_asic_init(rdev->mode_info.atom_context);
  2946. }
  2947. /* Initialize scratch registers */
  2948. r600_scratch_init(rdev);
  2949. /* Initialize surface registers */
  2950. radeon_surface_init(rdev);
  2951. /* Initialize clocks */
  2952. radeon_get_clock_info(rdev->ddev);
  2953. /* Fence driver */
  2954. radeon_fence_driver_init(rdev);
  2955. if (rdev->flags & RADEON_IS_AGP) {
  2956. r = radeon_agp_init(rdev);
  2957. if (r)
  2958. radeon_agp_disable(rdev);
  2959. }
  2960. r = r600_mc_init(rdev);
  2961. if (r)
  2962. return r;
  2963. /* Memory manager */
  2964. r = radeon_bo_init(rdev);
  2965. if (r)
  2966. return r;
  2967. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2968. r = r600_init_microcode(rdev);
  2969. if (r) {
  2970. DRM_ERROR("Failed to load firmware!\n");
  2971. return r;
  2972. }
  2973. }
  2974. /* Initialize power management */
  2975. radeon_pm_init(rdev);
  2976. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2977. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2978. r600_uvd_init(rdev);
  2979. rdev->ih.ring_obj = NULL;
  2980. r600_ih_ring_init(rdev, 64 * 1024);
  2981. r = r600_pcie_gart_init(rdev);
  2982. if (r)
  2983. return r;
  2984. rdev->accel_working = true;
  2985. r = r600_startup(rdev);
  2986. if (r) {
  2987. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2988. r600_cp_fini(rdev);
  2989. r600_irq_fini(rdev);
  2990. radeon_wb_fini(rdev);
  2991. radeon_ib_pool_fini(rdev);
  2992. radeon_irq_kms_fini(rdev);
  2993. r600_pcie_gart_fini(rdev);
  2994. rdev->accel_working = false;
  2995. }
  2996. return 0;
  2997. }
  2998. void r600_fini(struct radeon_device *rdev)
  2999. {
  3000. radeon_pm_fini(rdev);
  3001. radeon_audio_fini(rdev);
  3002. r600_cp_fini(rdev);
  3003. r600_irq_fini(rdev);
  3004. if (rdev->has_uvd) {
  3005. uvd_v1_0_fini(rdev);
  3006. radeon_uvd_fini(rdev);
  3007. }
  3008. radeon_wb_fini(rdev);
  3009. radeon_ib_pool_fini(rdev);
  3010. radeon_irq_kms_fini(rdev);
  3011. r600_pcie_gart_fini(rdev);
  3012. r600_vram_scratch_fini(rdev);
  3013. radeon_agp_fini(rdev);
  3014. radeon_gem_fini(rdev);
  3015. radeon_fence_driver_fini(rdev);
  3016. radeon_bo_fini(rdev);
  3017. radeon_atombios_fini(rdev);
  3018. kfree(rdev->bios);
  3019. rdev->bios = NULL;
  3020. }
  3021. /*
  3022. * CS stuff
  3023. */
  3024. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3025. {
  3026. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3027. u32 next_rptr;
  3028. if (ring->rptr_save_reg) {
  3029. next_rptr = ring->wptr + 3 + 4;
  3030. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3031. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3032. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  3033. radeon_ring_write(ring, next_rptr);
  3034. } else if (rdev->wb.enabled) {
  3035. next_rptr = ring->wptr + 5 + 4;
  3036. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  3037. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3038. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  3039. radeon_ring_write(ring, next_rptr);
  3040. radeon_ring_write(ring, 0);
  3041. }
  3042. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3043. radeon_ring_write(ring,
  3044. #ifdef __BIG_ENDIAN
  3045. (2 << 0) |
  3046. #endif
  3047. (ib->gpu_addr & 0xFFFFFFFC));
  3048. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  3049. radeon_ring_write(ring, ib->length_dw);
  3050. }
  3051. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3052. {
  3053. struct radeon_ib ib;
  3054. uint32_t scratch;
  3055. uint32_t tmp = 0;
  3056. unsigned i;
  3057. int r;
  3058. r = radeon_scratch_get(rdev, &scratch);
  3059. if (r) {
  3060. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3061. return r;
  3062. }
  3063. WREG32(scratch, 0xCAFEDEAD);
  3064. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3065. if (r) {
  3066. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3067. goto free_scratch;
  3068. }
  3069. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  3070. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  3071. ib.ptr[2] = 0xDEADBEEF;
  3072. ib.length_dw = 3;
  3073. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  3074. if (r) {
  3075. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3076. goto free_ib;
  3077. }
  3078. r = radeon_fence_wait_timeout(ib.fence, false, usecs_to_jiffies(
  3079. RADEON_USEC_IB_TEST_TIMEOUT));
  3080. if (r < 0) {
  3081. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3082. goto free_ib;
  3083. } else if (r == 0) {
  3084. DRM_ERROR("radeon: fence wait timed out.\n");
  3085. r = -ETIMEDOUT;
  3086. goto free_ib;
  3087. }
  3088. r = 0;
  3089. for (i = 0; i < rdev->usec_timeout; i++) {
  3090. tmp = RREG32(scratch);
  3091. if (tmp == 0xDEADBEEF)
  3092. break;
  3093. udelay(1);
  3094. }
  3095. if (i < rdev->usec_timeout) {
  3096. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3097. } else {
  3098. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3099. scratch, tmp);
  3100. r = -EINVAL;
  3101. }
  3102. free_ib:
  3103. radeon_ib_free(rdev, &ib);
  3104. free_scratch:
  3105. radeon_scratch_free(rdev, scratch);
  3106. return r;
  3107. }
  3108. /*
  3109. * Interrupts
  3110. *
  3111. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3112. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3113. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3114. * and host consumes. As the host irq handler processes interrupts, it
  3115. * increments the rptr. When the rptr catches up with the wptr, all the
  3116. * current interrupts have been processed.
  3117. */
  3118. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3119. {
  3120. u32 rb_bufsz;
  3121. /* Align ring size */
  3122. rb_bufsz = order_base_2(ring_size / 4);
  3123. ring_size = (1 << rb_bufsz) * 4;
  3124. rdev->ih.ring_size = ring_size;
  3125. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3126. rdev->ih.rptr = 0;
  3127. }
  3128. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3129. {
  3130. int r;
  3131. /* Allocate ring buffer */
  3132. if (rdev->ih.ring_obj == NULL) {
  3133. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3134. PAGE_SIZE, true,
  3135. RADEON_GEM_DOMAIN_GTT, 0,
  3136. NULL, NULL, &rdev->ih.ring_obj);
  3137. if (r) {
  3138. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3139. return r;
  3140. }
  3141. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3142. if (unlikely(r != 0))
  3143. return r;
  3144. r = radeon_bo_pin(rdev->ih.ring_obj,
  3145. RADEON_GEM_DOMAIN_GTT,
  3146. &rdev->ih.gpu_addr);
  3147. if (r) {
  3148. radeon_bo_unreserve(rdev->ih.ring_obj);
  3149. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3150. return r;
  3151. }
  3152. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3153. (void **)&rdev->ih.ring);
  3154. radeon_bo_unreserve(rdev->ih.ring_obj);
  3155. if (r) {
  3156. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3157. return r;
  3158. }
  3159. }
  3160. return 0;
  3161. }
  3162. void r600_ih_ring_fini(struct radeon_device *rdev)
  3163. {
  3164. int r;
  3165. if (rdev->ih.ring_obj) {
  3166. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3167. if (likely(r == 0)) {
  3168. radeon_bo_kunmap(rdev->ih.ring_obj);
  3169. radeon_bo_unpin(rdev->ih.ring_obj);
  3170. radeon_bo_unreserve(rdev->ih.ring_obj);
  3171. }
  3172. radeon_bo_unref(&rdev->ih.ring_obj);
  3173. rdev->ih.ring = NULL;
  3174. rdev->ih.ring_obj = NULL;
  3175. }
  3176. }
  3177. void r600_rlc_stop(struct radeon_device *rdev)
  3178. {
  3179. if ((rdev->family >= CHIP_RV770) &&
  3180. (rdev->family <= CHIP_RV740)) {
  3181. /* r7xx asics need to soft reset RLC before halting */
  3182. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3183. RREG32(SRBM_SOFT_RESET);
  3184. mdelay(15);
  3185. WREG32(SRBM_SOFT_RESET, 0);
  3186. RREG32(SRBM_SOFT_RESET);
  3187. }
  3188. WREG32(RLC_CNTL, 0);
  3189. }
  3190. static void r600_rlc_start(struct radeon_device *rdev)
  3191. {
  3192. WREG32(RLC_CNTL, RLC_ENABLE);
  3193. }
  3194. static int r600_rlc_resume(struct radeon_device *rdev)
  3195. {
  3196. u32 i;
  3197. const __be32 *fw_data;
  3198. if (!rdev->rlc_fw)
  3199. return -EINVAL;
  3200. r600_rlc_stop(rdev);
  3201. WREG32(RLC_HB_CNTL, 0);
  3202. WREG32(RLC_HB_BASE, 0);
  3203. WREG32(RLC_HB_RPTR, 0);
  3204. WREG32(RLC_HB_WPTR, 0);
  3205. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3206. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3207. WREG32(RLC_MC_CNTL, 0);
  3208. WREG32(RLC_UCODE_CNTL, 0);
  3209. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3210. if (rdev->family >= CHIP_RV770) {
  3211. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3212. WREG32(RLC_UCODE_ADDR, i);
  3213. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3214. }
  3215. } else {
  3216. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  3217. WREG32(RLC_UCODE_ADDR, i);
  3218. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3219. }
  3220. }
  3221. WREG32(RLC_UCODE_ADDR, 0);
  3222. r600_rlc_start(rdev);
  3223. return 0;
  3224. }
  3225. static void r600_enable_interrupts(struct radeon_device *rdev)
  3226. {
  3227. u32 ih_cntl = RREG32(IH_CNTL);
  3228. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3229. ih_cntl |= ENABLE_INTR;
  3230. ih_rb_cntl |= IH_RB_ENABLE;
  3231. WREG32(IH_CNTL, ih_cntl);
  3232. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3233. rdev->ih.enabled = true;
  3234. }
  3235. void r600_disable_interrupts(struct radeon_device *rdev)
  3236. {
  3237. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3238. u32 ih_cntl = RREG32(IH_CNTL);
  3239. ih_rb_cntl &= ~IH_RB_ENABLE;
  3240. ih_cntl &= ~ENABLE_INTR;
  3241. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3242. WREG32(IH_CNTL, ih_cntl);
  3243. /* set rptr, wptr to 0 */
  3244. WREG32(IH_RB_RPTR, 0);
  3245. WREG32(IH_RB_WPTR, 0);
  3246. rdev->ih.enabled = false;
  3247. rdev->ih.rptr = 0;
  3248. }
  3249. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3250. {
  3251. u32 tmp;
  3252. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3253. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3254. WREG32(DMA_CNTL, tmp);
  3255. WREG32(GRBM_INT_CNTL, 0);
  3256. WREG32(DxMODE_INT_MASK, 0);
  3257. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3258. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3259. if (ASIC_IS_DCE3(rdev)) {
  3260. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3261. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3262. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3263. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3264. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3265. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3266. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3267. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3268. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3269. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3270. if (ASIC_IS_DCE32(rdev)) {
  3271. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3272. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3273. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3274. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3275. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3276. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3277. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3278. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3279. } else {
  3280. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3281. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3282. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3283. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3284. }
  3285. } else {
  3286. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3287. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3288. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3289. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3290. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3291. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3292. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3293. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3294. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3295. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3296. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3297. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3298. }
  3299. }
  3300. int r600_irq_init(struct radeon_device *rdev)
  3301. {
  3302. int ret = 0;
  3303. int rb_bufsz;
  3304. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3305. /* allocate ring */
  3306. ret = r600_ih_ring_alloc(rdev);
  3307. if (ret)
  3308. return ret;
  3309. /* disable irqs */
  3310. r600_disable_interrupts(rdev);
  3311. /* init rlc */
  3312. if (rdev->family >= CHIP_CEDAR)
  3313. ret = evergreen_rlc_resume(rdev);
  3314. else
  3315. ret = r600_rlc_resume(rdev);
  3316. if (ret) {
  3317. r600_ih_ring_fini(rdev);
  3318. return ret;
  3319. }
  3320. /* setup interrupt control */
  3321. /* set dummy read address to dummy page address */
  3322. WREG32(INTERRUPT_CNTL2, rdev->dummy_page.addr >> 8);
  3323. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3324. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3325. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3326. */
  3327. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3328. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3329. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3330. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3331. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3332. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  3333. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3334. IH_WPTR_OVERFLOW_CLEAR |
  3335. (rb_bufsz << 1));
  3336. if (rdev->wb.enabled)
  3337. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3338. /* set the writeback address whether it's enabled or not */
  3339. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3340. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3341. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3342. /* set rptr, wptr to 0 */
  3343. WREG32(IH_RB_RPTR, 0);
  3344. WREG32(IH_RB_WPTR, 0);
  3345. /* Default settings for IH_CNTL (disabled at first) */
  3346. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3347. /* RPTR_REARM only works if msi's are enabled */
  3348. if (rdev->msi_enabled)
  3349. ih_cntl |= RPTR_REARM;
  3350. WREG32(IH_CNTL, ih_cntl);
  3351. /* force the active interrupt state to all disabled */
  3352. if (rdev->family >= CHIP_CEDAR)
  3353. evergreen_disable_interrupt_state(rdev);
  3354. else
  3355. r600_disable_interrupt_state(rdev);
  3356. /* at this point everything should be setup correctly to enable master */
  3357. pci_set_master(rdev->pdev);
  3358. /* enable irqs */
  3359. r600_enable_interrupts(rdev);
  3360. return ret;
  3361. }
  3362. void r600_irq_suspend(struct radeon_device *rdev)
  3363. {
  3364. r600_irq_disable(rdev);
  3365. r600_rlc_stop(rdev);
  3366. }
  3367. void r600_irq_fini(struct radeon_device *rdev)
  3368. {
  3369. r600_irq_suspend(rdev);
  3370. r600_ih_ring_fini(rdev);
  3371. }
  3372. int r600_irq_set(struct radeon_device *rdev)
  3373. {
  3374. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3375. u32 mode_int = 0;
  3376. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3377. u32 grbm_int_cntl = 0;
  3378. u32 hdmi0, hdmi1;
  3379. u32 dma_cntl;
  3380. u32 thermal_int = 0;
  3381. if (!rdev->irq.installed) {
  3382. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3383. return -EINVAL;
  3384. }
  3385. /* don't enable anything if the ih is disabled */
  3386. if (!rdev->ih.enabled) {
  3387. r600_disable_interrupts(rdev);
  3388. /* force the active interrupt state to all disabled */
  3389. r600_disable_interrupt_state(rdev);
  3390. return 0;
  3391. }
  3392. if (ASIC_IS_DCE3(rdev)) {
  3393. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3394. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3395. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3396. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3397. if (ASIC_IS_DCE32(rdev)) {
  3398. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3399. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3400. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3401. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3402. } else {
  3403. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3404. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3405. }
  3406. } else {
  3407. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3408. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3409. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3410. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3411. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3412. }
  3413. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3414. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3415. thermal_int = RREG32(CG_THERMAL_INT) &
  3416. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3417. } else if (rdev->family >= CHIP_RV770) {
  3418. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3419. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3420. }
  3421. if (rdev->irq.dpm_thermal) {
  3422. DRM_DEBUG("dpm thermal\n");
  3423. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3424. }
  3425. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3426. DRM_DEBUG("r600_irq_set: sw int\n");
  3427. cp_int_cntl |= RB_INT_ENABLE;
  3428. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3429. }
  3430. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3431. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3432. dma_cntl |= TRAP_ENABLE;
  3433. }
  3434. if (rdev->irq.crtc_vblank_int[0] ||
  3435. atomic_read(&rdev->irq.pflip[0])) {
  3436. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3437. mode_int |= D1MODE_VBLANK_INT_MASK;
  3438. }
  3439. if (rdev->irq.crtc_vblank_int[1] ||
  3440. atomic_read(&rdev->irq.pflip[1])) {
  3441. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3442. mode_int |= D2MODE_VBLANK_INT_MASK;
  3443. }
  3444. if (rdev->irq.hpd[0]) {
  3445. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3446. hpd1 |= DC_HPDx_INT_EN;
  3447. }
  3448. if (rdev->irq.hpd[1]) {
  3449. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3450. hpd2 |= DC_HPDx_INT_EN;
  3451. }
  3452. if (rdev->irq.hpd[2]) {
  3453. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3454. hpd3 |= DC_HPDx_INT_EN;
  3455. }
  3456. if (rdev->irq.hpd[3]) {
  3457. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3458. hpd4 |= DC_HPDx_INT_EN;
  3459. }
  3460. if (rdev->irq.hpd[4]) {
  3461. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3462. hpd5 |= DC_HPDx_INT_EN;
  3463. }
  3464. if (rdev->irq.hpd[5]) {
  3465. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3466. hpd6 |= DC_HPDx_INT_EN;
  3467. }
  3468. if (rdev->irq.afmt[0]) {
  3469. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3470. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3471. }
  3472. if (rdev->irq.afmt[1]) {
  3473. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3474. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3475. }
  3476. WREG32(CP_INT_CNTL, cp_int_cntl);
  3477. WREG32(DMA_CNTL, dma_cntl);
  3478. WREG32(DxMODE_INT_MASK, mode_int);
  3479. WREG32(D1GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
  3480. WREG32(D2GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
  3481. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3482. if (ASIC_IS_DCE3(rdev)) {
  3483. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3484. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3485. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3486. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3487. if (ASIC_IS_DCE32(rdev)) {
  3488. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3489. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3490. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3491. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3492. } else {
  3493. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3494. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3495. }
  3496. } else {
  3497. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3498. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3499. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3500. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3501. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3502. }
  3503. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3504. WREG32(CG_THERMAL_INT, thermal_int);
  3505. } else if (rdev->family >= CHIP_RV770) {
  3506. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3507. }
  3508. /* posting read */
  3509. RREG32(R_000E50_SRBM_STATUS);
  3510. return 0;
  3511. }
  3512. static void r600_irq_ack(struct radeon_device *rdev)
  3513. {
  3514. u32 tmp;
  3515. if (ASIC_IS_DCE3(rdev)) {
  3516. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3517. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3518. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3519. if (ASIC_IS_DCE32(rdev)) {
  3520. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3521. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3522. } else {
  3523. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3524. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3525. }
  3526. } else {
  3527. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3528. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3529. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3530. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3531. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3532. }
  3533. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3534. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3535. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3536. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3537. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3538. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3539. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3540. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3541. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3542. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3543. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3544. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3545. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3546. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3547. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3548. if (ASIC_IS_DCE3(rdev)) {
  3549. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3550. tmp |= DC_HPDx_INT_ACK;
  3551. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3552. } else {
  3553. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3554. tmp |= DC_HPDx_INT_ACK;
  3555. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3556. }
  3557. }
  3558. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3559. if (ASIC_IS_DCE3(rdev)) {
  3560. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3561. tmp |= DC_HPDx_INT_ACK;
  3562. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3563. } else {
  3564. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3565. tmp |= DC_HPDx_INT_ACK;
  3566. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3567. }
  3568. }
  3569. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3570. if (ASIC_IS_DCE3(rdev)) {
  3571. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3572. tmp |= DC_HPDx_INT_ACK;
  3573. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3574. } else {
  3575. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3576. tmp |= DC_HPDx_INT_ACK;
  3577. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3578. }
  3579. }
  3580. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3581. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3582. tmp |= DC_HPDx_INT_ACK;
  3583. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3584. }
  3585. if (ASIC_IS_DCE32(rdev)) {
  3586. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3587. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3588. tmp |= DC_HPDx_INT_ACK;
  3589. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3590. }
  3591. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3592. tmp = RREG32(DC_HPD6_INT_CONTROL);
  3593. tmp |= DC_HPDx_INT_ACK;
  3594. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3595. }
  3596. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3597. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3598. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3599. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3600. }
  3601. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3602. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3603. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3604. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3605. }
  3606. } else {
  3607. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3608. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3609. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3610. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3611. }
  3612. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3613. if (ASIC_IS_DCE3(rdev)) {
  3614. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3615. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3616. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3617. } else {
  3618. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3619. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3620. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3621. }
  3622. }
  3623. }
  3624. }
  3625. void r600_irq_disable(struct radeon_device *rdev)
  3626. {
  3627. r600_disable_interrupts(rdev);
  3628. /* Wait and acknowledge irq */
  3629. mdelay(1);
  3630. r600_irq_ack(rdev);
  3631. r600_disable_interrupt_state(rdev);
  3632. }
  3633. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3634. {
  3635. u32 wptr, tmp;
  3636. if (rdev->wb.enabled)
  3637. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3638. else
  3639. wptr = RREG32(IH_RB_WPTR);
  3640. if (wptr & RB_OVERFLOW) {
  3641. wptr &= ~RB_OVERFLOW;
  3642. /* When a ring buffer overflow happen start parsing interrupt
  3643. * from the last not overwritten vector (wptr + 16). Hopefully
  3644. * this should allow us to catchup.
  3645. */
  3646. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n",
  3647. wptr, rdev->ih.rptr, (wptr + 16) & rdev->ih.ptr_mask);
  3648. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3649. tmp = RREG32(IH_RB_CNTL);
  3650. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3651. WREG32(IH_RB_CNTL, tmp);
  3652. }
  3653. return (wptr & rdev->ih.ptr_mask);
  3654. }
  3655. /* r600 IV Ring
  3656. * Each IV ring entry is 128 bits:
  3657. * [7:0] - interrupt source id
  3658. * [31:8] - reserved
  3659. * [59:32] - interrupt source data
  3660. * [127:60] - reserved
  3661. *
  3662. * The basic interrupt vector entries
  3663. * are decoded as follows:
  3664. * src_id src_data description
  3665. * 1 0 D1 Vblank
  3666. * 1 1 D1 Vline
  3667. * 5 0 D2 Vblank
  3668. * 5 1 D2 Vline
  3669. * 19 0 FP Hot plug detection A
  3670. * 19 1 FP Hot plug detection B
  3671. * 19 2 DAC A auto-detection
  3672. * 19 3 DAC B auto-detection
  3673. * 21 4 HDMI block A
  3674. * 21 5 HDMI block B
  3675. * 176 - CP_INT RB
  3676. * 177 - CP_INT IB1
  3677. * 178 - CP_INT IB2
  3678. * 181 - EOP Interrupt
  3679. * 233 - GUI Idle
  3680. *
  3681. * Note, these are based on r600 and may need to be
  3682. * adjusted or added to on newer asics
  3683. */
  3684. int r600_irq_process(struct radeon_device *rdev)
  3685. {
  3686. u32 wptr;
  3687. u32 rptr;
  3688. u32 src_id, src_data;
  3689. u32 ring_index;
  3690. bool queue_hotplug = false;
  3691. bool queue_hdmi = false;
  3692. bool queue_thermal = false;
  3693. if (!rdev->ih.enabled || rdev->shutdown)
  3694. return IRQ_NONE;
  3695. /* No MSIs, need a dummy read to flush PCI DMAs */
  3696. if (!rdev->msi_enabled)
  3697. RREG32(IH_RB_WPTR);
  3698. wptr = r600_get_ih_wptr(rdev);
  3699. restart_ih:
  3700. /* is somebody else already processing irqs? */
  3701. if (atomic_xchg(&rdev->ih.lock, 1))
  3702. return IRQ_NONE;
  3703. rptr = rdev->ih.rptr;
  3704. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3705. /* Order reading of wptr vs. reading of IH ring data */
  3706. rmb();
  3707. /* display interrupts */
  3708. r600_irq_ack(rdev);
  3709. while (rptr != wptr) {
  3710. /* wptr/rptr are in bytes! */
  3711. ring_index = rptr / 4;
  3712. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3713. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3714. switch (src_id) {
  3715. case 1: /* D1 vblank/vline */
  3716. switch (src_data) {
  3717. case 0: /* D1 vblank */
  3718. if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT))
  3719. DRM_DEBUG("IH: D1 vblank - IH event w/o asserted irq bit?\n");
  3720. if (rdev->irq.crtc_vblank_int[0]) {
  3721. drm_handle_vblank(rdev->ddev, 0);
  3722. rdev->pm.vblank_sync = true;
  3723. wake_up(&rdev->irq.vblank_queue);
  3724. }
  3725. if (atomic_read(&rdev->irq.pflip[0]))
  3726. radeon_crtc_handle_vblank(rdev, 0);
  3727. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3728. DRM_DEBUG("IH: D1 vblank\n");
  3729. break;
  3730. case 1: /* D1 vline */
  3731. if (!(rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT))
  3732. DRM_DEBUG("IH: D1 vline - IH event w/o asserted irq bit?\n");
  3733. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3734. DRM_DEBUG("IH: D1 vline\n");
  3735. break;
  3736. default:
  3737. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3738. break;
  3739. }
  3740. break;
  3741. case 5: /* D2 vblank/vline */
  3742. switch (src_data) {
  3743. case 0: /* D2 vblank */
  3744. if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT))
  3745. DRM_DEBUG("IH: D2 vblank - IH event w/o asserted irq bit?\n");
  3746. if (rdev->irq.crtc_vblank_int[1]) {
  3747. drm_handle_vblank(rdev->ddev, 1);
  3748. rdev->pm.vblank_sync = true;
  3749. wake_up(&rdev->irq.vblank_queue);
  3750. }
  3751. if (atomic_read(&rdev->irq.pflip[1]))
  3752. radeon_crtc_handle_vblank(rdev, 1);
  3753. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3754. DRM_DEBUG("IH: D2 vblank\n");
  3755. break;
  3756. case 1: /* D1 vline */
  3757. if (!(rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT))
  3758. DRM_DEBUG("IH: D2 vline - IH event w/o asserted irq bit?\n");
  3759. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3760. DRM_DEBUG("IH: D2 vline\n");
  3761. break;
  3762. default:
  3763. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3764. break;
  3765. }
  3766. break;
  3767. case 9: /* D1 pflip */
  3768. DRM_DEBUG("IH: D1 flip\n");
  3769. if (radeon_use_pflipirq > 0)
  3770. radeon_crtc_handle_flip(rdev, 0);
  3771. break;
  3772. case 11: /* D2 pflip */
  3773. DRM_DEBUG("IH: D2 flip\n");
  3774. if (radeon_use_pflipirq > 0)
  3775. radeon_crtc_handle_flip(rdev, 1);
  3776. break;
  3777. case 19: /* HPD/DAC hotplug */
  3778. switch (src_data) {
  3779. case 0:
  3780. if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT))
  3781. DRM_DEBUG("IH: HPD1 - IH event w/o asserted irq bit?\n");
  3782. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3783. queue_hotplug = true;
  3784. DRM_DEBUG("IH: HPD1\n");
  3785. break;
  3786. case 1:
  3787. if (!(rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT))
  3788. DRM_DEBUG("IH: HPD2 - IH event w/o asserted irq bit?\n");
  3789. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3790. queue_hotplug = true;
  3791. DRM_DEBUG("IH: HPD2\n");
  3792. break;
  3793. case 4:
  3794. if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT))
  3795. DRM_DEBUG("IH: HPD3 - IH event w/o asserted irq bit?\n");
  3796. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3797. queue_hotplug = true;
  3798. DRM_DEBUG("IH: HPD3\n");
  3799. break;
  3800. case 5:
  3801. if (!(rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT))
  3802. DRM_DEBUG("IH: HPD4 - IH event w/o asserted irq bit?\n");
  3803. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3804. queue_hotplug = true;
  3805. DRM_DEBUG("IH: HPD4\n");
  3806. break;
  3807. case 10:
  3808. if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT))
  3809. DRM_DEBUG("IH: HPD5 - IH event w/o asserted irq bit?\n");
  3810. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3811. queue_hotplug = true;
  3812. DRM_DEBUG("IH: HPD5\n");
  3813. break;
  3814. case 12:
  3815. if (!(rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT))
  3816. DRM_DEBUG("IH: HPD6 - IH event w/o asserted irq bit?\n");
  3817. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3818. queue_hotplug = true;
  3819. DRM_DEBUG("IH: HPD6\n");
  3820. break;
  3821. default:
  3822. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3823. break;
  3824. }
  3825. break;
  3826. case 21: /* hdmi */
  3827. switch (src_data) {
  3828. case 4:
  3829. if (!(rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG))
  3830. DRM_DEBUG("IH: HDMI0 - IH event w/o asserted irq bit?\n");
  3831. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3832. queue_hdmi = true;
  3833. DRM_DEBUG("IH: HDMI0\n");
  3834. break;
  3835. case 5:
  3836. if (!(rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG))
  3837. DRM_DEBUG("IH: HDMI1 - IH event w/o asserted irq bit?\n");
  3838. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3839. queue_hdmi = true;
  3840. DRM_DEBUG("IH: HDMI1\n");
  3841. break;
  3842. default:
  3843. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3844. break;
  3845. }
  3846. break;
  3847. case 124: /* UVD */
  3848. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  3849. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  3850. break;
  3851. case 176: /* CP_INT in ring buffer */
  3852. case 177: /* CP_INT in IB1 */
  3853. case 178: /* CP_INT in IB2 */
  3854. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3855. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3856. break;
  3857. case 181: /* CP EOP event */
  3858. DRM_DEBUG("IH: CP EOP\n");
  3859. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3860. break;
  3861. case 224: /* DMA trap event */
  3862. DRM_DEBUG("IH: DMA trap\n");
  3863. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3864. break;
  3865. case 230: /* thermal low to high */
  3866. DRM_DEBUG("IH: thermal low to high\n");
  3867. rdev->pm.dpm.thermal.high_to_low = false;
  3868. queue_thermal = true;
  3869. break;
  3870. case 231: /* thermal high to low */
  3871. DRM_DEBUG("IH: thermal high to low\n");
  3872. rdev->pm.dpm.thermal.high_to_low = true;
  3873. queue_thermal = true;
  3874. break;
  3875. case 233: /* GUI IDLE */
  3876. DRM_DEBUG("IH: GUI idle\n");
  3877. break;
  3878. default:
  3879. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3880. break;
  3881. }
  3882. /* wptr/rptr are in bytes! */
  3883. rptr += 16;
  3884. rptr &= rdev->ih.ptr_mask;
  3885. WREG32(IH_RB_RPTR, rptr);
  3886. }
  3887. if (queue_hotplug)
  3888. schedule_delayed_work(&rdev->hotplug_work, 0);
  3889. if (queue_hdmi)
  3890. schedule_work(&rdev->audio_work);
  3891. if (queue_thermal && rdev->pm.dpm_enabled)
  3892. schedule_work(&rdev->pm.dpm.thermal.work);
  3893. rdev->ih.rptr = rptr;
  3894. atomic_set(&rdev->ih.lock, 0);
  3895. /* make sure wptr hasn't changed while processing */
  3896. wptr = r600_get_ih_wptr(rdev);
  3897. if (wptr != rptr)
  3898. goto restart_ih;
  3899. return IRQ_HANDLED;
  3900. }
  3901. /*
  3902. * Debugfs info
  3903. */
  3904. #if defined(CONFIG_DEBUG_FS)
  3905. static int r600_debugfs_mc_info_show(struct seq_file *m, void *unused)
  3906. {
  3907. struct radeon_device *rdev = (struct radeon_device *)m->private;
  3908. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3909. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3910. return 0;
  3911. }
  3912. DEFINE_SHOW_ATTRIBUTE(r600_debugfs_mc_info);
  3913. #endif
  3914. static void r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3915. {
  3916. #if defined(CONFIG_DEBUG_FS)
  3917. struct dentry *root = rdev->ddev->primary->debugfs_root;
  3918. debugfs_create_file("r600_mc_info", 0444, root, rdev,
  3919. &r600_debugfs_mc_info_fops);
  3920. #endif
  3921. }
  3922. /**
  3923. * r600_mmio_hdp_flush - flush Host Data Path cache via MMIO
  3924. * @rdev: radeon device structure
  3925. *
  3926. * Some R6XX/R7XX don't seem to take into account HDP flushes performed
  3927. * through the ring buffer. This leads to corruption in rendering, see
  3928. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 . To avoid this, we
  3929. * directly perform the HDP flush by writing the register through MMIO.
  3930. */
  3931. void r600_mmio_hdp_flush(struct radeon_device *rdev)
  3932. {
  3933. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3934. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3935. * This seems to cause problems on some AGP cards. Just use the old
  3936. * method for them.
  3937. */
  3938. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3939. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3940. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3941. WREG32(HDP_DEBUG1, 0);
  3942. readl((void __iomem *)ptr);
  3943. } else
  3944. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3945. }
  3946. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3947. {
  3948. u32 link_width_cntl, mask;
  3949. if (rdev->flags & RADEON_IS_IGP)
  3950. return;
  3951. if (!(rdev->flags & RADEON_IS_PCIE))
  3952. return;
  3953. /* x2 cards have a special sequence */
  3954. if (ASIC_IS_X2(rdev))
  3955. return;
  3956. radeon_gui_idle(rdev);
  3957. switch (lanes) {
  3958. case 0:
  3959. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3960. break;
  3961. case 1:
  3962. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3963. break;
  3964. case 2:
  3965. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3966. break;
  3967. case 4:
  3968. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3969. break;
  3970. case 8:
  3971. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3972. break;
  3973. case 12:
  3974. /* not actually supported */
  3975. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3976. break;
  3977. case 16:
  3978. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3979. break;
  3980. default:
  3981. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  3982. return;
  3983. }
  3984. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3985. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  3986. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  3987. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  3988. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3989. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3990. }
  3991. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3992. {
  3993. u32 link_width_cntl;
  3994. if (rdev->flags & RADEON_IS_IGP)
  3995. return 0;
  3996. if (!(rdev->flags & RADEON_IS_PCIE))
  3997. return 0;
  3998. /* x2 cards have a special sequence */
  3999. if (ASIC_IS_X2(rdev))
  4000. return 0;
  4001. radeon_gui_idle(rdev);
  4002. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4003. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  4004. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4005. return 1;
  4006. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4007. return 2;
  4008. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4009. return 4;
  4010. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4011. return 8;
  4012. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4013. /* not actually supported */
  4014. return 12;
  4015. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4016. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4017. default:
  4018. return 16;
  4019. }
  4020. }
  4021. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  4022. {
  4023. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  4024. u16 link_cntl2;
  4025. if (radeon_pcie_gen2 == 0)
  4026. return;
  4027. if (rdev->flags & RADEON_IS_IGP)
  4028. return;
  4029. if (!(rdev->flags & RADEON_IS_PCIE))
  4030. return;
  4031. /* x2 cards have a special sequence */
  4032. if (ASIC_IS_X2(rdev))
  4033. return;
  4034. /* only RV6xx+ chips are supported */
  4035. if (rdev->family <= CHIP_R600)
  4036. return;
  4037. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  4038. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  4039. return;
  4040. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4041. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  4042. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  4043. return;
  4044. }
  4045. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  4046. /* 55 nm r6xx asics */
  4047. if ((rdev->family == CHIP_RV670) ||
  4048. (rdev->family == CHIP_RV620) ||
  4049. (rdev->family == CHIP_RV635)) {
  4050. /* advertise upconfig capability */
  4051. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4052. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4053. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4054. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4055. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  4056. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  4057. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  4058. LC_RECONFIG_ARC_MISSING_ESCAPE);
  4059. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  4060. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4061. } else {
  4062. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4063. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4064. }
  4065. }
  4066. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4067. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  4068. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  4069. /* 55 nm r6xx asics */
  4070. if ((rdev->family == CHIP_RV670) ||
  4071. (rdev->family == CHIP_RV620) ||
  4072. (rdev->family == CHIP_RV635)) {
  4073. WREG32(MM_CFGREGS_CNTL, 0x8);
  4074. link_cntl2 = RREG32(0x4088);
  4075. WREG32(MM_CFGREGS_CNTL, 0);
  4076. /* not supported yet */
  4077. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  4078. return;
  4079. }
  4080. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  4081. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  4082. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  4083. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  4084. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  4085. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4086. tmp = RREG32(0x541c);
  4087. WREG32(0x541c, tmp | 0x8);
  4088. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  4089. link_cntl2 = RREG16(0x4088);
  4090. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  4091. link_cntl2 |= 0x2;
  4092. WREG16(0x4088, link_cntl2);
  4093. WREG32(MM_CFGREGS_CNTL, 0);
  4094. if ((rdev->family == CHIP_RV670) ||
  4095. (rdev->family == CHIP_RV620) ||
  4096. (rdev->family == CHIP_RV635)) {
  4097. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4098. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4099. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4100. } else {
  4101. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4102. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4103. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4104. }
  4105. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4106. speed_cntl |= LC_GEN2_EN_STRAP;
  4107. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4108. } else {
  4109. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4110. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4111. if (1)
  4112. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4113. else
  4114. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4115. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4116. }
  4117. }
  4118. /**
  4119. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4120. *
  4121. * @rdev: radeon_device pointer
  4122. *
  4123. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4124. * Returns the 64 bit clock counter snapshot.
  4125. */
  4126. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4127. {
  4128. uint64_t clock;
  4129. mutex_lock(&rdev->gpu_clock_mutex);
  4130. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4131. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4132. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4133. mutex_unlock(&rdev->gpu_clock_mutex);
  4134. return clock;
  4135. }