r200.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/radeon_drm.h>
  29. #include "radeon_reg.h"
  30. #include "radeon.h"
  31. #include "radeon_asic.h"
  32. #include "r100d.h"
  33. #include "r200_reg_safe.h"
  34. #include "r100_track.h"
  35. static int r200_get_vtx_size_0(uint32_t vtx_fmt_0)
  36. {
  37. int vtx_size, i;
  38. vtx_size = 2;
  39. if (vtx_fmt_0 & R200_VTX_Z0)
  40. vtx_size++;
  41. if (vtx_fmt_0 & R200_VTX_W0)
  42. vtx_size++;
  43. /* blend weight */
  44. if (vtx_fmt_0 & (0x7 << R200_VTX_WEIGHT_COUNT_SHIFT))
  45. vtx_size += (vtx_fmt_0 >> R200_VTX_WEIGHT_COUNT_SHIFT) & 0x7;
  46. if (vtx_fmt_0 & R200_VTX_PV_MATRIX_SEL)
  47. vtx_size++;
  48. if (vtx_fmt_0 & R200_VTX_N0)
  49. vtx_size += 3;
  50. if (vtx_fmt_0 & R200_VTX_POINT_SIZE)
  51. vtx_size++;
  52. if (vtx_fmt_0 & R200_VTX_DISCRETE_FOG)
  53. vtx_size++;
  54. if (vtx_fmt_0 & R200_VTX_SHININESS_0)
  55. vtx_size++;
  56. if (vtx_fmt_0 & R200_VTX_SHININESS_1)
  57. vtx_size++;
  58. for (i = 0; i < 8; i++) {
  59. int color_size = (vtx_fmt_0 >> (11 + 2*i)) & 0x3;
  60. switch (color_size) {
  61. case 0: break;
  62. case 1: vtx_size++; break;
  63. case 2: vtx_size += 3; break;
  64. case 3: vtx_size += 4; break;
  65. }
  66. }
  67. if (vtx_fmt_0 & R200_VTX_XY1)
  68. vtx_size += 2;
  69. if (vtx_fmt_0 & R200_VTX_Z1)
  70. vtx_size++;
  71. if (vtx_fmt_0 & R200_VTX_W1)
  72. vtx_size++;
  73. if (vtx_fmt_0 & R200_VTX_N1)
  74. vtx_size += 3;
  75. return vtx_size;
  76. }
  77. struct radeon_fence *r200_copy_dma(struct radeon_device *rdev,
  78. uint64_t src_offset,
  79. uint64_t dst_offset,
  80. unsigned num_gpu_pages,
  81. struct dma_resv *resv)
  82. {
  83. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  84. struct radeon_fence *fence;
  85. uint32_t size;
  86. uint32_t cur_size;
  87. int i, num_loops;
  88. int r = 0;
  89. /* radeon pitch is /64 */
  90. size = num_gpu_pages << RADEON_GPU_PAGE_SHIFT;
  91. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  92. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 64);
  93. if (r) {
  94. DRM_ERROR("radeon: moving bo (%d).\n", r);
  95. return ERR_PTR(r);
  96. }
  97. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  98. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  99. radeon_ring_write(ring, (1 << 16));
  100. for (i = 0; i < num_loops; i++) {
  101. cur_size = size;
  102. if (cur_size > 0x1FFFFF) {
  103. cur_size = 0x1FFFFF;
  104. }
  105. size -= cur_size;
  106. radeon_ring_write(ring, PACKET0(0x720, 2));
  107. radeon_ring_write(ring, src_offset);
  108. radeon_ring_write(ring, dst_offset);
  109. radeon_ring_write(ring, cur_size | (1 << 31) | (1 << 30));
  110. src_offset += cur_size;
  111. dst_offset += cur_size;
  112. }
  113. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  114. radeon_ring_write(ring, RADEON_WAIT_DMA_GUI_IDLE);
  115. r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
  116. if (r) {
  117. radeon_ring_unlock_undo(rdev, ring);
  118. return ERR_PTR(r);
  119. }
  120. radeon_ring_unlock_commit(rdev, ring, false);
  121. return fence;
  122. }
  123. static int r200_get_vtx_size_1(uint32_t vtx_fmt_1)
  124. {
  125. int vtx_size, i, tex_size;
  126. vtx_size = 0;
  127. for (i = 0; i < 6; i++) {
  128. tex_size = (vtx_fmt_1 >> (i * 3)) & 0x7;
  129. if (tex_size > 4)
  130. continue;
  131. vtx_size += tex_size;
  132. }
  133. return vtx_size;
  134. }
  135. int r200_packet0_check(struct radeon_cs_parser *p,
  136. struct radeon_cs_packet *pkt,
  137. unsigned idx, unsigned reg)
  138. {
  139. struct radeon_bo_list *reloc;
  140. struct r100_cs_track *track;
  141. volatile uint32_t *ib;
  142. uint32_t tmp;
  143. int r;
  144. int i;
  145. int face;
  146. u32 tile_flags = 0;
  147. u32 idx_value;
  148. ib = p->ib.ptr;
  149. track = (struct r100_cs_track *)p->track;
  150. idx_value = radeon_get_ib_value(p, idx);
  151. switch (reg) {
  152. case RADEON_CRTC_GUI_TRIG_VLINE:
  153. r = r100_cs_packet_parse_vline(p);
  154. if (r) {
  155. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  156. idx, reg);
  157. radeon_cs_dump_packet(p, pkt);
  158. return r;
  159. }
  160. break;
  161. /* FIXME: only allow PACKET3 blit? easier to check for out of
  162. * range access */
  163. case RADEON_DST_PITCH_OFFSET:
  164. case RADEON_SRC_PITCH_OFFSET:
  165. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  166. if (r)
  167. return r;
  168. break;
  169. case RADEON_RB3D_DEPTHOFFSET:
  170. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  171. if (r) {
  172. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  173. idx, reg);
  174. radeon_cs_dump_packet(p, pkt);
  175. return r;
  176. }
  177. track->zb.robj = reloc->robj;
  178. track->zb.offset = idx_value;
  179. track->zb_dirty = true;
  180. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  181. break;
  182. case RADEON_RB3D_COLOROFFSET:
  183. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  184. if (r) {
  185. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  186. idx, reg);
  187. radeon_cs_dump_packet(p, pkt);
  188. return r;
  189. }
  190. track->cb[0].robj = reloc->robj;
  191. track->cb[0].offset = idx_value;
  192. track->cb_dirty = true;
  193. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  194. break;
  195. case R200_PP_TXOFFSET_0:
  196. case R200_PP_TXOFFSET_1:
  197. case R200_PP_TXOFFSET_2:
  198. case R200_PP_TXOFFSET_3:
  199. case R200_PP_TXOFFSET_4:
  200. case R200_PP_TXOFFSET_5:
  201. i = (reg - R200_PP_TXOFFSET_0) / 24;
  202. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  203. if (r) {
  204. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  205. idx, reg);
  206. radeon_cs_dump_packet(p, pkt);
  207. return r;
  208. }
  209. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  210. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  211. tile_flags |= R200_TXO_MACRO_TILE;
  212. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  213. tile_flags |= R200_TXO_MICRO_TILE;
  214. tmp = idx_value & ~(0x7 << 2);
  215. tmp |= tile_flags;
  216. ib[idx] = tmp + ((u32)reloc->gpu_offset);
  217. } else
  218. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  219. track->textures[i].robj = reloc->robj;
  220. track->tex_dirty = true;
  221. break;
  222. case R200_PP_CUBIC_OFFSET_F1_0:
  223. case R200_PP_CUBIC_OFFSET_F2_0:
  224. case R200_PP_CUBIC_OFFSET_F3_0:
  225. case R200_PP_CUBIC_OFFSET_F4_0:
  226. case R200_PP_CUBIC_OFFSET_F5_0:
  227. case R200_PP_CUBIC_OFFSET_F1_1:
  228. case R200_PP_CUBIC_OFFSET_F2_1:
  229. case R200_PP_CUBIC_OFFSET_F3_1:
  230. case R200_PP_CUBIC_OFFSET_F4_1:
  231. case R200_PP_CUBIC_OFFSET_F5_1:
  232. case R200_PP_CUBIC_OFFSET_F1_2:
  233. case R200_PP_CUBIC_OFFSET_F2_2:
  234. case R200_PP_CUBIC_OFFSET_F3_2:
  235. case R200_PP_CUBIC_OFFSET_F4_2:
  236. case R200_PP_CUBIC_OFFSET_F5_2:
  237. case R200_PP_CUBIC_OFFSET_F1_3:
  238. case R200_PP_CUBIC_OFFSET_F2_3:
  239. case R200_PP_CUBIC_OFFSET_F3_3:
  240. case R200_PP_CUBIC_OFFSET_F4_3:
  241. case R200_PP_CUBIC_OFFSET_F5_3:
  242. case R200_PP_CUBIC_OFFSET_F1_4:
  243. case R200_PP_CUBIC_OFFSET_F2_4:
  244. case R200_PP_CUBIC_OFFSET_F3_4:
  245. case R200_PP_CUBIC_OFFSET_F4_4:
  246. case R200_PP_CUBIC_OFFSET_F5_4:
  247. case R200_PP_CUBIC_OFFSET_F1_5:
  248. case R200_PP_CUBIC_OFFSET_F2_5:
  249. case R200_PP_CUBIC_OFFSET_F3_5:
  250. case R200_PP_CUBIC_OFFSET_F4_5:
  251. case R200_PP_CUBIC_OFFSET_F5_5:
  252. i = (reg - R200_PP_TXOFFSET_0) / 24;
  253. face = (reg - ((i * 24) + R200_PP_TXOFFSET_0)) / 4;
  254. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  255. if (r) {
  256. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  257. idx, reg);
  258. radeon_cs_dump_packet(p, pkt);
  259. return r;
  260. }
  261. track->textures[i].cube_info[face - 1].offset = idx_value;
  262. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  263. track->textures[i].cube_info[face - 1].robj = reloc->robj;
  264. track->tex_dirty = true;
  265. break;
  266. case RADEON_RE_WIDTH_HEIGHT:
  267. track->maxy = ((idx_value >> 16) & 0x7FF);
  268. track->cb_dirty = true;
  269. track->zb_dirty = true;
  270. break;
  271. case RADEON_RB3D_COLORPITCH:
  272. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  273. if (r) {
  274. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  275. idx, reg);
  276. radeon_cs_dump_packet(p, pkt);
  277. return r;
  278. }
  279. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  280. if (reloc->tiling_flags & RADEON_TILING_MACRO)
  281. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  282. if (reloc->tiling_flags & RADEON_TILING_MICRO)
  283. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  284. tmp = idx_value & ~(0x7 << 16);
  285. tmp |= tile_flags;
  286. ib[idx] = tmp;
  287. } else
  288. ib[idx] = idx_value;
  289. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  290. track->cb_dirty = true;
  291. break;
  292. case RADEON_RB3D_DEPTHPITCH:
  293. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  294. track->zb_dirty = true;
  295. break;
  296. case RADEON_RB3D_CNTL:
  297. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  298. case 7:
  299. case 8:
  300. case 9:
  301. case 11:
  302. case 12:
  303. track->cb[0].cpp = 1;
  304. break;
  305. case 3:
  306. case 4:
  307. case 15:
  308. track->cb[0].cpp = 2;
  309. break;
  310. case 6:
  311. track->cb[0].cpp = 4;
  312. break;
  313. default:
  314. DRM_ERROR("Invalid color buffer format (%d) !\n",
  315. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  316. return -EINVAL;
  317. }
  318. if (idx_value & RADEON_DEPTHXY_OFFSET_ENABLE) {
  319. DRM_ERROR("No support for depth xy offset in kms\n");
  320. return -EINVAL;
  321. }
  322. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  323. track->cb_dirty = true;
  324. track->zb_dirty = true;
  325. break;
  326. case RADEON_RB3D_ZSTENCILCNTL:
  327. switch (idx_value & 0xf) {
  328. case 0:
  329. track->zb.cpp = 2;
  330. break;
  331. case 2:
  332. case 3:
  333. case 4:
  334. case 5:
  335. case 9:
  336. case 11:
  337. track->zb.cpp = 4;
  338. break;
  339. default:
  340. break;
  341. }
  342. track->zb_dirty = true;
  343. break;
  344. case RADEON_RB3D_ZPASS_ADDR:
  345. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  346. if (r) {
  347. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  348. idx, reg);
  349. radeon_cs_dump_packet(p, pkt);
  350. return r;
  351. }
  352. ib[idx] = idx_value + ((u32)reloc->gpu_offset);
  353. break;
  354. case RADEON_PP_CNTL:
  355. {
  356. uint32_t temp = idx_value >> 4;
  357. for (i = 0; i < track->num_texture; i++)
  358. track->textures[i].enabled = !!(temp & (1 << i));
  359. track->tex_dirty = true;
  360. }
  361. break;
  362. case RADEON_SE_VF_CNTL:
  363. track->vap_vf_cntl = idx_value;
  364. break;
  365. case 0x210c:
  366. /* VAP_VF_MAX_VTX_INDX */
  367. track->max_indx = idx_value & 0x00FFFFFFUL;
  368. break;
  369. case R200_SE_VTX_FMT_0:
  370. track->vtx_size = r200_get_vtx_size_0(idx_value);
  371. break;
  372. case R200_SE_VTX_FMT_1:
  373. track->vtx_size += r200_get_vtx_size_1(idx_value);
  374. break;
  375. case R200_PP_TXSIZE_0:
  376. case R200_PP_TXSIZE_1:
  377. case R200_PP_TXSIZE_2:
  378. case R200_PP_TXSIZE_3:
  379. case R200_PP_TXSIZE_4:
  380. case R200_PP_TXSIZE_5:
  381. i = (reg - R200_PP_TXSIZE_0) / 32;
  382. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  383. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  384. track->tex_dirty = true;
  385. break;
  386. case R200_PP_TXPITCH_0:
  387. case R200_PP_TXPITCH_1:
  388. case R200_PP_TXPITCH_2:
  389. case R200_PP_TXPITCH_3:
  390. case R200_PP_TXPITCH_4:
  391. case R200_PP_TXPITCH_5:
  392. i = (reg - R200_PP_TXPITCH_0) / 32;
  393. track->textures[i].pitch = idx_value + 32;
  394. track->tex_dirty = true;
  395. break;
  396. case R200_PP_TXFILTER_0:
  397. case R200_PP_TXFILTER_1:
  398. case R200_PP_TXFILTER_2:
  399. case R200_PP_TXFILTER_3:
  400. case R200_PP_TXFILTER_4:
  401. case R200_PP_TXFILTER_5:
  402. i = (reg - R200_PP_TXFILTER_0) / 32;
  403. track->textures[i].num_levels = ((idx_value & R200_MAX_MIP_LEVEL_MASK)
  404. >> R200_MAX_MIP_LEVEL_SHIFT);
  405. tmp = (idx_value >> 23) & 0x7;
  406. if (tmp == 2 || tmp == 6)
  407. track->textures[i].roundup_w = false;
  408. tmp = (idx_value >> 27) & 0x7;
  409. if (tmp == 2 || tmp == 6)
  410. track->textures[i].roundup_h = false;
  411. track->tex_dirty = true;
  412. break;
  413. case R200_PP_TXMULTI_CTL_0:
  414. case R200_PP_TXMULTI_CTL_1:
  415. case R200_PP_TXMULTI_CTL_2:
  416. case R200_PP_TXMULTI_CTL_3:
  417. case R200_PP_TXMULTI_CTL_4:
  418. case R200_PP_TXMULTI_CTL_5:
  419. i = (reg - R200_PP_TXMULTI_CTL_0) / 32;
  420. break;
  421. case R200_PP_TXFORMAT_X_0:
  422. case R200_PP_TXFORMAT_X_1:
  423. case R200_PP_TXFORMAT_X_2:
  424. case R200_PP_TXFORMAT_X_3:
  425. case R200_PP_TXFORMAT_X_4:
  426. case R200_PP_TXFORMAT_X_5:
  427. i = (reg - R200_PP_TXFORMAT_X_0) / 32;
  428. track->textures[i].txdepth = idx_value & 0x7;
  429. tmp = (idx_value >> 16) & 0x3;
  430. /* 2D, 3D, CUBE */
  431. switch (tmp) {
  432. case 0:
  433. case 3:
  434. case 4:
  435. case 5:
  436. case 6:
  437. case 7:
  438. /* 1D/2D */
  439. track->textures[i].tex_coord_type = 0;
  440. break;
  441. case 1:
  442. /* CUBE */
  443. track->textures[i].tex_coord_type = 2;
  444. break;
  445. case 2:
  446. /* 3D */
  447. track->textures[i].tex_coord_type = 1;
  448. break;
  449. }
  450. track->tex_dirty = true;
  451. break;
  452. case R200_PP_TXFORMAT_0:
  453. case R200_PP_TXFORMAT_1:
  454. case R200_PP_TXFORMAT_2:
  455. case R200_PP_TXFORMAT_3:
  456. case R200_PP_TXFORMAT_4:
  457. case R200_PP_TXFORMAT_5:
  458. i = (reg - R200_PP_TXFORMAT_0) / 32;
  459. if (idx_value & R200_TXFORMAT_NON_POWER2) {
  460. track->textures[i].use_pitch = 1;
  461. } else {
  462. track->textures[i].use_pitch = 0;
  463. track->textures[i].width = 1 << ((idx_value & RADEON_TXFORMAT_WIDTH_MASK) >> RADEON_TXFORMAT_WIDTH_SHIFT);
  464. track->textures[i].height = 1 << ((idx_value & RADEON_TXFORMAT_HEIGHT_MASK) >> RADEON_TXFORMAT_HEIGHT_SHIFT);
  465. }
  466. if (idx_value & R200_TXFORMAT_LOOKUP_DISABLE)
  467. track->textures[i].lookup_disable = true;
  468. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  469. case R200_TXFORMAT_I8:
  470. case R200_TXFORMAT_RGB332:
  471. case R200_TXFORMAT_Y8:
  472. track->textures[i].cpp = 1;
  473. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  474. break;
  475. case R200_TXFORMAT_AI88:
  476. case R200_TXFORMAT_ARGB1555:
  477. case R200_TXFORMAT_RGB565:
  478. case R200_TXFORMAT_ARGB4444:
  479. case R200_TXFORMAT_VYUY422:
  480. case R200_TXFORMAT_YVYU422:
  481. case R200_TXFORMAT_LDVDU655:
  482. case R200_TXFORMAT_DVDU88:
  483. case R200_TXFORMAT_AVYU4444:
  484. track->textures[i].cpp = 2;
  485. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  486. break;
  487. case R200_TXFORMAT_ARGB8888:
  488. case R200_TXFORMAT_RGBA8888:
  489. case R200_TXFORMAT_ABGR8888:
  490. case R200_TXFORMAT_BGR111110:
  491. case R200_TXFORMAT_LDVDU8888:
  492. track->textures[i].cpp = 4;
  493. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  494. break;
  495. case R200_TXFORMAT_DXT1:
  496. track->textures[i].cpp = 1;
  497. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  498. break;
  499. case R200_TXFORMAT_DXT23:
  500. case R200_TXFORMAT_DXT45:
  501. track->textures[i].cpp = 1;
  502. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  503. break;
  504. }
  505. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  506. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  507. track->tex_dirty = true;
  508. break;
  509. case R200_PP_CUBIC_FACES_0:
  510. case R200_PP_CUBIC_FACES_1:
  511. case R200_PP_CUBIC_FACES_2:
  512. case R200_PP_CUBIC_FACES_3:
  513. case R200_PP_CUBIC_FACES_4:
  514. case R200_PP_CUBIC_FACES_5:
  515. tmp = idx_value;
  516. i = (reg - R200_PP_CUBIC_FACES_0) / 32;
  517. for (face = 0; face < 4; face++) {
  518. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  519. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  520. }
  521. track->tex_dirty = true;
  522. break;
  523. default:
  524. pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx);
  525. return -EINVAL;
  526. }
  527. return 0;
  528. }
  529. void r200_set_safe_registers(struct radeon_device *rdev)
  530. {
  531. rdev->config.r100.reg_safe_bm = r200_reg_safe_bm;
  532. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r200_reg_safe_bm);
  533. }