kv_smc.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "radeon.h"
  25. #include "cikd.h"
  26. #include "kv_dpm.h"
  27. int kv_notify_message_to_smu(struct radeon_device *rdev, u32 id)
  28. {
  29. u32 i;
  30. u32 tmp = 0;
  31. WREG32(SMC_MESSAGE_0, id & SMC_MSG_MASK);
  32. for (i = 0; i < rdev->usec_timeout; i++) {
  33. if ((RREG32(SMC_RESP_0) & SMC_RESP_MASK) != 0)
  34. break;
  35. udelay(1);
  36. }
  37. tmp = RREG32(SMC_RESP_0) & SMC_RESP_MASK;
  38. if (tmp != 1) {
  39. if (tmp == 0xFF)
  40. return -EINVAL;
  41. else if (tmp == 0xFE)
  42. return -EINVAL;
  43. }
  44. return 0;
  45. }
  46. int kv_dpm_get_enable_mask(struct radeon_device *rdev, u32 *enable_mask)
  47. {
  48. int ret;
  49. ret = kv_notify_message_to_smu(rdev, PPSMC_MSG_SCLKDPM_GetEnabledMask);
  50. if (ret == 0)
  51. *enable_mask = RREG32_SMC(SMC_SYSCON_MSG_ARG_0);
  52. return ret;
  53. }
  54. int kv_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
  55. PPSMC_Msg msg, u32 parameter)
  56. {
  57. WREG32(SMC_MSG_ARG_0, parameter);
  58. return kv_notify_message_to_smu(rdev, msg);
  59. }
  60. static int kv_set_smc_sram_address(struct radeon_device *rdev,
  61. u32 smc_address, u32 limit)
  62. {
  63. if (smc_address & 3)
  64. return -EINVAL;
  65. if ((smc_address + 3) > limit)
  66. return -EINVAL;
  67. WREG32(SMC_IND_INDEX_0, smc_address);
  68. WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
  69. return 0;
  70. }
  71. int kv_read_smc_sram_dword(struct radeon_device *rdev, u32 smc_address,
  72. u32 *value, u32 limit)
  73. {
  74. int ret;
  75. ret = kv_set_smc_sram_address(rdev, smc_address, limit);
  76. if (ret)
  77. return ret;
  78. *value = RREG32(SMC_IND_DATA_0);
  79. return 0;
  80. }
  81. int kv_smc_dpm_enable(struct radeon_device *rdev, bool enable)
  82. {
  83. if (enable)
  84. return kv_notify_message_to_smu(rdev, PPSMC_MSG_DPM_Enable);
  85. else
  86. return kv_notify_message_to_smu(rdev, PPSMC_MSG_DPM_Disable);
  87. }
  88. int kv_smc_bapm_enable(struct radeon_device *rdev, bool enable)
  89. {
  90. if (enable)
  91. return kv_notify_message_to_smu(rdev, PPSMC_MSG_EnableBAPM);
  92. else
  93. return kv_notify_message_to_smu(rdev, PPSMC_MSG_DisableBAPM);
  94. }
  95. int kv_copy_bytes_to_smc(struct radeon_device *rdev,
  96. u32 smc_start_address,
  97. const u8 *src, u32 byte_count, u32 limit)
  98. {
  99. int ret;
  100. u32 data, original_data, addr, extra_shift, t_byte, count, mask;
  101. if ((smc_start_address + byte_count) > limit)
  102. return -EINVAL;
  103. addr = smc_start_address;
  104. t_byte = addr & 3;
  105. /* RMW for the initial bytes */
  106. if (t_byte != 0) {
  107. addr -= t_byte;
  108. ret = kv_set_smc_sram_address(rdev, addr, limit);
  109. if (ret)
  110. return ret;
  111. original_data = RREG32(SMC_IND_DATA_0);
  112. data = 0;
  113. mask = 0;
  114. count = 4;
  115. while (count > 0) {
  116. if (t_byte > 0) {
  117. mask = (mask << 8) | 0xff;
  118. t_byte--;
  119. } else if (byte_count > 0) {
  120. data = (data << 8) + *src++;
  121. byte_count--;
  122. mask <<= 8;
  123. } else {
  124. data <<= 8;
  125. mask = (mask << 8) | 0xff;
  126. }
  127. count--;
  128. }
  129. data |= original_data & mask;
  130. ret = kv_set_smc_sram_address(rdev, addr, limit);
  131. if (ret)
  132. return ret;
  133. WREG32(SMC_IND_DATA_0, data);
  134. addr += 4;
  135. }
  136. while (byte_count >= 4) {
  137. /* SMC address space is BE */
  138. data = (src[0] << 24) + (src[1] << 16) + (src[2] << 8) + src[3];
  139. ret = kv_set_smc_sram_address(rdev, addr, limit);
  140. if (ret)
  141. return ret;
  142. WREG32(SMC_IND_DATA_0, data);
  143. src += 4;
  144. byte_count -= 4;
  145. addr += 4;
  146. }
  147. /* RMW for the final bytes */
  148. if (byte_count > 0) {
  149. data = 0;
  150. ret = kv_set_smc_sram_address(rdev, addr, limit);
  151. if (ret)
  152. return ret;
  153. original_data= RREG32(SMC_IND_DATA_0);
  154. extra_shift = 8 * (4 - byte_count);
  155. while (byte_count > 0) {
  156. /* SMC address space is BE */
  157. data = (data << 8) + *src++;
  158. byte_count--;
  159. }
  160. data <<= extra_shift;
  161. data |= (original_data & ~((~0UL) << extra_shift));
  162. ret = kv_set_smc_sram_address(rdev, addr, limit);
  163. if (ret)
  164. return ret;
  165. WREG32(SMC_IND_DATA_0, data);
  166. }
  167. return 0;
  168. }