evergreen_cs.c 104 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "r600.h"
  31. #include "evergreend.h"
  32. #include "evergreen_reg_safe.h"
  33. #include "cayman_reg_safe.h"
  34. #define MAX(a,b) (((a)>(b))?(a):(b))
  35. #define MIN(a,b) (((a)<(b))?(a):(b))
  36. #define REG_SAFE_BM_SIZE ARRAY_SIZE(evergreen_reg_safe_bm)
  37. struct evergreen_cs_track {
  38. u32 group_size;
  39. u32 nbanks;
  40. u32 npipes;
  41. u32 row_size;
  42. /* value we track */
  43. u32 nsamples; /* unused */
  44. struct radeon_bo *cb_color_bo[12];
  45. u32 cb_color_bo_offset[12];
  46. struct radeon_bo *cb_color_fmask_bo[8]; /* unused */
  47. struct radeon_bo *cb_color_cmask_bo[8]; /* unused */
  48. u32 cb_color_info[12];
  49. u32 cb_color_view[12];
  50. u32 cb_color_pitch[12];
  51. u32 cb_color_slice[12];
  52. u32 cb_color_slice_idx[12];
  53. u32 cb_color_attrib[12];
  54. u32 cb_color_cmask_slice[8];/* unused */
  55. u32 cb_color_fmask_slice[8];/* unused */
  56. u32 cb_target_mask;
  57. u32 cb_shader_mask; /* unused */
  58. u32 vgt_strmout_config;
  59. u32 vgt_strmout_buffer_config;
  60. struct radeon_bo *vgt_strmout_bo[4];
  61. u32 vgt_strmout_bo_offset[4];
  62. u32 vgt_strmout_size[4];
  63. u32 db_depth_control;
  64. u32 db_depth_view;
  65. u32 db_depth_slice;
  66. u32 db_depth_size;
  67. u32 db_z_info;
  68. u32 db_z_read_offset;
  69. u32 db_z_write_offset;
  70. struct radeon_bo *db_z_read_bo;
  71. struct radeon_bo *db_z_write_bo;
  72. u32 db_s_info;
  73. u32 db_s_read_offset;
  74. u32 db_s_write_offset;
  75. struct radeon_bo *db_s_read_bo;
  76. struct radeon_bo *db_s_write_bo;
  77. bool sx_misc_kill_all_prims;
  78. bool cb_dirty;
  79. bool db_dirty;
  80. bool streamout_dirty;
  81. u32 htile_offset;
  82. u32 htile_surface;
  83. struct radeon_bo *htile_bo;
  84. unsigned long indirect_draw_buffer_size;
  85. const unsigned *reg_safe_bm;
  86. };
  87. static u32 evergreen_cs_get_aray_mode(u32 tiling_flags)
  88. {
  89. if (tiling_flags & RADEON_TILING_MACRO)
  90. return ARRAY_2D_TILED_THIN1;
  91. else if (tiling_flags & RADEON_TILING_MICRO)
  92. return ARRAY_1D_TILED_THIN1;
  93. else
  94. return ARRAY_LINEAR_GENERAL;
  95. }
  96. static u32 evergreen_cs_get_num_banks(u32 nbanks)
  97. {
  98. switch (nbanks) {
  99. case 2:
  100. return ADDR_SURF_2_BANK;
  101. case 4:
  102. return ADDR_SURF_4_BANK;
  103. case 8:
  104. default:
  105. return ADDR_SURF_8_BANK;
  106. case 16:
  107. return ADDR_SURF_16_BANK;
  108. }
  109. }
  110. static void evergreen_cs_track_init(struct evergreen_cs_track *track)
  111. {
  112. int i;
  113. for (i = 0; i < 8; i++) {
  114. track->cb_color_fmask_bo[i] = NULL;
  115. track->cb_color_cmask_bo[i] = NULL;
  116. track->cb_color_cmask_slice[i] = 0;
  117. track->cb_color_fmask_slice[i] = 0;
  118. }
  119. for (i = 0; i < 12; i++) {
  120. track->cb_color_bo[i] = NULL;
  121. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  122. track->cb_color_info[i] = 0;
  123. track->cb_color_view[i] = 0xFFFFFFFF;
  124. track->cb_color_pitch[i] = 0;
  125. track->cb_color_slice[i] = 0xfffffff;
  126. track->cb_color_slice_idx[i] = 0;
  127. }
  128. track->cb_target_mask = 0xFFFFFFFF;
  129. track->cb_shader_mask = 0xFFFFFFFF;
  130. track->cb_dirty = true;
  131. track->db_depth_slice = 0xffffffff;
  132. track->db_depth_view = 0xFFFFC000;
  133. track->db_depth_size = 0xFFFFFFFF;
  134. track->db_depth_control = 0xFFFFFFFF;
  135. track->db_z_info = 0xFFFFFFFF;
  136. track->db_z_read_offset = 0xFFFFFFFF;
  137. track->db_z_write_offset = 0xFFFFFFFF;
  138. track->db_z_read_bo = NULL;
  139. track->db_z_write_bo = NULL;
  140. track->db_s_info = 0xFFFFFFFF;
  141. track->db_s_read_offset = 0xFFFFFFFF;
  142. track->db_s_write_offset = 0xFFFFFFFF;
  143. track->db_s_read_bo = NULL;
  144. track->db_s_write_bo = NULL;
  145. track->db_dirty = true;
  146. track->htile_bo = NULL;
  147. track->htile_offset = 0xFFFFFFFF;
  148. track->htile_surface = 0;
  149. for (i = 0; i < 4; i++) {
  150. track->vgt_strmout_size[i] = 0;
  151. track->vgt_strmout_bo[i] = NULL;
  152. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  153. }
  154. track->streamout_dirty = true;
  155. track->sx_misc_kill_all_prims = false;
  156. }
  157. struct eg_surface {
  158. /* value gathered from cs */
  159. unsigned nbx;
  160. unsigned nby;
  161. unsigned format;
  162. unsigned mode;
  163. unsigned nbanks;
  164. unsigned bankw;
  165. unsigned bankh;
  166. unsigned tsplit;
  167. unsigned mtilea;
  168. unsigned nsamples;
  169. /* output value */
  170. unsigned bpe;
  171. unsigned layer_size;
  172. unsigned palign;
  173. unsigned halign;
  174. unsigned long base_align;
  175. };
  176. static int evergreen_surface_check_linear(struct radeon_cs_parser *p,
  177. struct eg_surface *surf,
  178. const char *prefix)
  179. {
  180. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  181. surf->base_align = surf->bpe;
  182. surf->palign = 1;
  183. surf->halign = 1;
  184. return 0;
  185. }
  186. static int evergreen_surface_check_linear_aligned(struct radeon_cs_parser *p,
  187. struct eg_surface *surf,
  188. const char *prefix)
  189. {
  190. struct evergreen_cs_track *track = p->track;
  191. unsigned palign;
  192. palign = MAX(64, track->group_size / surf->bpe);
  193. surf->layer_size = surf->nbx * surf->nby * surf->bpe * surf->nsamples;
  194. surf->base_align = track->group_size;
  195. surf->palign = palign;
  196. surf->halign = 1;
  197. if (surf->nbx & (palign - 1)) {
  198. if (prefix) {
  199. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  200. __func__, __LINE__, prefix, surf->nbx, palign);
  201. }
  202. return -EINVAL;
  203. }
  204. return 0;
  205. }
  206. static int evergreen_surface_check_1d(struct radeon_cs_parser *p,
  207. struct eg_surface *surf,
  208. const char *prefix)
  209. {
  210. struct evergreen_cs_track *track = p->track;
  211. unsigned palign;
  212. palign = track->group_size / (8 * surf->bpe * surf->nsamples);
  213. palign = MAX(8, palign);
  214. surf->layer_size = surf->nbx * surf->nby * surf->bpe;
  215. surf->base_align = track->group_size;
  216. surf->palign = palign;
  217. surf->halign = 8;
  218. if ((surf->nbx & (palign - 1))) {
  219. if (prefix) {
  220. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d (%d %d %d)\n",
  221. __func__, __LINE__, prefix, surf->nbx, palign,
  222. track->group_size, surf->bpe, surf->nsamples);
  223. }
  224. return -EINVAL;
  225. }
  226. if ((surf->nby & (8 - 1))) {
  227. if (prefix) {
  228. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with 8\n",
  229. __func__, __LINE__, prefix, surf->nby);
  230. }
  231. return -EINVAL;
  232. }
  233. return 0;
  234. }
  235. static int evergreen_surface_check_2d(struct radeon_cs_parser *p,
  236. struct eg_surface *surf,
  237. const char *prefix)
  238. {
  239. struct evergreen_cs_track *track = p->track;
  240. unsigned palign, halign, tileb, slice_pt;
  241. unsigned mtile_pr, mtile_ps, mtileb;
  242. tileb = 64 * surf->bpe * surf->nsamples;
  243. slice_pt = 1;
  244. if (tileb > surf->tsplit) {
  245. slice_pt = tileb / surf->tsplit;
  246. }
  247. tileb = tileb / slice_pt;
  248. /* macro tile width & height */
  249. palign = (8 * surf->bankw * track->npipes) * surf->mtilea;
  250. halign = (8 * surf->bankh * surf->nbanks) / surf->mtilea;
  251. mtileb = (palign / 8) * (halign / 8) * tileb;
  252. mtile_pr = surf->nbx / palign;
  253. mtile_ps = (mtile_pr * surf->nby) / halign;
  254. surf->layer_size = mtile_ps * mtileb * slice_pt;
  255. surf->base_align = (palign / 8) * (halign / 8) * tileb;
  256. surf->palign = palign;
  257. surf->halign = halign;
  258. if ((surf->nbx & (palign - 1))) {
  259. if (prefix) {
  260. dev_warn(p->dev, "%s:%d %s pitch %d invalid must be aligned with %d\n",
  261. __func__, __LINE__, prefix, surf->nbx, palign);
  262. }
  263. return -EINVAL;
  264. }
  265. if ((surf->nby & (halign - 1))) {
  266. if (prefix) {
  267. dev_warn(p->dev, "%s:%d %s height %d invalid must be aligned with %d\n",
  268. __func__, __LINE__, prefix, surf->nby, halign);
  269. }
  270. return -EINVAL;
  271. }
  272. return 0;
  273. }
  274. static int evergreen_surface_check(struct radeon_cs_parser *p,
  275. struct eg_surface *surf,
  276. const char *prefix)
  277. {
  278. /* some common value computed here */
  279. surf->bpe = r600_fmt_get_blocksize(surf->format);
  280. switch (surf->mode) {
  281. case ARRAY_LINEAR_GENERAL:
  282. return evergreen_surface_check_linear(p, surf, prefix);
  283. case ARRAY_LINEAR_ALIGNED:
  284. return evergreen_surface_check_linear_aligned(p, surf, prefix);
  285. case ARRAY_1D_TILED_THIN1:
  286. return evergreen_surface_check_1d(p, surf, prefix);
  287. case ARRAY_2D_TILED_THIN1:
  288. return evergreen_surface_check_2d(p, surf, prefix);
  289. default:
  290. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  291. __func__, __LINE__, prefix, surf->mode);
  292. return -EINVAL;
  293. }
  294. return -EINVAL;
  295. }
  296. static int evergreen_surface_value_conv_check(struct radeon_cs_parser *p,
  297. struct eg_surface *surf,
  298. const char *prefix)
  299. {
  300. switch (surf->mode) {
  301. case ARRAY_2D_TILED_THIN1:
  302. break;
  303. case ARRAY_LINEAR_GENERAL:
  304. case ARRAY_LINEAR_ALIGNED:
  305. case ARRAY_1D_TILED_THIN1:
  306. return 0;
  307. default:
  308. dev_warn(p->dev, "%s:%d %s invalid array mode %d\n",
  309. __func__, __LINE__, prefix, surf->mode);
  310. return -EINVAL;
  311. }
  312. switch (surf->nbanks) {
  313. case 0: surf->nbanks = 2; break;
  314. case 1: surf->nbanks = 4; break;
  315. case 2: surf->nbanks = 8; break;
  316. case 3: surf->nbanks = 16; break;
  317. default:
  318. dev_warn(p->dev, "%s:%d %s invalid number of banks %d\n",
  319. __func__, __LINE__, prefix, surf->nbanks);
  320. return -EINVAL;
  321. }
  322. switch (surf->bankw) {
  323. case 0: surf->bankw = 1; break;
  324. case 1: surf->bankw = 2; break;
  325. case 2: surf->bankw = 4; break;
  326. case 3: surf->bankw = 8; break;
  327. default:
  328. dev_warn(p->dev, "%s:%d %s invalid bankw %d\n",
  329. __func__, __LINE__, prefix, surf->bankw);
  330. return -EINVAL;
  331. }
  332. switch (surf->bankh) {
  333. case 0: surf->bankh = 1; break;
  334. case 1: surf->bankh = 2; break;
  335. case 2: surf->bankh = 4; break;
  336. case 3: surf->bankh = 8; break;
  337. default:
  338. dev_warn(p->dev, "%s:%d %s invalid bankh %d\n",
  339. __func__, __LINE__, prefix, surf->bankh);
  340. return -EINVAL;
  341. }
  342. switch (surf->mtilea) {
  343. case 0: surf->mtilea = 1; break;
  344. case 1: surf->mtilea = 2; break;
  345. case 2: surf->mtilea = 4; break;
  346. case 3: surf->mtilea = 8; break;
  347. default:
  348. dev_warn(p->dev, "%s:%d %s invalid macro tile aspect %d\n",
  349. __func__, __LINE__, prefix, surf->mtilea);
  350. return -EINVAL;
  351. }
  352. switch (surf->tsplit) {
  353. case 0: surf->tsplit = 64; break;
  354. case 1: surf->tsplit = 128; break;
  355. case 2: surf->tsplit = 256; break;
  356. case 3: surf->tsplit = 512; break;
  357. case 4: surf->tsplit = 1024; break;
  358. case 5: surf->tsplit = 2048; break;
  359. case 6: surf->tsplit = 4096; break;
  360. default:
  361. dev_warn(p->dev, "%s:%d %s invalid tile split %d\n",
  362. __func__, __LINE__, prefix, surf->tsplit);
  363. return -EINVAL;
  364. }
  365. return 0;
  366. }
  367. static int evergreen_cs_track_validate_cb(struct radeon_cs_parser *p, unsigned id)
  368. {
  369. struct evergreen_cs_track *track = p->track;
  370. struct eg_surface surf;
  371. unsigned pitch, slice, mslice;
  372. unsigned long offset;
  373. int r;
  374. mslice = G_028C6C_SLICE_MAX(track->cb_color_view[id]) + 1;
  375. pitch = track->cb_color_pitch[id];
  376. slice = track->cb_color_slice[id];
  377. surf.nbx = (pitch + 1) * 8;
  378. surf.nby = ((slice + 1) * 64) / surf.nbx;
  379. surf.mode = G_028C70_ARRAY_MODE(track->cb_color_info[id]);
  380. surf.format = G_028C70_FORMAT(track->cb_color_info[id]);
  381. surf.tsplit = G_028C74_TILE_SPLIT(track->cb_color_attrib[id]);
  382. surf.nbanks = G_028C74_NUM_BANKS(track->cb_color_attrib[id]);
  383. surf.bankw = G_028C74_BANK_WIDTH(track->cb_color_attrib[id]);
  384. surf.bankh = G_028C74_BANK_HEIGHT(track->cb_color_attrib[id]);
  385. surf.mtilea = G_028C74_MACRO_TILE_ASPECT(track->cb_color_attrib[id]);
  386. surf.nsamples = 1;
  387. if (!r600_fmt_is_valid_color(surf.format)) {
  388. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08x)\n",
  389. __func__, __LINE__, surf.format,
  390. id, track->cb_color_info[id]);
  391. return -EINVAL;
  392. }
  393. r = evergreen_surface_value_conv_check(p, &surf, "cb");
  394. if (r) {
  395. return r;
  396. }
  397. r = evergreen_surface_check(p, &surf, "cb");
  398. if (r) {
  399. dev_warn(p->dev, "%s:%d cb[%d] invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  400. __func__, __LINE__, id, track->cb_color_pitch[id],
  401. track->cb_color_slice[id], track->cb_color_attrib[id],
  402. track->cb_color_info[id]);
  403. return r;
  404. }
  405. offset = track->cb_color_bo_offset[id] << 8;
  406. if (offset & (surf.base_align - 1)) {
  407. dev_warn(p->dev, "%s:%d cb[%d] bo base %ld not aligned with %ld\n",
  408. __func__, __LINE__, id, offset, surf.base_align);
  409. return -EINVAL;
  410. }
  411. offset += surf.layer_size * mslice;
  412. if (offset > radeon_bo_size(track->cb_color_bo[id])) {
  413. /* old ddx are broken they allocate bo with w*h*bpp but
  414. * program slice with ALIGN(h, 8), catch this and patch
  415. * command stream.
  416. */
  417. if (!surf.mode) {
  418. uint32_t *ib = p->ib.ptr;
  419. unsigned long tmp, nby, bsize, size, min = 0;
  420. /* find the height the ddx wants */
  421. if (surf.nby > 8) {
  422. min = surf.nby - 8;
  423. }
  424. bsize = radeon_bo_size(track->cb_color_bo[id]);
  425. tmp = track->cb_color_bo_offset[id] << 8;
  426. for (nby = surf.nby; nby > min; nby--) {
  427. size = nby * surf.nbx * surf.bpe * surf.nsamples;
  428. if ((tmp + size * mslice) <= bsize) {
  429. break;
  430. }
  431. }
  432. if (nby > min) {
  433. surf.nby = nby;
  434. slice = ((nby * surf.nbx) / 64) - 1;
  435. if (!evergreen_surface_check(p, &surf, "cb")) {
  436. /* check if this one works */
  437. tmp += surf.layer_size * mslice;
  438. if (tmp <= bsize) {
  439. ib[track->cb_color_slice_idx[id]] = slice;
  440. goto old_ddx_ok;
  441. }
  442. }
  443. }
  444. }
  445. dev_warn(p->dev, "%s:%d cb[%d] bo too small (layer size %d, "
  446. "offset %d, max layer %d, bo size %ld, slice %d)\n",
  447. __func__, __LINE__, id, surf.layer_size,
  448. track->cb_color_bo_offset[id] << 8, mslice,
  449. radeon_bo_size(track->cb_color_bo[id]), slice);
  450. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  451. __func__, __LINE__, surf.nbx, surf.nby,
  452. surf.mode, surf.bpe, surf.nsamples,
  453. surf.bankw, surf.bankh,
  454. surf.tsplit, surf.mtilea);
  455. return -EINVAL;
  456. }
  457. old_ddx_ok:
  458. return 0;
  459. }
  460. static int evergreen_cs_track_validate_htile(struct radeon_cs_parser *p,
  461. unsigned nbx, unsigned nby)
  462. {
  463. struct evergreen_cs_track *track = p->track;
  464. unsigned long size;
  465. if (track->htile_bo == NULL) {
  466. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  467. __func__, __LINE__, track->db_z_info);
  468. return -EINVAL;
  469. }
  470. if (G_028ABC_LINEAR(track->htile_surface)) {
  471. /* pitch must be 16 htiles aligned == 16 * 8 pixel aligned */
  472. nbx = round_up(nbx, 16 * 8);
  473. /* height is npipes htiles aligned == npipes * 8 pixel aligned */
  474. nby = round_up(nby, track->npipes * 8);
  475. } else {
  476. /* always assume 8x8 htile */
  477. /* align is htile align * 8, htile align vary according to
  478. * number of pipe and tile width and nby
  479. */
  480. switch (track->npipes) {
  481. case 8:
  482. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  483. nbx = round_up(nbx, 64 * 8);
  484. nby = round_up(nby, 64 * 8);
  485. break;
  486. case 4:
  487. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  488. nbx = round_up(nbx, 64 * 8);
  489. nby = round_up(nby, 32 * 8);
  490. break;
  491. case 2:
  492. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  493. nbx = round_up(nbx, 32 * 8);
  494. nby = round_up(nby, 32 * 8);
  495. break;
  496. case 1:
  497. /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  498. nbx = round_up(nbx, 32 * 8);
  499. nby = round_up(nby, 16 * 8);
  500. break;
  501. default:
  502. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  503. __func__, __LINE__, track->npipes);
  504. return -EINVAL;
  505. }
  506. }
  507. /* compute number of htile */
  508. nbx = nbx >> 3;
  509. nby = nby >> 3;
  510. /* size must be aligned on npipes * 2K boundary */
  511. size = roundup(nbx * nby * 4, track->npipes * (2 << 10));
  512. size += track->htile_offset;
  513. if (size > radeon_bo_size(track->htile_bo)) {
  514. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  515. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  516. size, nbx, nby);
  517. return -EINVAL;
  518. }
  519. return 0;
  520. }
  521. static int evergreen_cs_track_validate_stencil(struct radeon_cs_parser *p)
  522. {
  523. struct evergreen_cs_track *track = p->track;
  524. struct eg_surface surf;
  525. unsigned pitch, slice, mslice;
  526. unsigned long offset;
  527. int r;
  528. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  529. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  530. slice = track->db_depth_slice;
  531. surf.nbx = (pitch + 1) * 8;
  532. surf.nby = ((slice + 1) * 64) / surf.nbx;
  533. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  534. surf.format = G_028044_FORMAT(track->db_s_info);
  535. surf.tsplit = G_028044_TILE_SPLIT(track->db_s_info);
  536. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  537. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  538. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  539. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  540. surf.nsamples = 1;
  541. if (surf.format != 1) {
  542. dev_warn(p->dev, "%s:%d stencil invalid format %d\n",
  543. __func__, __LINE__, surf.format);
  544. return -EINVAL;
  545. }
  546. /* replace by color format so we can use same code */
  547. surf.format = V_028C70_COLOR_8;
  548. r = evergreen_surface_value_conv_check(p, &surf, "stencil");
  549. if (r) {
  550. return r;
  551. }
  552. r = evergreen_surface_check(p, &surf, NULL);
  553. if (r) {
  554. /* old userspace doesn't compute proper depth/stencil alignment
  555. * check that alignment against a bigger byte per elements and
  556. * only report if that alignment is wrong too.
  557. */
  558. surf.format = V_028C70_COLOR_8_8_8_8;
  559. r = evergreen_surface_check(p, &surf, "stencil");
  560. if (r) {
  561. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  562. __func__, __LINE__, track->db_depth_size,
  563. track->db_depth_slice, track->db_s_info, track->db_z_info);
  564. }
  565. return r;
  566. }
  567. offset = track->db_s_read_offset << 8;
  568. if (offset & (surf.base_align - 1)) {
  569. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  570. __func__, __LINE__, offset, surf.base_align);
  571. return -EINVAL;
  572. }
  573. offset += surf.layer_size * mslice;
  574. if (offset > radeon_bo_size(track->db_s_read_bo)) {
  575. dev_warn(p->dev, "%s:%d stencil read bo too small (layer size %d, "
  576. "offset %ld, max layer %d, bo size %ld)\n",
  577. __func__, __LINE__, surf.layer_size,
  578. (unsigned long)track->db_s_read_offset << 8, mslice,
  579. radeon_bo_size(track->db_s_read_bo));
  580. dev_warn(p->dev, "%s:%d stencil invalid (0x%08x 0x%08x 0x%08x 0x%08x)\n",
  581. __func__, __LINE__, track->db_depth_size,
  582. track->db_depth_slice, track->db_s_info, track->db_z_info);
  583. return -EINVAL;
  584. }
  585. offset = track->db_s_write_offset << 8;
  586. if (offset & (surf.base_align - 1)) {
  587. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  588. __func__, __LINE__, offset, surf.base_align);
  589. return -EINVAL;
  590. }
  591. offset += surf.layer_size * mslice;
  592. if (offset > radeon_bo_size(track->db_s_write_bo)) {
  593. dev_warn(p->dev, "%s:%d stencil write bo too small (layer size %d, "
  594. "offset %ld, max layer %d, bo size %ld)\n",
  595. __func__, __LINE__, surf.layer_size,
  596. (unsigned long)track->db_s_write_offset << 8, mslice,
  597. radeon_bo_size(track->db_s_write_bo));
  598. return -EINVAL;
  599. }
  600. /* hyperz */
  601. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  602. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  603. if (r) {
  604. return r;
  605. }
  606. }
  607. return 0;
  608. }
  609. static int evergreen_cs_track_validate_depth(struct radeon_cs_parser *p)
  610. {
  611. struct evergreen_cs_track *track = p->track;
  612. struct eg_surface surf;
  613. unsigned pitch, slice, mslice;
  614. unsigned long offset;
  615. int r;
  616. mslice = G_028008_SLICE_MAX(track->db_depth_view) + 1;
  617. pitch = G_028058_PITCH_TILE_MAX(track->db_depth_size);
  618. slice = track->db_depth_slice;
  619. surf.nbx = (pitch + 1) * 8;
  620. surf.nby = ((slice + 1) * 64) / surf.nbx;
  621. surf.mode = G_028040_ARRAY_MODE(track->db_z_info);
  622. surf.format = G_028040_FORMAT(track->db_z_info);
  623. surf.tsplit = G_028040_TILE_SPLIT(track->db_z_info);
  624. surf.nbanks = G_028040_NUM_BANKS(track->db_z_info);
  625. surf.bankw = G_028040_BANK_WIDTH(track->db_z_info);
  626. surf.bankh = G_028040_BANK_HEIGHT(track->db_z_info);
  627. surf.mtilea = G_028040_MACRO_TILE_ASPECT(track->db_z_info);
  628. surf.nsamples = 1;
  629. switch (surf.format) {
  630. case V_028040_Z_16:
  631. surf.format = V_028C70_COLOR_16;
  632. break;
  633. case V_028040_Z_24:
  634. case V_028040_Z_32_FLOAT:
  635. surf.format = V_028C70_COLOR_8_8_8_8;
  636. break;
  637. default:
  638. dev_warn(p->dev, "%s:%d depth invalid format %d\n",
  639. __func__, __LINE__, surf.format);
  640. return -EINVAL;
  641. }
  642. r = evergreen_surface_value_conv_check(p, &surf, "depth");
  643. if (r) {
  644. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  645. __func__, __LINE__, track->db_depth_size,
  646. track->db_depth_slice, track->db_z_info);
  647. return r;
  648. }
  649. r = evergreen_surface_check(p, &surf, "depth");
  650. if (r) {
  651. dev_warn(p->dev, "%s:%d depth invalid (0x%08x 0x%08x 0x%08x)\n",
  652. __func__, __LINE__, track->db_depth_size,
  653. track->db_depth_slice, track->db_z_info);
  654. return r;
  655. }
  656. offset = track->db_z_read_offset << 8;
  657. if (offset & (surf.base_align - 1)) {
  658. dev_warn(p->dev, "%s:%d stencil read bo base %ld not aligned with %ld\n",
  659. __func__, __LINE__, offset, surf.base_align);
  660. return -EINVAL;
  661. }
  662. offset += surf.layer_size * mslice;
  663. if (offset > radeon_bo_size(track->db_z_read_bo)) {
  664. dev_warn(p->dev, "%s:%d depth read bo too small (layer size %d, "
  665. "offset %ld, max layer %d, bo size %ld)\n",
  666. __func__, __LINE__, surf.layer_size,
  667. (unsigned long)track->db_z_read_offset << 8, mslice,
  668. radeon_bo_size(track->db_z_read_bo));
  669. return -EINVAL;
  670. }
  671. offset = track->db_z_write_offset << 8;
  672. if (offset & (surf.base_align - 1)) {
  673. dev_warn(p->dev, "%s:%d stencil write bo base %ld not aligned with %ld\n",
  674. __func__, __LINE__, offset, surf.base_align);
  675. return -EINVAL;
  676. }
  677. offset += surf.layer_size * mslice;
  678. if (offset > radeon_bo_size(track->db_z_write_bo)) {
  679. dev_warn(p->dev, "%s:%d depth write bo too small (layer size %d, "
  680. "offset %ld, max layer %d, bo size %ld)\n",
  681. __func__, __LINE__, surf.layer_size,
  682. (unsigned long)track->db_z_write_offset << 8, mslice,
  683. radeon_bo_size(track->db_z_write_bo));
  684. return -EINVAL;
  685. }
  686. /* hyperz */
  687. if (G_028040_TILE_SURFACE_ENABLE(track->db_z_info)) {
  688. r = evergreen_cs_track_validate_htile(p, surf.nbx, surf.nby);
  689. if (r) {
  690. return r;
  691. }
  692. }
  693. return 0;
  694. }
  695. static int evergreen_cs_track_validate_texture(struct radeon_cs_parser *p,
  696. struct radeon_bo *texture,
  697. struct radeon_bo *mipmap,
  698. unsigned idx)
  699. {
  700. struct eg_surface surf;
  701. unsigned long toffset, moffset;
  702. unsigned dim, llevel, mslice, width, height, depth, i;
  703. u32 texdw[8];
  704. int r;
  705. texdw[0] = radeon_get_ib_value(p, idx + 0);
  706. texdw[1] = radeon_get_ib_value(p, idx + 1);
  707. texdw[2] = radeon_get_ib_value(p, idx + 2);
  708. texdw[3] = radeon_get_ib_value(p, idx + 3);
  709. texdw[4] = radeon_get_ib_value(p, idx + 4);
  710. texdw[5] = radeon_get_ib_value(p, idx + 5);
  711. texdw[6] = radeon_get_ib_value(p, idx + 6);
  712. texdw[7] = radeon_get_ib_value(p, idx + 7);
  713. dim = G_030000_DIM(texdw[0]);
  714. llevel = G_030014_LAST_LEVEL(texdw[5]);
  715. mslice = G_030014_LAST_ARRAY(texdw[5]) + 1;
  716. width = G_030000_TEX_WIDTH(texdw[0]) + 1;
  717. height = G_030004_TEX_HEIGHT(texdw[1]) + 1;
  718. depth = G_030004_TEX_DEPTH(texdw[1]) + 1;
  719. surf.format = G_03001C_DATA_FORMAT(texdw[7]);
  720. surf.nbx = (G_030000_PITCH(texdw[0]) + 1) * 8;
  721. surf.nbx = r600_fmt_get_nblocksx(surf.format, surf.nbx);
  722. surf.nby = r600_fmt_get_nblocksy(surf.format, height);
  723. surf.mode = G_030004_ARRAY_MODE(texdw[1]);
  724. surf.tsplit = G_030018_TILE_SPLIT(texdw[6]);
  725. surf.nbanks = G_03001C_NUM_BANKS(texdw[7]);
  726. surf.bankw = G_03001C_BANK_WIDTH(texdw[7]);
  727. surf.bankh = G_03001C_BANK_HEIGHT(texdw[7]);
  728. surf.mtilea = G_03001C_MACRO_TILE_ASPECT(texdw[7]);
  729. surf.nsamples = 1;
  730. toffset = texdw[2] << 8;
  731. moffset = texdw[3] << 8;
  732. if (!r600_fmt_is_valid_texture(surf.format, p->family)) {
  733. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  734. __func__, __LINE__, surf.format);
  735. return -EINVAL;
  736. }
  737. switch (dim) {
  738. case V_030000_SQ_TEX_DIM_1D:
  739. case V_030000_SQ_TEX_DIM_2D:
  740. case V_030000_SQ_TEX_DIM_CUBEMAP:
  741. case V_030000_SQ_TEX_DIM_1D_ARRAY:
  742. case V_030000_SQ_TEX_DIM_2D_ARRAY:
  743. depth = 1;
  744. break;
  745. case V_030000_SQ_TEX_DIM_2D_MSAA:
  746. case V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  747. surf.nsamples = 1 << llevel;
  748. llevel = 0;
  749. depth = 1;
  750. break;
  751. case V_030000_SQ_TEX_DIM_3D:
  752. break;
  753. default:
  754. dev_warn(p->dev, "%s:%d texture invalid dimension %d\n",
  755. __func__, __LINE__, dim);
  756. return -EINVAL;
  757. }
  758. r = evergreen_surface_value_conv_check(p, &surf, "texture");
  759. if (r) {
  760. return r;
  761. }
  762. /* align height */
  763. evergreen_surface_check(p, &surf, NULL);
  764. surf.nby = ALIGN(surf.nby, surf.halign);
  765. r = evergreen_surface_check(p, &surf, "texture");
  766. if (r) {
  767. dev_warn(p->dev, "%s:%d texture invalid 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x 0x%08x\n",
  768. __func__, __LINE__, texdw[0], texdw[1], texdw[4],
  769. texdw[5], texdw[6], texdw[7]);
  770. return r;
  771. }
  772. /* check texture size */
  773. if (toffset & (surf.base_align - 1)) {
  774. dev_warn(p->dev, "%s:%d texture bo base %ld not aligned with %ld\n",
  775. __func__, __LINE__, toffset, surf.base_align);
  776. return -EINVAL;
  777. }
  778. if (surf.nsamples <= 1 && moffset & (surf.base_align - 1)) {
  779. dev_warn(p->dev, "%s:%d mipmap bo base %ld not aligned with %ld\n",
  780. __func__, __LINE__, moffset, surf.base_align);
  781. return -EINVAL;
  782. }
  783. if (dim == SQ_TEX_DIM_3D) {
  784. toffset += surf.layer_size * depth;
  785. } else {
  786. toffset += surf.layer_size * mslice;
  787. }
  788. if (toffset > radeon_bo_size(texture)) {
  789. dev_warn(p->dev, "%s:%d texture bo too small (layer size %d, "
  790. "offset %ld, max layer %d, depth %d, bo size %ld) (%d %d)\n",
  791. __func__, __LINE__, surf.layer_size,
  792. (unsigned long)texdw[2] << 8, mslice,
  793. depth, radeon_bo_size(texture),
  794. surf.nbx, surf.nby);
  795. return -EINVAL;
  796. }
  797. if (!mipmap) {
  798. if (llevel) {
  799. dev_warn(p->dev, "%s:%i got NULL MIP_ADDRESS relocation\n",
  800. __func__, __LINE__);
  801. return -EINVAL;
  802. } else {
  803. return 0; /* everything's ok */
  804. }
  805. }
  806. /* check mipmap size */
  807. for (i = 1; i <= llevel; i++) {
  808. unsigned w, h, d;
  809. w = r600_mip_minify(width, i);
  810. h = r600_mip_minify(height, i);
  811. d = r600_mip_minify(depth, i);
  812. surf.nbx = r600_fmt_get_nblocksx(surf.format, w);
  813. surf.nby = r600_fmt_get_nblocksy(surf.format, h);
  814. switch (surf.mode) {
  815. case ARRAY_2D_TILED_THIN1:
  816. if (surf.nbx < surf.palign || surf.nby < surf.halign) {
  817. surf.mode = ARRAY_1D_TILED_THIN1;
  818. }
  819. /* recompute alignment */
  820. evergreen_surface_check(p, &surf, NULL);
  821. break;
  822. case ARRAY_LINEAR_GENERAL:
  823. case ARRAY_LINEAR_ALIGNED:
  824. case ARRAY_1D_TILED_THIN1:
  825. break;
  826. default:
  827. dev_warn(p->dev, "%s:%d invalid array mode %d\n",
  828. __func__, __LINE__, surf.mode);
  829. return -EINVAL;
  830. }
  831. surf.nbx = ALIGN(surf.nbx, surf.palign);
  832. surf.nby = ALIGN(surf.nby, surf.halign);
  833. r = evergreen_surface_check(p, &surf, "mipmap");
  834. if (r) {
  835. return r;
  836. }
  837. if (dim == SQ_TEX_DIM_3D) {
  838. moffset += surf.layer_size * d;
  839. } else {
  840. moffset += surf.layer_size * mslice;
  841. }
  842. if (moffset > radeon_bo_size(mipmap)) {
  843. dev_warn(p->dev, "%s:%d mipmap [%d] bo too small (layer size %d, "
  844. "offset %ld, coffset %ld, max layer %d, depth %d, "
  845. "bo size %ld) level0 (%d %d %d)\n",
  846. __func__, __LINE__, i, surf.layer_size,
  847. (unsigned long)texdw[3] << 8, moffset, mslice,
  848. d, radeon_bo_size(mipmap),
  849. width, height, depth);
  850. dev_warn(p->dev, "%s:%d problematic surf: (%d %d) (%d %d %d %d %d %d %d)\n",
  851. __func__, __LINE__, surf.nbx, surf.nby,
  852. surf.mode, surf.bpe, surf.nsamples,
  853. surf.bankw, surf.bankh,
  854. surf.tsplit, surf.mtilea);
  855. return -EINVAL;
  856. }
  857. }
  858. return 0;
  859. }
  860. static int evergreen_cs_track_check(struct radeon_cs_parser *p)
  861. {
  862. struct evergreen_cs_track *track = p->track;
  863. unsigned tmp, i;
  864. int r;
  865. unsigned buffer_mask = 0;
  866. /* check streamout */
  867. if (track->streamout_dirty && track->vgt_strmout_config) {
  868. for (i = 0; i < 4; i++) {
  869. if (track->vgt_strmout_config & (1 << i)) {
  870. buffer_mask |= (track->vgt_strmout_buffer_config >> (i * 4)) & 0xf;
  871. }
  872. }
  873. for (i = 0; i < 4; i++) {
  874. if (buffer_mask & (1 << i)) {
  875. if (track->vgt_strmout_bo[i]) {
  876. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  877. (u64)track->vgt_strmout_size[i];
  878. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  879. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  880. i, offset,
  881. radeon_bo_size(track->vgt_strmout_bo[i]));
  882. return -EINVAL;
  883. }
  884. } else {
  885. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  886. return -EINVAL;
  887. }
  888. }
  889. }
  890. track->streamout_dirty = false;
  891. }
  892. if (track->sx_misc_kill_all_prims)
  893. return 0;
  894. /* check that we have a cb for each enabled target
  895. */
  896. if (track->cb_dirty) {
  897. tmp = track->cb_target_mask;
  898. for (i = 0; i < 8; i++) {
  899. u32 format = G_028C70_FORMAT(track->cb_color_info[i]);
  900. if (format != V_028C70_COLOR_INVALID &&
  901. (tmp >> (i * 4)) & 0xF) {
  902. /* at least one component is enabled */
  903. if (track->cb_color_bo[i] == NULL) {
  904. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  905. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  906. return -EINVAL;
  907. }
  908. /* check cb */
  909. r = evergreen_cs_track_validate_cb(p, i);
  910. if (r) {
  911. return r;
  912. }
  913. }
  914. }
  915. track->cb_dirty = false;
  916. }
  917. if (track->db_dirty) {
  918. /* Check stencil buffer */
  919. if (G_028044_FORMAT(track->db_s_info) != V_028044_STENCIL_INVALID &&
  920. G_028800_STENCIL_ENABLE(track->db_depth_control)) {
  921. r = evergreen_cs_track_validate_stencil(p);
  922. if (r)
  923. return r;
  924. }
  925. /* Check depth buffer */
  926. if (G_028040_FORMAT(track->db_z_info) != V_028040_Z_INVALID &&
  927. G_028800_Z_ENABLE(track->db_depth_control)) {
  928. r = evergreen_cs_track_validate_depth(p);
  929. if (r)
  930. return r;
  931. }
  932. track->db_dirty = false;
  933. }
  934. return 0;
  935. }
  936. /**
  937. * evergreen_cs_packet_parse_vline() - parse userspace VLINE packet
  938. * @p: parser structure holding parsing context.
  939. *
  940. * This is an Evergreen(+)-specific function for parsing VLINE packets.
  941. * Real work is done by r600_cs_common_vline_parse function.
  942. * Here we just set up ASIC-specific register table and call
  943. * the common implementation function.
  944. */
  945. static int evergreen_cs_packet_parse_vline(struct radeon_cs_parser *p)
  946. {
  947. static uint32_t vline_start_end[6] = {
  948. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC0_REGISTER_OFFSET,
  949. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC1_REGISTER_OFFSET,
  950. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC2_REGISTER_OFFSET,
  951. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC3_REGISTER_OFFSET,
  952. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC4_REGISTER_OFFSET,
  953. EVERGREEN_VLINE_START_END + EVERGREEN_CRTC5_REGISTER_OFFSET
  954. };
  955. static uint32_t vline_status[6] = {
  956. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  957. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  958. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  959. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  960. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  961. EVERGREEN_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET
  962. };
  963. return r600_cs_common_vline_parse(p, vline_start_end, vline_status);
  964. }
  965. static int evergreen_packet0_check(struct radeon_cs_parser *p,
  966. struct radeon_cs_packet *pkt,
  967. unsigned idx, unsigned reg)
  968. {
  969. int r;
  970. switch (reg) {
  971. case EVERGREEN_VLINE_START_END:
  972. r = evergreen_cs_packet_parse_vline(p);
  973. if (r) {
  974. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  975. idx, reg);
  976. return r;
  977. }
  978. break;
  979. default:
  980. pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx);
  981. return -EINVAL;
  982. }
  983. return 0;
  984. }
  985. static int evergreen_cs_parse_packet0(struct radeon_cs_parser *p,
  986. struct radeon_cs_packet *pkt)
  987. {
  988. unsigned reg, i;
  989. unsigned idx;
  990. int r;
  991. idx = pkt->idx + 1;
  992. reg = pkt->reg;
  993. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  994. r = evergreen_packet0_check(p, pkt, idx, reg);
  995. if (r) {
  996. return r;
  997. }
  998. }
  999. return 0;
  1000. }
  1001. /**
  1002. * evergreen_cs_handle_reg() - process registers that need special handling.
  1003. * @p: parser structure holding parsing context
  1004. * @reg: register we are testing
  1005. * @idx: index into the cs buffer
  1006. */
  1007. static int evergreen_cs_handle_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1008. {
  1009. struct evergreen_cs_track *track = (struct evergreen_cs_track *)p->track;
  1010. struct radeon_bo_list *reloc;
  1011. u32 tmp, *ib;
  1012. int r;
  1013. ib = p->ib.ptr;
  1014. switch (reg) {
  1015. /* force following reg to 0 in an attempt to disable out buffer
  1016. * which will need us to better understand how it works to perform
  1017. * security check on it (Jerome)
  1018. */
  1019. case SQ_ESGS_RING_SIZE:
  1020. case SQ_GSVS_RING_SIZE:
  1021. case SQ_ESTMP_RING_SIZE:
  1022. case SQ_GSTMP_RING_SIZE:
  1023. case SQ_HSTMP_RING_SIZE:
  1024. case SQ_LSTMP_RING_SIZE:
  1025. case SQ_PSTMP_RING_SIZE:
  1026. case SQ_VSTMP_RING_SIZE:
  1027. case SQ_ESGS_RING_ITEMSIZE:
  1028. case SQ_ESTMP_RING_ITEMSIZE:
  1029. case SQ_GSTMP_RING_ITEMSIZE:
  1030. case SQ_GSVS_RING_ITEMSIZE:
  1031. case SQ_GS_VERT_ITEMSIZE:
  1032. case SQ_GS_VERT_ITEMSIZE_1:
  1033. case SQ_GS_VERT_ITEMSIZE_2:
  1034. case SQ_GS_VERT_ITEMSIZE_3:
  1035. case SQ_GSVS_RING_OFFSET_1:
  1036. case SQ_GSVS_RING_OFFSET_2:
  1037. case SQ_GSVS_RING_OFFSET_3:
  1038. case SQ_HSTMP_RING_ITEMSIZE:
  1039. case SQ_LSTMP_RING_ITEMSIZE:
  1040. case SQ_PSTMP_RING_ITEMSIZE:
  1041. case SQ_VSTMP_RING_ITEMSIZE:
  1042. case VGT_TF_RING_SIZE:
  1043. /* get value to populate the IB don't remove */
  1044. /*tmp =radeon_get_ib_value(p, idx);
  1045. ib[idx] = 0;*/
  1046. break;
  1047. case SQ_ESGS_RING_BASE:
  1048. case SQ_GSVS_RING_BASE:
  1049. case SQ_ESTMP_RING_BASE:
  1050. case SQ_GSTMP_RING_BASE:
  1051. case SQ_HSTMP_RING_BASE:
  1052. case SQ_LSTMP_RING_BASE:
  1053. case SQ_PSTMP_RING_BASE:
  1054. case SQ_VSTMP_RING_BASE:
  1055. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1056. if (r) {
  1057. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1058. "0x%04X\n", reg);
  1059. return -EINVAL;
  1060. }
  1061. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1062. break;
  1063. case DB_DEPTH_CONTROL:
  1064. track->db_depth_control = radeon_get_ib_value(p, idx);
  1065. track->db_dirty = true;
  1066. break;
  1067. case CAYMAN_DB_EQAA:
  1068. if (p->rdev->family < CHIP_CAYMAN) {
  1069. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1070. "0x%04X\n", reg);
  1071. return -EINVAL;
  1072. }
  1073. break;
  1074. case CAYMAN_DB_DEPTH_INFO:
  1075. if (p->rdev->family < CHIP_CAYMAN) {
  1076. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1077. "0x%04X\n", reg);
  1078. return -EINVAL;
  1079. }
  1080. break;
  1081. case DB_Z_INFO:
  1082. track->db_z_info = radeon_get_ib_value(p, idx);
  1083. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1084. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1085. if (r) {
  1086. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1087. "0x%04X\n", reg);
  1088. return -EINVAL;
  1089. }
  1090. ib[idx] &= ~Z_ARRAY_MODE(0xf);
  1091. track->db_z_info &= ~Z_ARRAY_MODE(0xf);
  1092. ib[idx] |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1093. track->db_z_info |= Z_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1094. if (reloc->tiling_flags & RADEON_TILING_MACRO) {
  1095. unsigned bankw, bankh, mtaspect, tile_split;
  1096. evergreen_tiling_fields(reloc->tiling_flags,
  1097. &bankw, &bankh, &mtaspect,
  1098. &tile_split);
  1099. ib[idx] |= DB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1100. ib[idx] |= DB_TILE_SPLIT(tile_split) |
  1101. DB_BANK_WIDTH(bankw) |
  1102. DB_BANK_HEIGHT(bankh) |
  1103. DB_MACRO_TILE_ASPECT(mtaspect);
  1104. }
  1105. }
  1106. track->db_dirty = true;
  1107. break;
  1108. case DB_STENCIL_INFO:
  1109. track->db_s_info = radeon_get_ib_value(p, idx);
  1110. track->db_dirty = true;
  1111. break;
  1112. case DB_DEPTH_VIEW:
  1113. track->db_depth_view = radeon_get_ib_value(p, idx);
  1114. track->db_dirty = true;
  1115. break;
  1116. case DB_DEPTH_SIZE:
  1117. track->db_depth_size = radeon_get_ib_value(p, idx);
  1118. track->db_dirty = true;
  1119. break;
  1120. case R_02805C_DB_DEPTH_SLICE:
  1121. track->db_depth_slice = radeon_get_ib_value(p, idx);
  1122. track->db_dirty = true;
  1123. break;
  1124. case DB_Z_READ_BASE:
  1125. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1126. if (r) {
  1127. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1128. "0x%04X\n", reg);
  1129. return -EINVAL;
  1130. }
  1131. track->db_z_read_offset = radeon_get_ib_value(p, idx);
  1132. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1133. track->db_z_read_bo = reloc->robj;
  1134. track->db_dirty = true;
  1135. break;
  1136. case DB_Z_WRITE_BASE:
  1137. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1138. if (r) {
  1139. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1140. "0x%04X\n", reg);
  1141. return -EINVAL;
  1142. }
  1143. track->db_z_write_offset = radeon_get_ib_value(p, idx);
  1144. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1145. track->db_z_write_bo = reloc->robj;
  1146. track->db_dirty = true;
  1147. break;
  1148. case DB_STENCIL_READ_BASE:
  1149. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1150. if (r) {
  1151. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1152. "0x%04X\n", reg);
  1153. return -EINVAL;
  1154. }
  1155. track->db_s_read_offset = radeon_get_ib_value(p, idx);
  1156. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1157. track->db_s_read_bo = reloc->robj;
  1158. track->db_dirty = true;
  1159. break;
  1160. case DB_STENCIL_WRITE_BASE:
  1161. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1162. if (r) {
  1163. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1164. "0x%04X\n", reg);
  1165. return -EINVAL;
  1166. }
  1167. track->db_s_write_offset = radeon_get_ib_value(p, idx);
  1168. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1169. track->db_s_write_bo = reloc->robj;
  1170. track->db_dirty = true;
  1171. break;
  1172. case VGT_STRMOUT_CONFIG:
  1173. track->vgt_strmout_config = radeon_get_ib_value(p, idx);
  1174. track->streamout_dirty = true;
  1175. break;
  1176. case VGT_STRMOUT_BUFFER_CONFIG:
  1177. track->vgt_strmout_buffer_config = radeon_get_ib_value(p, idx);
  1178. track->streamout_dirty = true;
  1179. break;
  1180. case VGT_STRMOUT_BUFFER_BASE_0:
  1181. case VGT_STRMOUT_BUFFER_BASE_1:
  1182. case VGT_STRMOUT_BUFFER_BASE_2:
  1183. case VGT_STRMOUT_BUFFER_BASE_3:
  1184. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1185. if (r) {
  1186. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1187. "0x%04X\n", reg);
  1188. return -EINVAL;
  1189. }
  1190. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1191. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1192. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1193. track->vgt_strmout_bo[tmp] = reloc->robj;
  1194. track->streamout_dirty = true;
  1195. break;
  1196. case VGT_STRMOUT_BUFFER_SIZE_0:
  1197. case VGT_STRMOUT_BUFFER_SIZE_1:
  1198. case VGT_STRMOUT_BUFFER_SIZE_2:
  1199. case VGT_STRMOUT_BUFFER_SIZE_3:
  1200. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1201. /* size in register is DWs, convert to bytes */
  1202. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1203. track->streamout_dirty = true;
  1204. break;
  1205. case CP_COHER_BASE:
  1206. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1207. if (r) {
  1208. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1209. "0x%04X\n", reg);
  1210. return -EINVAL;
  1211. }
  1212. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1213. break;
  1214. case CB_TARGET_MASK:
  1215. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1216. track->cb_dirty = true;
  1217. break;
  1218. case CB_SHADER_MASK:
  1219. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1220. track->cb_dirty = true;
  1221. break;
  1222. case PA_SC_AA_CONFIG:
  1223. if (p->rdev->family >= CHIP_CAYMAN) {
  1224. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1225. "0x%04X\n", reg);
  1226. return -EINVAL;
  1227. }
  1228. tmp = radeon_get_ib_value(p, idx) & MSAA_NUM_SAMPLES_MASK;
  1229. track->nsamples = 1 << tmp;
  1230. break;
  1231. case CAYMAN_PA_SC_AA_CONFIG:
  1232. if (p->rdev->family < CHIP_CAYMAN) {
  1233. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1234. "0x%04X\n", reg);
  1235. return -EINVAL;
  1236. }
  1237. tmp = radeon_get_ib_value(p, idx) & CAYMAN_MSAA_NUM_SAMPLES_MASK;
  1238. track->nsamples = 1 << tmp;
  1239. break;
  1240. case CB_COLOR0_VIEW:
  1241. case CB_COLOR1_VIEW:
  1242. case CB_COLOR2_VIEW:
  1243. case CB_COLOR3_VIEW:
  1244. case CB_COLOR4_VIEW:
  1245. case CB_COLOR5_VIEW:
  1246. case CB_COLOR6_VIEW:
  1247. case CB_COLOR7_VIEW:
  1248. tmp = (reg - CB_COLOR0_VIEW) / 0x3c;
  1249. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1250. track->cb_dirty = true;
  1251. break;
  1252. case CB_COLOR8_VIEW:
  1253. case CB_COLOR9_VIEW:
  1254. case CB_COLOR10_VIEW:
  1255. case CB_COLOR11_VIEW:
  1256. tmp = ((reg - CB_COLOR8_VIEW) / 0x1c) + 8;
  1257. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1258. track->cb_dirty = true;
  1259. break;
  1260. case CB_COLOR0_INFO:
  1261. case CB_COLOR1_INFO:
  1262. case CB_COLOR2_INFO:
  1263. case CB_COLOR3_INFO:
  1264. case CB_COLOR4_INFO:
  1265. case CB_COLOR5_INFO:
  1266. case CB_COLOR6_INFO:
  1267. case CB_COLOR7_INFO:
  1268. tmp = (reg - CB_COLOR0_INFO) / 0x3c;
  1269. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1270. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1271. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1272. if (r) {
  1273. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1274. "0x%04X\n", reg);
  1275. return -EINVAL;
  1276. }
  1277. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1278. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1279. }
  1280. track->cb_dirty = true;
  1281. break;
  1282. case CB_COLOR8_INFO:
  1283. case CB_COLOR9_INFO:
  1284. case CB_COLOR10_INFO:
  1285. case CB_COLOR11_INFO:
  1286. tmp = ((reg - CB_COLOR8_INFO) / 0x1c) + 8;
  1287. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1288. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1289. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1290. if (r) {
  1291. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1292. "0x%04X\n", reg);
  1293. return -EINVAL;
  1294. }
  1295. ib[idx] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1296. track->cb_color_info[tmp] |= CB_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  1297. }
  1298. track->cb_dirty = true;
  1299. break;
  1300. case CB_COLOR0_PITCH:
  1301. case CB_COLOR1_PITCH:
  1302. case CB_COLOR2_PITCH:
  1303. case CB_COLOR3_PITCH:
  1304. case CB_COLOR4_PITCH:
  1305. case CB_COLOR5_PITCH:
  1306. case CB_COLOR6_PITCH:
  1307. case CB_COLOR7_PITCH:
  1308. tmp = (reg - CB_COLOR0_PITCH) / 0x3c;
  1309. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1310. track->cb_dirty = true;
  1311. break;
  1312. case CB_COLOR8_PITCH:
  1313. case CB_COLOR9_PITCH:
  1314. case CB_COLOR10_PITCH:
  1315. case CB_COLOR11_PITCH:
  1316. tmp = ((reg - CB_COLOR8_PITCH) / 0x1c) + 8;
  1317. track->cb_color_pitch[tmp] = radeon_get_ib_value(p, idx);
  1318. track->cb_dirty = true;
  1319. break;
  1320. case CB_COLOR0_SLICE:
  1321. case CB_COLOR1_SLICE:
  1322. case CB_COLOR2_SLICE:
  1323. case CB_COLOR3_SLICE:
  1324. case CB_COLOR4_SLICE:
  1325. case CB_COLOR5_SLICE:
  1326. case CB_COLOR6_SLICE:
  1327. case CB_COLOR7_SLICE:
  1328. tmp = (reg - CB_COLOR0_SLICE) / 0x3c;
  1329. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1330. track->cb_color_slice_idx[tmp] = idx;
  1331. track->cb_dirty = true;
  1332. break;
  1333. case CB_COLOR8_SLICE:
  1334. case CB_COLOR9_SLICE:
  1335. case CB_COLOR10_SLICE:
  1336. case CB_COLOR11_SLICE:
  1337. tmp = ((reg - CB_COLOR8_SLICE) / 0x1c) + 8;
  1338. track->cb_color_slice[tmp] = radeon_get_ib_value(p, idx);
  1339. track->cb_color_slice_idx[tmp] = idx;
  1340. track->cb_dirty = true;
  1341. break;
  1342. case CB_COLOR0_ATTRIB:
  1343. case CB_COLOR1_ATTRIB:
  1344. case CB_COLOR2_ATTRIB:
  1345. case CB_COLOR3_ATTRIB:
  1346. case CB_COLOR4_ATTRIB:
  1347. case CB_COLOR5_ATTRIB:
  1348. case CB_COLOR6_ATTRIB:
  1349. case CB_COLOR7_ATTRIB:
  1350. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1351. if (r) {
  1352. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1353. "0x%04X\n", reg);
  1354. return -EINVAL;
  1355. }
  1356. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1357. if (reloc->tiling_flags & RADEON_TILING_MACRO) {
  1358. unsigned bankw, bankh, mtaspect, tile_split;
  1359. evergreen_tiling_fields(reloc->tiling_flags,
  1360. &bankw, &bankh, &mtaspect,
  1361. &tile_split);
  1362. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1363. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1364. CB_BANK_WIDTH(bankw) |
  1365. CB_BANK_HEIGHT(bankh) |
  1366. CB_MACRO_TILE_ASPECT(mtaspect);
  1367. }
  1368. }
  1369. tmp = ((reg - CB_COLOR0_ATTRIB) / 0x3c);
  1370. track->cb_color_attrib[tmp] = ib[idx];
  1371. track->cb_dirty = true;
  1372. break;
  1373. case CB_COLOR8_ATTRIB:
  1374. case CB_COLOR9_ATTRIB:
  1375. case CB_COLOR10_ATTRIB:
  1376. case CB_COLOR11_ATTRIB:
  1377. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1378. if (r) {
  1379. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1380. "0x%04X\n", reg);
  1381. return -EINVAL;
  1382. }
  1383. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1384. if (reloc->tiling_flags & RADEON_TILING_MACRO) {
  1385. unsigned bankw, bankh, mtaspect, tile_split;
  1386. evergreen_tiling_fields(reloc->tiling_flags,
  1387. &bankw, &bankh, &mtaspect,
  1388. &tile_split);
  1389. ib[idx] |= CB_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  1390. ib[idx] |= CB_TILE_SPLIT(tile_split) |
  1391. CB_BANK_WIDTH(bankw) |
  1392. CB_BANK_HEIGHT(bankh) |
  1393. CB_MACRO_TILE_ASPECT(mtaspect);
  1394. }
  1395. }
  1396. tmp = ((reg - CB_COLOR8_ATTRIB) / 0x1c) + 8;
  1397. track->cb_color_attrib[tmp] = ib[idx];
  1398. track->cb_dirty = true;
  1399. break;
  1400. case CB_COLOR0_FMASK:
  1401. case CB_COLOR1_FMASK:
  1402. case CB_COLOR2_FMASK:
  1403. case CB_COLOR3_FMASK:
  1404. case CB_COLOR4_FMASK:
  1405. case CB_COLOR5_FMASK:
  1406. case CB_COLOR6_FMASK:
  1407. case CB_COLOR7_FMASK:
  1408. tmp = (reg - CB_COLOR0_FMASK) / 0x3c;
  1409. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1410. if (r) {
  1411. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1412. return -EINVAL;
  1413. }
  1414. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1415. track->cb_color_fmask_bo[tmp] = reloc->robj;
  1416. break;
  1417. case CB_COLOR0_CMASK:
  1418. case CB_COLOR1_CMASK:
  1419. case CB_COLOR2_CMASK:
  1420. case CB_COLOR3_CMASK:
  1421. case CB_COLOR4_CMASK:
  1422. case CB_COLOR5_CMASK:
  1423. case CB_COLOR6_CMASK:
  1424. case CB_COLOR7_CMASK:
  1425. tmp = (reg - CB_COLOR0_CMASK) / 0x3c;
  1426. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1427. if (r) {
  1428. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1429. return -EINVAL;
  1430. }
  1431. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1432. track->cb_color_cmask_bo[tmp] = reloc->robj;
  1433. break;
  1434. case CB_COLOR0_FMASK_SLICE:
  1435. case CB_COLOR1_FMASK_SLICE:
  1436. case CB_COLOR2_FMASK_SLICE:
  1437. case CB_COLOR3_FMASK_SLICE:
  1438. case CB_COLOR4_FMASK_SLICE:
  1439. case CB_COLOR5_FMASK_SLICE:
  1440. case CB_COLOR6_FMASK_SLICE:
  1441. case CB_COLOR7_FMASK_SLICE:
  1442. tmp = (reg - CB_COLOR0_FMASK_SLICE) / 0x3c;
  1443. track->cb_color_fmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1444. break;
  1445. case CB_COLOR0_CMASK_SLICE:
  1446. case CB_COLOR1_CMASK_SLICE:
  1447. case CB_COLOR2_CMASK_SLICE:
  1448. case CB_COLOR3_CMASK_SLICE:
  1449. case CB_COLOR4_CMASK_SLICE:
  1450. case CB_COLOR5_CMASK_SLICE:
  1451. case CB_COLOR6_CMASK_SLICE:
  1452. case CB_COLOR7_CMASK_SLICE:
  1453. tmp = (reg - CB_COLOR0_CMASK_SLICE) / 0x3c;
  1454. track->cb_color_cmask_slice[tmp] = radeon_get_ib_value(p, idx);
  1455. break;
  1456. case CB_COLOR0_BASE:
  1457. case CB_COLOR1_BASE:
  1458. case CB_COLOR2_BASE:
  1459. case CB_COLOR3_BASE:
  1460. case CB_COLOR4_BASE:
  1461. case CB_COLOR5_BASE:
  1462. case CB_COLOR6_BASE:
  1463. case CB_COLOR7_BASE:
  1464. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1465. if (r) {
  1466. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1467. "0x%04X\n", reg);
  1468. return -EINVAL;
  1469. }
  1470. tmp = (reg - CB_COLOR0_BASE) / 0x3c;
  1471. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1472. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1473. track->cb_color_bo[tmp] = reloc->robj;
  1474. track->cb_dirty = true;
  1475. break;
  1476. case CB_COLOR8_BASE:
  1477. case CB_COLOR9_BASE:
  1478. case CB_COLOR10_BASE:
  1479. case CB_COLOR11_BASE:
  1480. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1481. if (r) {
  1482. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1483. "0x%04X\n", reg);
  1484. return -EINVAL;
  1485. }
  1486. tmp = ((reg - CB_COLOR8_BASE) / 0x1c) + 8;
  1487. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx);
  1488. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1489. track->cb_color_bo[tmp] = reloc->robj;
  1490. track->cb_dirty = true;
  1491. break;
  1492. case DB_HTILE_DATA_BASE:
  1493. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1494. if (r) {
  1495. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1496. "0x%04X\n", reg);
  1497. return -EINVAL;
  1498. }
  1499. track->htile_offset = radeon_get_ib_value(p, idx);
  1500. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1501. track->htile_bo = reloc->robj;
  1502. track->db_dirty = true;
  1503. break;
  1504. case DB_HTILE_SURFACE:
  1505. /* 8x8 only */
  1506. track->htile_surface = radeon_get_ib_value(p, idx);
  1507. /* force 8x8 htile width and height */
  1508. ib[idx] |= 3;
  1509. track->db_dirty = true;
  1510. break;
  1511. case CB_IMMED0_BASE:
  1512. case CB_IMMED1_BASE:
  1513. case CB_IMMED2_BASE:
  1514. case CB_IMMED3_BASE:
  1515. case CB_IMMED4_BASE:
  1516. case CB_IMMED5_BASE:
  1517. case CB_IMMED6_BASE:
  1518. case CB_IMMED7_BASE:
  1519. case CB_IMMED8_BASE:
  1520. case CB_IMMED9_BASE:
  1521. case CB_IMMED10_BASE:
  1522. case CB_IMMED11_BASE:
  1523. case SQ_PGM_START_FS:
  1524. case SQ_PGM_START_ES:
  1525. case SQ_PGM_START_VS:
  1526. case SQ_PGM_START_GS:
  1527. case SQ_PGM_START_PS:
  1528. case SQ_PGM_START_HS:
  1529. case SQ_PGM_START_LS:
  1530. case SQ_CONST_MEM_BASE:
  1531. case SQ_ALU_CONST_CACHE_GS_0:
  1532. case SQ_ALU_CONST_CACHE_GS_1:
  1533. case SQ_ALU_CONST_CACHE_GS_2:
  1534. case SQ_ALU_CONST_CACHE_GS_3:
  1535. case SQ_ALU_CONST_CACHE_GS_4:
  1536. case SQ_ALU_CONST_CACHE_GS_5:
  1537. case SQ_ALU_CONST_CACHE_GS_6:
  1538. case SQ_ALU_CONST_CACHE_GS_7:
  1539. case SQ_ALU_CONST_CACHE_GS_8:
  1540. case SQ_ALU_CONST_CACHE_GS_9:
  1541. case SQ_ALU_CONST_CACHE_GS_10:
  1542. case SQ_ALU_CONST_CACHE_GS_11:
  1543. case SQ_ALU_CONST_CACHE_GS_12:
  1544. case SQ_ALU_CONST_CACHE_GS_13:
  1545. case SQ_ALU_CONST_CACHE_GS_14:
  1546. case SQ_ALU_CONST_CACHE_GS_15:
  1547. case SQ_ALU_CONST_CACHE_PS_0:
  1548. case SQ_ALU_CONST_CACHE_PS_1:
  1549. case SQ_ALU_CONST_CACHE_PS_2:
  1550. case SQ_ALU_CONST_CACHE_PS_3:
  1551. case SQ_ALU_CONST_CACHE_PS_4:
  1552. case SQ_ALU_CONST_CACHE_PS_5:
  1553. case SQ_ALU_CONST_CACHE_PS_6:
  1554. case SQ_ALU_CONST_CACHE_PS_7:
  1555. case SQ_ALU_CONST_CACHE_PS_8:
  1556. case SQ_ALU_CONST_CACHE_PS_9:
  1557. case SQ_ALU_CONST_CACHE_PS_10:
  1558. case SQ_ALU_CONST_CACHE_PS_11:
  1559. case SQ_ALU_CONST_CACHE_PS_12:
  1560. case SQ_ALU_CONST_CACHE_PS_13:
  1561. case SQ_ALU_CONST_CACHE_PS_14:
  1562. case SQ_ALU_CONST_CACHE_PS_15:
  1563. case SQ_ALU_CONST_CACHE_VS_0:
  1564. case SQ_ALU_CONST_CACHE_VS_1:
  1565. case SQ_ALU_CONST_CACHE_VS_2:
  1566. case SQ_ALU_CONST_CACHE_VS_3:
  1567. case SQ_ALU_CONST_CACHE_VS_4:
  1568. case SQ_ALU_CONST_CACHE_VS_5:
  1569. case SQ_ALU_CONST_CACHE_VS_6:
  1570. case SQ_ALU_CONST_CACHE_VS_7:
  1571. case SQ_ALU_CONST_CACHE_VS_8:
  1572. case SQ_ALU_CONST_CACHE_VS_9:
  1573. case SQ_ALU_CONST_CACHE_VS_10:
  1574. case SQ_ALU_CONST_CACHE_VS_11:
  1575. case SQ_ALU_CONST_CACHE_VS_12:
  1576. case SQ_ALU_CONST_CACHE_VS_13:
  1577. case SQ_ALU_CONST_CACHE_VS_14:
  1578. case SQ_ALU_CONST_CACHE_VS_15:
  1579. case SQ_ALU_CONST_CACHE_HS_0:
  1580. case SQ_ALU_CONST_CACHE_HS_1:
  1581. case SQ_ALU_CONST_CACHE_HS_2:
  1582. case SQ_ALU_CONST_CACHE_HS_3:
  1583. case SQ_ALU_CONST_CACHE_HS_4:
  1584. case SQ_ALU_CONST_CACHE_HS_5:
  1585. case SQ_ALU_CONST_CACHE_HS_6:
  1586. case SQ_ALU_CONST_CACHE_HS_7:
  1587. case SQ_ALU_CONST_CACHE_HS_8:
  1588. case SQ_ALU_CONST_CACHE_HS_9:
  1589. case SQ_ALU_CONST_CACHE_HS_10:
  1590. case SQ_ALU_CONST_CACHE_HS_11:
  1591. case SQ_ALU_CONST_CACHE_HS_12:
  1592. case SQ_ALU_CONST_CACHE_HS_13:
  1593. case SQ_ALU_CONST_CACHE_HS_14:
  1594. case SQ_ALU_CONST_CACHE_HS_15:
  1595. case SQ_ALU_CONST_CACHE_LS_0:
  1596. case SQ_ALU_CONST_CACHE_LS_1:
  1597. case SQ_ALU_CONST_CACHE_LS_2:
  1598. case SQ_ALU_CONST_CACHE_LS_3:
  1599. case SQ_ALU_CONST_CACHE_LS_4:
  1600. case SQ_ALU_CONST_CACHE_LS_5:
  1601. case SQ_ALU_CONST_CACHE_LS_6:
  1602. case SQ_ALU_CONST_CACHE_LS_7:
  1603. case SQ_ALU_CONST_CACHE_LS_8:
  1604. case SQ_ALU_CONST_CACHE_LS_9:
  1605. case SQ_ALU_CONST_CACHE_LS_10:
  1606. case SQ_ALU_CONST_CACHE_LS_11:
  1607. case SQ_ALU_CONST_CACHE_LS_12:
  1608. case SQ_ALU_CONST_CACHE_LS_13:
  1609. case SQ_ALU_CONST_CACHE_LS_14:
  1610. case SQ_ALU_CONST_CACHE_LS_15:
  1611. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1612. if (r) {
  1613. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1614. "0x%04X\n", reg);
  1615. return -EINVAL;
  1616. }
  1617. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1618. break;
  1619. case SX_MEMORY_EXPORT_BASE:
  1620. if (p->rdev->family >= CHIP_CAYMAN) {
  1621. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1622. "0x%04X\n", reg);
  1623. return -EINVAL;
  1624. }
  1625. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1626. if (r) {
  1627. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1628. "0x%04X\n", reg);
  1629. return -EINVAL;
  1630. }
  1631. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1632. break;
  1633. case CAYMAN_SX_SCATTER_EXPORT_BASE:
  1634. if (p->rdev->family < CHIP_CAYMAN) {
  1635. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1636. "0x%04X\n", reg);
  1637. return -EINVAL;
  1638. }
  1639. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1640. if (r) {
  1641. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1642. "0x%04X\n", reg);
  1643. return -EINVAL;
  1644. }
  1645. ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  1646. break;
  1647. case SX_MISC:
  1648. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1649. break;
  1650. default:
  1651. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1652. return -EINVAL;
  1653. }
  1654. return 0;
  1655. }
  1656. /**
  1657. * evergreen_is_safe_reg() - check if register is authorized or not
  1658. * @p: parser structure holding parsing context
  1659. * @reg: register we are testing
  1660. *
  1661. * This function will test against reg_safe_bm and return true
  1662. * if register is safe or false otherwise.
  1663. */
  1664. static inline bool evergreen_is_safe_reg(struct radeon_cs_parser *p, u32 reg)
  1665. {
  1666. struct evergreen_cs_track *track = p->track;
  1667. u32 m, i;
  1668. i = (reg >> 7);
  1669. if (unlikely(i >= REG_SAFE_BM_SIZE)) {
  1670. return false;
  1671. }
  1672. m = 1 << ((reg >> 2) & 31);
  1673. if (!(track->reg_safe_bm[i] & m))
  1674. return true;
  1675. return false;
  1676. }
  1677. static int evergreen_packet3_check(struct radeon_cs_parser *p,
  1678. struct radeon_cs_packet *pkt)
  1679. {
  1680. struct radeon_bo_list *reloc;
  1681. struct evergreen_cs_track *track;
  1682. uint32_t *ib;
  1683. unsigned idx;
  1684. unsigned i;
  1685. unsigned start_reg, end_reg, reg;
  1686. int r;
  1687. u32 idx_value;
  1688. track = (struct evergreen_cs_track *)p->track;
  1689. ib = p->ib.ptr;
  1690. idx = pkt->idx + 1;
  1691. idx_value = radeon_get_ib_value(p, idx);
  1692. switch (pkt->opcode) {
  1693. case PACKET3_SET_PREDICATION:
  1694. {
  1695. int pred_op;
  1696. int tmp;
  1697. uint64_t offset;
  1698. if (pkt->count != 1) {
  1699. DRM_ERROR("bad SET PREDICATION\n");
  1700. return -EINVAL;
  1701. }
  1702. tmp = radeon_get_ib_value(p, idx + 1);
  1703. pred_op = (tmp >> 16) & 0x7;
  1704. /* for the clear predicate operation */
  1705. if (pred_op == 0)
  1706. return 0;
  1707. if (pred_op > 2) {
  1708. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1709. return -EINVAL;
  1710. }
  1711. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1712. if (r) {
  1713. DRM_ERROR("bad SET PREDICATION\n");
  1714. return -EINVAL;
  1715. }
  1716. offset = reloc->gpu_offset +
  1717. (idx_value & 0xfffffff0) +
  1718. ((u64)(tmp & 0xff) << 32);
  1719. ib[idx + 0] = offset;
  1720. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1721. }
  1722. break;
  1723. case PACKET3_CONTEXT_CONTROL:
  1724. if (pkt->count != 1) {
  1725. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1726. return -EINVAL;
  1727. }
  1728. break;
  1729. case PACKET3_INDEX_TYPE:
  1730. case PACKET3_NUM_INSTANCES:
  1731. case PACKET3_CLEAR_STATE:
  1732. if (pkt->count) {
  1733. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1734. return -EINVAL;
  1735. }
  1736. break;
  1737. case CAYMAN_PACKET3_DEALLOC_STATE:
  1738. if (p->rdev->family < CHIP_CAYMAN) {
  1739. DRM_ERROR("bad PACKET3_DEALLOC_STATE\n");
  1740. return -EINVAL;
  1741. }
  1742. if (pkt->count) {
  1743. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES/CLEAR_STATE\n");
  1744. return -EINVAL;
  1745. }
  1746. break;
  1747. case PACKET3_INDEX_BASE:
  1748. {
  1749. uint64_t offset;
  1750. if (pkt->count != 1) {
  1751. DRM_ERROR("bad INDEX_BASE\n");
  1752. return -EINVAL;
  1753. }
  1754. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1755. if (r) {
  1756. DRM_ERROR("bad INDEX_BASE\n");
  1757. return -EINVAL;
  1758. }
  1759. offset = reloc->gpu_offset +
  1760. idx_value +
  1761. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1762. ib[idx+0] = offset;
  1763. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1764. r = evergreen_cs_track_check(p);
  1765. if (r) {
  1766. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1767. return r;
  1768. }
  1769. break;
  1770. }
  1771. case PACKET3_INDEX_BUFFER_SIZE:
  1772. {
  1773. if (pkt->count != 0) {
  1774. DRM_ERROR("bad INDEX_BUFFER_SIZE\n");
  1775. return -EINVAL;
  1776. }
  1777. break;
  1778. }
  1779. case PACKET3_DRAW_INDEX:
  1780. {
  1781. uint64_t offset;
  1782. if (pkt->count != 3) {
  1783. DRM_ERROR("bad DRAW_INDEX\n");
  1784. return -EINVAL;
  1785. }
  1786. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1787. if (r) {
  1788. DRM_ERROR("bad DRAW_INDEX\n");
  1789. return -EINVAL;
  1790. }
  1791. offset = reloc->gpu_offset +
  1792. idx_value +
  1793. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1794. ib[idx+0] = offset;
  1795. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1796. r = evergreen_cs_track_check(p);
  1797. if (r) {
  1798. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1799. return r;
  1800. }
  1801. break;
  1802. }
  1803. case PACKET3_DRAW_INDEX_2:
  1804. {
  1805. uint64_t offset;
  1806. if (pkt->count != 4) {
  1807. DRM_ERROR("bad DRAW_INDEX_2\n");
  1808. return -EINVAL;
  1809. }
  1810. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1811. if (r) {
  1812. DRM_ERROR("bad DRAW_INDEX_2\n");
  1813. return -EINVAL;
  1814. }
  1815. offset = reloc->gpu_offset +
  1816. radeon_get_ib_value(p, idx+1) +
  1817. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1818. ib[idx+1] = offset;
  1819. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1820. r = evergreen_cs_track_check(p);
  1821. if (r) {
  1822. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1823. return r;
  1824. }
  1825. break;
  1826. }
  1827. case PACKET3_DRAW_INDEX_AUTO:
  1828. if (pkt->count != 1) {
  1829. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1830. return -EINVAL;
  1831. }
  1832. r = evergreen_cs_track_check(p);
  1833. if (r) {
  1834. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1835. return r;
  1836. }
  1837. break;
  1838. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  1839. if (pkt->count != 2) {
  1840. DRM_ERROR("bad DRAW_INDEX_MULTI_AUTO\n");
  1841. return -EINVAL;
  1842. }
  1843. r = evergreen_cs_track_check(p);
  1844. if (r) {
  1845. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1846. return r;
  1847. }
  1848. break;
  1849. case PACKET3_DRAW_INDEX_IMMD:
  1850. if (pkt->count < 2) {
  1851. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1852. return -EINVAL;
  1853. }
  1854. r = evergreen_cs_track_check(p);
  1855. if (r) {
  1856. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1857. return r;
  1858. }
  1859. break;
  1860. case PACKET3_DRAW_INDEX_OFFSET:
  1861. if (pkt->count != 2) {
  1862. DRM_ERROR("bad DRAW_INDEX_OFFSET\n");
  1863. return -EINVAL;
  1864. }
  1865. r = evergreen_cs_track_check(p);
  1866. if (r) {
  1867. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1868. return r;
  1869. }
  1870. break;
  1871. case PACKET3_DRAW_INDEX_OFFSET_2:
  1872. if (pkt->count != 3) {
  1873. DRM_ERROR("bad DRAW_INDEX_OFFSET_2\n");
  1874. return -EINVAL;
  1875. }
  1876. r = evergreen_cs_track_check(p);
  1877. if (r) {
  1878. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1879. return r;
  1880. }
  1881. break;
  1882. case PACKET3_SET_BASE:
  1883. {
  1884. /*
  1885. DW 1 HEADER Header of the packet. Shader_Type in bit 1 of the Header will correspond to the shader type of the Load, see Type-3 Packet.
  1886. 2 BASE_INDEX Bits [3:0] BASE_INDEX - Base Index specifies which base address is specified in the last two DWs.
  1887. 0001: DX11 Draw_Index_Indirect Patch Table Base: Base address for Draw_Index_Indirect data.
  1888. 3 ADDRESS_LO Bits [31:3] - Lower bits of QWORD-Aligned Address. Bits [2:0] - Reserved
  1889. 4 ADDRESS_HI Bits [31:8] - Reserved. Bits [7:0] - Upper bits of Address [47:32]
  1890. */
  1891. if (pkt->count != 2) {
  1892. DRM_ERROR("bad SET_BASE\n");
  1893. return -EINVAL;
  1894. }
  1895. /* currently only supporting setting indirect draw buffer base address */
  1896. if (idx_value != 1) {
  1897. DRM_ERROR("bad SET_BASE\n");
  1898. return -EINVAL;
  1899. }
  1900. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1901. if (r) {
  1902. DRM_ERROR("bad SET_BASE\n");
  1903. return -EINVAL;
  1904. }
  1905. track->indirect_draw_buffer_size = radeon_bo_size(reloc->robj);
  1906. ib[idx+1] = reloc->gpu_offset;
  1907. ib[idx+2] = upper_32_bits(reloc->gpu_offset) & 0xff;
  1908. break;
  1909. }
  1910. case PACKET3_DRAW_INDIRECT:
  1911. case PACKET3_DRAW_INDEX_INDIRECT:
  1912. {
  1913. u64 size = pkt->opcode == PACKET3_DRAW_INDIRECT ? 16 : 20;
  1914. /*
  1915. DW 1 HEADER
  1916. 2 DATA_OFFSET Bits [31:0] + byte aligned offset where the required data structure starts. Bits 1:0 are zero
  1917. 3 DRAW_INITIATOR Draw Initiator Register. Written to the VGT_DRAW_INITIATOR register for the assigned context
  1918. */
  1919. if (pkt->count != 1) {
  1920. DRM_ERROR("bad DRAW_INDIRECT\n");
  1921. return -EINVAL;
  1922. }
  1923. if (idx_value + size > track->indirect_draw_buffer_size) {
  1924. dev_warn(p->dev, "DRAW_INDIRECT buffer too small %u + %llu > %lu\n",
  1925. idx_value, size, track->indirect_draw_buffer_size);
  1926. return -EINVAL;
  1927. }
  1928. r = evergreen_cs_track_check(p);
  1929. if (r) {
  1930. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1931. return r;
  1932. }
  1933. break;
  1934. }
  1935. case PACKET3_DISPATCH_DIRECT:
  1936. if (pkt->count != 3) {
  1937. DRM_ERROR("bad DISPATCH_DIRECT\n");
  1938. return -EINVAL;
  1939. }
  1940. r = evergreen_cs_track_check(p);
  1941. if (r) {
  1942. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1943. return r;
  1944. }
  1945. break;
  1946. case PACKET3_DISPATCH_INDIRECT:
  1947. if (pkt->count != 1) {
  1948. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1949. return -EINVAL;
  1950. }
  1951. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1952. if (r) {
  1953. DRM_ERROR("bad DISPATCH_INDIRECT\n");
  1954. return -EINVAL;
  1955. }
  1956. ib[idx+0] = idx_value + (u32)(reloc->gpu_offset & 0xffffffff);
  1957. r = evergreen_cs_track_check(p);
  1958. if (r) {
  1959. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1960. return r;
  1961. }
  1962. break;
  1963. case PACKET3_WAIT_REG_MEM:
  1964. if (pkt->count != 5) {
  1965. DRM_ERROR("bad WAIT_REG_MEM\n");
  1966. return -EINVAL;
  1967. }
  1968. /* bit 4 is reg (0) or mem (1) */
  1969. if (idx_value & 0x10) {
  1970. uint64_t offset;
  1971. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1972. if (r) {
  1973. DRM_ERROR("bad WAIT_REG_MEM\n");
  1974. return -EINVAL;
  1975. }
  1976. offset = reloc->gpu_offset +
  1977. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  1978. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1979. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffffc);
  1980. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1981. } else if (idx_value & 0x100) {
  1982. DRM_ERROR("cannot use PFP on REG wait\n");
  1983. return -EINVAL;
  1984. }
  1985. break;
  1986. case PACKET3_CP_DMA:
  1987. {
  1988. u32 command, size, info;
  1989. u64 offset, tmp;
  1990. if (pkt->count != 4) {
  1991. DRM_ERROR("bad CP DMA\n");
  1992. return -EINVAL;
  1993. }
  1994. command = radeon_get_ib_value(p, idx+4);
  1995. size = command & 0x1fffff;
  1996. info = radeon_get_ib_value(p, idx+1);
  1997. if ((((info & 0x60000000) >> 29) != 0) || /* src = GDS or DATA */
  1998. (((info & 0x00300000) >> 20) != 0) || /* dst = GDS */
  1999. ((((info & 0x00300000) >> 20) == 0) &&
  2000. (command & PACKET3_CP_DMA_CMD_DAS)) || /* dst = register */
  2001. ((((info & 0x60000000) >> 29) == 0) &&
  2002. (command & PACKET3_CP_DMA_CMD_SAS))) { /* src = register */
  2003. /* non mem to mem copies requires dw aligned count */
  2004. if (size % 4) {
  2005. DRM_ERROR("CP DMA command requires dw count alignment\n");
  2006. return -EINVAL;
  2007. }
  2008. }
  2009. if (command & PACKET3_CP_DMA_CMD_SAS) {
  2010. /* src address space is register */
  2011. /* GDS is ok */
  2012. if (((info & 0x60000000) >> 29) != 1) {
  2013. DRM_ERROR("CP DMA SAS not supported\n");
  2014. return -EINVAL;
  2015. }
  2016. } else {
  2017. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  2018. DRM_ERROR("CP DMA SAIC only supported for registers\n");
  2019. return -EINVAL;
  2020. }
  2021. /* src address space is memory */
  2022. if (((info & 0x60000000) >> 29) == 0) {
  2023. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2024. if (r) {
  2025. DRM_ERROR("bad CP DMA SRC\n");
  2026. return -EINVAL;
  2027. }
  2028. tmp = radeon_get_ib_value(p, idx) +
  2029. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  2030. offset = reloc->gpu_offset + tmp;
  2031. if ((tmp + size) > radeon_bo_size(reloc->robj)) {
  2032. dev_warn(p->dev, "CP DMA src buffer too small (%llu %lu)\n",
  2033. tmp + size, radeon_bo_size(reloc->robj));
  2034. return -EINVAL;
  2035. }
  2036. ib[idx] = offset;
  2037. ib[idx+1] = (ib[idx+1] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2038. } else if (((info & 0x60000000) >> 29) != 2) {
  2039. DRM_ERROR("bad CP DMA SRC_SEL\n");
  2040. return -EINVAL;
  2041. }
  2042. }
  2043. if (command & PACKET3_CP_DMA_CMD_DAS) {
  2044. /* dst address space is register */
  2045. /* GDS is ok */
  2046. if (((info & 0x00300000) >> 20) != 1) {
  2047. DRM_ERROR("CP DMA DAS not supported\n");
  2048. return -EINVAL;
  2049. }
  2050. } else {
  2051. /* dst address space is memory */
  2052. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  2053. DRM_ERROR("CP DMA DAIC only supported for registers\n");
  2054. return -EINVAL;
  2055. }
  2056. if (((info & 0x00300000) >> 20) == 0) {
  2057. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2058. if (r) {
  2059. DRM_ERROR("bad CP DMA DST\n");
  2060. return -EINVAL;
  2061. }
  2062. tmp = radeon_get_ib_value(p, idx+2) +
  2063. ((u64)(radeon_get_ib_value(p, idx+3) & 0xff) << 32);
  2064. offset = reloc->gpu_offset + tmp;
  2065. if ((tmp + size) > radeon_bo_size(reloc->robj)) {
  2066. dev_warn(p->dev, "CP DMA dst buffer too small (%llu %lu)\n",
  2067. tmp + size, radeon_bo_size(reloc->robj));
  2068. return -EINVAL;
  2069. }
  2070. ib[idx+2] = offset;
  2071. ib[idx+3] = upper_32_bits(offset) & 0xff;
  2072. } else {
  2073. DRM_ERROR("bad CP DMA DST_SEL\n");
  2074. return -EINVAL;
  2075. }
  2076. }
  2077. break;
  2078. }
  2079. case PACKET3_PFP_SYNC_ME:
  2080. if (pkt->count) {
  2081. DRM_ERROR("bad PFP_SYNC_ME\n");
  2082. return -EINVAL;
  2083. }
  2084. break;
  2085. case PACKET3_SURFACE_SYNC:
  2086. if (pkt->count != 3) {
  2087. DRM_ERROR("bad SURFACE_SYNC\n");
  2088. return -EINVAL;
  2089. }
  2090. /* 0xffffffff/0x0 is flush all cache flag */
  2091. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  2092. radeon_get_ib_value(p, idx + 2) != 0) {
  2093. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2094. if (r) {
  2095. DRM_ERROR("bad SURFACE_SYNC\n");
  2096. return -EINVAL;
  2097. }
  2098. ib[idx+2] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  2099. }
  2100. break;
  2101. case PACKET3_EVENT_WRITE:
  2102. if (pkt->count != 2 && pkt->count != 0) {
  2103. DRM_ERROR("bad EVENT_WRITE\n");
  2104. return -EINVAL;
  2105. }
  2106. if (pkt->count) {
  2107. uint64_t offset;
  2108. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2109. if (r) {
  2110. DRM_ERROR("bad EVENT_WRITE\n");
  2111. return -EINVAL;
  2112. }
  2113. offset = reloc->gpu_offset +
  2114. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  2115. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2116. ib[idx+1] = offset & 0xfffffff8;
  2117. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2118. }
  2119. break;
  2120. case PACKET3_EVENT_WRITE_EOP:
  2121. {
  2122. uint64_t offset;
  2123. if (pkt->count != 4) {
  2124. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2125. return -EINVAL;
  2126. }
  2127. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2128. if (r) {
  2129. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  2130. return -EINVAL;
  2131. }
  2132. offset = reloc->gpu_offset +
  2133. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2134. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2135. ib[idx+1] = offset & 0xfffffffc;
  2136. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2137. break;
  2138. }
  2139. case PACKET3_EVENT_WRITE_EOS:
  2140. {
  2141. uint64_t offset;
  2142. if (pkt->count != 3) {
  2143. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2144. return -EINVAL;
  2145. }
  2146. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2147. if (r) {
  2148. DRM_ERROR("bad EVENT_WRITE_EOS\n");
  2149. return -EINVAL;
  2150. }
  2151. offset = reloc->gpu_offset +
  2152. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  2153. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  2154. ib[idx+1] = offset & 0xfffffffc;
  2155. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  2156. break;
  2157. }
  2158. case PACKET3_SET_CONFIG_REG:
  2159. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2160. end_reg = 4 * pkt->count + start_reg - 4;
  2161. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2162. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2163. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2164. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2165. return -EINVAL;
  2166. }
  2167. for (reg = start_reg, idx++; reg <= end_reg; reg += 4, idx++) {
  2168. if (evergreen_is_safe_reg(p, reg))
  2169. continue;
  2170. r = evergreen_cs_handle_reg(p, reg, idx);
  2171. if (r)
  2172. return r;
  2173. }
  2174. break;
  2175. case PACKET3_SET_CONTEXT_REG:
  2176. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_START;
  2177. end_reg = 4 * pkt->count + start_reg - 4;
  2178. if ((start_reg < PACKET3_SET_CONTEXT_REG_START) ||
  2179. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  2180. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  2181. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  2182. return -EINVAL;
  2183. }
  2184. for (reg = start_reg, idx++; reg <= end_reg; reg += 4, idx++) {
  2185. if (evergreen_is_safe_reg(p, reg))
  2186. continue;
  2187. r = evergreen_cs_handle_reg(p, reg, idx);
  2188. if (r)
  2189. return r;
  2190. }
  2191. break;
  2192. case PACKET3_SET_RESOURCE:
  2193. if (pkt->count % 8) {
  2194. DRM_ERROR("bad SET_RESOURCE\n");
  2195. return -EINVAL;
  2196. }
  2197. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_START;
  2198. end_reg = 4 * pkt->count + start_reg - 4;
  2199. if ((start_reg < PACKET3_SET_RESOURCE_START) ||
  2200. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  2201. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  2202. DRM_ERROR("bad SET_RESOURCE\n");
  2203. return -EINVAL;
  2204. }
  2205. for (i = 0; i < (pkt->count / 8); i++) {
  2206. struct radeon_bo *texture, *mipmap;
  2207. u32 toffset, moffset;
  2208. u32 size, offset, mip_address, tex_dim;
  2209. switch (G__SQ_CONSTANT_TYPE(radeon_get_ib_value(p, idx+1+(i*8)+7))) {
  2210. case SQ_TEX_VTX_VALID_TEXTURE:
  2211. /* tex base */
  2212. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2213. if (r) {
  2214. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2215. return -EINVAL;
  2216. }
  2217. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  2218. ib[idx+1+(i*8)+1] |=
  2219. TEX_ARRAY_MODE(evergreen_cs_get_aray_mode(reloc->tiling_flags));
  2220. if (reloc->tiling_flags & RADEON_TILING_MACRO) {
  2221. unsigned bankw, bankh, mtaspect, tile_split;
  2222. evergreen_tiling_fields(reloc->tiling_flags,
  2223. &bankw, &bankh, &mtaspect,
  2224. &tile_split);
  2225. ib[idx+1+(i*8)+6] |= TEX_TILE_SPLIT(tile_split);
  2226. ib[idx+1+(i*8)+7] |=
  2227. TEX_BANK_WIDTH(bankw) |
  2228. TEX_BANK_HEIGHT(bankh) |
  2229. MACRO_TILE_ASPECT(mtaspect) |
  2230. TEX_NUM_BANKS(evergreen_cs_get_num_banks(track->nbanks));
  2231. }
  2232. }
  2233. texture = reloc->robj;
  2234. toffset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  2235. /* tex mip base */
  2236. tex_dim = ib[idx+1+(i*8)+0] & 0x7;
  2237. mip_address = ib[idx+1+(i*8)+3];
  2238. if ((tex_dim == SQ_TEX_DIM_2D_MSAA || tex_dim == SQ_TEX_DIM_2D_ARRAY_MSAA) &&
  2239. !mip_address &&
  2240. !radeon_cs_packet_next_is_pkt3_nop(p)) {
  2241. /* MIP_ADDRESS should point to FMASK for an MSAA texture.
  2242. * It should be 0 if FMASK is disabled. */
  2243. moffset = 0;
  2244. mipmap = NULL;
  2245. } else {
  2246. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2247. if (r) {
  2248. DRM_ERROR("bad SET_RESOURCE (tex)\n");
  2249. return -EINVAL;
  2250. }
  2251. moffset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
  2252. mipmap = reloc->robj;
  2253. }
  2254. r = evergreen_cs_track_validate_texture(p, texture, mipmap, idx+1+(i*8));
  2255. if (r)
  2256. return r;
  2257. ib[idx+1+(i*8)+2] += toffset;
  2258. ib[idx+1+(i*8)+3] += moffset;
  2259. break;
  2260. case SQ_TEX_VTX_VALID_BUFFER:
  2261. {
  2262. uint64_t offset64;
  2263. /* vtx base */
  2264. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2265. if (r) {
  2266. DRM_ERROR("bad SET_RESOURCE (vtx)\n");
  2267. return -EINVAL;
  2268. }
  2269. offset = radeon_get_ib_value(p, idx+1+(i*8)+0);
  2270. size = radeon_get_ib_value(p, idx+1+(i*8)+1);
  2271. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  2272. /* force size to size of the buffer */
  2273. dev_warn_ratelimited(p->dev, "vbo resource seems too big for the bo\n");
  2274. ib[idx+1+(i*8)+1] = radeon_bo_size(reloc->robj) - offset;
  2275. }
  2276. offset64 = reloc->gpu_offset + offset;
  2277. ib[idx+1+(i*8)+0] = offset64;
  2278. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  2279. (upper_32_bits(offset64) & 0xff);
  2280. break;
  2281. }
  2282. case SQ_TEX_VTX_INVALID_TEXTURE:
  2283. case SQ_TEX_VTX_INVALID_BUFFER:
  2284. default:
  2285. DRM_ERROR("bad SET_RESOURCE\n");
  2286. return -EINVAL;
  2287. }
  2288. }
  2289. break;
  2290. case PACKET3_SET_ALU_CONST:
  2291. /* XXX fix me ALU const buffers only */
  2292. break;
  2293. case PACKET3_SET_BOOL_CONST:
  2294. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_START;
  2295. end_reg = 4 * pkt->count + start_reg - 4;
  2296. if ((start_reg < PACKET3_SET_BOOL_CONST_START) ||
  2297. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  2298. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  2299. DRM_ERROR("bad SET_BOOL_CONST\n");
  2300. return -EINVAL;
  2301. }
  2302. break;
  2303. case PACKET3_SET_LOOP_CONST:
  2304. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_START;
  2305. end_reg = 4 * pkt->count + start_reg - 4;
  2306. if ((start_reg < PACKET3_SET_LOOP_CONST_START) ||
  2307. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  2308. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  2309. DRM_ERROR("bad SET_LOOP_CONST\n");
  2310. return -EINVAL;
  2311. }
  2312. break;
  2313. case PACKET3_SET_CTL_CONST:
  2314. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_START;
  2315. end_reg = 4 * pkt->count + start_reg - 4;
  2316. if ((start_reg < PACKET3_SET_CTL_CONST_START) ||
  2317. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  2318. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  2319. DRM_ERROR("bad SET_CTL_CONST\n");
  2320. return -EINVAL;
  2321. }
  2322. break;
  2323. case PACKET3_SET_SAMPLER:
  2324. if (pkt->count % 3) {
  2325. DRM_ERROR("bad SET_SAMPLER\n");
  2326. return -EINVAL;
  2327. }
  2328. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_START;
  2329. end_reg = 4 * pkt->count + start_reg - 4;
  2330. if ((start_reg < PACKET3_SET_SAMPLER_START) ||
  2331. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  2332. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  2333. DRM_ERROR("bad SET_SAMPLER\n");
  2334. return -EINVAL;
  2335. }
  2336. break;
  2337. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2338. if (pkt->count != 4) {
  2339. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2340. return -EINVAL;
  2341. }
  2342. /* Updating memory at DST_ADDRESS. */
  2343. if (idx_value & 0x1) {
  2344. u64 offset;
  2345. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2346. if (r) {
  2347. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2348. return -EINVAL;
  2349. }
  2350. offset = radeon_get_ib_value(p, idx+1);
  2351. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2352. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2353. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2354. offset + 4, radeon_bo_size(reloc->robj));
  2355. return -EINVAL;
  2356. }
  2357. offset += reloc->gpu_offset;
  2358. ib[idx+1] = offset;
  2359. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2360. }
  2361. /* Reading data from SRC_ADDRESS. */
  2362. if (((idx_value >> 1) & 0x3) == 2) {
  2363. u64 offset;
  2364. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2365. if (r) {
  2366. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2367. return -EINVAL;
  2368. }
  2369. offset = radeon_get_ib_value(p, idx+3);
  2370. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2371. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2372. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2373. offset + 4, radeon_bo_size(reloc->robj));
  2374. return -EINVAL;
  2375. }
  2376. offset += reloc->gpu_offset;
  2377. ib[idx+3] = offset;
  2378. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2379. }
  2380. break;
  2381. case PACKET3_MEM_WRITE:
  2382. {
  2383. u64 offset;
  2384. if (pkt->count != 3) {
  2385. DRM_ERROR("bad MEM_WRITE (invalid count)\n");
  2386. return -EINVAL;
  2387. }
  2388. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2389. if (r) {
  2390. DRM_ERROR("bad MEM_WRITE (missing reloc)\n");
  2391. return -EINVAL;
  2392. }
  2393. offset = radeon_get_ib_value(p, idx+0);
  2394. offset += ((u64)(radeon_get_ib_value(p, idx+1) & 0xff)) << 32UL;
  2395. if (offset & 0x7) {
  2396. DRM_ERROR("bad MEM_WRITE (address not qwords aligned)\n");
  2397. return -EINVAL;
  2398. }
  2399. if ((offset + 8) > radeon_bo_size(reloc->robj)) {
  2400. DRM_ERROR("bad MEM_WRITE bo too small: 0x%llx, 0x%lx\n",
  2401. offset + 8, radeon_bo_size(reloc->robj));
  2402. return -EINVAL;
  2403. }
  2404. offset += reloc->gpu_offset;
  2405. ib[idx+0] = offset;
  2406. ib[idx+1] = upper_32_bits(offset) & 0xff;
  2407. break;
  2408. }
  2409. case PACKET3_COPY_DW:
  2410. if (pkt->count != 4) {
  2411. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2412. return -EINVAL;
  2413. }
  2414. if (idx_value & 0x1) {
  2415. u64 offset;
  2416. /* SRC is memory. */
  2417. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2418. if (r) {
  2419. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2420. return -EINVAL;
  2421. }
  2422. offset = radeon_get_ib_value(p, idx+1);
  2423. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2424. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2425. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2426. offset + 4, radeon_bo_size(reloc->robj));
  2427. return -EINVAL;
  2428. }
  2429. offset += reloc->gpu_offset;
  2430. ib[idx+1] = offset;
  2431. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2432. } else {
  2433. /* SRC is a reg. */
  2434. reg = radeon_get_ib_value(p, idx+1) << 2;
  2435. if (!evergreen_is_safe_reg(p, reg)) {
  2436. dev_warn(p->dev, "forbidden register 0x%08x at %d\n",
  2437. reg, idx + 1);
  2438. return -EINVAL;
  2439. }
  2440. }
  2441. if (idx_value & 0x2) {
  2442. u64 offset;
  2443. /* DST is memory. */
  2444. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2445. if (r) {
  2446. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2447. return -EINVAL;
  2448. }
  2449. offset = radeon_get_ib_value(p, idx+3);
  2450. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2451. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2452. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2453. offset + 4, radeon_bo_size(reloc->robj));
  2454. return -EINVAL;
  2455. }
  2456. offset += reloc->gpu_offset;
  2457. ib[idx+3] = offset;
  2458. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2459. } else {
  2460. /* DST is a reg. */
  2461. reg = radeon_get_ib_value(p, idx+3) << 2;
  2462. if (!evergreen_is_safe_reg(p, reg)) {
  2463. dev_warn(p->dev, "forbidden register 0x%08x at %d\n",
  2464. reg, idx + 3);
  2465. return -EINVAL;
  2466. }
  2467. }
  2468. break;
  2469. case PACKET3_SET_APPEND_CNT:
  2470. {
  2471. uint32_t areg;
  2472. uint32_t allowed_reg_base;
  2473. uint32_t source_sel;
  2474. if (pkt->count != 2) {
  2475. DRM_ERROR("bad SET_APPEND_CNT (invalid count)\n");
  2476. return -EINVAL;
  2477. }
  2478. allowed_reg_base = GDS_APPEND_COUNT_0;
  2479. allowed_reg_base -= PACKET3_SET_CONTEXT_REG_START;
  2480. allowed_reg_base >>= 2;
  2481. areg = idx_value >> 16;
  2482. if (areg < allowed_reg_base || areg > (allowed_reg_base + 11)) {
  2483. dev_warn(p->dev, "forbidden register for append cnt 0x%08x at %d\n",
  2484. areg, idx);
  2485. return -EINVAL;
  2486. }
  2487. source_sel = G_PACKET3_SET_APPEND_CNT_SRC_SELECT(idx_value);
  2488. if (source_sel == PACKET3_SAC_SRC_SEL_MEM) {
  2489. uint64_t offset;
  2490. uint32_t swap;
  2491. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  2492. if (r) {
  2493. DRM_ERROR("bad SET_APPEND_CNT (missing reloc)\n");
  2494. return -EINVAL;
  2495. }
  2496. offset = radeon_get_ib_value(p, idx + 1);
  2497. swap = offset & 0x3;
  2498. offset &= ~0x3;
  2499. offset += ((u64)(radeon_get_ib_value(p, idx + 2) & 0xff)) << 32;
  2500. offset += reloc->gpu_offset;
  2501. ib[idx+1] = (offset & 0xfffffffc) | swap;
  2502. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2503. } else {
  2504. DRM_ERROR("bad SET_APPEND_CNT (unsupported operation)\n");
  2505. return -EINVAL;
  2506. }
  2507. break;
  2508. }
  2509. case PACKET3_NOP:
  2510. break;
  2511. default:
  2512. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2513. return -EINVAL;
  2514. }
  2515. return 0;
  2516. }
  2517. int evergreen_cs_parse(struct radeon_cs_parser *p)
  2518. {
  2519. struct radeon_cs_packet pkt;
  2520. struct evergreen_cs_track *track;
  2521. u32 tmp;
  2522. int r;
  2523. if (p->track == NULL) {
  2524. /* initialize tracker, we are in kms */
  2525. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2526. if (track == NULL)
  2527. return -ENOMEM;
  2528. evergreen_cs_track_init(track);
  2529. if (p->rdev->family >= CHIP_CAYMAN) {
  2530. tmp = p->rdev->config.cayman.tile_config;
  2531. track->reg_safe_bm = cayman_reg_safe_bm;
  2532. } else {
  2533. tmp = p->rdev->config.evergreen.tile_config;
  2534. track->reg_safe_bm = evergreen_reg_safe_bm;
  2535. }
  2536. BUILD_BUG_ON(ARRAY_SIZE(cayman_reg_safe_bm) != REG_SAFE_BM_SIZE);
  2537. BUILD_BUG_ON(ARRAY_SIZE(evergreen_reg_safe_bm) != REG_SAFE_BM_SIZE);
  2538. switch (tmp & 0xf) {
  2539. case 0:
  2540. track->npipes = 1;
  2541. break;
  2542. case 1:
  2543. default:
  2544. track->npipes = 2;
  2545. break;
  2546. case 2:
  2547. track->npipes = 4;
  2548. break;
  2549. case 3:
  2550. track->npipes = 8;
  2551. break;
  2552. }
  2553. switch ((tmp & 0xf0) >> 4) {
  2554. case 0:
  2555. track->nbanks = 4;
  2556. break;
  2557. case 1:
  2558. default:
  2559. track->nbanks = 8;
  2560. break;
  2561. case 2:
  2562. track->nbanks = 16;
  2563. break;
  2564. }
  2565. switch ((tmp & 0xf00) >> 8) {
  2566. case 0:
  2567. track->group_size = 256;
  2568. break;
  2569. case 1:
  2570. default:
  2571. track->group_size = 512;
  2572. break;
  2573. }
  2574. switch ((tmp & 0xf000) >> 12) {
  2575. case 0:
  2576. track->row_size = 1;
  2577. break;
  2578. case 1:
  2579. default:
  2580. track->row_size = 2;
  2581. break;
  2582. case 2:
  2583. track->row_size = 4;
  2584. break;
  2585. }
  2586. p->track = track;
  2587. }
  2588. do {
  2589. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  2590. if (r) {
  2591. kfree(p->track);
  2592. p->track = NULL;
  2593. return r;
  2594. }
  2595. p->idx += pkt.count + 2;
  2596. switch (pkt.type) {
  2597. case RADEON_PACKET_TYPE0:
  2598. r = evergreen_cs_parse_packet0(p, &pkt);
  2599. break;
  2600. case RADEON_PACKET_TYPE2:
  2601. break;
  2602. case RADEON_PACKET_TYPE3:
  2603. r = evergreen_packet3_check(p, &pkt);
  2604. break;
  2605. default:
  2606. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2607. kfree(p->track);
  2608. p->track = NULL;
  2609. return -EINVAL;
  2610. }
  2611. if (r) {
  2612. kfree(p->track);
  2613. p->track = NULL;
  2614. return r;
  2615. }
  2616. } while (p->idx < p->chunk_ib->length_dw);
  2617. #if 0
  2618. for (r = 0; r < p->ib.length_dw; r++) {
  2619. pr_info("%05d 0x%08X\n", r, p->ib.ptr[r]);
  2620. mdelay(1);
  2621. }
  2622. #endif
  2623. kfree(p->track);
  2624. p->track = NULL;
  2625. return 0;
  2626. }
  2627. /**
  2628. * evergreen_dma_cs_parse() - parse the DMA IB
  2629. * @p: parser structure holding parsing context.
  2630. *
  2631. * Parses the DMA IB from the CS ioctl and updates
  2632. * the GPU addresses based on the reloc information and
  2633. * checks for errors. (Evergreen-Cayman)
  2634. * Returns 0 for success and an error on failure.
  2635. **/
  2636. int evergreen_dma_cs_parse(struct radeon_cs_parser *p)
  2637. {
  2638. struct radeon_cs_chunk *ib_chunk = p->chunk_ib;
  2639. struct radeon_bo_list *src_reloc, *dst_reloc, *dst2_reloc;
  2640. u32 header, cmd, count, sub_cmd;
  2641. uint32_t *ib = p->ib.ptr;
  2642. u32 idx;
  2643. u64 src_offset, dst_offset, dst2_offset;
  2644. int r;
  2645. do {
  2646. if (p->idx >= ib_chunk->length_dw) {
  2647. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  2648. p->idx, ib_chunk->length_dw);
  2649. return -EINVAL;
  2650. }
  2651. idx = p->idx;
  2652. header = radeon_get_ib_value(p, idx);
  2653. cmd = GET_DMA_CMD(header);
  2654. count = GET_DMA_COUNT(header);
  2655. sub_cmd = GET_DMA_SUB_CMD(header);
  2656. switch (cmd) {
  2657. case DMA_PACKET_WRITE:
  2658. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  2659. if (r) {
  2660. DRM_ERROR("bad DMA_PACKET_WRITE\n");
  2661. return -EINVAL;
  2662. }
  2663. switch (sub_cmd) {
  2664. /* tiled */
  2665. case 8:
  2666. dst_offset = radeon_get_ib_value(p, idx+1);
  2667. dst_offset <<= 8;
  2668. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2669. p->idx += count + 7;
  2670. break;
  2671. /* linear */
  2672. case 0:
  2673. dst_offset = radeon_get_ib_value(p, idx+1);
  2674. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2675. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2676. ib[idx+2] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2677. p->idx += count + 3;
  2678. break;
  2679. default:
  2680. DRM_ERROR("bad DMA_PACKET_WRITE [%6d] 0x%08x sub cmd is not 0 or 8\n", idx, header);
  2681. return -EINVAL;
  2682. }
  2683. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2684. dev_warn(p->dev, "DMA write buffer too small (%llu %lu)\n",
  2685. dst_offset, radeon_bo_size(dst_reloc->robj));
  2686. return -EINVAL;
  2687. }
  2688. break;
  2689. case DMA_PACKET_COPY:
  2690. r = r600_dma_cs_next_reloc(p, &src_reloc);
  2691. if (r) {
  2692. DRM_ERROR("bad DMA_PACKET_COPY\n");
  2693. return -EINVAL;
  2694. }
  2695. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  2696. if (r) {
  2697. DRM_ERROR("bad DMA_PACKET_COPY\n");
  2698. return -EINVAL;
  2699. }
  2700. switch (sub_cmd) {
  2701. /* Copy L2L, DW aligned */
  2702. case 0x00:
  2703. /* L2L, dw */
  2704. src_offset = radeon_get_ib_value(p, idx+2);
  2705. src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2706. dst_offset = radeon_get_ib_value(p, idx+1);
  2707. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
  2708. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2709. dev_warn(p->dev, "DMA L2L, dw src buffer too small (%llu %lu)\n",
  2710. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2711. return -EINVAL;
  2712. }
  2713. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2714. dev_warn(p->dev, "DMA L2L, dw dst buffer too small (%llu %lu)\n",
  2715. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2716. return -EINVAL;
  2717. }
  2718. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2719. ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2720. ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2721. ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2722. p->idx += 5;
  2723. break;
  2724. /* Copy L2T/T2L */
  2725. case 0x08:
  2726. /* detile bit */
  2727. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2728. /* tiled src, linear dst */
  2729. src_offset = radeon_get_ib_value(p, idx+1);
  2730. src_offset <<= 8;
  2731. ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
  2732. dst_offset = radeon_get_ib_value(p, idx + 7);
  2733. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
  2734. ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2735. ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2736. } else {
  2737. /* linear src, tiled dst */
  2738. src_offset = radeon_get_ib_value(p, idx+7);
  2739. src_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
  2740. ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2741. ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2742. dst_offset = radeon_get_ib_value(p, idx+1);
  2743. dst_offset <<= 8;
  2744. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2745. }
  2746. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2747. dev_warn(p->dev, "DMA L2T, src buffer too small (%llu %lu)\n",
  2748. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2749. return -EINVAL;
  2750. }
  2751. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2752. dev_warn(p->dev, "DMA L2T, dst buffer too small (%llu %lu)\n",
  2753. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2754. return -EINVAL;
  2755. }
  2756. p->idx += 9;
  2757. break;
  2758. /* Copy L2L, byte aligned */
  2759. case 0x40:
  2760. /* L2L, byte */
  2761. src_offset = radeon_get_ib_value(p, idx+2);
  2762. src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2763. dst_offset = radeon_get_ib_value(p, idx+1);
  2764. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
  2765. if ((src_offset + count) > radeon_bo_size(src_reloc->robj)) {
  2766. dev_warn(p->dev, "DMA L2L, byte src buffer too small (%llu %lu)\n",
  2767. src_offset + count, radeon_bo_size(src_reloc->robj));
  2768. return -EINVAL;
  2769. }
  2770. if ((dst_offset + count) > radeon_bo_size(dst_reloc->robj)) {
  2771. dev_warn(p->dev, "DMA L2L, byte dst buffer too small (%llu %lu)\n",
  2772. dst_offset + count, radeon_bo_size(dst_reloc->robj));
  2773. return -EINVAL;
  2774. }
  2775. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xffffffff);
  2776. ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xffffffff);
  2777. ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2778. ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2779. p->idx += 5;
  2780. break;
  2781. /* Copy L2L, partial */
  2782. case 0x41:
  2783. /* L2L, partial */
  2784. if (p->family < CHIP_CAYMAN) {
  2785. DRM_ERROR("L2L Partial is cayman only !\n");
  2786. return -EINVAL;
  2787. }
  2788. ib[idx+1] += (u32)(src_reloc->gpu_offset & 0xffffffff);
  2789. ib[idx+2] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2790. ib[idx+4] += (u32)(dst_reloc->gpu_offset & 0xffffffff);
  2791. ib[idx+5] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2792. p->idx += 9;
  2793. break;
  2794. /* Copy L2L, DW aligned, broadcast */
  2795. case 0x44:
  2796. /* L2L, dw, broadcast */
  2797. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2798. if (r) {
  2799. DRM_ERROR("bad L2L, dw, broadcast DMA_PACKET_COPY\n");
  2800. return -EINVAL;
  2801. }
  2802. dst_offset = radeon_get_ib_value(p, idx+1);
  2803. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2804. dst2_offset = radeon_get_ib_value(p, idx+2);
  2805. dst2_offset |= ((u64)(radeon_get_ib_value(p, idx+5) & 0xff)) << 32;
  2806. src_offset = radeon_get_ib_value(p, idx+3);
  2807. src_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32;
  2808. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2809. dev_warn(p->dev, "DMA L2L, dw, broadcast src buffer too small (%llu %lu)\n",
  2810. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2811. return -EINVAL;
  2812. }
  2813. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2814. dev_warn(p->dev, "DMA L2L, dw, broadcast dst buffer too small (%llu %lu)\n",
  2815. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2816. return -EINVAL;
  2817. }
  2818. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2819. dev_warn(p->dev, "DMA L2L, dw, broadcast dst2 buffer too small (%llu %lu)\n",
  2820. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2821. return -EINVAL;
  2822. }
  2823. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2824. ib[idx+2] += (u32)(dst2_reloc->gpu_offset & 0xfffffffc);
  2825. ib[idx+3] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2826. ib[idx+4] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2827. ib[idx+5] += upper_32_bits(dst2_reloc->gpu_offset) & 0xff;
  2828. ib[idx+6] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2829. p->idx += 7;
  2830. break;
  2831. /* Copy L2T Frame to Field */
  2832. case 0x48:
  2833. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2834. DRM_ERROR("bad L2T, frame to fields DMA_PACKET_COPY\n");
  2835. return -EINVAL;
  2836. }
  2837. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2838. if (r) {
  2839. DRM_ERROR("bad L2T, frame to fields DMA_PACKET_COPY\n");
  2840. return -EINVAL;
  2841. }
  2842. dst_offset = radeon_get_ib_value(p, idx+1);
  2843. dst_offset <<= 8;
  2844. dst2_offset = radeon_get_ib_value(p, idx+2);
  2845. dst2_offset <<= 8;
  2846. src_offset = radeon_get_ib_value(p, idx+8);
  2847. src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
  2848. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2849. dev_warn(p->dev, "DMA L2T, frame to fields src buffer too small (%llu %lu)\n",
  2850. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2851. return -EINVAL;
  2852. }
  2853. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2854. dev_warn(p->dev, "DMA L2T, frame to fields buffer too small (%llu %lu)\n",
  2855. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2856. return -EINVAL;
  2857. }
  2858. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2859. dev_warn(p->dev, "DMA L2T, frame to fields buffer too small (%llu %lu)\n",
  2860. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2861. return -EINVAL;
  2862. }
  2863. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2864. ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
  2865. ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2866. ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2867. p->idx += 10;
  2868. break;
  2869. /* Copy L2T/T2L, partial */
  2870. case 0x49:
  2871. /* L2T, T2L partial */
  2872. if (p->family < CHIP_CAYMAN) {
  2873. DRM_ERROR("L2T, T2L Partial is cayman only !\n");
  2874. return -EINVAL;
  2875. }
  2876. /* detile bit */
  2877. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2878. /* tiled src, linear dst */
  2879. ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
  2880. ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2881. ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2882. } else {
  2883. /* linear src, tiled dst */
  2884. ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2885. ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2886. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2887. }
  2888. p->idx += 12;
  2889. break;
  2890. /* Copy L2T broadcast */
  2891. case 0x4b:
  2892. /* L2T, broadcast */
  2893. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2894. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2895. return -EINVAL;
  2896. }
  2897. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2898. if (r) {
  2899. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2900. return -EINVAL;
  2901. }
  2902. dst_offset = radeon_get_ib_value(p, idx+1);
  2903. dst_offset <<= 8;
  2904. dst2_offset = radeon_get_ib_value(p, idx+2);
  2905. dst2_offset <<= 8;
  2906. src_offset = radeon_get_ib_value(p, idx+8);
  2907. src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
  2908. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2909. dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
  2910. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2911. return -EINVAL;
  2912. }
  2913. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2914. dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
  2915. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2916. return -EINVAL;
  2917. }
  2918. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  2919. dev_warn(p->dev, "DMA L2T, broadcast dst2 buffer too small (%llu %lu)\n",
  2920. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  2921. return -EINVAL;
  2922. }
  2923. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2924. ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
  2925. ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2926. ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2927. p->idx += 10;
  2928. break;
  2929. /* Copy L2T/T2L (tile units) */
  2930. case 0x4c:
  2931. /* L2T, T2L */
  2932. /* detile bit */
  2933. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2934. /* tiled src, linear dst */
  2935. src_offset = radeon_get_ib_value(p, idx+1);
  2936. src_offset <<= 8;
  2937. ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
  2938. dst_offset = radeon_get_ib_value(p, idx+7);
  2939. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
  2940. ib[idx+7] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  2941. ib[idx+8] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
  2942. } else {
  2943. /* linear src, tiled dst */
  2944. src_offset = radeon_get_ib_value(p, idx+7);
  2945. src_offset |= ((u64)(radeon_get_ib_value(p, idx+8) & 0xff)) << 32;
  2946. ib[idx+7] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  2947. ib[idx+8] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  2948. dst_offset = radeon_get_ib_value(p, idx+1);
  2949. dst_offset <<= 8;
  2950. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  2951. }
  2952. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2953. dev_warn(p->dev, "DMA L2T, T2L src buffer too small (%llu %lu)\n",
  2954. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2955. return -EINVAL;
  2956. }
  2957. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2958. dev_warn(p->dev, "DMA L2T, T2L dst buffer too small (%llu %lu)\n",
  2959. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  2960. return -EINVAL;
  2961. }
  2962. p->idx += 9;
  2963. break;
  2964. /* Copy T2T, partial (tile units) */
  2965. case 0x4d:
  2966. /* T2T partial */
  2967. if (p->family < CHIP_CAYMAN) {
  2968. DRM_ERROR("L2T, T2L Partial is cayman only !\n");
  2969. return -EINVAL;
  2970. }
  2971. ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
  2972. ib[idx+4] += (u32)(dst_reloc->gpu_offset >> 8);
  2973. p->idx += 13;
  2974. break;
  2975. /* Copy L2T broadcast (tile units) */
  2976. case 0x4f:
  2977. /* L2T, broadcast */
  2978. if (radeon_get_ib_value(p, idx + 2) & (1 << 31)) {
  2979. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2980. return -EINVAL;
  2981. }
  2982. r = r600_dma_cs_next_reloc(p, &dst2_reloc);
  2983. if (r) {
  2984. DRM_ERROR("bad L2T, broadcast DMA_PACKET_COPY\n");
  2985. return -EINVAL;
  2986. }
  2987. dst_offset = radeon_get_ib_value(p, idx+1);
  2988. dst_offset <<= 8;
  2989. dst2_offset = radeon_get_ib_value(p, idx+2);
  2990. dst2_offset <<= 8;
  2991. src_offset = radeon_get_ib_value(p, idx+8);
  2992. src_offset |= ((u64)(radeon_get_ib_value(p, idx+9) & 0xff)) << 32;
  2993. if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
  2994. dev_warn(p->dev, "DMA L2T, broadcast src buffer too small (%llu %lu)\n",
  2995. src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
  2996. return -EINVAL;
  2997. }
  2998. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  2999. dev_warn(p->dev, "DMA L2T, broadcast dst buffer too small (%llu %lu)\n",
  3000. dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
  3001. return -EINVAL;
  3002. }
  3003. if ((dst2_offset + (count * 4)) > radeon_bo_size(dst2_reloc->robj)) {
  3004. dev_warn(p->dev, "DMA L2T, broadcast dst2 buffer too small (%llu %lu)\n",
  3005. dst2_offset + (count * 4), radeon_bo_size(dst2_reloc->robj));
  3006. return -EINVAL;
  3007. }
  3008. ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
  3009. ib[idx+2] += (u32)(dst2_reloc->gpu_offset >> 8);
  3010. ib[idx+8] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
  3011. ib[idx+9] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
  3012. p->idx += 10;
  3013. break;
  3014. default:
  3015. DRM_ERROR("bad DMA_PACKET_COPY [%6d] 0x%08x invalid sub cmd\n", idx, header);
  3016. return -EINVAL;
  3017. }
  3018. break;
  3019. case DMA_PACKET_CONSTANT_FILL:
  3020. r = r600_dma_cs_next_reloc(p, &dst_reloc);
  3021. if (r) {
  3022. DRM_ERROR("bad DMA_PACKET_CONSTANT_FILL\n");
  3023. return -EINVAL;
  3024. }
  3025. dst_offset = radeon_get_ib_value(p, idx+1);
  3026. dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0x00ff0000)) << 16;
  3027. if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
  3028. dev_warn(p->dev, "DMA constant fill buffer too small (%llu %lu)\n",
  3029. dst_offset, radeon_bo_size(dst_reloc->robj));
  3030. return -EINVAL;
  3031. }
  3032. ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
  3033. ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) << 16) & 0x00ff0000;
  3034. p->idx += 4;
  3035. break;
  3036. case DMA_PACKET_NOP:
  3037. p->idx += 1;
  3038. break;
  3039. default:
  3040. DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
  3041. return -EINVAL;
  3042. }
  3043. } while (p->idx < p->chunk_ib->length_dw);
  3044. #if 0
  3045. for (r = 0; r < p->ib->length_dw; r++) {
  3046. pr_info("%05d 0x%08X\n", r, p->ib.ptr[r]);
  3047. mdelay(1);
  3048. }
  3049. #endif
  3050. return 0;
  3051. }
  3052. /* vm parser */
  3053. static bool evergreen_vm_reg_valid(u32 reg)
  3054. {
  3055. /* context regs are fine */
  3056. if (reg >= 0x28000)
  3057. return true;
  3058. /* check config regs */
  3059. switch (reg) {
  3060. case WAIT_UNTIL:
  3061. case GRBM_GFX_INDEX:
  3062. case CP_STRMOUT_CNTL:
  3063. case CP_COHER_CNTL:
  3064. case CP_COHER_SIZE:
  3065. case VGT_VTX_VECT_EJECT_REG:
  3066. case VGT_CACHE_INVALIDATION:
  3067. case VGT_GS_VERTEX_REUSE:
  3068. case VGT_PRIMITIVE_TYPE:
  3069. case VGT_INDEX_TYPE:
  3070. case VGT_NUM_INDICES:
  3071. case VGT_NUM_INSTANCES:
  3072. case VGT_COMPUTE_DIM_X:
  3073. case VGT_COMPUTE_DIM_Y:
  3074. case VGT_COMPUTE_DIM_Z:
  3075. case VGT_COMPUTE_START_X:
  3076. case VGT_COMPUTE_START_Y:
  3077. case VGT_COMPUTE_START_Z:
  3078. case VGT_COMPUTE_INDEX:
  3079. case VGT_COMPUTE_THREAD_GROUP_SIZE:
  3080. case VGT_HS_OFFCHIP_PARAM:
  3081. case PA_CL_ENHANCE:
  3082. case PA_SU_LINE_STIPPLE_VALUE:
  3083. case PA_SC_LINE_STIPPLE_STATE:
  3084. case PA_SC_ENHANCE:
  3085. case SQ_DYN_GPR_CNTL_PS_FLUSH_REQ:
  3086. case SQ_DYN_GPR_SIMD_LOCK_EN:
  3087. case SQ_CONFIG:
  3088. case SQ_GPR_RESOURCE_MGMT_1:
  3089. case SQ_GLOBAL_GPR_RESOURCE_MGMT_1:
  3090. case SQ_GLOBAL_GPR_RESOURCE_MGMT_2:
  3091. case SQ_CONST_MEM_BASE:
  3092. case SQ_STATIC_THREAD_MGMT_1:
  3093. case SQ_STATIC_THREAD_MGMT_2:
  3094. case SQ_STATIC_THREAD_MGMT_3:
  3095. case SPI_CONFIG_CNTL:
  3096. case SPI_CONFIG_CNTL_1:
  3097. case TA_CNTL_AUX:
  3098. case DB_DEBUG:
  3099. case DB_DEBUG2:
  3100. case DB_DEBUG3:
  3101. case DB_DEBUG4:
  3102. case DB_WATERMARKS:
  3103. case TD_PS_BORDER_COLOR_INDEX:
  3104. case TD_PS_BORDER_COLOR_RED:
  3105. case TD_PS_BORDER_COLOR_GREEN:
  3106. case TD_PS_BORDER_COLOR_BLUE:
  3107. case TD_PS_BORDER_COLOR_ALPHA:
  3108. case TD_VS_BORDER_COLOR_INDEX:
  3109. case TD_VS_BORDER_COLOR_RED:
  3110. case TD_VS_BORDER_COLOR_GREEN:
  3111. case TD_VS_BORDER_COLOR_BLUE:
  3112. case TD_VS_BORDER_COLOR_ALPHA:
  3113. case TD_GS_BORDER_COLOR_INDEX:
  3114. case TD_GS_BORDER_COLOR_RED:
  3115. case TD_GS_BORDER_COLOR_GREEN:
  3116. case TD_GS_BORDER_COLOR_BLUE:
  3117. case TD_GS_BORDER_COLOR_ALPHA:
  3118. case TD_HS_BORDER_COLOR_INDEX:
  3119. case TD_HS_BORDER_COLOR_RED:
  3120. case TD_HS_BORDER_COLOR_GREEN:
  3121. case TD_HS_BORDER_COLOR_BLUE:
  3122. case TD_HS_BORDER_COLOR_ALPHA:
  3123. case TD_LS_BORDER_COLOR_INDEX:
  3124. case TD_LS_BORDER_COLOR_RED:
  3125. case TD_LS_BORDER_COLOR_GREEN:
  3126. case TD_LS_BORDER_COLOR_BLUE:
  3127. case TD_LS_BORDER_COLOR_ALPHA:
  3128. case TD_CS_BORDER_COLOR_INDEX:
  3129. case TD_CS_BORDER_COLOR_RED:
  3130. case TD_CS_BORDER_COLOR_GREEN:
  3131. case TD_CS_BORDER_COLOR_BLUE:
  3132. case TD_CS_BORDER_COLOR_ALPHA:
  3133. case SQ_ESGS_RING_SIZE:
  3134. case SQ_GSVS_RING_SIZE:
  3135. case SQ_ESTMP_RING_SIZE:
  3136. case SQ_GSTMP_RING_SIZE:
  3137. case SQ_HSTMP_RING_SIZE:
  3138. case SQ_LSTMP_RING_SIZE:
  3139. case SQ_PSTMP_RING_SIZE:
  3140. case SQ_VSTMP_RING_SIZE:
  3141. case SQ_ESGS_RING_ITEMSIZE:
  3142. case SQ_ESTMP_RING_ITEMSIZE:
  3143. case SQ_GSTMP_RING_ITEMSIZE:
  3144. case SQ_GSVS_RING_ITEMSIZE:
  3145. case SQ_GS_VERT_ITEMSIZE:
  3146. case SQ_GS_VERT_ITEMSIZE_1:
  3147. case SQ_GS_VERT_ITEMSIZE_2:
  3148. case SQ_GS_VERT_ITEMSIZE_3:
  3149. case SQ_GSVS_RING_OFFSET_1:
  3150. case SQ_GSVS_RING_OFFSET_2:
  3151. case SQ_GSVS_RING_OFFSET_3:
  3152. case SQ_HSTMP_RING_ITEMSIZE:
  3153. case SQ_LSTMP_RING_ITEMSIZE:
  3154. case SQ_PSTMP_RING_ITEMSIZE:
  3155. case SQ_VSTMP_RING_ITEMSIZE:
  3156. case VGT_TF_RING_SIZE:
  3157. case SQ_ESGS_RING_BASE:
  3158. case SQ_GSVS_RING_BASE:
  3159. case SQ_ESTMP_RING_BASE:
  3160. case SQ_GSTMP_RING_BASE:
  3161. case SQ_HSTMP_RING_BASE:
  3162. case SQ_LSTMP_RING_BASE:
  3163. case SQ_PSTMP_RING_BASE:
  3164. case SQ_VSTMP_RING_BASE:
  3165. case CAYMAN_VGT_OFFCHIP_LDS_BASE:
  3166. case CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS:
  3167. return true;
  3168. default:
  3169. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  3170. return false;
  3171. }
  3172. }
  3173. static int evergreen_vm_packet3_check(struct radeon_device *rdev,
  3174. u32 *ib, struct radeon_cs_packet *pkt)
  3175. {
  3176. u32 idx = pkt->idx + 1;
  3177. u32 idx_value = ib[idx];
  3178. u32 start_reg, end_reg, reg, i;
  3179. u32 command, info;
  3180. switch (pkt->opcode) {
  3181. case PACKET3_NOP:
  3182. break;
  3183. case PACKET3_SET_BASE:
  3184. if (idx_value != 1) {
  3185. DRM_ERROR("bad SET_BASE");
  3186. return -EINVAL;
  3187. }
  3188. break;
  3189. case PACKET3_CLEAR_STATE:
  3190. case PACKET3_INDEX_BUFFER_SIZE:
  3191. case PACKET3_DISPATCH_DIRECT:
  3192. case PACKET3_DISPATCH_INDIRECT:
  3193. case PACKET3_MODE_CONTROL:
  3194. case PACKET3_SET_PREDICATION:
  3195. case PACKET3_COND_EXEC:
  3196. case PACKET3_PRED_EXEC:
  3197. case PACKET3_DRAW_INDIRECT:
  3198. case PACKET3_DRAW_INDEX_INDIRECT:
  3199. case PACKET3_INDEX_BASE:
  3200. case PACKET3_DRAW_INDEX_2:
  3201. case PACKET3_CONTEXT_CONTROL:
  3202. case PACKET3_DRAW_INDEX_OFFSET:
  3203. case PACKET3_INDEX_TYPE:
  3204. case PACKET3_DRAW_INDEX:
  3205. case PACKET3_DRAW_INDEX_AUTO:
  3206. case PACKET3_DRAW_INDEX_IMMD:
  3207. case PACKET3_NUM_INSTANCES:
  3208. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  3209. case PACKET3_STRMOUT_BUFFER_UPDATE:
  3210. case PACKET3_DRAW_INDEX_OFFSET_2:
  3211. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  3212. case PACKET3_MPEG_INDEX:
  3213. case PACKET3_WAIT_REG_MEM:
  3214. case PACKET3_MEM_WRITE:
  3215. case PACKET3_PFP_SYNC_ME:
  3216. case PACKET3_SURFACE_SYNC:
  3217. case PACKET3_EVENT_WRITE:
  3218. case PACKET3_EVENT_WRITE_EOP:
  3219. case PACKET3_EVENT_WRITE_EOS:
  3220. case PACKET3_SET_CONTEXT_REG:
  3221. case PACKET3_SET_BOOL_CONST:
  3222. case PACKET3_SET_LOOP_CONST:
  3223. case PACKET3_SET_RESOURCE:
  3224. case PACKET3_SET_SAMPLER:
  3225. case PACKET3_SET_CTL_CONST:
  3226. case PACKET3_SET_RESOURCE_OFFSET:
  3227. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  3228. case PACKET3_SET_RESOURCE_INDIRECT:
  3229. case CAYMAN_PACKET3_DEALLOC_STATE:
  3230. break;
  3231. case PACKET3_COND_WRITE:
  3232. if (idx_value & 0x100) {
  3233. reg = ib[idx + 5] * 4;
  3234. if (!evergreen_vm_reg_valid(reg))
  3235. return -EINVAL;
  3236. }
  3237. break;
  3238. case PACKET3_COPY_DW:
  3239. if (idx_value & 0x2) {
  3240. reg = ib[idx + 3] * 4;
  3241. if (!evergreen_vm_reg_valid(reg))
  3242. return -EINVAL;
  3243. }
  3244. break;
  3245. case PACKET3_SET_CONFIG_REG:
  3246. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  3247. end_reg = 4 * pkt->count + start_reg - 4;
  3248. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  3249. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  3250. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  3251. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  3252. return -EINVAL;
  3253. }
  3254. for (i = 0; i < pkt->count; i++) {
  3255. reg = start_reg + (4 * i);
  3256. if (!evergreen_vm_reg_valid(reg))
  3257. return -EINVAL;
  3258. }
  3259. break;
  3260. case PACKET3_CP_DMA:
  3261. command = ib[idx + 4];
  3262. info = ib[idx + 1];
  3263. if ((((info & 0x60000000) >> 29) != 0) || /* src = GDS or DATA */
  3264. (((info & 0x00300000) >> 20) != 0) || /* dst = GDS */
  3265. ((((info & 0x00300000) >> 20) == 0) &&
  3266. (command & PACKET3_CP_DMA_CMD_DAS)) || /* dst = register */
  3267. ((((info & 0x60000000) >> 29) == 0) &&
  3268. (command & PACKET3_CP_DMA_CMD_SAS))) { /* src = register */
  3269. /* non mem to mem copies requires dw aligned count */
  3270. if ((command & 0x1fffff) % 4) {
  3271. DRM_ERROR("CP DMA command requires dw count alignment\n");
  3272. return -EINVAL;
  3273. }
  3274. }
  3275. if (command & PACKET3_CP_DMA_CMD_SAS) {
  3276. /* src address space is register */
  3277. if (((info & 0x60000000) >> 29) == 0) {
  3278. start_reg = idx_value << 2;
  3279. if (command & PACKET3_CP_DMA_CMD_SAIC) {
  3280. reg = start_reg;
  3281. if (!evergreen_vm_reg_valid(reg)) {
  3282. DRM_ERROR("CP DMA Bad SRC register\n");
  3283. return -EINVAL;
  3284. }
  3285. } else {
  3286. for (i = 0; i < (command & 0x1fffff); i++) {
  3287. reg = start_reg + (4 * i);
  3288. if (!evergreen_vm_reg_valid(reg)) {
  3289. DRM_ERROR("CP DMA Bad SRC register\n");
  3290. return -EINVAL;
  3291. }
  3292. }
  3293. }
  3294. }
  3295. }
  3296. if (command & PACKET3_CP_DMA_CMD_DAS) {
  3297. /* dst address space is register */
  3298. if (((info & 0x00300000) >> 20) == 0) {
  3299. start_reg = ib[idx + 2];
  3300. if (command & PACKET3_CP_DMA_CMD_DAIC) {
  3301. reg = start_reg;
  3302. if (!evergreen_vm_reg_valid(reg)) {
  3303. DRM_ERROR("CP DMA Bad DST register\n");
  3304. return -EINVAL;
  3305. }
  3306. } else {
  3307. for (i = 0; i < (command & 0x1fffff); i++) {
  3308. reg = start_reg + (4 * i);
  3309. if (!evergreen_vm_reg_valid(reg)) {
  3310. DRM_ERROR("CP DMA Bad DST register\n");
  3311. return -EINVAL;
  3312. }
  3313. }
  3314. }
  3315. }
  3316. }
  3317. break;
  3318. case PACKET3_SET_APPEND_CNT: {
  3319. uint32_t areg;
  3320. uint32_t allowed_reg_base;
  3321. if (pkt->count != 2) {
  3322. DRM_ERROR("bad SET_APPEND_CNT (invalid count)\n");
  3323. return -EINVAL;
  3324. }
  3325. allowed_reg_base = GDS_APPEND_COUNT_0;
  3326. allowed_reg_base -= PACKET3_SET_CONTEXT_REG_START;
  3327. allowed_reg_base >>= 2;
  3328. areg = idx_value >> 16;
  3329. if (areg < allowed_reg_base || areg > (allowed_reg_base + 11)) {
  3330. DRM_ERROR("forbidden register for append cnt 0x%08x at %d\n",
  3331. areg, idx);
  3332. return -EINVAL;
  3333. }
  3334. break;
  3335. }
  3336. default:
  3337. return -EINVAL;
  3338. }
  3339. return 0;
  3340. }
  3341. int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3342. {
  3343. int ret = 0;
  3344. u32 idx = 0;
  3345. struct radeon_cs_packet pkt;
  3346. do {
  3347. pkt.idx = idx;
  3348. pkt.type = RADEON_CP_PACKET_GET_TYPE(ib->ptr[idx]);
  3349. pkt.count = RADEON_CP_PACKET_GET_COUNT(ib->ptr[idx]);
  3350. pkt.one_reg_wr = 0;
  3351. switch (pkt.type) {
  3352. case RADEON_PACKET_TYPE0:
  3353. dev_err(rdev->dev, "Packet0 not allowed!\n");
  3354. ret = -EINVAL;
  3355. break;
  3356. case RADEON_PACKET_TYPE2:
  3357. idx += 1;
  3358. break;
  3359. case RADEON_PACKET_TYPE3:
  3360. pkt.opcode = RADEON_CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  3361. ret = evergreen_vm_packet3_check(rdev, ib->ptr, &pkt);
  3362. idx += pkt.count + 2;
  3363. break;
  3364. default:
  3365. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  3366. ret = -EINVAL;
  3367. break;
  3368. }
  3369. if (ret)
  3370. break;
  3371. } while (idx < ib->length_dw);
  3372. return ret;
  3373. }
  3374. /**
  3375. * evergreen_dma_ib_parse() - parse the DMA IB for VM
  3376. * @rdev: radeon_device pointer
  3377. * @ib: radeon_ib pointer
  3378. *
  3379. * Parses the DMA IB from the VM CS ioctl
  3380. * checks for errors. (Cayman-SI)
  3381. * Returns 0 for success and an error on failure.
  3382. **/
  3383. int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  3384. {
  3385. u32 idx = 0;
  3386. u32 header, cmd, count, sub_cmd;
  3387. do {
  3388. header = ib->ptr[idx];
  3389. cmd = GET_DMA_CMD(header);
  3390. count = GET_DMA_COUNT(header);
  3391. sub_cmd = GET_DMA_SUB_CMD(header);
  3392. switch (cmd) {
  3393. case DMA_PACKET_WRITE:
  3394. switch (sub_cmd) {
  3395. /* tiled */
  3396. case 8:
  3397. idx += count + 7;
  3398. break;
  3399. /* linear */
  3400. case 0:
  3401. idx += count + 3;
  3402. break;
  3403. default:
  3404. DRM_ERROR("bad DMA_PACKET_WRITE [%6d] 0x%08x sub cmd is not 0 or 8\n", idx, ib->ptr[idx]);
  3405. return -EINVAL;
  3406. }
  3407. break;
  3408. case DMA_PACKET_COPY:
  3409. switch (sub_cmd) {
  3410. /* Copy L2L, DW aligned */
  3411. case 0x00:
  3412. idx += 5;
  3413. break;
  3414. /* Copy L2T/T2L */
  3415. case 0x08:
  3416. idx += 9;
  3417. break;
  3418. /* Copy L2L, byte aligned */
  3419. case 0x40:
  3420. idx += 5;
  3421. break;
  3422. /* Copy L2L, partial */
  3423. case 0x41:
  3424. idx += 9;
  3425. break;
  3426. /* Copy L2L, DW aligned, broadcast */
  3427. case 0x44:
  3428. idx += 7;
  3429. break;
  3430. /* Copy L2T Frame to Field */
  3431. case 0x48:
  3432. idx += 10;
  3433. break;
  3434. /* Copy L2T/T2L, partial */
  3435. case 0x49:
  3436. idx += 12;
  3437. break;
  3438. /* Copy L2T broadcast */
  3439. case 0x4b:
  3440. idx += 10;
  3441. break;
  3442. /* Copy L2T/T2L (tile units) */
  3443. case 0x4c:
  3444. idx += 9;
  3445. break;
  3446. /* Copy T2T, partial (tile units) */
  3447. case 0x4d:
  3448. idx += 13;
  3449. break;
  3450. /* Copy L2T broadcast (tile units) */
  3451. case 0x4f:
  3452. idx += 10;
  3453. break;
  3454. default:
  3455. DRM_ERROR("bad DMA_PACKET_COPY [%6d] 0x%08x invalid sub cmd\n", idx, ib->ptr[idx]);
  3456. return -EINVAL;
  3457. }
  3458. break;
  3459. case DMA_PACKET_CONSTANT_FILL:
  3460. idx += 4;
  3461. break;
  3462. case DMA_PACKET_NOP:
  3463. idx += 1;
  3464. break;
  3465. default:
  3466. DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
  3467. return -EINVAL;
  3468. }
  3469. } while (idx < ib->length_dw);
  3470. return 0;
  3471. }