cypress_dpm.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/pci.h>
  25. #include "atom.h"
  26. #include "cypress_dpm.h"
  27. #include "evergreen.h"
  28. #include "evergreend.h"
  29. #include "r600_dpm.h"
  30. #include "rv770.h"
  31. #include "radeon.h"
  32. #include "radeon_asic.h"
  33. #define SMC_RAM_END 0x8000
  34. #define MC_CG_ARB_FREQ_F0 0x0a
  35. #define MC_CG_ARB_FREQ_F1 0x0b
  36. #define MC_CG_ARB_FREQ_F2 0x0c
  37. #define MC_CG_ARB_FREQ_F3 0x0d
  38. #define MC_CG_SEQ_DRAMCONF_S0 0x05
  39. #define MC_CG_SEQ_DRAMCONF_S1 0x06
  40. #define MC_CG_SEQ_YCLK_SUSPEND 0x04
  41. #define MC_CG_SEQ_YCLK_RESUME 0x0a
  42. static void cypress_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  43. bool enable)
  44. {
  45. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  46. u32 tmp, bif;
  47. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  48. if (enable) {
  49. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  50. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  51. if (!pi->boot_in_gen2) {
  52. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  53. bif |= CG_CLIENT_REQ(0xd);
  54. WREG32(CG_BIF_REQ_AND_RSP, bif);
  55. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  56. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  57. tmp |= LC_GEN2_EN_STRAP;
  58. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  59. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  60. udelay(10);
  61. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  62. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  63. }
  64. }
  65. } else {
  66. if (!pi->boot_in_gen2) {
  67. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  68. tmp &= ~LC_GEN2_EN_STRAP;
  69. }
  70. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  71. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  72. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  73. }
  74. }
  75. static void cypress_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  76. bool enable)
  77. {
  78. cypress_enable_bif_dynamic_pcie_gen2(rdev, enable);
  79. if (enable)
  80. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  81. else
  82. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  83. }
  84. #if 0
  85. static int cypress_enter_ulp_state(struct radeon_device *rdev)
  86. {
  87. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  88. if (pi->gfx_clock_gating) {
  89. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  90. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  91. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  92. RREG32(GB_ADDR_CONFIG);
  93. }
  94. WREG32_P(SMC_MSG, HOST_SMC_MSG(PPSMC_MSG_SwitchToMinimumPower),
  95. ~HOST_SMC_MSG_MASK);
  96. udelay(7000);
  97. return 0;
  98. }
  99. #endif
  100. static void cypress_gfx_clock_gating_enable(struct radeon_device *rdev,
  101. bool enable)
  102. {
  103. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  104. if (enable) {
  105. if (eg_pi->light_sleep) {
  106. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  107. WREG32_CG(CG_CGLS_TILE_0, 0xFFFFFFFF);
  108. WREG32_CG(CG_CGLS_TILE_1, 0xFFFFFFFF);
  109. WREG32_CG(CG_CGLS_TILE_2, 0xFFFFFFFF);
  110. WREG32_CG(CG_CGLS_TILE_3, 0xFFFFFFFF);
  111. WREG32_CG(CG_CGLS_TILE_4, 0xFFFFFFFF);
  112. WREG32_CG(CG_CGLS_TILE_5, 0xFFFFFFFF);
  113. WREG32_CG(CG_CGLS_TILE_6, 0xFFFFFFFF);
  114. WREG32_CG(CG_CGLS_TILE_7, 0xFFFFFFFF);
  115. WREG32_CG(CG_CGLS_TILE_8, 0xFFFFFFFF);
  116. WREG32_CG(CG_CGLS_TILE_9, 0xFFFFFFFF);
  117. WREG32_CG(CG_CGLS_TILE_10, 0xFFFFFFFF);
  118. WREG32_CG(CG_CGLS_TILE_11, 0xFFFFFFFF);
  119. WREG32_P(SCLK_PWRMGT_CNTL, DYN_LIGHT_SLEEP_EN, ~DYN_LIGHT_SLEEP_EN);
  120. }
  121. WREG32_P(SCLK_PWRMGT_CNTL, DYN_GFX_CLK_OFF_EN, ~DYN_GFX_CLK_OFF_EN);
  122. } else {
  123. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_GFX_CLK_OFF_EN);
  124. WREG32_P(SCLK_PWRMGT_CNTL, GFX_CLK_FORCE_ON, ~GFX_CLK_FORCE_ON);
  125. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~GFX_CLK_FORCE_ON);
  126. RREG32(GB_ADDR_CONFIG);
  127. if (eg_pi->light_sleep) {
  128. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~DYN_LIGHT_SLEEP_EN);
  129. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  130. WREG32_CG(CG_CGLS_TILE_0, 0);
  131. WREG32_CG(CG_CGLS_TILE_1, 0);
  132. WREG32_CG(CG_CGLS_TILE_2, 0);
  133. WREG32_CG(CG_CGLS_TILE_3, 0);
  134. WREG32_CG(CG_CGLS_TILE_4, 0);
  135. WREG32_CG(CG_CGLS_TILE_5, 0);
  136. WREG32_CG(CG_CGLS_TILE_6, 0);
  137. WREG32_CG(CG_CGLS_TILE_7, 0);
  138. WREG32_CG(CG_CGLS_TILE_8, 0);
  139. WREG32_CG(CG_CGLS_TILE_9, 0);
  140. WREG32_CG(CG_CGLS_TILE_10, 0);
  141. WREG32_CG(CG_CGLS_TILE_11, 0);
  142. }
  143. }
  144. }
  145. static void cypress_mg_clock_gating_enable(struct radeon_device *rdev,
  146. bool enable)
  147. {
  148. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  149. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  150. if (enable) {
  151. u32 cgts_sm_ctrl_reg;
  152. if (rdev->family == CHIP_CEDAR)
  153. cgts_sm_ctrl_reg = CEDAR_MGCGCGTSSMCTRL_DFLT;
  154. else if (rdev->family == CHIP_REDWOOD)
  155. cgts_sm_ctrl_reg = REDWOOD_MGCGCGTSSMCTRL_DFLT;
  156. else
  157. cgts_sm_ctrl_reg = CYPRESS_MGCGCGTSSMCTRL_DFLT;
  158. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  159. WREG32_CG(CG_CGTT_LOCAL_0, CYPRESS_MGCGTTLOCAL0_DFLT);
  160. WREG32_CG(CG_CGTT_LOCAL_1, CYPRESS_MGCGTTLOCAL1_DFLT & 0xFFFFCFFF);
  161. WREG32_CG(CG_CGTT_LOCAL_2, CYPRESS_MGCGTTLOCAL2_DFLT);
  162. WREG32_CG(CG_CGTT_LOCAL_3, CYPRESS_MGCGTTLOCAL3_DFLT);
  163. if (pi->mgcgtssm)
  164. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  165. if (eg_pi->mcls) {
  166. WREG32_P(MC_CITF_MISC_RD_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  167. WREG32_P(MC_CITF_MISC_WR_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  168. WREG32_P(MC_CITF_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  169. WREG32_P(MC_HUB_MISC_HUB_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  170. WREG32_P(MC_HUB_MISC_VM_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  171. WREG32_P(MC_HUB_MISC_SIP_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  172. WREG32_P(MC_XPB_CLK_GAT, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  173. WREG32_P(VM_L2_CG, MEM_LS_ENABLE, ~MEM_LS_ENABLE);
  174. }
  175. } else {
  176. WREG32(GRBM_GFX_INDEX, 0xC0000000);
  177. WREG32_CG(CG_CGTT_LOCAL_0, 0xFFFFFFFF);
  178. WREG32_CG(CG_CGTT_LOCAL_1, 0xFFFFFFFF);
  179. WREG32_CG(CG_CGTT_LOCAL_2, 0xFFFFFFFF);
  180. WREG32_CG(CG_CGTT_LOCAL_3, 0xFFFFFFFF);
  181. if (pi->mgcgtssm)
  182. WREG32(CGTS_SM_CTRL_REG, 0x81f44bc0);
  183. }
  184. }
  185. void cypress_enable_spread_spectrum(struct radeon_device *rdev,
  186. bool enable)
  187. {
  188. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  189. if (enable) {
  190. if (pi->sclk_ss)
  191. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  192. if (pi->mclk_ss)
  193. WREG32_P(MPLL_CNTL_MODE, SS_SSEN, ~SS_SSEN);
  194. } else {
  195. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  196. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  197. WREG32_P(MPLL_CNTL_MODE, 0, ~SS_SSEN);
  198. WREG32_P(MPLL_CNTL_MODE, 0, ~SS_DSMODE_EN);
  199. }
  200. }
  201. void cypress_start_dpm(struct radeon_device *rdev)
  202. {
  203. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  204. }
  205. void cypress_enable_sclk_control(struct radeon_device *rdev,
  206. bool enable)
  207. {
  208. if (enable)
  209. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  210. else
  211. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  212. }
  213. void cypress_enable_mclk_control(struct radeon_device *rdev,
  214. bool enable)
  215. {
  216. if (enable)
  217. WREG32_P(MCLK_PWRMGT_CNTL, 0, ~MPLL_PWRMGT_OFF);
  218. else
  219. WREG32_P(MCLK_PWRMGT_CNTL, MPLL_PWRMGT_OFF, ~MPLL_PWRMGT_OFF);
  220. }
  221. int cypress_notify_smc_display_change(struct radeon_device *rdev,
  222. bool has_display)
  223. {
  224. PPSMC_Msg msg = has_display ?
  225. (PPSMC_Msg)PPSMC_MSG_HasDisplay : (PPSMC_Msg)PPSMC_MSG_NoDisplay;
  226. if (rv770_send_msg_to_smc(rdev, msg) != PPSMC_Result_OK)
  227. return -EINVAL;
  228. return 0;
  229. }
  230. void cypress_program_response_times(struct radeon_device *rdev)
  231. {
  232. u32 reference_clock;
  233. u32 mclk_switch_limit;
  234. reference_clock = radeon_get_xclk(rdev);
  235. mclk_switch_limit = (460 * reference_clock) / 100;
  236. rv770_write_smc_soft_register(rdev,
  237. RV770_SMC_SOFT_REGISTER_mclk_switch_lim,
  238. mclk_switch_limit);
  239. rv770_write_smc_soft_register(rdev,
  240. RV770_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  241. rv770_write_smc_soft_register(rdev,
  242. RV770_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  243. rv770_program_response_times(rdev);
  244. if (ASIC_IS_LOMBOK(rdev))
  245. rv770_write_smc_soft_register(rdev,
  246. RV770_SMC_SOFT_REGISTER_is_asic_lombok, 1);
  247. }
  248. static int cypress_pcie_performance_request(struct radeon_device *rdev,
  249. u8 perf_req, bool advertise)
  250. {
  251. #if defined(CONFIG_ACPI)
  252. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  253. #endif
  254. u32 tmp;
  255. udelay(10);
  256. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  257. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) && (tmp & LC_CURRENT_DATA_RATE))
  258. return 0;
  259. #if defined(CONFIG_ACPI)
  260. if ((perf_req == PCIE_PERF_REQ_PECI_GEN1) ||
  261. (perf_req == PCIE_PERF_REQ_PECI_GEN2)) {
  262. eg_pi->pcie_performance_request_registered = true;
  263. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  264. } else if ((perf_req == PCIE_PERF_REQ_REMOVE_REGISTRY) &&
  265. eg_pi->pcie_performance_request_registered) {
  266. eg_pi->pcie_performance_request_registered = false;
  267. return radeon_acpi_pcie_performance_request(rdev, perf_req, advertise);
  268. }
  269. #endif
  270. return 0;
  271. }
  272. void cypress_advertise_gen2_capability(struct radeon_device *rdev)
  273. {
  274. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  275. u32 tmp;
  276. #if defined(CONFIG_ACPI)
  277. radeon_acpi_pcie_notify_device_ready(rdev);
  278. #endif
  279. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  280. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  281. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2))
  282. pi->pcie_gen2 = true;
  283. else
  284. pi->pcie_gen2 = false;
  285. if (!pi->pcie_gen2)
  286. cypress_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, true);
  287. }
  288. static enum radeon_pcie_gen cypress_get_maximum_link_speed(struct radeon_ps *radeon_state)
  289. {
  290. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  291. if (state->high.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  292. return 1;
  293. return 0;
  294. }
  295. void cypress_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
  296. struct radeon_ps *radeon_new_state,
  297. struct radeon_ps *radeon_current_state)
  298. {
  299. enum radeon_pcie_gen pcie_link_speed_target =
  300. cypress_get_maximum_link_speed(radeon_new_state);
  301. enum radeon_pcie_gen pcie_link_speed_current =
  302. cypress_get_maximum_link_speed(radeon_current_state);
  303. u8 request;
  304. if (pcie_link_speed_target < pcie_link_speed_current) {
  305. if (pcie_link_speed_target == RADEON_PCIE_GEN1)
  306. request = PCIE_PERF_REQ_PECI_GEN1;
  307. else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
  308. request = PCIE_PERF_REQ_PECI_GEN2;
  309. else
  310. request = PCIE_PERF_REQ_PECI_GEN3;
  311. cypress_pcie_performance_request(rdev, request, false);
  312. }
  313. }
  314. void cypress_notify_link_speed_change_before_state_change(struct radeon_device *rdev,
  315. struct radeon_ps *radeon_new_state,
  316. struct radeon_ps *radeon_current_state)
  317. {
  318. enum radeon_pcie_gen pcie_link_speed_target =
  319. cypress_get_maximum_link_speed(radeon_new_state);
  320. enum radeon_pcie_gen pcie_link_speed_current =
  321. cypress_get_maximum_link_speed(radeon_current_state);
  322. u8 request;
  323. if (pcie_link_speed_target > pcie_link_speed_current) {
  324. if (pcie_link_speed_target == RADEON_PCIE_GEN1)
  325. request = PCIE_PERF_REQ_PECI_GEN1;
  326. else if (pcie_link_speed_target == RADEON_PCIE_GEN2)
  327. request = PCIE_PERF_REQ_PECI_GEN2;
  328. else
  329. request = PCIE_PERF_REQ_PECI_GEN3;
  330. cypress_pcie_performance_request(rdev, request, false);
  331. }
  332. }
  333. static int cypress_populate_voltage_value(struct radeon_device *rdev,
  334. struct atom_voltage_table *table,
  335. u16 value, RV770_SMC_VOLTAGE_VALUE *voltage)
  336. {
  337. unsigned int i;
  338. for (i = 0; i < table->count; i++) {
  339. if (value <= table->entries[i].value) {
  340. voltage->index = (u8)i;
  341. voltage->value = cpu_to_be16(table->entries[i].value);
  342. break;
  343. }
  344. }
  345. if (i == table->count)
  346. return -EINVAL;
  347. return 0;
  348. }
  349. u8 cypress_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
  350. {
  351. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  352. u8 result = 0;
  353. bool strobe_mode = false;
  354. if (pi->mem_gddr5) {
  355. if (mclk <= pi->mclk_strobe_mode_threshold)
  356. strobe_mode = true;
  357. result = cypress_get_mclk_frequency_ratio(rdev, mclk, strobe_mode);
  358. if (strobe_mode)
  359. result |= SMC_STROBE_ENABLE;
  360. }
  361. return result;
  362. }
  363. u32 cypress_map_clkf_to_ibias(struct radeon_device *rdev, u32 clkf)
  364. {
  365. u32 ref_clk = rdev->clock.mpll.reference_freq;
  366. u32 vco = clkf * ref_clk;
  367. /* 100 Mhz ref clk */
  368. if (ref_clk == 10000) {
  369. if (vco > 500000)
  370. return 0xC6;
  371. if (vco > 400000)
  372. return 0x9D;
  373. if (vco > 330000)
  374. return 0x6C;
  375. if (vco > 250000)
  376. return 0x2B;
  377. if (vco > 160000)
  378. return 0x5B;
  379. if (vco > 120000)
  380. return 0x0A;
  381. return 0x4B;
  382. }
  383. /* 27 Mhz ref clk */
  384. if (vco > 250000)
  385. return 0x8B;
  386. if (vco > 200000)
  387. return 0xCC;
  388. if (vco > 150000)
  389. return 0x9B;
  390. return 0x6B;
  391. }
  392. static int cypress_populate_mclk_value(struct radeon_device *rdev,
  393. u32 engine_clock, u32 memory_clock,
  394. RV7XX_SMC_MCLK_VALUE *mclk,
  395. bool strobe_mode, bool dll_state_on)
  396. {
  397. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  398. u32 mpll_ad_func_cntl =
  399. pi->clk_regs.rv770.mpll_ad_func_cntl;
  400. u32 mpll_ad_func_cntl_2 =
  401. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  402. u32 mpll_dq_func_cntl =
  403. pi->clk_regs.rv770.mpll_dq_func_cntl;
  404. u32 mpll_dq_func_cntl_2 =
  405. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  406. u32 mclk_pwrmgt_cntl =
  407. pi->clk_regs.rv770.mclk_pwrmgt_cntl;
  408. u32 dll_cntl =
  409. pi->clk_regs.rv770.dll_cntl;
  410. u32 mpll_ss1 = pi->clk_regs.rv770.mpll_ss1;
  411. u32 mpll_ss2 = pi->clk_regs.rv770.mpll_ss2;
  412. struct atom_clock_dividers dividers;
  413. u32 ibias;
  414. u32 dll_speed;
  415. int ret;
  416. u32 mc_seq_misc7;
  417. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_MEMORY_PLL_PARAM,
  418. memory_clock, strobe_mode, &dividers);
  419. if (ret)
  420. return ret;
  421. if (!strobe_mode) {
  422. mc_seq_misc7 = RREG32(MC_SEQ_MISC7);
  423. if(mc_seq_misc7 & 0x8000000)
  424. dividers.post_div = 1;
  425. }
  426. ibias = cypress_map_clkf_to_ibias(rdev, dividers.whole_fb_div);
  427. mpll_ad_func_cntl &= ~(CLKR_MASK |
  428. YCLK_POST_DIV_MASK |
  429. CLKF_MASK |
  430. CLKFRAC_MASK |
  431. IBIAS_MASK);
  432. mpll_ad_func_cntl |= CLKR(dividers.ref_div);
  433. mpll_ad_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  434. mpll_ad_func_cntl |= CLKF(dividers.whole_fb_div);
  435. mpll_ad_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  436. mpll_ad_func_cntl |= IBIAS(ibias);
  437. if (dividers.vco_mode)
  438. mpll_ad_func_cntl_2 |= VCO_MODE;
  439. else
  440. mpll_ad_func_cntl_2 &= ~VCO_MODE;
  441. if (pi->mem_gddr5) {
  442. mpll_dq_func_cntl &= ~(CLKR_MASK |
  443. YCLK_POST_DIV_MASK |
  444. CLKF_MASK |
  445. CLKFRAC_MASK |
  446. IBIAS_MASK);
  447. mpll_dq_func_cntl |= CLKR(dividers.ref_div);
  448. mpll_dq_func_cntl |= YCLK_POST_DIV(dividers.post_div);
  449. mpll_dq_func_cntl |= CLKF(dividers.whole_fb_div);
  450. mpll_dq_func_cntl |= CLKFRAC(dividers.frac_fb_div);
  451. mpll_dq_func_cntl |= IBIAS(ibias);
  452. if (strobe_mode)
  453. mpll_dq_func_cntl &= ~PDNB;
  454. else
  455. mpll_dq_func_cntl |= PDNB;
  456. if (dividers.vco_mode)
  457. mpll_dq_func_cntl_2 |= VCO_MODE;
  458. else
  459. mpll_dq_func_cntl_2 &= ~VCO_MODE;
  460. }
  461. if (pi->mclk_ss) {
  462. struct radeon_atom_ss ss;
  463. u32 vco_freq = memory_clock * dividers.post_div;
  464. if (radeon_atombios_get_asic_ss_info(rdev, &ss,
  465. ASIC_INTERNAL_MEMORY_SS, vco_freq)) {
  466. u32 reference_clock = rdev->clock.mpll.reference_freq;
  467. u32 decoded_ref = rv740_get_decoded_reference_divider(dividers.ref_div);
  468. u32 clk_s, clk_v;
  469. if (!decoded_ref)
  470. return -EINVAL;
  471. clk_s = reference_clock * 5 / (decoded_ref * ss.rate);
  472. clk_v = ss.percentage *
  473. (0x4000 * dividers.whole_fb_div + 0x800 * dividers.frac_fb_div) / (clk_s * 625);
  474. mpll_ss1 &= ~CLKV_MASK;
  475. mpll_ss1 |= CLKV(clk_v);
  476. mpll_ss2 &= ~CLKS_MASK;
  477. mpll_ss2 |= CLKS(clk_s);
  478. }
  479. }
  480. dll_speed = rv740_get_dll_speed(pi->mem_gddr5,
  481. memory_clock);
  482. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  483. mclk_pwrmgt_cntl |= DLL_SPEED(dll_speed);
  484. if (dll_state_on)
  485. mclk_pwrmgt_cntl |= (MRDCKA0_PDNB |
  486. MRDCKA1_PDNB |
  487. MRDCKB0_PDNB |
  488. MRDCKB1_PDNB |
  489. MRDCKC0_PDNB |
  490. MRDCKC1_PDNB |
  491. MRDCKD0_PDNB |
  492. MRDCKD1_PDNB);
  493. else
  494. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  495. MRDCKA1_PDNB |
  496. MRDCKB0_PDNB |
  497. MRDCKB1_PDNB |
  498. MRDCKC0_PDNB |
  499. MRDCKC1_PDNB |
  500. MRDCKD0_PDNB |
  501. MRDCKD1_PDNB);
  502. mclk->mclk770.mclk_value = cpu_to_be32(memory_clock);
  503. mclk->mclk770.vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  504. mclk->mclk770.vMPLL_AD_FUNC_CNTL_2 = cpu_to_be32(mpll_ad_func_cntl_2);
  505. mclk->mclk770.vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  506. mclk->mclk770.vMPLL_DQ_FUNC_CNTL_2 = cpu_to_be32(mpll_dq_func_cntl_2);
  507. mclk->mclk770.vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  508. mclk->mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  509. mclk->mclk770.vMPLL_SS = cpu_to_be32(mpll_ss1);
  510. mclk->mclk770.vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  511. return 0;
  512. }
  513. u8 cypress_get_mclk_frequency_ratio(struct radeon_device *rdev,
  514. u32 memory_clock, bool strobe_mode)
  515. {
  516. u8 mc_para_index;
  517. if (rdev->family >= CHIP_BARTS) {
  518. if (strobe_mode) {
  519. if (memory_clock < 10000)
  520. mc_para_index = 0x00;
  521. else if (memory_clock > 47500)
  522. mc_para_index = 0x0f;
  523. else
  524. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  525. } else {
  526. if (memory_clock < 65000)
  527. mc_para_index = 0x00;
  528. else if (memory_clock > 135000)
  529. mc_para_index = 0x0f;
  530. else
  531. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  532. }
  533. } else {
  534. if (strobe_mode) {
  535. if (memory_clock < 10000)
  536. mc_para_index = 0x00;
  537. else if (memory_clock > 47500)
  538. mc_para_index = 0x0f;
  539. else
  540. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  541. } else {
  542. if (memory_clock < 40000)
  543. mc_para_index = 0x00;
  544. else if (memory_clock > 115000)
  545. mc_para_index = 0x0f;
  546. else
  547. mc_para_index = (u8)((memory_clock - 40000) / 5000);
  548. }
  549. }
  550. return mc_para_index;
  551. }
  552. static int cypress_populate_mvdd_value(struct radeon_device *rdev,
  553. u32 mclk,
  554. RV770_SMC_VOLTAGE_VALUE *voltage)
  555. {
  556. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  557. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  558. if (!pi->mvdd_control) {
  559. voltage->index = eg_pi->mvdd_high_index;
  560. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  561. return 0;
  562. }
  563. if (mclk <= pi->mvdd_split_frequency) {
  564. voltage->index = eg_pi->mvdd_low_index;
  565. voltage->value = cpu_to_be16(MVDD_LOW_VALUE);
  566. } else {
  567. voltage->index = eg_pi->mvdd_high_index;
  568. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  569. }
  570. return 0;
  571. }
  572. int cypress_convert_power_level_to_smc(struct radeon_device *rdev,
  573. struct rv7xx_pl *pl,
  574. RV770_SMC_HW_PERFORMANCE_LEVEL *level,
  575. u8 watermark_level)
  576. {
  577. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  578. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  579. int ret;
  580. bool dll_state_on;
  581. level->gen2PCIE = pi->pcie_gen2 ?
  582. ((pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0) : 0;
  583. level->gen2XSP = (pl->flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2) ? 1 : 0;
  584. level->backbias = (pl->flags & ATOM_PPLIB_R600_FLAGS_BACKBIASENABLE) ? 1 : 0;
  585. level->displayWatermark = watermark_level;
  586. ret = rv740_populate_sclk_value(rdev, pl->sclk, &level->sclk);
  587. if (ret)
  588. return ret;
  589. level->mcFlags = 0;
  590. if (pi->mclk_stutter_mode_threshold &&
  591. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  592. !eg_pi->uvd_enabled) {
  593. level->mcFlags |= SMC_MC_STUTTER_EN;
  594. if (eg_pi->sclk_deep_sleep)
  595. level->stateFlags |= PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
  596. else
  597. level->stateFlags &= ~PPSMC_STATEFLAG_AUTO_PULSE_SKIP;
  598. }
  599. if (pi->mem_gddr5) {
  600. if (pl->mclk > pi->mclk_edc_enable_threshold)
  601. level->mcFlags |= SMC_MC_EDC_RD_FLAG;
  602. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  603. level->mcFlags |= SMC_MC_EDC_WR_FLAG;
  604. level->strobeMode = cypress_get_strobe_mode_settings(rdev, pl->mclk);
  605. if (level->strobeMode & SMC_STROBE_ENABLE) {
  606. if (cypress_get_mclk_frequency_ratio(rdev, pl->mclk, true) >=
  607. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  608. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  609. else
  610. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  611. } else
  612. dll_state_on = eg_pi->dll_default_on;
  613. ret = cypress_populate_mclk_value(rdev,
  614. pl->sclk,
  615. pl->mclk,
  616. &level->mclk,
  617. (level->strobeMode & SMC_STROBE_ENABLE) != 0,
  618. dll_state_on);
  619. } else {
  620. ret = cypress_populate_mclk_value(rdev,
  621. pl->sclk,
  622. pl->mclk,
  623. &level->mclk,
  624. true,
  625. true);
  626. }
  627. if (ret)
  628. return ret;
  629. ret = cypress_populate_voltage_value(rdev,
  630. &eg_pi->vddc_voltage_table,
  631. pl->vddc,
  632. &level->vddc);
  633. if (ret)
  634. return ret;
  635. if (eg_pi->vddci_control) {
  636. ret = cypress_populate_voltage_value(rdev,
  637. &eg_pi->vddci_voltage_table,
  638. pl->vddci,
  639. &level->vddci);
  640. if (ret)
  641. return ret;
  642. }
  643. ret = cypress_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
  644. return ret;
  645. }
  646. static int cypress_convert_power_state_to_smc(struct radeon_device *rdev,
  647. struct radeon_ps *radeon_state,
  648. RV770_SMC_SWSTATE *smc_state)
  649. {
  650. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  651. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  652. int ret;
  653. if (!(radeon_state->caps & ATOM_PPLIB_DISALLOW_ON_DC))
  654. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  655. ret = cypress_convert_power_level_to_smc(rdev,
  656. &state->low,
  657. &smc_state->levels[0],
  658. PPSMC_DISPLAY_WATERMARK_LOW);
  659. if (ret)
  660. return ret;
  661. ret = cypress_convert_power_level_to_smc(rdev,
  662. &state->medium,
  663. &smc_state->levels[1],
  664. PPSMC_DISPLAY_WATERMARK_LOW);
  665. if (ret)
  666. return ret;
  667. ret = cypress_convert_power_level_to_smc(rdev,
  668. &state->high,
  669. &smc_state->levels[2],
  670. PPSMC_DISPLAY_WATERMARK_HIGH);
  671. if (ret)
  672. return ret;
  673. smc_state->levels[0].arbValue = MC_CG_ARB_FREQ_F1;
  674. smc_state->levels[1].arbValue = MC_CG_ARB_FREQ_F2;
  675. smc_state->levels[2].arbValue = MC_CG_ARB_FREQ_F3;
  676. if (eg_pi->dynamic_ac_timing) {
  677. smc_state->levels[0].ACIndex = 2;
  678. smc_state->levels[1].ACIndex = 3;
  679. smc_state->levels[2].ACIndex = 4;
  680. } else {
  681. smc_state->levels[0].ACIndex = 0;
  682. smc_state->levels[1].ACIndex = 0;
  683. smc_state->levels[2].ACIndex = 0;
  684. }
  685. rv770_populate_smc_sp(rdev, radeon_state, smc_state);
  686. return rv770_populate_smc_t(rdev, radeon_state, smc_state);
  687. }
  688. static void cypress_convert_mc_registers(struct evergreen_mc_reg_entry *entry,
  689. SMC_Evergreen_MCRegisterSet *data,
  690. u32 num_entries, u32 valid_flag)
  691. {
  692. u32 i, j;
  693. for (i = 0, j = 0; j < num_entries; j++) {
  694. if (valid_flag & (1 << j)) {
  695. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  696. i++;
  697. }
  698. }
  699. }
  700. static void cypress_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
  701. struct rv7xx_pl *pl,
  702. SMC_Evergreen_MCRegisterSet *mc_reg_table_data)
  703. {
  704. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  705. u32 i = 0;
  706. for (i = 0; i < eg_pi->mc_reg_table.num_entries; i++) {
  707. if (pl->mclk <=
  708. eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  709. break;
  710. }
  711. if ((i == eg_pi->mc_reg_table.num_entries) && (i > 0))
  712. --i;
  713. cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[i],
  714. mc_reg_table_data,
  715. eg_pi->mc_reg_table.last,
  716. eg_pi->mc_reg_table.valid_flag);
  717. }
  718. static void cypress_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
  719. struct radeon_ps *radeon_state,
  720. SMC_Evergreen_MCRegisters *mc_reg_table)
  721. {
  722. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  723. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  724. &state->low,
  725. &mc_reg_table->data[2]);
  726. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  727. &state->medium,
  728. &mc_reg_table->data[3]);
  729. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  730. &state->high,
  731. &mc_reg_table->data[4]);
  732. }
  733. int cypress_upload_sw_state(struct radeon_device *rdev,
  734. struct radeon_ps *radeon_new_state)
  735. {
  736. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  737. u16 address = pi->state_table_start +
  738. offsetof(RV770_SMC_STATETABLE, driverState);
  739. RV770_SMC_SWSTATE state = { 0 };
  740. int ret;
  741. ret = cypress_convert_power_state_to_smc(rdev, radeon_new_state, &state);
  742. if (ret)
  743. return ret;
  744. return rv770_copy_bytes_to_smc(rdev, address, (u8 *)&state,
  745. sizeof(RV770_SMC_SWSTATE),
  746. pi->sram_end);
  747. }
  748. int cypress_upload_mc_reg_table(struct radeon_device *rdev,
  749. struct radeon_ps *radeon_new_state)
  750. {
  751. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  752. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  753. SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
  754. u16 address;
  755. cypress_convert_mc_reg_table_to_smc(rdev, radeon_new_state, &mc_reg_table);
  756. address = eg_pi->mc_reg_table_start +
  757. (u16)offsetof(SMC_Evergreen_MCRegisters, data[2]);
  758. return rv770_copy_bytes_to_smc(rdev, address,
  759. (u8 *)&mc_reg_table.data[2],
  760. sizeof(SMC_Evergreen_MCRegisterSet) * 3,
  761. pi->sram_end);
  762. }
  763. u32 cypress_calculate_burst_time(struct radeon_device *rdev,
  764. u32 engine_clock, u32 memory_clock)
  765. {
  766. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  767. u32 multiplier = pi->mem_gddr5 ? 1 : 2;
  768. u32 result = (4 * multiplier * engine_clock) / (memory_clock / 2);
  769. u32 burst_time;
  770. if (result <= 4)
  771. burst_time = 0;
  772. else if (result < 8)
  773. burst_time = result - 4;
  774. else {
  775. burst_time = result / 2 ;
  776. if (burst_time > 18)
  777. burst_time = 18;
  778. }
  779. return burst_time;
  780. }
  781. void cypress_program_memory_timing_parameters(struct radeon_device *rdev,
  782. struct radeon_ps *radeon_new_state)
  783. {
  784. struct rv7xx_ps *new_state = rv770_get_ps(radeon_new_state);
  785. u32 mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
  786. mc_arb_burst_time &= ~(STATE1_MASK | STATE2_MASK | STATE3_MASK);
  787. mc_arb_burst_time |= STATE1(cypress_calculate_burst_time(rdev,
  788. new_state->low.sclk,
  789. new_state->low.mclk));
  790. mc_arb_burst_time |= STATE2(cypress_calculate_burst_time(rdev,
  791. new_state->medium.sclk,
  792. new_state->medium.mclk));
  793. mc_arb_burst_time |= STATE3(cypress_calculate_burst_time(rdev,
  794. new_state->high.sclk,
  795. new_state->high.mclk));
  796. rv730_program_memory_timing_parameters(rdev, radeon_new_state);
  797. WREG32(MC_ARB_BURST_TIME, mc_arb_burst_time);
  798. }
  799. static void cypress_populate_mc_reg_addresses(struct radeon_device *rdev,
  800. SMC_Evergreen_MCRegisters *mc_reg_table)
  801. {
  802. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  803. u32 i, j;
  804. for (i = 0, j = 0; j < eg_pi->mc_reg_table.last; j++) {
  805. if (eg_pi->mc_reg_table.valid_flag & (1 << j)) {
  806. mc_reg_table->address[i].s0 =
  807. cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s0);
  808. mc_reg_table->address[i].s1 =
  809. cpu_to_be16(eg_pi->mc_reg_table.mc_reg_address[j].s1);
  810. i++;
  811. }
  812. }
  813. mc_reg_table->last = (u8)i;
  814. }
  815. static void cypress_set_mc_reg_address_table(struct radeon_device *rdev)
  816. {
  817. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  818. u32 i = 0;
  819. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RAS_TIMING_LP >> 2;
  820. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RAS_TIMING >> 2;
  821. i++;
  822. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_CAS_TIMING_LP >> 2;
  823. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_CAS_TIMING >> 2;
  824. i++;
  825. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING_LP >> 2;
  826. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING >> 2;
  827. i++;
  828. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC_TIMING2_LP >> 2;
  829. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC_TIMING2 >> 2;
  830. i++;
  831. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D0_LP >> 2;
  832. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D0 >> 2;
  833. i++;
  834. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RD_CTL_D1_LP >> 2;
  835. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RD_CTL_D1 >> 2;
  836. i++;
  837. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D0_LP >> 2;
  838. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D0 >> 2;
  839. i++;
  840. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_WR_CTL_D1_LP >> 2;
  841. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_WR_CTL_D1 >> 2;
  842. i++;
  843. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  844. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_EMRS >> 2;
  845. i++;
  846. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  847. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS >> 2;
  848. i++;
  849. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  850. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_PMG_CMD_MRS1 >> 2;
  851. i++;
  852. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC1 >> 2;
  853. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC1 >> 2;
  854. i++;
  855. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_RESERVE_M >> 2;
  856. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_RESERVE_M >> 2;
  857. i++;
  858. eg_pi->mc_reg_table.mc_reg_address[i].s0 = MC_SEQ_MISC3 >> 2;
  859. eg_pi->mc_reg_table.mc_reg_address[i].s1 = MC_SEQ_MISC3 >> 2;
  860. i++;
  861. eg_pi->mc_reg_table.last = (u8)i;
  862. }
  863. static void cypress_retrieve_ac_timing_for_one_entry(struct radeon_device *rdev,
  864. struct evergreen_mc_reg_entry *entry)
  865. {
  866. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  867. u32 i;
  868. for (i = 0; i < eg_pi->mc_reg_table.last; i++)
  869. entry->mc_data[i] =
  870. RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
  871. }
  872. static void cypress_retrieve_ac_timing_for_all_ranges(struct radeon_device *rdev,
  873. struct atom_memory_clock_range_table *range_table)
  874. {
  875. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  876. u32 i, j;
  877. for (i = 0; i < range_table->num_entries; i++) {
  878. eg_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max =
  879. range_table->mclk[i];
  880. radeon_atom_set_ac_timing(rdev, range_table->mclk[i]);
  881. cypress_retrieve_ac_timing_for_one_entry(rdev,
  882. &eg_pi->mc_reg_table.mc_reg_table_entry[i]);
  883. }
  884. eg_pi->mc_reg_table.num_entries = range_table->num_entries;
  885. eg_pi->mc_reg_table.valid_flag = 0;
  886. for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
  887. for (j = 1; j < range_table->num_entries; j++) {
  888. if (eg_pi->mc_reg_table.mc_reg_table_entry[j-1].mc_data[i] !=
  889. eg_pi->mc_reg_table.mc_reg_table_entry[j].mc_data[i]) {
  890. eg_pi->mc_reg_table.valid_flag |= (1 << i);
  891. break;
  892. }
  893. }
  894. }
  895. }
  896. static int cypress_initialize_mc_reg_table(struct radeon_device *rdev)
  897. {
  898. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  899. u8 module_index = rv770_get_memory_module_index(rdev);
  900. struct atom_memory_clock_range_table range_table = { 0 };
  901. int ret;
  902. ret = radeon_atom_get_mclk_range_table(rdev,
  903. pi->mem_gddr5,
  904. module_index, &range_table);
  905. if (ret)
  906. return ret;
  907. cypress_retrieve_ac_timing_for_all_ranges(rdev, &range_table);
  908. return 0;
  909. }
  910. static void cypress_wait_for_mc_sequencer(struct radeon_device *rdev, u8 value)
  911. {
  912. u32 i, j;
  913. u32 channels = 2;
  914. if ((rdev->family == CHIP_CYPRESS) ||
  915. (rdev->family == CHIP_HEMLOCK))
  916. channels = 4;
  917. else if (rdev->family == CHIP_CEDAR)
  918. channels = 1;
  919. for (i = 0; i < channels; i++) {
  920. if ((rdev->family == CHIP_CYPRESS) ||
  921. (rdev->family == CHIP_HEMLOCK)) {
  922. WREG32_P(MC_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
  923. WREG32_P(MC_CG_CONFIG_MCD, MC_RD_ENABLE_MCD(i), ~MC_RD_ENABLE_MCD_MASK);
  924. } else {
  925. WREG32_P(MC_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
  926. WREG32_P(MC_CG_CONFIG, MC_RD_ENABLE(i), ~MC_RD_ENABLE_MASK);
  927. }
  928. for (j = 0; j < rdev->usec_timeout; j++) {
  929. if (((RREG32(MC_SEQ_CG) & CG_SEQ_RESP_MASK) >> CG_SEQ_RESP_SHIFT) == value)
  930. break;
  931. udelay(1);
  932. }
  933. }
  934. }
  935. static void cypress_force_mc_use_s1(struct radeon_device *rdev,
  936. struct radeon_ps *radeon_boot_state)
  937. {
  938. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  939. u32 strobe_mode;
  940. u32 mc_seq_cg;
  941. int i;
  942. if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
  943. return;
  944. radeon_atom_set_ac_timing(rdev, boot_state->low.mclk);
  945. radeon_mc_wait_for_idle(rdev);
  946. if ((rdev->family == CHIP_CYPRESS) ||
  947. (rdev->family == CHIP_HEMLOCK)) {
  948. WREG32(MC_CONFIG_MCD, 0xf);
  949. WREG32(MC_CG_CONFIG_MCD, 0xf);
  950. } else {
  951. WREG32(MC_CONFIG, 0xf);
  952. WREG32(MC_CG_CONFIG, 0xf);
  953. }
  954. for (i = 0; i < rdev->num_crtc; i++)
  955. radeon_wait_for_vblank(rdev, i);
  956. WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
  957. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
  958. strobe_mode = cypress_get_strobe_mode_settings(rdev,
  959. boot_state->low.mclk);
  960. mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S1);
  961. mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
  962. WREG32(MC_SEQ_CG, mc_seq_cg);
  963. for (i = 0; i < rdev->usec_timeout; i++) {
  964. if (RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE)
  965. break;
  966. udelay(1);
  967. }
  968. mc_seq_cg &= ~CG_SEQ_REQ_MASK;
  969. mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
  970. WREG32(MC_SEQ_CG, mc_seq_cg);
  971. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
  972. }
  973. static void cypress_copy_ac_timing_from_s1_to_s0(struct radeon_device *rdev)
  974. {
  975. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  976. u32 value;
  977. u32 i;
  978. for (i = 0; i < eg_pi->mc_reg_table.last; i++) {
  979. value = RREG32(eg_pi->mc_reg_table.mc_reg_address[i].s1 << 2);
  980. WREG32(eg_pi->mc_reg_table.mc_reg_address[i].s0 << 2, value);
  981. }
  982. }
  983. static void cypress_force_mc_use_s0(struct radeon_device *rdev,
  984. struct radeon_ps *radeon_boot_state)
  985. {
  986. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  987. u32 strobe_mode;
  988. u32 mc_seq_cg;
  989. int i;
  990. cypress_copy_ac_timing_from_s1_to_s0(rdev);
  991. radeon_mc_wait_for_idle(rdev);
  992. if ((rdev->family == CHIP_CYPRESS) ||
  993. (rdev->family == CHIP_HEMLOCK)) {
  994. WREG32(MC_CONFIG_MCD, 0xf);
  995. WREG32(MC_CG_CONFIG_MCD, 0xf);
  996. } else {
  997. WREG32(MC_CONFIG, 0xf);
  998. WREG32(MC_CG_CONFIG, 0xf);
  999. }
  1000. for (i = 0; i < rdev->num_crtc; i++)
  1001. radeon_wait_for_vblank(rdev, i);
  1002. WREG32(MC_SEQ_CG, MC_CG_SEQ_YCLK_SUSPEND);
  1003. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_SUSPEND);
  1004. strobe_mode = cypress_get_strobe_mode_settings(rdev,
  1005. boot_state->low.mclk);
  1006. mc_seq_cg = CG_SEQ_REQ(MC_CG_SEQ_DRAMCONF_S0);
  1007. mc_seq_cg |= SEQ_CG_RESP(strobe_mode);
  1008. WREG32(MC_SEQ_CG, mc_seq_cg);
  1009. for (i = 0; i < rdev->usec_timeout; i++) {
  1010. if (!(RREG32(MC_SEQ_STATUS_M) & PMG_PWRSTATE))
  1011. break;
  1012. udelay(1);
  1013. }
  1014. mc_seq_cg &= ~CG_SEQ_REQ_MASK;
  1015. mc_seq_cg |= CG_SEQ_REQ(MC_CG_SEQ_YCLK_RESUME);
  1016. WREG32(MC_SEQ_CG, mc_seq_cg);
  1017. cypress_wait_for_mc_sequencer(rdev, MC_CG_SEQ_YCLK_RESUME);
  1018. }
  1019. static int cypress_populate_initial_mvdd_value(struct radeon_device *rdev,
  1020. RV770_SMC_VOLTAGE_VALUE *voltage)
  1021. {
  1022. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1023. voltage->index = eg_pi->mvdd_high_index;
  1024. voltage->value = cpu_to_be16(MVDD_HIGH_VALUE);
  1025. return 0;
  1026. }
  1027. int cypress_populate_smc_initial_state(struct radeon_device *rdev,
  1028. struct radeon_ps *radeon_initial_state,
  1029. RV770_SMC_STATETABLE *table)
  1030. {
  1031. struct rv7xx_ps *initial_state = rv770_get_ps(radeon_initial_state);
  1032. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1033. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1034. u32 a_t;
  1035. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
  1036. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl);
  1037. table->initialState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
  1038. cpu_to_be32(pi->clk_regs.rv770.mpll_ad_func_cntl_2);
  1039. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
  1040. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl);
  1041. table->initialState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
  1042. cpu_to_be32(pi->clk_regs.rv770.mpll_dq_func_cntl_2);
  1043. table->initialState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
  1044. cpu_to_be32(pi->clk_regs.rv770.mclk_pwrmgt_cntl);
  1045. table->initialState.levels[0].mclk.mclk770.vDLL_CNTL =
  1046. cpu_to_be32(pi->clk_regs.rv770.dll_cntl);
  1047. table->initialState.levels[0].mclk.mclk770.vMPLL_SS =
  1048. cpu_to_be32(pi->clk_regs.rv770.mpll_ss1);
  1049. table->initialState.levels[0].mclk.mclk770.vMPLL_SS2 =
  1050. cpu_to_be32(pi->clk_regs.rv770.mpll_ss2);
  1051. table->initialState.levels[0].mclk.mclk770.mclk_value =
  1052. cpu_to_be32(initial_state->low.mclk);
  1053. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1054. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl);
  1055. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1056. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_2);
  1057. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1058. cpu_to_be32(pi->clk_regs.rv770.cg_spll_func_cntl_3);
  1059. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  1060. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum);
  1061. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  1062. cpu_to_be32(pi->clk_regs.rv770.cg_spll_spread_spectrum_2);
  1063. table->initialState.levels[0].sclk.sclk_value =
  1064. cpu_to_be32(initial_state->low.sclk);
  1065. table->initialState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
  1066. table->initialState.levels[0].ACIndex = 0;
  1067. cypress_populate_voltage_value(rdev,
  1068. &eg_pi->vddc_voltage_table,
  1069. initial_state->low.vddc,
  1070. &table->initialState.levels[0].vddc);
  1071. if (eg_pi->vddci_control)
  1072. cypress_populate_voltage_value(rdev,
  1073. &eg_pi->vddci_voltage_table,
  1074. initial_state->low.vddci,
  1075. &table->initialState.levels[0].vddci);
  1076. cypress_populate_initial_mvdd_value(rdev,
  1077. &table->initialState.levels[0].mvdd);
  1078. a_t = CG_R(0xffff) | CG_L(0);
  1079. table->initialState.levels[0].aT = cpu_to_be32(a_t);
  1080. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  1081. if (pi->boot_in_gen2)
  1082. table->initialState.levels[0].gen2PCIE = 1;
  1083. else
  1084. table->initialState.levels[0].gen2PCIE = 0;
  1085. if (initial_state->low.flags & ATOM_PPLIB_R600_FLAGS_PCIEGEN2)
  1086. table->initialState.levels[0].gen2XSP = 1;
  1087. else
  1088. table->initialState.levels[0].gen2XSP = 0;
  1089. if (pi->mem_gddr5) {
  1090. table->initialState.levels[0].strobeMode =
  1091. cypress_get_strobe_mode_settings(rdev,
  1092. initial_state->low.mclk);
  1093. if (initial_state->low.mclk > pi->mclk_edc_enable_threshold)
  1094. table->initialState.levels[0].mcFlags = SMC_MC_EDC_RD_FLAG | SMC_MC_EDC_WR_FLAG;
  1095. else
  1096. table->initialState.levels[0].mcFlags = 0;
  1097. }
  1098. table->initialState.levels[1] = table->initialState.levels[0];
  1099. table->initialState.levels[2] = table->initialState.levels[0];
  1100. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1101. return 0;
  1102. }
  1103. int cypress_populate_smc_acpi_state(struct radeon_device *rdev,
  1104. RV770_SMC_STATETABLE *table)
  1105. {
  1106. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1107. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1108. u32 mpll_ad_func_cntl =
  1109. pi->clk_regs.rv770.mpll_ad_func_cntl;
  1110. u32 mpll_ad_func_cntl_2 =
  1111. pi->clk_regs.rv770.mpll_ad_func_cntl_2;
  1112. u32 mpll_dq_func_cntl =
  1113. pi->clk_regs.rv770.mpll_dq_func_cntl;
  1114. u32 mpll_dq_func_cntl_2 =
  1115. pi->clk_regs.rv770.mpll_dq_func_cntl_2;
  1116. u32 spll_func_cntl =
  1117. pi->clk_regs.rv770.cg_spll_func_cntl;
  1118. u32 spll_func_cntl_2 =
  1119. pi->clk_regs.rv770.cg_spll_func_cntl_2;
  1120. u32 spll_func_cntl_3 =
  1121. pi->clk_regs.rv770.cg_spll_func_cntl_3;
  1122. u32 mclk_pwrmgt_cntl =
  1123. pi->clk_regs.rv770.mclk_pwrmgt_cntl;
  1124. u32 dll_cntl =
  1125. pi->clk_regs.rv770.dll_cntl;
  1126. table->ACPIState = table->initialState;
  1127. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  1128. if (pi->acpi_vddc) {
  1129. cypress_populate_voltage_value(rdev,
  1130. &eg_pi->vddc_voltage_table,
  1131. pi->acpi_vddc,
  1132. &table->ACPIState.levels[0].vddc);
  1133. if (pi->pcie_gen2) {
  1134. if (pi->acpi_pcie_gen2)
  1135. table->ACPIState.levels[0].gen2PCIE = 1;
  1136. else
  1137. table->ACPIState.levels[0].gen2PCIE = 0;
  1138. } else
  1139. table->ACPIState.levels[0].gen2PCIE = 0;
  1140. if (pi->acpi_pcie_gen2)
  1141. table->ACPIState.levels[0].gen2XSP = 1;
  1142. else
  1143. table->ACPIState.levels[0].gen2XSP = 0;
  1144. } else {
  1145. cypress_populate_voltage_value(rdev,
  1146. &eg_pi->vddc_voltage_table,
  1147. pi->min_vddc_in_table,
  1148. &table->ACPIState.levels[0].vddc);
  1149. table->ACPIState.levels[0].gen2PCIE = 0;
  1150. }
  1151. if (eg_pi->acpi_vddci) {
  1152. if (eg_pi->vddci_control) {
  1153. cypress_populate_voltage_value(rdev,
  1154. &eg_pi->vddci_voltage_table,
  1155. eg_pi->acpi_vddci,
  1156. &table->ACPIState.levels[0].vddci);
  1157. }
  1158. }
  1159. mpll_ad_func_cntl &= ~PDNB;
  1160. mpll_ad_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN;
  1161. if (pi->mem_gddr5)
  1162. mpll_dq_func_cntl &= ~PDNB;
  1163. mpll_dq_func_cntl_2 |= BIAS_GEN_PDNB | RESET_EN | BYPASS;
  1164. mclk_pwrmgt_cntl |= (MRDCKA0_RESET |
  1165. MRDCKA1_RESET |
  1166. MRDCKB0_RESET |
  1167. MRDCKB1_RESET |
  1168. MRDCKC0_RESET |
  1169. MRDCKC1_RESET |
  1170. MRDCKD0_RESET |
  1171. MRDCKD1_RESET);
  1172. mclk_pwrmgt_cntl &= ~(MRDCKA0_PDNB |
  1173. MRDCKA1_PDNB |
  1174. MRDCKB0_PDNB |
  1175. MRDCKB1_PDNB |
  1176. MRDCKC0_PDNB |
  1177. MRDCKC1_PDNB |
  1178. MRDCKD0_PDNB |
  1179. MRDCKD1_PDNB);
  1180. dll_cntl |= (MRDCKA0_BYPASS |
  1181. MRDCKA1_BYPASS |
  1182. MRDCKB0_BYPASS |
  1183. MRDCKB1_BYPASS |
  1184. MRDCKC0_BYPASS |
  1185. MRDCKC1_BYPASS |
  1186. MRDCKD0_BYPASS |
  1187. MRDCKD1_BYPASS);
  1188. /* evergreen only */
  1189. if (rdev->family <= CHIP_HEMLOCK)
  1190. spll_func_cntl |= SPLL_RESET | SPLL_SLEEP | SPLL_BYPASS_EN;
  1191. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  1192. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  1193. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL =
  1194. cpu_to_be32(mpll_ad_func_cntl);
  1195. table->ACPIState.levels[0].mclk.mclk770.vMPLL_AD_FUNC_CNTL_2 =
  1196. cpu_to_be32(mpll_ad_func_cntl_2);
  1197. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL =
  1198. cpu_to_be32(mpll_dq_func_cntl);
  1199. table->ACPIState.levels[0].mclk.mclk770.vMPLL_DQ_FUNC_CNTL_2 =
  1200. cpu_to_be32(mpll_dq_func_cntl_2);
  1201. table->ACPIState.levels[0].mclk.mclk770.vMCLK_PWRMGT_CNTL =
  1202. cpu_to_be32(mclk_pwrmgt_cntl);
  1203. table->ACPIState.levels[0].mclk.mclk770.vDLL_CNTL = cpu_to_be32(dll_cntl);
  1204. table->ACPIState.levels[0].mclk.mclk770.mclk_value = 0;
  1205. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  1206. cpu_to_be32(spll_func_cntl);
  1207. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  1208. cpu_to_be32(spll_func_cntl_2);
  1209. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  1210. cpu_to_be32(spll_func_cntl_3);
  1211. table->ACPIState.levels[0].sclk.sclk_value = 0;
  1212. cypress_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
  1213. if (eg_pi->dynamic_ac_timing)
  1214. table->ACPIState.levels[0].ACIndex = 1;
  1215. table->ACPIState.levels[1] = table->ACPIState.levels[0];
  1216. table->ACPIState.levels[2] = table->ACPIState.levels[0];
  1217. return 0;
  1218. }
  1219. static void cypress_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
  1220. struct atom_voltage_table *voltage_table)
  1221. {
  1222. unsigned int i, diff;
  1223. if (voltage_table->count <= MAX_NO_VREG_STEPS)
  1224. return;
  1225. diff = voltage_table->count - MAX_NO_VREG_STEPS;
  1226. for (i= 0; i < MAX_NO_VREG_STEPS; i++)
  1227. voltage_table->entries[i] = voltage_table->entries[i + diff];
  1228. voltage_table->count = MAX_NO_VREG_STEPS;
  1229. }
  1230. int cypress_construct_voltage_tables(struct radeon_device *rdev)
  1231. {
  1232. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1233. int ret;
  1234. ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0,
  1235. &eg_pi->vddc_voltage_table);
  1236. if (ret)
  1237. return ret;
  1238. if (eg_pi->vddc_voltage_table.count > MAX_NO_VREG_STEPS)
  1239. cypress_trim_voltage_table_to_fit_state_table(rdev,
  1240. &eg_pi->vddc_voltage_table);
  1241. if (eg_pi->vddci_control) {
  1242. ret = radeon_atom_get_voltage_table(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0,
  1243. &eg_pi->vddci_voltage_table);
  1244. if (ret)
  1245. return ret;
  1246. if (eg_pi->vddci_voltage_table.count > MAX_NO_VREG_STEPS)
  1247. cypress_trim_voltage_table_to_fit_state_table(rdev,
  1248. &eg_pi->vddci_voltage_table);
  1249. }
  1250. return 0;
  1251. }
  1252. static void cypress_populate_smc_voltage_table(struct radeon_device *rdev,
  1253. struct atom_voltage_table *voltage_table,
  1254. RV770_SMC_STATETABLE *table)
  1255. {
  1256. unsigned int i;
  1257. for (i = 0; i < voltage_table->count; i++) {
  1258. table->highSMIO[i] = 0;
  1259. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  1260. }
  1261. }
  1262. int cypress_populate_smc_voltage_tables(struct radeon_device *rdev,
  1263. RV770_SMC_STATETABLE *table)
  1264. {
  1265. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1266. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1267. unsigned char i;
  1268. if (eg_pi->vddc_voltage_table.count) {
  1269. cypress_populate_smc_voltage_table(rdev,
  1270. &eg_pi->vddc_voltage_table,
  1271. table);
  1272. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDC] = 0;
  1273. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDC] =
  1274. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  1275. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  1276. if (pi->max_vddc_in_table <=
  1277. eg_pi->vddc_voltage_table.entries[i].value) {
  1278. table->maxVDDCIndexInPPTable = i;
  1279. break;
  1280. }
  1281. }
  1282. }
  1283. if (eg_pi->vddci_voltage_table.count) {
  1284. cypress_populate_smc_voltage_table(rdev,
  1285. &eg_pi->vddci_voltage_table,
  1286. table);
  1287. table->voltageMaskTable.highMask[RV770_SMC_VOLTAGEMASK_VDDCI] = 0;
  1288. table->voltageMaskTable.lowMask[RV770_SMC_VOLTAGEMASK_VDDCI] =
  1289. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  1290. }
  1291. return 0;
  1292. }
  1293. static u32 cypress_get_mclk_split_point(struct atom_memory_info *memory_info)
  1294. {
  1295. if ((memory_info->mem_type == MEM_TYPE_GDDR3) ||
  1296. (memory_info->mem_type == MEM_TYPE_DDR3))
  1297. return 30000;
  1298. return 0;
  1299. }
  1300. int cypress_get_mvdd_configuration(struct radeon_device *rdev)
  1301. {
  1302. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1303. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1304. u8 module_index;
  1305. struct atom_memory_info memory_info;
  1306. u32 tmp = RREG32(GENERAL_PWRMGT);
  1307. if (!(tmp & BACKBIAS_PAD_EN)) {
  1308. eg_pi->mvdd_high_index = 0;
  1309. eg_pi->mvdd_low_index = 1;
  1310. pi->mvdd_control = false;
  1311. return 0;
  1312. }
  1313. if (tmp & BACKBIAS_VALUE)
  1314. eg_pi->mvdd_high_index = 1;
  1315. else
  1316. eg_pi->mvdd_high_index = 0;
  1317. eg_pi->mvdd_low_index =
  1318. (eg_pi->mvdd_high_index == 0) ? 1 : 0;
  1319. module_index = rv770_get_memory_module_index(rdev);
  1320. if (radeon_atom_get_memory_info(rdev, module_index, &memory_info)) {
  1321. pi->mvdd_control = false;
  1322. return 0;
  1323. }
  1324. pi->mvdd_split_frequency =
  1325. cypress_get_mclk_split_point(&memory_info);
  1326. if (pi->mvdd_split_frequency == 0) {
  1327. pi->mvdd_control = false;
  1328. return 0;
  1329. }
  1330. return 0;
  1331. }
  1332. static int cypress_init_smc_table(struct radeon_device *rdev,
  1333. struct radeon_ps *radeon_boot_state)
  1334. {
  1335. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1336. RV770_SMC_STATETABLE *table = &pi->smc_statetable;
  1337. int ret;
  1338. memset(table, 0, sizeof(RV770_SMC_STATETABLE));
  1339. cypress_populate_smc_voltage_tables(rdev, table);
  1340. switch (rdev->pm.int_thermal_type) {
  1341. case THERMAL_TYPE_EVERGREEN:
  1342. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1343. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1344. break;
  1345. case THERMAL_TYPE_NONE:
  1346. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1347. break;
  1348. default:
  1349. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1350. break;
  1351. }
  1352. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1353. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1354. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1355. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1356. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1357. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1358. if (pi->mem_gddr5)
  1359. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1360. ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1361. if (ret)
  1362. return ret;
  1363. ret = cypress_populate_smc_acpi_state(rdev, table);
  1364. if (ret)
  1365. return ret;
  1366. table->driverState = table->initialState;
  1367. return rv770_copy_bytes_to_smc(rdev,
  1368. pi->state_table_start,
  1369. (u8 *)table, sizeof(RV770_SMC_STATETABLE),
  1370. pi->sram_end);
  1371. }
  1372. int cypress_populate_mc_reg_table(struct radeon_device *rdev,
  1373. struct radeon_ps *radeon_boot_state)
  1374. {
  1375. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1376. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1377. struct rv7xx_ps *boot_state = rv770_get_ps(radeon_boot_state);
  1378. SMC_Evergreen_MCRegisters mc_reg_table = { 0 };
  1379. rv770_write_smc_soft_register(rdev,
  1380. RV770_SMC_SOFT_REGISTER_seq_index, 1);
  1381. cypress_populate_mc_reg_addresses(rdev, &mc_reg_table);
  1382. cypress_convert_mc_reg_table_entry_to_smc(rdev,
  1383. &boot_state->low,
  1384. &mc_reg_table.data[0]);
  1385. cypress_convert_mc_registers(&eg_pi->mc_reg_table.mc_reg_table_entry[0],
  1386. &mc_reg_table.data[1], eg_pi->mc_reg_table.last,
  1387. eg_pi->mc_reg_table.valid_flag);
  1388. cypress_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, &mc_reg_table);
  1389. return rv770_copy_bytes_to_smc(rdev, eg_pi->mc_reg_table_start,
  1390. (u8 *)&mc_reg_table, sizeof(SMC_Evergreen_MCRegisters),
  1391. pi->sram_end);
  1392. }
  1393. int cypress_get_table_locations(struct radeon_device *rdev)
  1394. {
  1395. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1396. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1397. u32 tmp;
  1398. int ret;
  1399. ret = rv770_read_smc_sram_dword(rdev,
  1400. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1401. EVERGREEN_SMC_FIRMWARE_HEADER_stateTable,
  1402. &tmp, pi->sram_end);
  1403. if (ret)
  1404. return ret;
  1405. pi->state_table_start = (u16)tmp;
  1406. ret = rv770_read_smc_sram_dword(rdev,
  1407. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1408. EVERGREEN_SMC_FIRMWARE_HEADER_softRegisters,
  1409. &tmp, pi->sram_end);
  1410. if (ret)
  1411. return ret;
  1412. pi->soft_regs_start = (u16)tmp;
  1413. ret = rv770_read_smc_sram_dword(rdev,
  1414. EVERGREEN_SMC_FIRMWARE_HEADER_LOCATION +
  1415. EVERGREEN_SMC_FIRMWARE_HEADER_mcRegisterTable,
  1416. &tmp, pi->sram_end);
  1417. if (ret)
  1418. return ret;
  1419. eg_pi->mc_reg_table_start = (u16)tmp;
  1420. return 0;
  1421. }
  1422. void cypress_enable_display_gap(struct radeon_device *rdev)
  1423. {
  1424. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  1425. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  1426. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  1427. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  1428. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  1429. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  1430. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  1431. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  1432. }
  1433. static void cypress_program_display_gap(struct radeon_device *rdev)
  1434. {
  1435. u32 tmp, pipe;
  1436. int i;
  1437. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  1438. if (rdev->pm.dpm.new_active_crtc_count > 0)
  1439. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1440. else
  1441. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1442. if (rdev->pm.dpm.new_active_crtc_count > 1)
  1443. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  1444. else
  1445. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  1446. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  1447. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  1448. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  1449. if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
  1450. (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  1451. /* find the first active crtc */
  1452. for (i = 0; i < rdev->num_crtc; i++) {
  1453. if (rdev->pm.dpm.new_active_crtcs & (1 << i))
  1454. break;
  1455. }
  1456. if (i == rdev->num_crtc)
  1457. pipe = 0;
  1458. else
  1459. pipe = i;
  1460. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  1461. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  1462. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  1463. }
  1464. cypress_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
  1465. }
  1466. void cypress_dpm_setup_asic(struct radeon_device *rdev)
  1467. {
  1468. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1469. rv740_read_clock_registers(rdev);
  1470. rv770_read_voltage_smio_registers(rdev);
  1471. rv770_get_max_vddc(rdev);
  1472. rv770_get_memory_type(rdev);
  1473. if (eg_pi->pcie_performance_request)
  1474. eg_pi->pcie_performance_request_registered = false;
  1475. if (eg_pi->pcie_performance_request)
  1476. cypress_advertise_gen2_capability(rdev);
  1477. rv770_get_pcie_gen2_status(rdev);
  1478. rv770_enable_acpi_pm(rdev);
  1479. }
  1480. int cypress_dpm_enable(struct radeon_device *rdev)
  1481. {
  1482. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1483. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1484. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1485. int ret;
  1486. if (pi->gfx_clock_gating)
  1487. rv770_restore_cgcg(rdev);
  1488. if (rv770_dpm_enabled(rdev))
  1489. return -EINVAL;
  1490. if (pi->voltage_control) {
  1491. rv770_enable_voltage_control(rdev, true);
  1492. ret = cypress_construct_voltage_tables(rdev);
  1493. if (ret) {
  1494. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  1495. return ret;
  1496. }
  1497. }
  1498. if (pi->mvdd_control) {
  1499. ret = cypress_get_mvdd_configuration(rdev);
  1500. if (ret) {
  1501. DRM_ERROR("cypress_get_mvdd_configuration failed\n");
  1502. return ret;
  1503. }
  1504. }
  1505. if (eg_pi->dynamic_ac_timing) {
  1506. cypress_set_mc_reg_address_table(rdev);
  1507. cypress_force_mc_use_s0(rdev, boot_ps);
  1508. ret = cypress_initialize_mc_reg_table(rdev);
  1509. if (ret)
  1510. eg_pi->dynamic_ac_timing = false;
  1511. cypress_force_mc_use_s1(rdev, boot_ps);
  1512. }
  1513. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  1514. rv770_enable_backbias(rdev, true);
  1515. if (pi->dynamic_ss)
  1516. cypress_enable_spread_spectrum(rdev, true);
  1517. if (pi->thermal_protection)
  1518. rv770_enable_thermal_protection(rdev, true);
  1519. rv770_setup_bsp(rdev);
  1520. rv770_program_git(rdev);
  1521. rv770_program_tp(rdev);
  1522. rv770_program_tpp(rdev);
  1523. rv770_program_sstp(rdev);
  1524. rv770_program_engine_speed_parameters(rdev);
  1525. cypress_enable_display_gap(rdev);
  1526. rv770_program_vc(rdev);
  1527. if (pi->dynamic_pcie_gen2)
  1528. cypress_enable_dynamic_pcie_gen2(rdev, true);
  1529. ret = rv770_upload_firmware(rdev);
  1530. if (ret) {
  1531. DRM_ERROR("rv770_upload_firmware failed\n");
  1532. return ret;
  1533. }
  1534. ret = cypress_get_table_locations(rdev);
  1535. if (ret) {
  1536. DRM_ERROR("cypress_get_table_locations failed\n");
  1537. return ret;
  1538. }
  1539. ret = cypress_init_smc_table(rdev, boot_ps);
  1540. if (ret) {
  1541. DRM_ERROR("cypress_init_smc_table failed\n");
  1542. return ret;
  1543. }
  1544. if (eg_pi->dynamic_ac_timing) {
  1545. ret = cypress_populate_mc_reg_table(rdev, boot_ps);
  1546. if (ret) {
  1547. DRM_ERROR("cypress_populate_mc_reg_table failed\n");
  1548. return ret;
  1549. }
  1550. }
  1551. cypress_program_response_times(rdev);
  1552. r7xx_start_smc(rdev);
  1553. ret = cypress_notify_smc_display_change(rdev, false);
  1554. if (ret) {
  1555. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  1556. return ret;
  1557. }
  1558. cypress_enable_sclk_control(rdev, true);
  1559. if (eg_pi->memory_transition)
  1560. cypress_enable_mclk_control(rdev, true);
  1561. cypress_start_dpm(rdev);
  1562. if (pi->gfx_clock_gating)
  1563. cypress_gfx_clock_gating_enable(rdev, true);
  1564. if (pi->mg_clock_gating)
  1565. cypress_mg_clock_gating_enable(rdev, true);
  1566. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  1567. return 0;
  1568. }
  1569. void cypress_dpm_disable(struct radeon_device *rdev)
  1570. {
  1571. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1572. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1573. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  1574. if (!rv770_dpm_enabled(rdev))
  1575. return;
  1576. rv770_clear_vc(rdev);
  1577. if (pi->thermal_protection)
  1578. rv770_enable_thermal_protection(rdev, false);
  1579. if (pi->dynamic_pcie_gen2)
  1580. cypress_enable_dynamic_pcie_gen2(rdev, false);
  1581. if (rdev->irq.installed &&
  1582. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  1583. rdev->irq.dpm_thermal = false;
  1584. radeon_irq_set(rdev);
  1585. }
  1586. if (pi->gfx_clock_gating)
  1587. cypress_gfx_clock_gating_enable(rdev, false);
  1588. if (pi->mg_clock_gating)
  1589. cypress_mg_clock_gating_enable(rdev, false);
  1590. rv770_stop_dpm(rdev);
  1591. r7xx_stop_smc(rdev);
  1592. cypress_enable_spread_spectrum(rdev, false);
  1593. if (eg_pi->dynamic_ac_timing)
  1594. cypress_force_mc_use_s1(rdev, boot_ps);
  1595. rv770_reset_smio_status(rdev);
  1596. }
  1597. int cypress_dpm_set_power_state(struct radeon_device *rdev)
  1598. {
  1599. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1600. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  1601. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  1602. int ret;
  1603. ret = rv770_restrict_performance_levels_before_switch(rdev);
  1604. if (ret) {
  1605. DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
  1606. return ret;
  1607. }
  1608. if (eg_pi->pcie_performance_request)
  1609. cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  1610. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  1611. ret = rv770_halt_smc(rdev);
  1612. if (ret) {
  1613. DRM_ERROR("rv770_halt_smc failed\n");
  1614. return ret;
  1615. }
  1616. ret = cypress_upload_sw_state(rdev, new_ps);
  1617. if (ret) {
  1618. DRM_ERROR("cypress_upload_sw_state failed\n");
  1619. return ret;
  1620. }
  1621. if (eg_pi->dynamic_ac_timing) {
  1622. ret = cypress_upload_mc_reg_table(rdev, new_ps);
  1623. if (ret) {
  1624. DRM_ERROR("cypress_upload_mc_reg_table failed\n");
  1625. return ret;
  1626. }
  1627. }
  1628. cypress_program_memory_timing_parameters(rdev, new_ps);
  1629. ret = rv770_resume_smc(rdev);
  1630. if (ret) {
  1631. DRM_ERROR("rv770_resume_smc failed\n");
  1632. return ret;
  1633. }
  1634. ret = rv770_set_sw_state(rdev);
  1635. if (ret) {
  1636. DRM_ERROR("rv770_set_sw_state failed\n");
  1637. return ret;
  1638. }
  1639. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  1640. if (eg_pi->pcie_performance_request)
  1641. cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  1642. return 0;
  1643. }
  1644. #if 0
  1645. void cypress_dpm_reset_asic(struct radeon_device *rdev)
  1646. {
  1647. rv770_restrict_performance_levels_before_switch(rdev);
  1648. rv770_set_boot_state(rdev);
  1649. }
  1650. #endif
  1651. void cypress_dpm_display_configuration_changed(struct radeon_device *rdev)
  1652. {
  1653. cypress_program_display_gap(rdev);
  1654. }
  1655. int cypress_dpm_init(struct radeon_device *rdev)
  1656. {
  1657. struct rv7xx_power_info *pi;
  1658. struct evergreen_power_info *eg_pi;
  1659. struct atom_clock_dividers dividers;
  1660. int ret;
  1661. eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
  1662. if (eg_pi == NULL)
  1663. return -ENOMEM;
  1664. rdev->pm.dpm.priv = eg_pi;
  1665. pi = &eg_pi->rv7xx;
  1666. rv770_get_max_vddc(rdev);
  1667. eg_pi->ulv.supported = false;
  1668. pi->acpi_vddc = 0;
  1669. eg_pi->acpi_vddci = 0;
  1670. pi->min_vddc_in_table = 0;
  1671. pi->max_vddc_in_table = 0;
  1672. ret = r600_get_platform_caps(rdev);
  1673. if (ret)
  1674. return ret;
  1675. ret = rv7xx_parse_power_table(rdev);
  1676. if (ret)
  1677. return ret;
  1678. if (rdev->pm.dpm.voltage_response_time == 0)
  1679. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  1680. if (rdev->pm.dpm.backbias_response_time == 0)
  1681. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  1682. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  1683. 0, false, &dividers);
  1684. if (ret)
  1685. pi->ref_div = dividers.ref_div + 1;
  1686. else
  1687. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  1688. pi->mclk_strobe_mode_threshold = 40000;
  1689. pi->mclk_edc_enable_threshold = 40000;
  1690. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  1691. pi->rlp = RV770_RLP_DFLT;
  1692. pi->rmp = RV770_RMP_DFLT;
  1693. pi->lhp = RV770_LHP_DFLT;
  1694. pi->lmp = RV770_LMP_DFLT;
  1695. pi->voltage_control =
  1696. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  1697. pi->mvdd_control =
  1698. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  1699. eg_pi->vddci_control =
  1700. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  1701. rv770_get_engine_memory_ss(rdev);
  1702. pi->asi = RV770_ASI_DFLT;
  1703. pi->pasi = CYPRESS_HASI_DFLT;
  1704. pi->vrc = CYPRESS_VRC_DFLT;
  1705. pi->power_gating = false;
  1706. if ((rdev->family == CHIP_CYPRESS) ||
  1707. (rdev->family == CHIP_HEMLOCK))
  1708. pi->gfx_clock_gating = false;
  1709. else
  1710. pi->gfx_clock_gating = true;
  1711. pi->mg_clock_gating = true;
  1712. pi->mgcgtssm = true;
  1713. eg_pi->ls_clock_gating = false;
  1714. eg_pi->sclk_deep_sleep = false;
  1715. pi->dynamic_pcie_gen2 = true;
  1716. if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  1717. pi->thermal_protection = true;
  1718. else
  1719. pi->thermal_protection = false;
  1720. pi->display_gap = true;
  1721. if (rdev->flags & RADEON_IS_MOBILITY)
  1722. pi->dcodt = true;
  1723. else
  1724. pi->dcodt = false;
  1725. pi->ulps = true;
  1726. eg_pi->dynamic_ac_timing = true;
  1727. eg_pi->abm = true;
  1728. eg_pi->mcls = true;
  1729. eg_pi->light_sleep = true;
  1730. eg_pi->memory_transition = true;
  1731. #if defined(CONFIG_ACPI)
  1732. eg_pi->pcie_performance_request =
  1733. radeon_acpi_is_pcie_performance_request_supported(rdev);
  1734. #else
  1735. eg_pi->pcie_performance_request = false;
  1736. #endif
  1737. if ((rdev->family == CHIP_CYPRESS) ||
  1738. (rdev->family == CHIP_HEMLOCK) ||
  1739. (rdev->family == CHIP_JUNIPER))
  1740. eg_pi->dll_default_on = true;
  1741. else
  1742. eg_pi->dll_default_on = false;
  1743. eg_pi->sclk_deep_sleep = false;
  1744. pi->mclk_stutter_mode_threshold = 0;
  1745. pi->sram_end = SMC_RAM_END;
  1746. return 0;
  1747. }
  1748. void cypress_dpm_fini(struct radeon_device *rdev)
  1749. {
  1750. int i;
  1751. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  1752. kfree(rdev->pm.dpm.ps[i].ps_priv);
  1753. }
  1754. kfree(rdev->pm.dpm.ps);
  1755. kfree(rdev->pm.dpm.priv);
  1756. }
  1757. bool cypress_dpm_vblank_too_short(struct radeon_device *rdev)
  1758. {
  1759. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1760. u32 vblank_time = r600_dpm_get_vblank_time(rdev);
  1761. /* we never hit the non-gddr5 limit so disable it */
  1762. u32 switch_limit = pi->mem_gddr5 ? 450 : 0;
  1763. if (vblank_time < switch_limit)
  1764. return true;
  1765. else
  1766. return false;
  1767. }