ci_smc.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include "radeon.h"
  26. #include "cikd.h"
  27. #include "ppsmc.h"
  28. #include "radeon_ucode.h"
  29. #include "ci_dpm.h"
  30. static int ci_set_smc_sram_address(struct radeon_device *rdev,
  31. u32 smc_address, u32 limit)
  32. {
  33. if (smc_address & 3)
  34. return -EINVAL;
  35. if ((smc_address + 3) > limit)
  36. return -EINVAL;
  37. WREG32(SMC_IND_INDEX_0, smc_address);
  38. WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
  39. return 0;
  40. }
  41. int ci_copy_bytes_to_smc(struct radeon_device *rdev,
  42. u32 smc_start_address,
  43. const u8 *src, u32 byte_count, u32 limit)
  44. {
  45. unsigned long flags;
  46. u32 data, original_data;
  47. u32 addr;
  48. u32 extra_shift;
  49. int ret = 0;
  50. if (smc_start_address & 3)
  51. return -EINVAL;
  52. if ((smc_start_address + byte_count) > limit)
  53. return -EINVAL;
  54. addr = smc_start_address;
  55. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  56. while (byte_count >= 4) {
  57. /* SMC address space is BE */
  58. data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];
  59. ret = ci_set_smc_sram_address(rdev, addr, limit);
  60. if (ret)
  61. goto done;
  62. WREG32(SMC_IND_DATA_0, data);
  63. src += 4;
  64. byte_count -= 4;
  65. addr += 4;
  66. }
  67. /* RMW for the final bytes */
  68. if (byte_count > 0) {
  69. data = 0;
  70. ret = ci_set_smc_sram_address(rdev, addr, limit);
  71. if (ret)
  72. goto done;
  73. original_data = RREG32(SMC_IND_DATA_0);
  74. extra_shift = 8 * (4 - byte_count);
  75. while (byte_count > 0) {
  76. data = (data << 8) + *src++;
  77. byte_count--;
  78. }
  79. data <<= extra_shift;
  80. data |= (original_data & ~((~0UL) << extra_shift));
  81. ret = ci_set_smc_sram_address(rdev, addr, limit);
  82. if (ret)
  83. goto done;
  84. WREG32(SMC_IND_DATA_0, data);
  85. }
  86. done:
  87. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  88. return ret;
  89. }
  90. void ci_start_smc(struct radeon_device *rdev)
  91. {
  92. u32 tmp = RREG32_SMC(SMC_SYSCON_RESET_CNTL);
  93. tmp &= ~RST_REG;
  94. WREG32_SMC(SMC_SYSCON_RESET_CNTL, tmp);
  95. }
  96. void ci_reset_smc(struct radeon_device *rdev)
  97. {
  98. u32 tmp = RREG32_SMC(SMC_SYSCON_RESET_CNTL);
  99. tmp |= RST_REG;
  100. WREG32_SMC(SMC_SYSCON_RESET_CNTL, tmp);
  101. }
  102. int ci_program_jump_on_start(struct radeon_device *rdev)
  103. {
  104. static const u8 data[] = { 0xE0, 0x00, 0x80, 0x40 };
  105. return ci_copy_bytes_to_smc(rdev, 0x0, data, 4, sizeof(data)+1);
  106. }
  107. void ci_stop_smc_clock(struct radeon_device *rdev)
  108. {
  109. u32 tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  110. tmp |= CK_DISABLE;
  111. WREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0, tmp);
  112. }
  113. void ci_start_smc_clock(struct radeon_device *rdev)
  114. {
  115. u32 tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  116. tmp &= ~CK_DISABLE;
  117. WREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0, tmp);
  118. }
  119. bool ci_is_smc_running(struct radeon_device *rdev)
  120. {
  121. u32 clk = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  122. u32 pc_c = RREG32_SMC(SMC_PC_C);
  123. if (!(clk & CK_DISABLE) && (0x20100 <= pc_c))
  124. return true;
  125. return false;
  126. }
  127. #if 0
  128. PPSMC_Result ci_wait_for_smc_inactive(struct radeon_device *rdev)
  129. {
  130. u32 tmp;
  131. int i;
  132. if (!ci_is_smc_running(rdev))
  133. return PPSMC_Result_OK;
  134. for (i = 0; i < rdev->usec_timeout; i++) {
  135. tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  136. if ((tmp & CKEN) == 0)
  137. break;
  138. udelay(1);
  139. }
  140. return PPSMC_Result_OK;
  141. }
  142. #endif
  143. int ci_load_smc_ucode(struct radeon_device *rdev, u32 limit)
  144. {
  145. unsigned long flags;
  146. u32 ucode_start_address;
  147. u32 ucode_size;
  148. const u8 *src;
  149. u32 data;
  150. if (!rdev->smc_fw)
  151. return -EINVAL;
  152. if (rdev->new_fw) {
  153. const struct smc_firmware_header_v1_0 *hdr =
  154. (const struct smc_firmware_header_v1_0 *)rdev->smc_fw->data;
  155. radeon_ucode_print_smc_hdr(&hdr->header);
  156. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  157. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  158. src = (const u8 *)
  159. (rdev->smc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  160. } else {
  161. switch (rdev->family) {
  162. case CHIP_BONAIRE:
  163. ucode_start_address = BONAIRE_SMC_UCODE_START;
  164. ucode_size = BONAIRE_SMC_UCODE_SIZE;
  165. break;
  166. case CHIP_HAWAII:
  167. ucode_start_address = HAWAII_SMC_UCODE_START;
  168. ucode_size = HAWAII_SMC_UCODE_SIZE;
  169. break;
  170. default:
  171. DRM_ERROR("unknown asic in smc ucode loader\n");
  172. BUG();
  173. }
  174. src = (const u8 *)rdev->smc_fw->data;
  175. }
  176. if (ucode_size & 3)
  177. return -EINVAL;
  178. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  179. WREG32(SMC_IND_INDEX_0, ucode_start_address);
  180. WREG32_P(SMC_IND_ACCESS_CNTL, AUTO_INCREMENT_IND_0, ~AUTO_INCREMENT_IND_0);
  181. while (ucode_size >= 4) {
  182. /* SMC address space is BE */
  183. data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];
  184. WREG32(SMC_IND_DATA_0, data);
  185. src += 4;
  186. ucode_size -= 4;
  187. }
  188. WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
  189. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  190. return 0;
  191. }
  192. int ci_read_smc_sram_dword(struct radeon_device *rdev,
  193. u32 smc_address, u32 *value, u32 limit)
  194. {
  195. unsigned long flags;
  196. int ret;
  197. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  198. ret = ci_set_smc_sram_address(rdev, smc_address, limit);
  199. if (ret == 0)
  200. *value = RREG32(SMC_IND_DATA_0);
  201. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  202. return ret;
  203. }
  204. int ci_write_smc_sram_dword(struct radeon_device *rdev,
  205. u32 smc_address, u32 value, u32 limit)
  206. {
  207. unsigned long flags;
  208. int ret;
  209. spin_lock_irqsave(&rdev->smc_idx_lock, flags);
  210. ret = ci_set_smc_sram_address(rdev, smc_address, limit);
  211. if (ret == 0)
  212. WREG32(SMC_IND_DATA_0, value);
  213. spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
  214. return ret;
  215. }