atombios_encoders.c 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <linux/backlight.h>
  27. #include <linux/dmi.h>
  28. #include <linux/pci.h>
  29. #include <drm/drm_crtc_helper.h>
  30. #include <drm/drm_file.h>
  31. #include <drm/radeon_drm.h>
  32. #include <acpi/video.h>
  33. #include "atom.h"
  34. #include "radeon_atombios.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_audio.h"
  38. extern int atom_debug;
  39. static u8
  40. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  41. {
  42. u8 backlight_level;
  43. u32 bios_2_scratch;
  44. if (rdev->family >= CHIP_R600)
  45. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  46. else
  47. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  48. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  49. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  50. return backlight_level;
  51. }
  52. static void
  53. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  54. u8 backlight_level)
  55. {
  56. u32 bios_2_scratch;
  57. if (rdev->family >= CHIP_R600)
  58. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  59. else
  60. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  61. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  62. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  63. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  64. if (rdev->family >= CHIP_R600)
  65. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  66. else
  67. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  68. }
  69. u8
  70. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  71. {
  72. struct drm_device *dev = radeon_encoder->base.dev;
  73. struct radeon_device *rdev = dev->dev_private;
  74. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  75. return 0;
  76. return radeon_atom_get_backlight_level_from_reg(rdev);
  77. }
  78. void
  79. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  80. {
  81. struct drm_encoder *encoder = &radeon_encoder->base;
  82. struct drm_device *dev = radeon_encoder->base.dev;
  83. struct radeon_device *rdev = dev->dev_private;
  84. struct radeon_encoder_atom_dig *dig;
  85. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  86. int index;
  87. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  88. return;
  89. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  90. radeon_encoder->enc_priv) {
  91. dig = radeon_encoder->enc_priv;
  92. dig->backlight_level = level;
  93. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  94. switch (radeon_encoder->encoder_id) {
  95. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  96. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  97. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  98. if (dig->backlight_level == 0) {
  99. args.ucAction = ATOM_LCD_BLOFF;
  100. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  101. } else {
  102. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  103. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  104. args.ucAction = ATOM_LCD_BLON;
  105. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  106. }
  107. break;
  108. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  109. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  110. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  111. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  112. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  113. if (dig->backlight_level == 0)
  114. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  115. else {
  116. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  117. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  118. }
  119. break;
  120. default:
  121. break;
  122. }
  123. }
  124. }
  125. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  126. {
  127. u8 level;
  128. /* Convert brightness to hardware level */
  129. if (bd->props.brightness < 0)
  130. level = 0;
  131. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  132. level = RADEON_MAX_BL_LEVEL;
  133. else
  134. level = bd->props.brightness;
  135. return level;
  136. }
  137. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  138. {
  139. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  140. struct radeon_encoder *radeon_encoder = pdata->encoder;
  141. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  142. return 0;
  143. }
  144. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  145. {
  146. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  147. struct radeon_encoder *radeon_encoder = pdata->encoder;
  148. struct drm_device *dev = radeon_encoder->base.dev;
  149. struct radeon_device *rdev = dev->dev_private;
  150. return radeon_atom_get_backlight_level_from_reg(rdev);
  151. }
  152. static const struct backlight_ops radeon_atom_backlight_ops = {
  153. .get_brightness = radeon_atom_backlight_get_brightness,
  154. .update_status = radeon_atom_backlight_update_status,
  155. };
  156. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  157. struct drm_connector *drm_connector)
  158. {
  159. struct drm_device *dev = radeon_encoder->base.dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. struct backlight_device *bd;
  162. struct backlight_properties props;
  163. struct radeon_backlight_privdata *pdata;
  164. struct radeon_encoder_atom_dig *dig;
  165. char bl_name[16];
  166. /* Mac laptops with multiple GPUs use the gmux driver for backlight
  167. * so don't register a backlight device
  168. */
  169. if ((rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
  170. (rdev->pdev->device == 0x6741) &&
  171. !dmi_match(DMI_PRODUCT_NAME, "iMac12,1"))
  172. return;
  173. if (!radeon_encoder->enc_priv)
  174. return;
  175. if (!rdev->is_atom_bios)
  176. return;
  177. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  178. return;
  179. if (!acpi_video_backlight_use_native()) {
  180. drm_info(dev, "Skipping radeon atom DIG backlight registration\n");
  181. return;
  182. }
  183. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  184. if (!pdata) {
  185. DRM_ERROR("Memory allocation failed\n");
  186. goto error;
  187. }
  188. memset(&props, 0, sizeof(props));
  189. props.max_brightness = RADEON_MAX_BL_LEVEL;
  190. props.type = BACKLIGHT_RAW;
  191. snprintf(bl_name, sizeof(bl_name),
  192. "radeon_bl%d", dev->primary->index);
  193. bd = backlight_device_register(bl_name, drm_connector->kdev,
  194. pdata, &radeon_atom_backlight_ops, &props);
  195. if (IS_ERR(bd)) {
  196. DRM_ERROR("Backlight registration failed\n");
  197. goto error;
  198. }
  199. pdata->encoder = radeon_encoder;
  200. dig = radeon_encoder->enc_priv;
  201. dig->bl_dev = bd;
  202. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  203. /* Set a reasonable default here if the level is 0 otherwise
  204. * fbdev will attempt to turn the backlight on after console
  205. * unblanking and it will try and restore 0 which turns the backlight
  206. * off again.
  207. */
  208. if (bd->props.brightness == 0)
  209. bd->props.brightness = RADEON_MAX_BL_LEVEL;
  210. bd->props.power = FB_BLANK_UNBLANK;
  211. backlight_update_status(bd);
  212. DRM_INFO("radeon atom DIG backlight initialized\n");
  213. rdev->mode_info.bl_encoder = radeon_encoder;
  214. return;
  215. error:
  216. kfree(pdata);
  217. return;
  218. }
  219. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  220. {
  221. struct drm_device *dev = radeon_encoder->base.dev;
  222. struct radeon_device *rdev = dev->dev_private;
  223. struct backlight_device *bd = NULL;
  224. struct radeon_encoder_atom_dig *dig;
  225. if (!radeon_encoder->enc_priv)
  226. return;
  227. if (!rdev->is_atom_bios)
  228. return;
  229. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  230. return;
  231. dig = radeon_encoder->enc_priv;
  232. bd = dig->bl_dev;
  233. dig->bl_dev = NULL;
  234. if (bd) {
  235. struct radeon_legacy_backlight_privdata *pdata;
  236. pdata = bl_get_data(bd);
  237. backlight_device_unregister(bd);
  238. kfree(pdata);
  239. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  240. }
  241. }
  242. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  243. const struct drm_display_mode *mode,
  244. struct drm_display_mode *adjusted_mode)
  245. {
  246. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  247. struct drm_device *dev = encoder->dev;
  248. struct radeon_device *rdev = dev->dev_private;
  249. /* set the active encoder to connector routing */
  250. radeon_encoder_set_active_device(encoder);
  251. drm_mode_set_crtcinfo(adjusted_mode, 0);
  252. /* hw bug */
  253. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  254. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  255. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  256. /* vertical FP must be at least 1 */
  257. if (mode->crtc_vsync_start == mode->crtc_vdisplay)
  258. adjusted_mode->crtc_vsync_start++;
  259. /* get the native mode for scaling */
  260. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  261. radeon_panel_mode_fixup(encoder, adjusted_mode);
  262. } else if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  263. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  264. if (tv_dac) {
  265. if (tv_dac->tv_std == TV_STD_NTSC ||
  266. tv_dac->tv_std == TV_STD_NTSC_J ||
  267. tv_dac->tv_std == TV_STD_PAL_M)
  268. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  269. else
  270. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  271. }
  272. } else if (radeon_encoder->rmx_type != RMX_OFF) {
  273. radeon_panel_mode_fixup(encoder, adjusted_mode);
  274. }
  275. if (ASIC_IS_DCE3(rdev) &&
  276. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  277. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  278. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  279. radeon_dp_set_link_config(connector, adjusted_mode);
  280. }
  281. return true;
  282. }
  283. static void
  284. atombios_dac_setup(struct drm_encoder *encoder, int action)
  285. {
  286. struct drm_device *dev = encoder->dev;
  287. struct radeon_device *rdev = dev->dev_private;
  288. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  289. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  290. int index = 0;
  291. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  292. memset(&args, 0, sizeof(args));
  293. switch (radeon_encoder->encoder_id) {
  294. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  295. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  296. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  297. break;
  298. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  299. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  300. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  301. break;
  302. }
  303. args.ucAction = action;
  304. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  305. args.ucDacStandard = ATOM_DAC1_PS2;
  306. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  307. args.ucDacStandard = ATOM_DAC1_CV;
  308. else {
  309. switch (dac_info->tv_std) {
  310. case TV_STD_PAL:
  311. case TV_STD_PAL_M:
  312. case TV_STD_SCART_PAL:
  313. case TV_STD_SECAM:
  314. case TV_STD_PAL_CN:
  315. args.ucDacStandard = ATOM_DAC1_PAL;
  316. break;
  317. case TV_STD_NTSC:
  318. case TV_STD_NTSC_J:
  319. case TV_STD_PAL_60:
  320. default:
  321. args.ucDacStandard = ATOM_DAC1_NTSC;
  322. break;
  323. }
  324. }
  325. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  326. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  327. }
  328. static void
  329. atombios_tv_setup(struct drm_encoder *encoder, int action)
  330. {
  331. struct drm_device *dev = encoder->dev;
  332. struct radeon_device *rdev = dev->dev_private;
  333. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  334. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  335. int index = 0;
  336. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  337. memset(&args, 0, sizeof(args));
  338. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  339. args.sTVEncoder.ucAction = action;
  340. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  341. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  342. else {
  343. switch (dac_info->tv_std) {
  344. case TV_STD_NTSC:
  345. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  346. break;
  347. case TV_STD_PAL:
  348. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  349. break;
  350. case TV_STD_PAL_M:
  351. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  352. break;
  353. case TV_STD_PAL_60:
  354. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  355. break;
  356. case TV_STD_NTSC_J:
  357. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  358. break;
  359. case TV_STD_SCART_PAL:
  360. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  361. break;
  362. case TV_STD_SECAM:
  363. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  364. break;
  365. case TV_STD_PAL_CN:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  367. break;
  368. default:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  370. break;
  371. }
  372. }
  373. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  374. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  375. }
  376. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  377. {
  378. int bpc = 8;
  379. if (encoder->crtc) {
  380. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  381. bpc = radeon_crtc->bpc;
  382. }
  383. switch (bpc) {
  384. case 0:
  385. return PANEL_BPC_UNDEFINE;
  386. case 6:
  387. return PANEL_6BIT_PER_COLOR;
  388. case 8:
  389. default:
  390. return PANEL_8BIT_PER_COLOR;
  391. case 10:
  392. return PANEL_10BIT_PER_COLOR;
  393. case 12:
  394. return PANEL_12BIT_PER_COLOR;
  395. case 16:
  396. return PANEL_16BIT_PER_COLOR;
  397. }
  398. }
  399. union dvo_encoder_control {
  400. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  401. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  402. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  403. DVO_ENCODER_CONTROL_PS_ALLOCATION_V1_4 dvo_v4;
  404. };
  405. void
  406. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  407. {
  408. struct drm_device *dev = encoder->dev;
  409. struct radeon_device *rdev = dev->dev_private;
  410. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  411. union dvo_encoder_control args;
  412. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  413. uint8_t frev, crev;
  414. memset(&args, 0, sizeof(args));
  415. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  416. return;
  417. /* some R4xx chips have the wrong frev */
  418. if (rdev->family <= CHIP_RV410)
  419. frev = 1;
  420. switch (frev) {
  421. case 1:
  422. switch (crev) {
  423. case 1:
  424. /* R4xx, R5xx */
  425. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  426. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  427. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  428. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  429. break;
  430. case 2:
  431. /* RS600/690/740 */
  432. args.dvo.sDVOEncoder.ucAction = action;
  433. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  434. /* DFP1, CRT1, TV1 depending on the type of port */
  435. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  436. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  437. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  438. break;
  439. case 3:
  440. /* R6xx */
  441. args.dvo_v3.ucAction = action;
  442. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  443. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  444. break;
  445. case 4:
  446. /* DCE8 */
  447. args.dvo_v4.ucAction = action;
  448. args.dvo_v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  449. args.dvo_v4.ucDVOConfig = 0; /* XXX */
  450. args.dvo_v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  451. break;
  452. default:
  453. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  454. break;
  455. }
  456. break;
  457. default:
  458. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  459. break;
  460. }
  461. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  462. }
  463. union lvds_encoder_control {
  464. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  465. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  466. };
  467. void
  468. atombios_digital_setup(struct drm_encoder *encoder, int action)
  469. {
  470. struct drm_device *dev = encoder->dev;
  471. struct radeon_device *rdev = dev->dev_private;
  472. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  473. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  474. union lvds_encoder_control args;
  475. int index = 0;
  476. int hdmi_detected = 0;
  477. uint8_t frev, crev;
  478. if (!dig)
  479. return;
  480. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  481. hdmi_detected = 1;
  482. memset(&args, 0, sizeof(args));
  483. switch (radeon_encoder->encoder_id) {
  484. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  485. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  486. break;
  487. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  488. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  489. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  490. break;
  491. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  492. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  493. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  494. else
  495. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  496. break;
  497. }
  498. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  499. return;
  500. switch (frev) {
  501. case 1:
  502. case 2:
  503. switch (crev) {
  504. case 1:
  505. args.v1.ucMisc = 0;
  506. args.v1.ucAction = action;
  507. if (hdmi_detected)
  508. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  509. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  510. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  511. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  512. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  513. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  514. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  515. } else {
  516. if (dig->linkb)
  517. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  518. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  519. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  520. /*if (pScrn->rgbBits == 8) */
  521. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  522. }
  523. break;
  524. case 2:
  525. case 3:
  526. args.v2.ucMisc = 0;
  527. args.v2.ucAction = action;
  528. if (crev == 3) {
  529. if (dig->coherent_mode)
  530. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  531. }
  532. if (hdmi_detected)
  533. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  534. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  535. args.v2.ucTruncate = 0;
  536. args.v2.ucSpatial = 0;
  537. args.v2.ucTemporal = 0;
  538. args.v2.ucFRC = 0;
  539. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  540. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  541. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  542. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  543. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  544. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  545. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  546. }
  547. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  548. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  549. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  550. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  551. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  552. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  553. }
  554. } else {
  555. if (dig->linkb)
  556. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  557. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  558. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  559. }
  560. break;
  561. default:
  562. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  563. break;
  564. }
  565. break;
  566. default:
  567. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  568. break;
  569. }
  570. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  571. }
  572. int
  573. atombios_get_encoder_mode(struct drm_encoder *encoder)
  574. {
  575. struct drm_device *dev = encoder->dev;
  576. struct radeon_device *rdev = dev->dev_private;
  577. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  578. struct drm_connector *connector;
  579. struct radeon_connector *radeon_connector;
  580. struct radeon_connector_atom_dig *dig_connector;
  581. /* dp bridges are always DP */
  582. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  583. return ATOM_ENCODER_MODE_DP;
  584. /* DVO is always DVO */
  585. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  586. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  587. return ATOM_ENCODER_MODE_DVO;
  588. connector = radeon_get_connector_for_encoder(encoder);
  589. /* if we don't have an active device yet, just use one of
  590. * the connectors tied to the encoder.
  591. */
  592. if (!connector)
  593. connector = radeon_get_connector_for_encoder_init(encoder);
  594. radeon_connector = to_radeon_connector(connector);
  595. switch (connector->connector_type) {
  596. case DRM_MODE_CONNECTOR_DVII:
  597. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  598. if (radeon_audio != 0) {
  599. if (radeon_connector->use_digital &&
  600. (radeon_connector->audio == RADEON_AUDIO_ENABLE))
  601. return ATOM_ENCODER_MODE_HDMI;
  602. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  603. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  604. return ATOM_ENCODER_MODE_HDMI;
  605. else if (radeon_connector->use_digital)
  606. return ATOM_ENCODER_MODE_DVI;
  607. else
  608. return ATOM_ENCODER_MODE_CRT;
  609. } else if (radeon_connector->use_digital) {
  610. return ATOM_ENCODER_MODE_DVI;
  611. } else {
  612. return ATOM_ENCODER_MODE_CRT;
  613. }
  614. break;
  615. case DRM_MODE_CONNECTOR_DVID:
  616. case DRM_MODE_CONNECTOR_HDMIA:
  617. default:
  618. if (radeon_audio != 0) {
  619. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  620. return ATOM_ENCODER_MODE_HDMI;
  621. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  622. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  623. return ATOM_ENCODER_MODE_HDMI;
  624. else
  625. return ATOM_ENCODER_MODE_DVI;
  626. } else {
  627. return ATOM_ENCODER_MODE_DVI;
  628. }
  629. break;
  630. case DRM_MODE_CONNECTOR_LVDS:
  631. return ATOM_ENCODER_MODE_LVDS;
  632. break;
  633. case DRM_MODE_CONNECTOR_DisplayPort:
  634. dig_connector = radeon_connector->con_priv;
  635. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  636. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  637. if (radeon_audio != 0 &&
  638. drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
  639. ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
  640. return ATOM_ENCODER_MODE_DP_AUDIO;
  641. return ATOM_ENCODER_MODE_DP;
  642. } else if (radeon_audio != 0) {
  643. if (radeon_connector->audio == RADEON_AUDIO_ENABLE)
  644. return ATOM_ENCODER_MODE_HDMI;
  645. else if (drm_detect_hdmi_monitor(radeon_connector_edid(connector)) &&
  646. (radeon_connector->audio == RADEON_AUDIO_AUTO))
  647. return ATOM_ENCODER_MODE_HDMI;
  648. else
  649. return ATOM_ENCODER_MODE_DVI;
  650. } else {
  651. return ATOM_ENCODER_MODE_DVI;
  652. }
  653. break;
  654. case DRM_MODE_CONNECTOR_eDP:
  655. if (radeon_audio != 0 &&
  656. drm_detect_monitor_audio(radeon_connector_edid(connector)) &&
  657. ASIC_IS_DCE4(rdev) && !ASIC_IS_DCE5(rdev))
  658. return ATOM_ENCODER_MODE_DP_AUDIO;
  659. return ATOM_ENCODER_MODE_DP;
  660. case DRM_MODE_CONNECTOR_DVIA:
  661. case DRM_MODE_CONNECTOR_VGA:
  662. return ATOM_ENCODER_MODE_CRT;
  663. break;
  664. case DRM_MODE_CONNECTOR_Composite:
  665. case DRM_MODE_CONNECTOR_SVIDEO:
  666. case DRM_MODE_CONNECTOR_9PinDIN:
  667. /* fix me */
  668. return ATOM_ENCODER_MODE_TV;
  669. /*return ATOM_ENCODER_MODE_CV;*/
  670. break;
  671. }
  672. }
  673. /*
  674. * DIG Encoder/Transmitter Setup
  675. *
  676. * DCE 3.0/3.1
  677. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  678. * Supports up to 3 digital outputs
  679. * - 2 DIG encoder blocks.
  680. * DIG1 can drive UNIPHY link A or link B
  681. * DIG2 can drive UNIPHY link B or LVTMA
  682. *
  683. * DCE 3.2
  684. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  685. * Supports up to 5 digital outputs
  686. * - 2 DIG encoder blocks.
  687. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  688. *
  689. * DCE 4.0/5.0/6.0
  690. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  691. * Supports up to 6 digital outputs
  692. * - 6 DIG encoder blocks.
  693. * - DIG to PHY mapping is hardcoded
  694. * DIG1 drives UNIPHY0 link A, A+B
  695. * DIG2 drives UNIPHY0 link B
  696. * DIG3 drives UNIPHY1 link A, A+B
  697. * DIG4 drives UNIPHY1 link B
  698. * DIG5 drives UNIPHY2 link A, A+B
  699. * DIG6 drives UNIPHY2 link B
  700. *
  701. * DCE 4.1
  702. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  703. * Supports up to 6 digital outputs
  704. * - 2 DIG encoder blocks.
  705. * llano
  706. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  707. * ontario
  708. * DIG1 drives UNIPHY0/1/2 link A
  709. * DIG2 drives UNIPHY0/1/2 link B
  710. *
  711. * Routing
  712. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  713. * Examples:
  714. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  715. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  716. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  717. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  718. */
  719. union dig_encoder_control {
  720. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  721. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  722. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  723. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  724. };
  725. void
  726. atombios_dig_encoder_setup2(struct drm_encoder *encoder, int action, int panel_mode, int enc_override)
  727. {
  728. struct drm_device *dev = encoder->dev;
  729. struct radeon_device *rdev = dev->dev_private;
  730. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  731. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  732. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  733. union dig_encoder_control args;
  734. int index = 0;
  735. uint8_t frev, crev;
  736. int dp_clock = 0;
  737. int dp_lane_count = 0;
  738. int hpd_id = RADEON_HPD_NONE;
  739. if (connector) {
  740. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  741. struct radeon_connector_atom_dig *dig_connector =
  742. radeon_connector->con_priv;
  743. dp_clock = dig_connector->dp_clock;
  744. dp_lane_count = dig_connector->dp_lane_count;
  745. hpd_id = radeon_connector->hpd.hpd;
  746. }
  747. /* no dig encoder assigned */
  748. if (dig->dig_encoder == -1)
  749. return;
  750. memset(&args, 0, sizeof(args));
  751. if (ASIC_IS_DCE4(rdev))
  752. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  753. else {
  754. if (dig->dig_encoder)
  755. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  756. else
  757. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  758. }
  759. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  760. return;
  761. switch (frev) {
  762. case 1:
  763. switch (crev) {
  764. case 1:
  765. args.v1.ucAction = action;
  766. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  767. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  768. args.v3.ucPanelMode = panel_mode;
  769. else
  770. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  771. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  772. args.v1.ucLaneNum = dp_lane_count;
  773. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  774. args.v1.ucLaneNum = 8;
  775. else
  776. args.v1.ucLaneNum = 4;
  777. switch (radeon_encoder->encoder_id) {
  778. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  779. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  780. break;
  781. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  782. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  783. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  784. break;
  785. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  786. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  787. break;
  788. }
  789. if (dig->linkb)
  790. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  791. else
  792. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  793. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  794. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  795. break;
  796. case 2:
  797. case 3:
  798. args.v3.ucAction = action;
  799. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  800. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  801. args.v3.ucPanelMode = panel_mode;
  802. else
  803. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  804. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  805. args.v3.ucLaneNum = dp_lane_count;
  806. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  807. args.v3.ucLaneNum = 8;
  808. else
  809. args.v3.ucLaneNum = 4;
  810. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  811. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  812. if (enc_override != -1)
  813. args.v3.acConfig.ucDigSel = enc_override;
  814. else
  815. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  816. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  817. break;
  818. case 4:
  819. args.v4.ucAction = action;
  820. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  821. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  822. args.v4.ucPanelMode = panel_mode;
  823. else
  824. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  825. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  826. args.v4.ucLaneNum = dp_lane_count;
  827. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  828. args.v4.ucLaneNum = 8;
  829. else
  830. args.v4.ucLaneNum = 4;
  831. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  832. if (dp_clock == 540000)
  833. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  834. else if (dp_clock == 324000)
  835. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_3_24GHZ;
  836. else if (dp_clock == 270000)
  837. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  838. else
  839. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_1_62GHZ;
  840. }
  841. if (enc_override != -1)
  842. args.v4.acConfig.ucDigSel = enc_override;
  843. else
  844. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  845. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  846. if (hpd_id == RADEON_HPD_NONE)
  847. args.v4.ucHPD_ID = 0;
  848. else
  849. args.v4.ucHPD_ID = hpd_id + 1;
  850. break;
  851. default:
  852. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  853. break;
  854. }
  855. break;
  856. default:
  857. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  858. break;
  859. }
  860. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  861. }
  862. void
  863. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  864. {
  865. atombios_dig_encoder_setup2(encoder, action, panel_mode, -1);
  866. }
  867. union dig_transmitter_control {
  868. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  869. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  870. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  871. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  872. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  873. };
  874. void
  875. atombios_dig_transmitter_setup2(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set, int fe)
  876. {
  877. struct drm_device *dev = encoder->dev;
  878. struct radeon_device *rdev = dev->dev_private;
  879. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  880. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  881. struct drm_connector *connector;
  882. union dig_transmitter_control args;
  883. int index = 0;
  884. uint8_t frev, crev;
  885. bool is_dp = false;
  886. int pll_id = 0;
  887. int dp_clock = 0;
  888. int dp_lane_count = 0;
  889. int connector_object_id = 0;
  890. int igp_lane_info = 0;
  891. int dig_encoder = dig->dig_encoder;
  892. int hpd_id = RADEON_HPD_NONE;
  893. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  894. connector = radeon_get_connector_for_encoder_init(encoder);
  895. /* just needed to avoid bailing in the encoder check. the encoder
  896. * isn't used for init
  897. */
  898. dig_encoder = 0;
  899. } else
  900. connector = radeon_get_connector_for_encoder(encoder);
  901. if (connector) {
  902. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  903. struct radeon_connector_atom_dig *dig_connector =
  904. radeon_connector->con_priv;
  905. hpd_id = radeon_connector->hpd.hpd;
  906. dp_clock = dig_connector->dp_clock;
  907. dp_lane_count = dig_connector->dp_lane_count;
  908. connector_object_id =
  909. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  910. igp_lane_info = dig_connector->igp_lane_info;
  911. }
  912. if (encoder->crtc) {
  913. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  914. pll_id = radeon_crtc->pll_id;
  915. }
  916. /* no dig encoder assigned */
  917. if (dig_encoder == -1)
  918. return;
  919. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  920. is_dp = true;
  921. memset(&args, 0, sizeof(args));
  922. switch (radeon_encoder->encoder_id) {
  923. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  924. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  925. break;
  926. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  927. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  928. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  929. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  930. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  931. break;
  932. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  933. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  934. break;
  935. }
  936. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  937. return;
  938. switch (frev) {
  939. case 1:
  940. switch (crev) {
  941. case 1:
  942. args.v1.ucAction = action;
  943. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  944. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  945. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  946. args.v1.asMode.ucLaneSel = lane_num;
  947. args.v1.asMode.ucLaneSet = lane_set;
  948. } else {
  949. if (is_dp)
  950. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  951. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  952. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  953. else
  954. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  955. }
  956. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  957. if (dig_encoder)
  958. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  959. else
  960. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  961. if ((rdev->flags & RADEON_IS_IGP) &&
  962. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  963. if (is_dp ||
  964. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  965. if (igp_lane_info & 0x1)
  966. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  967. else if (igp_lane_info & 0x2)
  968. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  969. else if (igp_lane_info & 0x4)
  970. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  971. else if (igp_lane_info & 0x8)
  972. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  973. } else {
  974. if (igp_lane_info & 0x3)
  975. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  976. else if (igp_lane_info & 0xc)
  977. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  978. }
  979. }
  980. if (dig->linkb)
  981. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  982. else
  983. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  984. if (is_dp)
  985. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  986. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  987. if (dig->coherent_mode)
  988. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  989. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  990. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  991. }
  992. break;
  993. case 2:
  994. args.v2.ucAction = action;
  995. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  996. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  997. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  998. args.v2.asMode.ucLaneSel = lane_num;
  999. args.v2.asMode.ucLaneSet = lane_set;
  1000. } else {
  1001. if (is_dp)
  1002. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  1003. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1004. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1005. else
  1006. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1007. }
  1008. args.v2.acConfig.ucEncoderSel = dig_encoder;
  1009. if (dig->linkb)
  1010. args.v2.acConfig.ucLinkSel = 1;
  1011. switch (radeon_encoder->encoder_id) {
  1012. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1013. args.v2.acConfig.ucTransmitterSel = 0;
  1014. break;
  1015. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1016. args.v2.acConfig.ucTransmitterSel = 1;
  1017. break;
  1018. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1019. args.v2.acConfig.ucTransmitterSel = 2;
  1020. break;
  1021. }
  1022. if (is_dp) {
  1023. args.v2.acConfig.fCoherentMode = 1;
  1024. args.v2.acConfig.fDPConnector = 1;
  1025. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1026. if (dig->coherent_mode)
  1027. args.v2.acConfig.fCoherentMode = 1;
  1028. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1029. args.v2.acConfig.fDualLinkConnector = 1;
  1030. }
  1031. break;
  1032. case 3:
  1033. args.v3.ucAction = action;
  1034. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1035. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  1036. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1037. args.v3.asMode.ucLaneSel = lane_num;
  1038. args.v3.asMode.ucLaneSet = lane_set;
  1039. } else {
  1040. if (is_dp)
  1041. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  1042. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1043. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1044. else
  1045. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1046. }
  1047. if (is_dp)
  1048. args.v3.ucLaneNum = dp_lane_count;
  1049. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1050. args.v3.ucLaneNum = 8;
  1051. else
  1052. args.v3.ucLaneNum = 4;
  1053. if (dig->linkb)
  1054. args.v3.acConfig.ucLinkSel = 1;
  1055. if (dig_encoder & 1)
  1056. args.v3.acConfig.ucEncoderSel = 1;
  1057. /* Select the PLL for the PHY
  1058. * DP PHY should be clocked from external src if there is
  1059. * one.
  1060. */
  1061. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1062. if (is_dp && rdev->clock.dp_extclk)
  1063. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1064. else
  1065. args.v3.acConfig.ucRefClkSource = pll_id;
  1066. switch (radeon_encoder->encoder_id) {
  1067. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1068. args.v3.acConfig.ucTransmitterSel = 0;
  1069. break;
  1070. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1071. args.v3.acConfig.ucTransmitterSel = 1;
  1072. break;
  1073. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1074. args.v3.acConfig.ucTransmitterSel = 2;
  1075. break;
  1076. }
  1077. if (is_dp)
  1078. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1079. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1080. if (dig->coherent_mode)
  1081. args.v3.acConfig.fCoherentMode = 1;
  1082. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1083. args.v3.acConfig.fDualLinkConnector = 1;
  1084. }
  1085. break;
  1086. case 4:
  1087. args.v4.ucAction = action;
  1088. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1089. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1090. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1091. args.v4.asMode.ucLaneSel = lane_num;
  1092. args.v4.asMode.ucLaneSet = lane_set;
  1093. } else {
  1094. if (is_dp)
  1095. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1096. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1097. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1098. else
  1099. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1100. }
  1101. if (is_dp)
  1102. args.v4.ucLaneNum = dp_lane_count;
  1103. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1104. args.v4.ucLaneNum = 8;
  1105. else
  1106. args.v4.ucLaneNum = 4;
  1107. if (dig->linkb)
  1108. args.v4.acConfig.ucLinkSel = 1;
  1109. if (dig_encoder & 1)
  1110. args.v4.acConfig.ucEncoderSel = 1;
  1111. /* Select the PLL for the PHY
  1112. * DP PHY should be clocked from external src if there is
  1113. * one.
  1114. */
  1115. /* On DCE5 DCPLL usually generates the DP ref clock */
  1116. if (is_dp) {
  1117. if (rdev->clock.dp_extclk)
  1118. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1119. else
  1120. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1121. } else
  1122. args.v4.acConfig.ucRefClkSource = pll_id;
  1123. switch (radeon_encoder->encoder_id) {
  1124. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1125. args.v4.acConfig.ucTransmitterSel = 0;
  1126. break;
  1127. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1128. args.v4.acConfig.ucTransmitterSel = 1;
  1129. break;
  1130. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1131. args.v4.acConfig.ucTransmitterSel = 2;
  1132. break;
  1133. }
  1134. if (is_dp)
  1135. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1136. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1137. if (dig->coherent_mode)
  1138. args.v4.acConfig.fCoherentMode = 1;
  1139. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1140. args.v4.acConfig.fDualLinkConnector = 1;
  1141. }
  1142. break;
  1143. case 5:
  1144. args.v5.ucAction = action;
  1145. if (is_dp)
  1146. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1147. else
  1148. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1149. switch (radeon_encoder->encoder_id) {
  1150. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1151. if (dig->linkb)
  1152. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1153. else
  1154. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1155. break;
  1156. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1157. if (dig->linkb)
  1158. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1159. else
  1160. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1161. break;
  1162. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1163. if (dig->linkb)
  1164. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1165. else
  1166. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1167. break;
  1168. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1169. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYG;
  1170. break;
  1171. }
  1172. if (is_dp)
  1173. args.v5.ucLaneNum = dp_lane_count;
  1174. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1175. args.v5.ucLaneNum = 8;
  1176. else
  1177. args.v5.ucLaneNum = 4;
  1178. args.v5.ucConnObjId = connector_object_id;
  1179. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1180. if (is_dp && rdev->clock.dp_extclk)
  1181. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1182. else
  1183. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1184. if (is_dp)
  1185. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1186. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1187. if (dig->coherent_mode)
  1188. args.v5.asConfig.ucCoherentMode = 1;
  1189. }
  1190. if (hpd_id == RADEON_HPD_NONE)
  1191. args.v5.asConfig.ucHPDSel = 0;
  1192. else
  1193. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1194. args.v5.ucDigEncoderSel = (fe != -1) ? (1 << fe) : (1 << dig_encoder);
  1195. args.v5.ucDPLaneSet = lane_set;
  1196. break;
  1197. default:
  1198. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1199. break;
  1200. }
  1201. break;
  1202. default:
  1203. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1204. break;
  1205. }
  1206. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1207. }
  1208. void
  1209. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  1210. {
  1211. atombios_dig_transmitter_setup2(encoder, action, lane_num, lane_set, -1);
  1212. }
  1213. bool
  1214. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1215. {
  1216. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1217. struct drm_device *dev = radeon_connector->base.dev;
  1218. struct radeon_device *rdev = dev->dev_private;
  1219. union dig_transmitter_control args;
  1220. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1221. uint8_t frev, crev;
  1222. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1223. goto done;
  1224. if (!ASIC_IS_DCE4(rdev))
  1225. goto done;
  1226. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1227. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1228. goto done;
  1229. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1230. goto done;
  1231. memset(&args, 0, sizeof(args));
  1232. args.v1.ucAction = action;
  1233. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1234. /* wait for the panel to power up */
  1235. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1236. int i;
  1237. for (i = 0; i < 300; i++) {
  1238. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1239. return true;
  1240. mdelay(1);
  1241. }
  1242. return false;
  1243. }
  1244. done:
  1245. return true;
  1246. }
  1247. union external_encoder_control {
  1248. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1249. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1250. };
  1251. static void
  1252. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1253. struct drm_encoder *ext_encoder,
  1254. int action)
  1255. {
  1256. struct drm_device *dev = encoder->dev;
  1257. struct radeon_device *rdev = dev->dev_private;
  1258. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1259. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1260. union external_encoder_control args;
  1261. struct drm_connector *connector;
  1262. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1263. u8 frev, crev;
  1264. int dp_clock = 0;
  1265. int dp_lane_count = 0;
  1266. int connector_object_id = 0;
  1267. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1268. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1269. connector = radeon_get_connector_for_encoder_init(encoder);
  1270. else
  1271. connector = radeon_get_connector_for_encoder(encoder);
  1272. if (connector) {
  1273. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1274. struct radeon_connector_atom_dig *dig_connector =
  1275. radeon_connector->con_priv;
  1276. dp_clock = dig_connector->dp_clock;
  1277. dp_lane_count = dig_connector->dp_lane_count;
  1278. connector_object_id =
  1279. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1280. }
  1281. memset(&args, 0, sizeof(args));
  1282. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1283. return;
  1284. switch (frev) {
  1285. case 1:
  1286. /* no params on frev 1 */
  1287. break;
  1288. case 2:
  1289. switch (crev) {
  1290. case 1:
  1291. case 2:
  1292. args.v1.sDigEncoder.ucAction = action;
  1293. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1294. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1295. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1296. if (dp_clock == 270000)
  1297. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1298. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1299. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1300. args.v1.sDigEncoder.ucLaneNum = 8;
  1301. else
  1302. args.v1.sDigEncoder.ucLaneNum = 4;
  1303. break;
  1304. case 3:
  1305. args.v3.sExtEncoder.ucAction = action;
  1306. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1307. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1308. else
  1309. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1310. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1311. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1312. if (dp_clock == 270000)
  1313. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1314. else if (dp_clock == 540000)
  1315. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1316. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1317. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1318. args.v3.sExtEncoder.ucLaneNum = 8;
  1319. else
  1320. args.v3.sExtEncoder.ucLaneNum = 4;
  1321. switch (ext_enum) {
  1322. case GRAPH_OBJECT_ENUM_ID1:
  1323. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1324. break;
  1325. case GRAPH_OBJECT_ENUM_ID2:
  1326. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1327. break;
  1328. case GRAPH_OBJECT_ENUM_ID3:
  1329. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1330. break;
  1331. }
  1332. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1333. break;
  1334. default:
  1335. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1336. return;
  1337. }
  1338. break;
  1339. default:
  1340. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1341. return;
  1342. }
  1343. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1344. }
  1345. static void
  1346. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1347. {
  1348. struct drm_device *dev = encoder->dev;
  1349. struct radeon_device *rdev = dev->dev_private;
  1350. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1351. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1352. ENABLE_YUV_PS_ALLOCATION args;
  1353. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1354. uint32_t temp, reg;
  1355. memset(&args, 0, sizeof(args));
  1356. if (rdev->family >= CHIP_R600)
  1357. reg = R600_BIOS_3_SCRATCH;
  1358. else
  1359. reg = RADEON_BIOS_3_SCRATCH;
  1360. /* XXX: fix up scratch reg handling */
  1361. temp = RREG32(reg);
  1362. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1363. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1364. (radeon_crtc->crtc_id << 18)));
  1365. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1366. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1367. else
  1368. WREG32(reg, 0);
  1369. if (enable)
  1370. args.ucEnable = ATOM_ENABLE;
  1371. args.ucCRTC = radeon_crtc->crtc_id;
  1372. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1373. WREG32(reg, temp);
  1374. }
  1375. static void
  1376. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1377. {
  1378. struct drm_device *dev = encoder->dev;
  1379. struct radeon_device *rdev = dev->dev_private;
  1380. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1381. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1382. int index = 0;
  1383. memset(&args, 0, sizeof(args));
  1384. switch (radeon_encoder->encoder_id) {
  1385. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1386. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1387. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1388. break;
  1389. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1390. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1391. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1392. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1393. break;
  1394. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1395. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1396. break;
  1397. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1398. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1399. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1400. else
  1401. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1402. break;
  1403. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1404. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1405. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1406. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1407. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1408. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1409. else
  1410. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1411. break;
  1412. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1413. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1414. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1415. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1416. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1417. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1418. else
  1419. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1420. break;
  1421. default:
  1422. return;
  1423. }
  1424. switch (mode) {
  1425. case DRM_MODE_DPMS_ON:
  1426. args.ucAction = ATOM_ENABLE;
  1427. /* workaround for DVOOutputControl on some RS690 systems */
  1428. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1429. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1430. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1431. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1432. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1433. } else
  1434. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1435. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1436. if (rdev->mode_info.bl_encoder) {
  1437. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1438. atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
  1439. } else {
  1440. args.ucAction = ATOM_LCD_BLON;
  1441. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1442. }
  1443. }
  1444. break;
  1445. case DRM_MODE_DPMS_STANDBY:
  1446. case DRM_MODE_DPMS_SUSPEND:
  1447. case DRM_MODE_DPMS_OFF:
  1448. args.ucAction = ATOM_DISABLE;
  1449. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1450. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1451. args.ucAction = ATOM_LCD_BLOFF;
  1452. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1453. }
  1454. break;
  1455. }
  1456. }
  1457. static void
  1458. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1459. {
  1460. struct drm_device *dev = encoder->dev;
  1461. struct radeon_device *rdev = dev->dev_private;
  1462. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1463. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1464. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1465. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1466. struct radeon_connector *radeon_connector = NULL;
  1467. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1468. bool travis_quirk = false;
  1469. if (connector) {
  1470. radeon_connector = to_radeon_connector(connector);
  1471. radeon_dig_connector = radeon_connector->con_priv;
  1472. if ((radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  1473. ENCODER_OBJECT_ID_TRAVIS) &&
  1474. (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  1475. !ASIC_IS_DCE5(rdev))
  1476. travis_quirk = true;
  1477. }
  1478. switch (mode) {
  1479. case DRM_MODE_DPMS_ON:
  1480. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1481. if (!connector)
  1482. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1483. else
  1484. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1485. /* setup and enable the encoder */
  1486. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1487. atombios_dig_encoder_setup(encoder,
  1488. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1489. dig->panel_mode);
  1490. if (ext_encoder) {
  1491. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1492. atombios_external_encoder_setup(encoder, ext_encoder,
  1493. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1494. }
  1495. } else if (ASIC_IS_DCE4(rdev)) {
  1496. /* setup and enable the encoder */
  1497. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1498. } else {
  1499. /* setup and enable the encoder and transmitter */
  1500. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1501. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1502. }
  1503. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1504. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1505. atombios_set_edp_panel_power(connector,
  1506. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1507. radeon_dig_connector->edp_on = true;
  1508. }
  1509. }
  1510. /* enable the transmitter */
  1511. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1512. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1513. /* DP_SET_POWER_D0 is set in radeon_dp_link_train */
  1514. radeon_dp_link_train(encoder, connector);
  1515. if (ASIC_IS_DCE4(rdev))
  1516. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1517. }
  1518. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1519. if (rdev->mode_info.bl_encoder)
  1520. atombios_set_backlight_level(radeon_encoder, dig->backlight_level);
  1521. else
  1522. atombios_dig_transmitter_setup(encoder,
  1523. ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1524. }
  1525. if (ext_encoder)
  1526. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1527. break;
  1528. case DRM_MODE_DPMS_STANDBY:
  1529. case DRM_MODE_DPMS_SUSPEND:
  1530. case DRM_MODE_DPMS_OFF:
  1531. if (ASIC_IS_DCE4(rdev)) {
  1532. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector)
  1533. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1534. }
  1535. if (ext_encoder)
  1536. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1537. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1538. atombios_dig_transmitter_setup(encoder,
  1539. ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1540. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) &&
  1541. connector && !travis_quirk)
  1542. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1543. if (ASIC_IS_DCE4(rdev)) {
  1544. /* disable the transmitter */
  1545. atombios_dig_transmitter_setup(encoder,
  1546. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1547. } else {
  1548. /* disable the encoder and transmitter */
  1549. atombios_dig_transmitter_setup(encoder,
  1550. ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1551. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1552. }
  1553. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1554. if (travis_quirk)
  1555. radeon_dp_set_rx_power_state(connector, DP_SET_POWER_D3);
  1556. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1557. atombios_set_edp_panel_power(connector,
  1558. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1559. radeon_dig_connector->edp_on = false;
  1560. }
  1561. }
  1562. break;
  1563. }
  1564. }
  1565. static void
  1566. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1567. {
  1568. struct drm_device *dev = encoder->dev;
  1569. struct radeon_device *rdev = dev->dev_private;
  1570. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1571. int encoder_mode = atombios_get_encoder_mode(encoder);
  1572. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1573. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1574. radeon_encoder->active_device);
  1575. if ((radeon_audio != 0) &&
  1576. ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
  1577. ENCODER_MODE_IS_DP(encoder_mode)))
  1578. radeon_audio_dpms(encoder, mode);
  1579. switch (radeon_encoder->encoder_id) {
  1580. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1581. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1582. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1583. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1584. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1585. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1586. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1587. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1588. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1589. break;
  1590. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1591. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1592. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1593. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1594. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1595. radeon_atom_encoder_dpms_dig(encoder, mode);
  1596. break;
  1597. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1598. if (ASIC_IS_DCE5(rdev)) {
  1599. switch (mode) {
  1600. case DRM_MODE_DPMS_ON:
  1601. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1602. break;
  1603. case DRM_MODE_DPMS_STANDBY:
  1604. case DRM_MODE_DPMS_SUSPEND:
  1605. case DRM_MODE_DPMS_OFF:
  1606. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1607. break;
  1608. }
  1609. } else if (ASIC_IS_DCE3(rdev))
  1610. radeon_atom_encoder_dpms_dig(encoder, mode);
  1611. else
  1612. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1613. break;
  1614. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1615. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1616. if (ASIC_IS_DCE5(rdev)) {
  1617. switch (mode) {
  1618. case DRM_MODE_DPMS_ON:
  1619. atombios_dac_setup(encoder, ATOM_ENABLE);
  1620. break;
  1621. case DRM_MODE_DPMS_STANDBY:
  1622. case DRM_MODE_DPMS_SUSPEND:
  1623. case DRM_MODE_DPMS_OFF:
  1624. atombios_dac_setup(encoder, ATOM_DISABLE);
  1625. break;
  1626. }
  1627. } else
  1628. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1629. break;
  1630. default:
  1631. return;
  1632. }
  1633. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1634. }
  1635. union crtc_source_param {
  1636. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1637. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1638. };
  1639. static void
  1640. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1641. {
  1642. struct drm_device *dev = encoder->dev;
  1643. struct radeon_device *rdev = dev->dev_private;
  1644. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1645. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1646. union crtc_source_param args;
  1647. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1648. uint8_t frev, crev;
  1649. struct radeon_encoder_atom_dig *dig;
  1650. memset(&args, 0, sizeof(args));
  1651. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1652. return;
  1653. switch (frev) {
  1654. case 1:
  1655. switch (crev) {
  1656. case 1:
  1657. default:
  1658. if (ASIC_IS_AVIVO(rdev))
  1659. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1660. else {
  1661. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1)
  1662. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1663. else
  1664. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1665. }
  1666. switch (radeon_encoder->encoder_id) {
  1667. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1668. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1669. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1670. break;
  1671. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1672. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1673. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1674. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1675. else
  1676. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1677. break;
  1678. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1679. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1680. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1681. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1682. break;
  1683. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1684. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1685. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1686. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1687. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1688. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1689. else
  1690. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1691. break;
  1692. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1693. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1694. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1695. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1696. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1697. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1698. else
  1699. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1700. break;
  1701. }
  1702. break;
  1703. case 2:
  1704. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1705. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1706. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1707. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1708. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1709. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1710. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1711. else
  1712. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1713. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1714. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1715. } else {
  1716. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1717. }
  1718. switch (radeon_encoder->encoder_id) {
  1719. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1720. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1721. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1722. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1723. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1724. dig = radeon_encoder->enc_priv;
  1725. switch (dig->dig_encoder) {
  1726. case 0:
  1727. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1728. break;
  1729. case 1:
  1730. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1731. break;
  1732. case 2:
  1733. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1734. break;
  1735. case 3:
  1736. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1737. break;
  1738. case 4:
  1739. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1740. break;
  1741. case 5:
  1742. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1743. break;
  1744. case 6:
  1745. args.v2.ucEncoderID = ASIC_INT_DIG7_ENCODER_ID;
  1746. break;
  1747. }
  1748. break;
  1749. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1750. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1751. break;
  1752. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1753. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1754. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1755. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1756. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1757. else
  1758. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1759. break;
  1760. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1761. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1762. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1763. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1764. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1765. else
  1766. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1767. break;
  1768. }
  1769. break;
  1770. }
  1771. break;
  1772. default:
  1773. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1774. return;
  1775. }
  1776. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1777. /* update scratch regs with new routing */
  1778. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1779. }
  1780. static void
  1781. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1782. struct drm_display_mode *mode)
  1783. {
  1784. struct drm_device *dev = encoder->dev;
  1785. struct radeon_device *rdev = dev->dev_private;
  1786. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1787. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1788. /* Funky macbooks */
  1789. if ((rdev->pdev->device == 0x71C5) &&
  1790. (rdev->pdev->subsystem_vendor == 0x106b) &&
  1791. (rdev->pdev->subsystem_device == 0x0080)) {
  1792. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1793. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1794. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1795. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1796. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1797. }
  1798. }
  1799. /* set scaler clears this on some chips */
  1800. if (ASIC_IS_AVIVO(rdev) &&
  1801. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1802. if (ASIC_IS_DCE8(rdev)) {
  1803. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1804. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset,
  1805. CIK_INTERLEAVE_EN);
  1806. else
  1807. WREG32(CIK_LB_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1808. } else if (ASIC_IS_DCE4(rdev)) {
  1809. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1810. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1811. EVERGREEN_INTERLEAVE_EN);
  1812. else
  1813. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1814. } else {
  1815. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1816. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1817. AVIVO_D1MODE_INTERLEAVE_EN);
  1818. else
  1819. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1820. }
  1821. }
  1822. }
  1823. void radeon_atom_release_dig_encoder(struct radeon_device *rdev, int enc_idx)
  1824. {
  1825. if (enc_idx < 0)
  1826. return;
  1827. rdev->mode_info.active_encoders &= ~(1 << enc_idx);
  1828. }
  1829. int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder, int fe_idx)
  1830. {
  1831. struct drm_device *dev = encoder->dev;
  1832. struct radeon_device *rdev = dev->dev_private;
  1833. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1834. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1835. struct drm_encoder *test_encoder;
  1836. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1837. uint32_t dig_enc_in_use = 0;
  1838. int enc_idx = -1;
  1839. if (fe_idx >= 0) {
  1840. enc_idx = fe_idx;
  1841. goto assigned;
  1842. }
  1843. if (ASIC_IS_DCE6(rdev)) {
  1844. /* DCE6 */
  1845. switch (radeon_encoder->encoder_id) {
  1846. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1847. if (dig->linkb)
  1848. enc_idx = 1;
  1849. else
  1850. enc_idx = 0;
  1851. break;
  1852. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1853. if (dig->linkb)
  1854. enc_idx = 3;
  1855. else
  1856. enc_idx = 2;
  1857. break;
  1858. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1859. if (dig->linkb)
  1860. enc_idx = 5;
  1861. else
  1862. enc_idx = 4;
  1863. break;
  1864. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1865. enc_idx = 6;
  1866. break;
  1867. }
  1868. goto assigned;
  1869. } else if (ASIC_IS_DCE4(rdev)) {
  1870. /* DCE4/5 */
  1871. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1872. /* ontario follows DCE4 */
  1873. if (rdev->family == CHIP_PALM) {
  1874. if (dig->linkb)
  1875. enc_idx = 1;
  1876. else
  1877. enc_idx = 0;
  1878. } else
  1879. /* llano follows DCE3.2 */
  1880. enc_idx = radeon_crtc->crtc_id;
  1881. } else {
  1882. switch (radeon_encoder->encoder_id) {
  1883. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1884. if (dig->linkb)
  1885. enc_idx = 1;
  1886. else
  1887. enc_idx = 0;
  1888. break;
  1889. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1890. if (dig->linkb)
  1891. enc_idx = 3;
  1892. else
  1893. enc_idx = 2;
  1894. break;
  1895. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1896. if (dig->linkb)
  1897. enc_idx = 5;
  1898. else
  1899. enc_idx = 4;
  1900. break;
  1901. }
  1902. }
  1903. goto assigned;
  1904. }
  1905. /*
  1906. * On DCE32 any encoder can drive any block so usually just use crtc id,
  1907. * but Apple thinks different at least on iMac10,1 and iMac11,2, so there use linkb,
  1908. * otherwise the internal eDP panel will stay dark.
  1909. */
  1910. if (ASIC_IS_DCE32(rdev)) {
  1911. if (dmi_match(DMI_PRODUCT_NAME, "iMac10,1") ||
  1912. dmi_match(DMI_PRODUCT_NAME, "iMac11,2"))
  1913. enc_idx = (dig->linkb) ? 1 : 0;
  1914. else
  1915. enc_idx = radeon_crtc->crtc_id;
  1916. goto assigned;
  1917. }
  1918. /* on DCE3 - LVTMA can only be driven by DIGB */
  1919. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1920. struct radeon_encoder *radeon_test_encoder;
  1921. if (encoder == test_encoder)
  1922. continue;
  1923. if (!radeon_encoder_is_digital(test_encoder))
  1924. continue;
  1925. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1926. dig = radeon_test_encoder->enc_priv;
  1927. if (dig->dig_encoder >= 0)
  1928. dig_enc_in_use |= (1 << dig->dig_encoder);
  1929. }
  1930. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1931. if (dig_enc_in_use & 0x2)
  1932. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1933. return 1;
  1934. }
  1935. if (!(dig_enc_in_use & 1))
  1936. return 0;
  1937. return 1;
  1938. assigned:
  1939. if (enc_idx == -1) {
  1940. DRM_ERROR("Got encoder index incorrect - returning 0\n");
  1941. return 0;
  1942. }
  1943. if (rdev->mode_info.active_encoders & (1 << enc_idx))
  1944. DRM_ERROR("chosen encoder in use %d\n", enc_idx);
  1945. rdev->mode_info.active_encoders |= (1 << enc_idx);
  1946. return enc_idx;
  1947. }
  1948. /* This only needs to be called once at startup */
  1949. void
  1950. radeon_atom_encoder_init(struct radeon_device *rdev)
  1951. {
  1952. struct drm_device *dev = rdev->ddev;
  1953. struct drm_encoder *encoder;
  1954. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1955. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1956. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1957. switch (radeon_encoder->encoder_id) {
  1958. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1959. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1960. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1961. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1962. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1963. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1964. break;
  1965. default:
  1966. break;
  1967. }
  1968. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1969. atombios_external_encoder_setup(encoder, ext_encoder,
  1970. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1971. }
  1972. }
  1973. static void
  1974. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1975. struct drm_display_mode *mode,
  1976. struct drm_display_mode *adjusted_mode)
  1977. {
  1978. struct drm_device *dev = encoder->dev;
  1979. struct radeon_device *rdev = dev->dev_private;
  1980. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1981. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1982. int encoder_mode;
  1983. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1984. /* need to call this here rather than in prepare() since we need some crtc info */
  1985. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1986. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1987. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1988. atombios_yuv_setup(encoder, true);
  1989. else
  1990. atombios_yuv_setup(encoder, false);
  1991. }
  1992. switch (radeon_encoder->encoder_id) {
  1993. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1994. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1995. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1996. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1997. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1998. break;
  1999. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2000. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2001. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2002. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2003. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2004. /* handled in dpms */
  2005. break;
  2006. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2007. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2008. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2009. atombios_dvo_setup(encoder, ATOM_ENABLE);
  2010. break;
  2011. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2012. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2013. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2014. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2015. atombios_dac_setup(encoder, ATOM_ENABLE);
  2016. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  2017. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2018. atombios_tv_setup(encoder, ATOM_ENABLE);
  2019. else
  2020. atombios_tv_setup(encoder, ATOM_DISABLE);
  2021. }
  2022. break;
  2023. }
  2024. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  2025. encoder_mode = atombios_get_encoder_mode(encoder);
  2026. if (connector && (radeon_audio != 0) &&
  2027. ((encoder_mode == ATOM_ENCODER_MODE_HDMI) ||
  2028. ENCODER_MODE_IS_DP(encoder_mode)))
  2029. radeon_audio_mode_set(encoder, adjusted_mode);
  2030. }
  2031. static bool
  2032. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2033. {
  2034. struct drm_device *dev = encoder->dev;
  2035. struct radeon_device *rdev = dev->dev_private;
  2036. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2037. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2038. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  2039. ATOM_DEVICE_CV_SUPPORT |
  2040. ATOM_DEVICE_CRT_SUPPORT)) {
  2041. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  2042. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  2043. uint8_t frev, crev;
  2044. memset(&args, 0, sizeof(args));
  2045. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2046. return false;
  2047. args.sDacload.ucMisc = 0;
  2048. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  2049. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  2050. args.sDacload.ucDacType = ATOM_DAC_A;
  2051. else
  2052. args.sDacload.ucDacType = ATOM_DAC_B;
  2053. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  2054. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  2055. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  2056. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  2057. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2058. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  2059. if (crev >= 3)
  2060. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2061. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2062. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  2063. if (crev >= 3)
  2064. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  2065. }
  2066. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2067. return true;
  2068. } else
  2069. return false;
  2070. }
  2071. static enum drm_connector_status
  2072. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2073. {
  2074. struct drm_device *dev = encoder->dev;
  2075. struct radeon_device *rdev = dev->dev_private;
  2076. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2077. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2078. uint32_t bios_0_scratch;
  2079. if (!atombios_dac_load_detect(encoder, connector)) {
  2080. DRM_DEBUG_KMS("detect returned false \n");
  2081. return connector_status_unknown;
  2082. }
  2083. if (rdev->family >= CHIP_R600)
  2084. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2085. else
  2086. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2087. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2088. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2089. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2090. return connector_status_connected;
  2091. }
  2092. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2093. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2094. return connector_status_connected;
  2095. }
  2096. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2097. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2098. return connector_status_connected;
  2099. }
  2100. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2101. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2102. return connector_status_connected; /* CTV */
  2103. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2104. return connector_status_connected; /* STV */
  2105. }
  2106. return connector_status_disconnected;
  2107. }
  2108. static enum drm_connector_status
  2109. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2110. {
  2111. struct drm_device *dev = encoder->dev;
  2112. struct radeon_device *rdev = dev->dev_private;
  2113. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2114. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2115. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2116. u32 bios_0_scratch;
  2117. if (!ASIC_IS_DCE4(rdev))
  2118. return connector_status_unknown;
  2119. if (!ext_encoder)
  2120. return connector_status_unknown;
  2121. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2122. return connector_status_unknown;
  2123. /* load detect on the dp bridge */
  2124. atombios_external_encoder_setup(encoder, ext_encoder,
  2125. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2126. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2127. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2128. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2129. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2130. return connector_status_connected;
  2131. }
  2132. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2133. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2134. return connector_status_connected;
  2135. }
  2136. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2137. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2138. return connector_status_connected;
  2139. }
  2140. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2141. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2142. return connector_status_connected; /* CTV */
  2143. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2144. return connector_status_connected; /* STV */
  2145. }
  2146. return connector_status_disconnected;
  2147. }
  2148. void
  2149. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2150. {
  2151. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2152. if (ext_encoder)
  2153. /* ddc_setup on the dp bridge */
  2154. atombios_external_encoder_setup(encoder, ext_encoder,
  2155. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2156. }
  2157. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2158. {
  2159. struct radeon_device *rdev = encoder->dev->dev_private;
  2160. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2161. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2162. if ((radeon_encoder->active_device &
  2163. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2164. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2165. ENCODER_OBJECT_ID_NONE)) {
  2166. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2167. if (dig) {
  2168. if (dig->dig_encoder >= 0)
  2169. radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
  2170. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder, -1);
  2171. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2172. if (rdev->family >= CHIP_R600)
  2173. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2174. else
  2175. /* RS600/690/740 have only 1 afmt block */
  2176. dig->afmt = rdev->mode_info.afmt[0];
  2177. }
  2178. }
  2179. }
  2180. radeon_atom_output_lock(encoder, true);
  2181. if (connector) {
  2182. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2183. /* select the clock/data port if it uses a router */
  2184. if (radeon_connector->router.cd_valid)
  2185. radeon_router_select_cd_port(radeon_connector);
  2186. /* turn eDP panel on for mode set */
  2187. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2188. atombios_set_edp_panel_power(connector,
  2189. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2190. }
  2191. /* this is needed for the pll/ss setup to work correctly in some cases */
  2192. atombios_set_encoder_crtc_source(encoder);
  2193. /* set up the FMT blocks */
  2194. if (ASIC_IS_DCE8(rdev))
  2195. dce8_program_fmt(encoder);
  2196. else if (ASIC_IS_DCE4(rdev))
  2197. dce4_program_fmt(encoder);
  2198. else if (ASIC_IS_DCE3(rdev))
  2199. dce3_program_fmt(encoder);
  2200. else if (ASIC_IS_AVIVO(rdev))
  2201. avivo_program_fmt(encoder);
  2202. }
  2203. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2204. {
  2205. /* need to call this here as we need the crtc set up */
  2206. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2207. radeon_atom_output_lock(encoder, false);
  2208. }
  2209. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2210. {
  2211. struct drm_device *dev = encoder->dev;
  2212. struct radeon_device *rdev = dev->dev_private;
  2213. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2214. struct radeon_encoder_atom_dig *dig;
  2215. /* check for pre-DCE3 cards with shared encoders;
  2216. * can't really use the links individually, so don't disable
  2217. * the encoder if it's in use by another connector
  2218. */
  2219. if (!ASIC_IS_DCE3(rdev)) {
  2220. struct drm_encoder *other_encoder;
  2221. struct radeon_encoder *other_radeon_encoder;
  2222. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2223. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2224. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2225. drm_helper_encoder_in_use(other_encoder))
  2226. goto disable_done;
  2227. }
  2228. }
  2229. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2230. switch (radeon_encoder->encoder_id) {
  2231. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2232. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2233. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2234. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2235. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2236. break;
  2237. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2238. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2239. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2240. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2241. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2242. /* handled in dpms */
  2243. break;
  2244. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2245. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2246. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2247. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2248. break;
  2249. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2250. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2251. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2252. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2253. atombios_dac_setup(encoder, ATOM_DISABLE);
  2254. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2255. atombios_tv_setup(encoder, ATOM_DISABLE);
  2256. break;
  2257. }
  2258. disable_done:
  2259. if (radeon_encoder_is_digital(encoder)) {
  2260. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2261. if (rdev->asic->display.hdmi_enable)
  2262. radeon_hdmi_enable(rdev, encoder, false);
  2263. }
  2264. if (atombios_get_encoder_mode(encoder) != ATOM_ENCODER_MODE_DP_MST) {
  2265. dig = radeon_encoder->enc_priv;
  2266. radeon_atom_release_dig_encoder(rdev, dig->dig_encoder);
  2267. dig->dig_encoder = -1;
  2268. radeon_encoder->active_device = 0;
  2269. }
  2270. } else
  2271. radeon_encoder->active_device = 0;
  2272. }
  2273. /* these are handled by the primary encoders */
  2274. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2275. {
  2276. }
  2277. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2278. {
  2279. }
  2280. static void
  2281. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2282. struct drm_display_mode *mode,
  2283. struct drm_display_mode *adjusted_mode)
  2284. {
  2285. }
  2286. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2287. {
  2288. }
  2289. static void
  2290. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2291. {
  2292. }
  2293. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2294. .dpms = radeon_atom_ext_dpms,
  2295. .prepare = radeon_atom_ext_prepare,
  2296. .mode_set = radeon_atom_ext_mode_set,
  2297. .commit = radeon_atom_ext_commit,
  2298. .disable = radeon_atom_ext_disable,
  2299. /* no detect for TMDS/LVDS yet */
  2300. };
  2301. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2302. .dpms = radeon_atom_encoder_dpms,
  2303. .mode_fixup = radeon_atom_mode_fixup,
  2304. .prepare = radeon_atom_encoder_prepare,
  2305. .mode_set = radeon_atom_encoder_mode_set,
  2306. .commit = radeon_atom_encoder_commit,
  2307. .disable = radeon_atom_encoder_disable,
  2308. .detect = radeon_atom_dig_detect,
  2309. };
  2310. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2311. .dpms = radeon_atom_encoder_dpms,
  2312. .mode_fixup = radeon_atom_mode_fixup,
  2313. .prepare = radeon_atom_encoder_prepare,
  2314. .mode_set = radeon_atom_encoder_mode_set,
  2315. .commit = radeon_atom_encoder_commit,
  2316. .detect = radeon_atom_dac_detect,
  2317. };
  2318. void radeon_enc_destroy(struct drm_encoder *encoder)
  2319. {
  2320. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2321. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2322. radeon_atom_backlight_exit(radeon_encoder);
  2323. kfree(radeon_encoder->enc_priv);
  2324. drm_encoder_cleanup(encoder);
  2325. kfree(radeon_encoder);
  2326. }
  2327. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2328. .destroy = radeon_enc_destroy,
  2329. };
  2330. static struct radeon_encoder_atom_dac *
  2331. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2332. {
  2333. struct drm_device *dev = radeon_encoder->base.dev;
  2334. struct radeon_device *rdev = dev->dev_private;
  2335. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2336. if (!dac)
  2337. return NULL;
  2338. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2339. return dac;
  2340. }
  2341. static struct radeon_encoder_atom_dig *
  2342. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2343. {
  2344. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2345. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2346. if (!dig)
  2347. return NULL;
  2348. /* coherent mode by default */
  2349. dig->coherent_mode = true;
  2350. dig->dig_encoder = -1;
  2351. if (encoder_enum == 2)
  2352. dig->linkb = true;
  2353. else
  2354. dig->linkb = false;
  2355. return dig;
  2356. }
  2357. void
  2358. radeon_add_atom_encoder(struct drm_device *dev,
  2359. uint32_t encoder_enum,
  2360. uint32_t supported_device,
  2361. u16 caps)
  2362. {
  2363. struct radeon_device *rdev = dev->dev_private;
  2364. struct drm_encoder *encoder;
  2365. struct radeon_encoder *radeon_encoder;
  2366. /* see if we already added it */
  2367. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2368. radeon_encoder = to_radeon_encoder(encoder);
  2369. if (radeon_encoder->encoder_enum == encoder_enum) {
  2370. radeon_encoder->devices |= supported_device;
  2371. return;
  2372. }
  2373. }
  2374. /* add a new one */
  2375. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2376. if (!radeon_encoder)
  2377. return;
  2378. encoder = &radeon_encoder->base;
  2379. switch (rdev->num_crtc) {
  2380. case 1:
  2381. encoder->possible_crtcs = 0x1;
  2382. break;
  2383. case 2:
  2384. default:
  2385. encoder->possible_crtcs = 0x3;
  2386. break;
  2387. case 4:
  2388. encoder->possible_crtcs = 0xf;
  2389. break;
  2390. case 6:
  2391. encoder->possible_crtcs = 0x3f;
  2392. break;
  2393. }
  2394. radeon_encoder->enc_priv = NULL;
  2395. radeon_encoder->encoder_enum = encoder_enum;
  2396. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2397. radeon_encoder->devices = supported_device;
  2398. radeon_encoder->rmx_type = RMX_OFF;
  2399. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2400. radeon_encoder->is_ext_encoder = false;
  2401. radeon_encoder->caps = caps;
  2402. switch (radeon_encoder->encoder_id) {
  2403. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2404. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2405. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2406. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2407. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2408. radeon_encoder->rmx_type = RMX_FULL;
  2409. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2410. DRM_MODE_ENCODER_LVDS, NULL);
  2411. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2412. } else {
  2413. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2414. DRM_MODE_ENCODER_TMDS, NULL);
  2415. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2416. }
  2417. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2418. break;
  2419. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2420. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2421. DRM_MODE_ENCODER_DAC, NULL);
  2422. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2423. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2424. break;
  2425. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2426. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2427. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2428. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2429. DRM_MODE_ENCODER_TVDAC, NULL);
  2430. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2431. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2432. break;
  2433. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2434. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2435. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2436. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2437. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2438. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2439. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2440. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2441. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2442. radeon_encoder->rmx_type = RMX_FULL;
  2443. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2444. DRM_MODE_ENCODER_LVDS, NULL);
  2445. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2446. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2447. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2448. DRM_MODE_ENCODER_DAC, NULL);
  2449. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2450. } else {
  2451. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2452. DRM_MODE_ENCODER_TMDS, NULL);
  2453. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2454. }
  2455. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2456. break;
  2457. case ENCODER_OBJECT_ID_SI170B:
  2458. case ENCODER_OBJECT_ID_CH7303:
  2459. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2460. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2461. case ENCODER_OBJECT_ID_TITFP513:
  2462. case ENCODER_OBJECT_ID_VT1623:
  2463. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2464. case ENCODER_OBJECT_ID_TRAVIS:
  2465. case ENCODER_OBJECT_ID_NUTMEG:
  2466. /* these are handled by the primary encoders */
  2467. radeon_encoder->is_ext_encoder = true;
  2468. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2469. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2470. DRM_MODE_ENCODER_LVDS, NULL);
  2471. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2472. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2473. DRM_MODE_ENCODER_DAC, NULL);
  2474. else
  2475. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs,
  2476. DRM_MODE_ENCODER_TMDS, NULL);
  2477. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2478. break;
  2479. }
  2480. }