atombios_dp.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #include <drm/radeon_drm.h>
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. #include <drm/display/drm_dp_helper.h>
  32. /* move these to drm_dp_helper.c/h */
  33. #define DP_LINK_CONFIGURATION_SIZE 9
  34. #define DP_DPCD_SIZE DP_RECEIVER_CAP_SIZE
  35. static char *voltage_names[] = {
  36. "0.4V", "0.6V", "0.8V", "1.2V"
  37. };
  38. static char *pre_emph_names[] = {
  39. "0dB", "3.5dB", "6dB", "9.5dB"
  40. };
  41. /***** radeon AUX functions *****/
  42. /* Atom needs data in little endian format so swap as appropriate when copying
  43. * data to or from atom. Note that atom operates on dw units.
  44. *
  45. * Use to_le=true when sending data to atom and provide at least
  46. * ALIGN(num_bytes,4) bytes in the dst buffer.
  47. *
  48. * Use to_le=false when receiving data from atom and provide ALIGN(num_bytes,4)
  49. * byes in the src buffer.
  50. */
  51. void radeon_atom_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  52. {
  53. #ifdef __BIG_ENDIAN
  54. u32 src_tmp[5], dst_tmp[5];
  55. int i;
  56. u8 align_num_bytes = ALIGN(num_bytes, 4);
  57. if (to_le) {
  58. memcpy(src_tmp, src, num_bytes);
  59. for (i = 0; i < align_num_bytes / 4; i++)
  60. dst_tmp[i] = cpu_to_le32(src_tmp[i]);
  61. memcpy(dst, dst_tmp, align_num_bytes);
  62. } else {
  63. memcpy(src_tmp, src, align_num_bytes);
  64. for (i = 0; i < align_num_bytes / 4; i++)
  65. dst_tmp[i] = le32_to_cpu(src_tmp[i]);
  66. memcpy(dst, dst_tmp, num_bytes);
  67. }
  68. #else
  69. memcpy(dst, src, num_bytes);
  70. #endif
  71. }
  72. union aux_channel_transaction {
  73. PROCESS_AUX_CHANNEL_TRANSACTION_PS_ALLOCATION v1;
  74. PROCESS_AUX_CHANNEL_TRANSACTION_PARAMETERS_V2 v2;
  75. };
  76. static int radeon_process_aux_ch(struct radeon_i2c_chan *chan,
  77. u8 *send, int send_bytes,
  78. u8 *recv, int recv_size,
  79. u8 delay, u8 *ack)
  80. {
  81. struct drm_device *dev = chan->dev;
  82. struct radeon_device *rdev = dev->dev_private;
  83. union aux_channel_transaction args;
  84. int index = GetIndexIntoMasterTable(COMMAND, ProcessAuxChannelTransaction);
  85. unsigned char *base;
  86. int recv_bytes;
  87. int r = 0;
  88. memset(&args, 0, sizeof(args));
  89. mutex_lock(&chan->mutex);
  90. mutex_lock(&rdev->mode_info.atom_context->scratch_mutex);
  91. base = (unsigned char *)(rdev->mode_info.atom_context->scratch + 1);
  92. radeon_atom_copy_swap(base, send, send_bytes, true);
  93. args.v1.lpAuxRequest = cpu_to_le16((u16)(0 + 4));
  94. args.v1.lpDataOut = cpu_to_le16((u16)(16 + 4));
  95. args.v1.ucDataOutLen = 0;
  96. args.v1.ucChannelID = chan->rec.i2c_id;
  97. args.v1.ucDelay = delay / 10;
  98. if (ASIC_IS_DCE4(rdev))
  99. args.v2.ucHPD_ID = chan->rec.hpd;
  100. atom_execute_table_scratch_unlocked(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  101. *ack = args.v1.ucReplyStatus;
  102. /* timeout */
  103. if (args.v1.ucReplyStatus == 1) {
  104. DRM_DEBUG_KMS("dp_aux_ch timeout\n");
  105. r = -ETIMEDOUT;
  106. goto done;
  107. }
  108. /* flags not zero */
  109. if (args.v1.ucReplyStatus == 2) {
  110. DRM_DEBUG_KMS("dp_aux_ch flags not zero\n");
  111. r = -EIO;
  112. goto done;
  113. }
  114. /* error */
  115. if (args.v1.ucReplyStatus == 3) {
  116. DRM_DEBUG_KMS("dp_aux_ch error\n");
  117. r = -EIO;
  118. goto done;
  119. }
  120. recv_bytes = args.v1.ucDataOutLen;
  121. if (recv_bytes > recv_size)
  122. recv_bytes = recv_size;
  123. if (recv && recv_size)
  124. radeon_atom_copy_swap(recv, base + 16, recv_bytes, false);
  125. r = recv_bytes;
  126. done:
  127. mutex_unlock(&rdev->mode_info.atom_context->scratch_mutex);
  128. mutex_unlock(&chan->mutex);
  129. return r;
  130. }
  131. #define BARE_ADDRESS_SIZE 3
  132. #define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
  133. static ssize_t
  134. radeon_dp_aux_transfer_atom(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
  135. {
  136. struct radeon_i2c_chan *chan =
  137. container_of(aux, struct radeon_i2c_chan, aux);
  138. int ret;
  139. u8 tx_buf[20];
  140. size_t tx_size;
  141. u8 ack, delay = 0;
  142. if (WARN_ON(msg->size > 16))
  143. return -E2BIG;
  144. tx_buf[0] = msg->address & 0xff;
  145. tx_buf[1] = (msg->address >> 8) & 0xff;
  146. tx_buf[2] = (msg->request << 4) |
  147. ((msg->address >> 16) & 0xf);
  148. tx_buf[3] = msg->size ? (msg->size - 1) : 0;
  149. switch (msg->request & ~DP_AUX_I2C_MOT) {
  150. case DP_AUX_NATIVE_WRITE:
  151. case DP_AUX_I2C_WRITE:
  152. case DP_AUX_I2C_WRITE_STATUS_UPDATE:
  153. /* The atom implementation only supports writes with a max payload of
  154. * 12 bytes since it uses 4 bits for the total count (header + payload)
  155. * in the parameter space. The atom interface supports 16 byte
  156. * payloads for reads. The hw itself supports up to 16 bytes of payload.
  157. */
  158. if (WARN_ON_ONCE(msg->size > 12))
  159. return -E2BIG;
  160. /* tx_size needs to be 4 even for bare address packets since the atom
  161. * table needs the info in tx_buf[3].
  162. */
  163. tx_size = HEADER_SIZE + msg->size;
  164. if (msg->size == 0)
  165. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  166. else
  167. tx_buf[3] |= tx_size << 4;
  168. memcpy(tx_buf + HEADER_SIZE, msg->buffer, msg->size);
  169. ret = radeon_process_aux_ch(chan,
  170. tx_buf, tx_size, NULL, 0, delay, &ack);
  171. if (ret >= 0)
  172. /* Return payload size. */
  173. ret = msg->size;
  174. break;
  175. case DP_AUX_NATIVE_READ:
  176. case DP_AUX_I2C_READ:
  177. /* tx_size needs to be 4 even for bare address packets since the atom
  178. * table needs the info in tx_buf[3].
  179. */
  180. tx_size = HEADER_SIZE;
  181. if (msg->size == 0)
  182. tx_buf[3] |= BARE_ADDRESS_SIZE << 4;
  183. else
  184. tx_buf[3] |= tx_size << 4;
  185. ret = radeon_process_aux_ch(chan,
  186. tx_buf, tx_size, msg->buffer, msg->size, delay, &ack);
  187. break;
  188. default:
  189. ret = -EINVAL;
  190. break;
  191. }
  192. if (ret >= 0)
  193. msg->reply = ack >> 4;
  194. return ret;
  195. }
  196. void radeon_dp_aux_init(struct radeon_connector *radeon_connector)
  197. {
  198. struct drm_device *dev = radeon_connector->base.dev;
  199. struct radeon_device *rdev = dev->dev_private;
  200. int ret;
  201. radeon_connector->ddc_bus->rec.hpd = radeon_connector->hpd.hpd;
  202. radeon_connector->ddc_bus->aux.dev = radeon_connector->base.kdev;
  203. radeon_connector->ddc_bus->aux.drm_dev = radeon_connector->base.dev;
  204. if (ASIC_IS_DCE5(rdev)) {
  205. if (radeon_auxch)
  206. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_native;
  207. else
  208. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
  209. } else {
  210. radeon_connector->ddc_bus->aux.transfer = radeon_dp_aux_transfer_atom;
  211. }
  212. ret = drm_dp_aux_register(&radeon_connector->ddc_bus->aux);
  213. if (!ret)
  214. radeon_connector->ddc_bus->has_aux = true;
  215. WARN(ret, "drm_dp_aux_register() failed with error %d\n", ret);
  216. }
  217. /***** general DP utility functions *****/
  218. #define DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_LEVEL_3
  219. #define DP_PRE_EMPHASIS_MAX DP_TRAIN_PRE_EMPH_LEVEL_3
  220. static void dp_get_adjust_train(const u8 link_status[DP_LINK_STATUS_SIZE],
  221. int lane_count,
  222. u8 train_set[4])
  223. {
  224. u8 v = 0;
  225. u8 p = 0;
  226. int lane;
  227. for (lane = 0; lane < lane_count; lane++) {
  228. u8 this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
  229. u8 this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
  230. DRM_DEBUG_KMS("requested signal parameters: lane %d voltage %s pre_emph %s\n",
  231. lane,
  232. voltage_names[this_v >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  233. pre_emph_names[this_p >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  234. if (this_v > v)
  235. v = this_v;
  236. if (this_p > p)
  237. p = this_p;
  238. }
  239. if (v >= DP_VOLTAGE_MAX)
  240. v |= DP_TRAIN_MAX_SWING_REACHED;
  241. if (p >= DP_PRE_EMPHASIS_MAX)
  242. p |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  243. DRM_DEBUG_KMS("using signal parameters: voltage %s pre_emph %s\n",
  244. voltage_names[(v & DP_TRAIN_VOLTAGE_SWING_MASK) >> DP_TRAIN_VOLTAGE_SWING_SHIFT],
  245. pre_emph_names[(p & DP_TRAIN_PRE_EMPHASIS_MASK) >> DP_TRAIN_PRE_EMPHASIS_SHIFT]);
  246. for (lane = 0; lane < 4; lane++)
  247. train_set[lane] = v | p;
  248. }
  249. /* convert bits per color to bits per pixel */
  250. /* get bpc from the EDID */
  251. static int convert_bpc_to_bpp(int bpc)
  252. {
  253. if (bpc == 0)
  254. return 24;
  255. else
  256. return bpc * 3;
  257. }
  258. /***** radeon specific DP functions *****/
  259. static int radeon_dp_get_dp_link_config(struct drm_connector *connector,
  260. const u8 dpcd[DP_DPCD_SIZE],
  261. unsigned pix_clock,
  262. unsigned *dp_lanes, unsigned *dp_rate)
  263. {
  264. int bpp = convert_bpc_to_bpp(radeon_get_monitor_bpc(connector));
  265. static const unsigned link_rates[3] = { 162000, 270000, 540000 };
  266. unsigned max_link_rate = drm_dp_max_link_rate(dpcd);
  267. unsigned max_lane_num = drm_dp_max_lane_count(dpcd);
  268. unsigned lane_num, i, max_pix_clock;
  269. if (radeon_connector_encoder_get_dp_bridge_encoder_id(connector) ==
  270. ENCODER_OBJECT_ID_NUTMEG) {
  271. for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
  272. max_pix_clock = (lane_num * 270000 * 8) / bpp;
  273. if (max_pix_clock >= pix_clock) {
  274. *dp_lanes = lane_num;
  275. *dp_rate = 270000;
  276. return 0;
  277. }
  278. }
  279. } else {
  280. for (i = 0; i < ARRAY_SIZE(link_rates) && link_rates[i] <= max_link_rate; i++) {
  281. for (lane_num = 1; lane_num <= max_lane_num; lane_num <<= 1) {
  282. max_pix_clock = (lane_num * link_rates[i] * 8) / bpp;
  283. if (max_pix_clock >= pix_clock) {
  284. *dp_lanes = lane_num;
  285. *dp_rate = link_rates[i];
  286. return 0;
  287. }
  288. }
  289. }
  290. }
  291. return -EINVAL;
  292. }
  293. static u8 radeon_dp_encoder_service(struct radeon_device *rdev,
  294. int action, int dp_clock,
  295. u8 ucconfig, u8 lane_num)
  296. {
  297. DP_ENCODER_SERVICE_PARAMETERS args;
  298. int index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  299. memset(&args, 0, sizeof(args));
  300. args.ucLinkClock = dp_clock / 10;
  301. args.ucConfig = ucconfig;
  302. args.ucAction = action;
  303. args.ucLaneNum = lane_num;
  304. args.ucStatus = 0;
  305. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  306. return args.ucStatus;
  307. }
  308. u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector)
  309. {
  310. struct drm_device *dev = radeon_connector->base.dev;
  311. struct radeon_device *rdev = dev->dev_private;
  312. return radeon_dp_encoder_service(rdev, ATOM_DP_ACTION_GET_SINK_TYPE, 0,
  313. radeon_connector->ddc_bus->rec.i2c_id, 0);
  314. }
  315. static void radeon_dp_probe_oui(struct radeon_connector *radeon_connector)
  316. {
  317. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  318. u8 buf[3];
  319. if (!(dig_connector->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
  320. return;
  321. if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_SINK_OUI, buf, 3) == 3)
  322. DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
  323. buf[0], buf[1], buf[2]);
  324. if (drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_BRANCH_OUI, buf, 3) == 3)
  325. DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
  326. buf[0], buf[1], buf[2]);
  327. }
  328. bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector)
  329. {
  330. struct radeon_connector_atom_dig *dig_connector = radeon_connector->con_priv;
  331. u8 msg[DP_DPCD_SIZE];
  332. int ret;
  333. ret = drm_dp_dpcd_read(&radeon_connector->ddc_bus->aux, DP_DPCD_REV, msg,
  334. DP_DPCD_SIZE);
  335. if (ret == DP_DPCD_SIZE) {
  336. memcpy(dig_connector->dpcd, msg, DP_DPCD_SIZE);
  337. DRM_DEBUG_KMS("DPCD: %*ph\n", (int)sizeof(dig_connector->dpcd),
  338. dig_connector->dpcd);
  339. radeon_dp_probe_oui(radeon_connector);
  340. return true;
  341. }
  342. dig_connector->dpcd[0] = 0;
  343. return false;
  344. }
  345. int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
  346. struct drm_connector *connector)
  347. {
  348. struct drm_device *dev = encoder->dev;
  349. struct radeon_device *rdev = dev->dev_private;
  350. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  351. int panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  352. u16 dp_bridge = radeon_connector_encoder_get_dp_bridge_encoder_id(connector);
  353. u8 tmp;
  354. if (!ASIC_IS_DCE4(rdev))
  355. return panel_mode;
  356. if (!radeon_connector->con_priv)
  357. return panel_mode;
  358. if (dp_bridge != ENCODER_OBJECT_ID_NONE) {
  359. /* DP bridge chips */
  360. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
  361. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  362. if (tmp & 1)
  363. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  364. else if ((dp_bridge == ENCODER_OBJECT_ID_NUTMEG) ||
  365. (dp_bridge == ENCODER_OBJECT_ID_TRAVIS))
  366. panel_mode = DP_PANEL_MODE_INTERNAL_DP1_MODE;
  367. else
  368. panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  369. }
  370. } else if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  371. /* eDP */
  372. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux,
  373. DP_EDP_CONFIGURATION_CAP, &tmp) == 1) {
  374. if (tmp & 1)
  375. panel_mode = DP_PANEL_MODE_INTERNAL_DP2_MODE;
  376. }
  377. }
  378. return panel_mode;
  379. }
  380. void radeon_dp_set_link_config(struct drm_connector *connector,
  381. const struct drm_display_mode *mode)
  382. {
  383. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  384. struct radeon_connector_atom_dig *dig_connector;
  385. int ret;
  386. if (!radeon_connector->con_priv)
  387. return;
  388. dig_connector = radeon_connector->con_priv;
  389. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  390. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  391. ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd,
  392. mode->clock,
  393. &dig_connector->dp_lane_count,
  394. &dig_connector->dp_clock);
  395. if (ret) {
  396. dig_connector->dp_clock = 0;
  397. dig_connector->dp_lane_count = 0;
  398. }
  399. }
  400. }
  401. int radeon_dp_mode_valid_helper(struct drm_connector *connector,
  402. struct drm_display_mode *mode)
  403. {
  404. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  405. struct radeon_connector_atom_dig *dig_connector;
  406. unsigned dp_clock, dp_lanes;
  407. int ret;
  408. if ((mode->clock > 340000) &&
  409. (!radeon_connector_is_dp12_capable(connector)))
  410. return MODE_CLOCK_HIGH;
  411. if (!radeon_connector->con_priv)
  412. return MODE_CLOCK_HIGH;
  413. dig_connector = radeon_connector->con_priv;
  414. ret = radeon_dp_get_dp_link_config(connector, dig_connector->dpcd,
  415. mode->clock,
  416. &dp_lanes,
  417. &dp_clock);
  418. if (ret)
  419. return MODE_CLOCK_HIGH;
  420. if ((dp_clock == 540000) &&
  421. (!radeon_connector_is_dp12_capable(connector)))
  422. return MODE_CLOCK_HIGH;
  423. return MODE_OK;
  424. }
  425. bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector)
  426. {
  427. u8 link_status[DP_LINK_STATUS_SIZE];
  428. struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
  429. if (drm_dp_dpcd_read_link_status(&radeon_connector->ddc_bus->aux, link_status)
  430. <= 0)
  431. return false;
  432. if (drm_dp_channel_eq_ok(link_status, dig->dp_lane_count))
  433. return false;
  434. return true;
  435. }
  436. void radeon_dp_set_rx_power_state(struct drm_connector *connector,
  437. u8 power_state)
  438. {
  439. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  440. struct radeon_connector_atom_dig *dig_connector;
  441. if (!radeon_connector->con_priv)
  442. return;
  443. dig_connector = radeon_connector->con_priv;
  444. /* power up/down the sink */
  445. if (dig_connector->dpcd[0] >= 0x11) {
  446. drm_dp_dpcd_writeb(&radeon_connector->ddc_bus->aux,
  447. DP_SET_POWER, power_state);
  448. usleep_range(1000, 2000);
  449. }
  450. }
  451. struct radeon_dp_link_train_info {
  452. struct radeon_device *rdev;
  453. struct drm_encoder *encoder;
  454. struct drm_connector *connector;
  455. int enc_id;
  456. int dp_clock;
  457. int dp_lane_count;
  458. bool tp3_supported;
  459. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  460. u8 train_set[4];
  461. u8 link_status[DP_LINK_STATUS_SIZE];
  462. u8 tries;
  463. bool use_dpencoder;
  464. struct drm_dp_aux *aux;
  465. };
  466. static void radeon_dp_update_vs_emph(struct radeon_dp_link_train_info *dp_info)
  467. {
  468. /* set the initial vs/emph on the source */
  469. atombios_dig_transmitter_setup(dp_info->encoder,
  470. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH,
  471. 0, dp_info->train_set[0]); /* sets all lanes at once */
  472. /* set the vs/emph on the sink */
  473. drm_dp_dpcd_write(dp_info->aux, DP_TRAINING_LANE0_SET,
  474. dp_info->train_set, dp_info->dp_lane_count);
  475. }
  476. static void radeon_dp_set_tp(struct radeon_dp_link_train_info *dp_info, int tp)
  477. {
  478. int rtp = 0;
  479. /* set training pattern on the source */
  480. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder) {
  481. switch (tp) {
  482. case DP_TRAINING_PATTERN_1:
  483. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1;
  484. break;
  485. case DP_TRAINING_PATTERN_2:
  486. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2;
  487. break;
  488. case DP_TRAINING_PATTERN_3:
  489. rtp = ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3;
  490. break;
  491. }
  492. atombios_dig_encoder_setup(dp_info->encoder, rtp, 0);
  493. } else {
  494. switch (tp) {
  495. case DP_TRAINING_PATTERN_1:
  496. rtp = 0;
  497. break;
  498. case DP_TRAINING_PATTERN_2:
  499. rtp = 1;
  500. break;
  501. }
  502. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_PATTERN_SEL,
  503. dp_info->dp_clock, dp_info->enc_id, rtp);
  504. }
  505. /* enable training pattern on the sink */
  506. drm_dp_dpcd_writeb(dp_info->aux, DP_TRAINING_PATTERN_SET, tp);
  507. }
  508. static int radeon_dp_link_train_init(struct radeon_dp_link_train_info *dp_info)
  509. {
  510. struct radeon_encoder *radeon_encoder = to_radeon_encoder(dp_info->encoder);
  511. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  512. u8 tmp;
  513. /* power up the sink */
  514. radeon_dp_set_rx_power_state(dp_info->connector, DP_SET_POWER_D0);
  515. /* possibly enable downspread on the sink */
  516. if (dp_info->dpcd[3] & 0x1)
  517. drm_dp_dpcd_writeb(dp_info->aux,
  518. DP_DOWNSPREAD_CTRL, DP_SPREAD_AMP_0_5);
  519. else
  520. drm_dp_dpcd_writeb(dp_info->aux,
  521. DP_DOWNSPREAD_CTRL, 0);
  522. if (dig->panel_mode == DP_PANEL_MODE_INTERNAL_DP2_MODE)
  523. drm_dp_dpcd_writeb(dp_info->aux, DP_EDP_CONFIGURATION_SET, 1);
  524. /* set the lane count on the sink */
  525. tmp = dp_info->dp_lane_count;
  526. if (drm_dp_enhanced_frame_cap(dp_info->dpcd))
  527. tmp |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  528. drm_dp_dpcd_writeb(dp_info->aux, DP_LANE_COUNT_SET, tmp);
  529. /* set the link rate on the sink */
  530. tmp = drm_dp_link_rate_to_bw_code(dp_info->dp_clock);
  531. drm_dp_dpcd_writeb(dp_info->aux, DP_LINK_BW_SET, tmp);
  532. /* start training on the source */
  533. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  534. atombios_dig_encoder_setup(dp_info->encoder,
  535. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START, 0);
  536. else
  537. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_START,
  538. dp_info->dp_clock, dp_info->enc_id, 0);
  539. /* disable the training pattern on the sink */
  540. drm_dp_dpcd_writeb(dp_info->aux,
  541. DP_TRAINING_PATTERN_SET,
  542. DP_TRAINING_PATTERN_DISABLE);
  543. return 0;
  544. }
  545. static int radeon_dp_link_train_finish(struct radeon_dp_link_train_info *dp_info)
  546. {
  547. udelay(400);
  548. /* disable the training pattern on the sink */
  549. drm_dp_dpcd_writeb(dp_info->aux,
  550. DP_TRAINING_PATTERN_SET,
  551. DP_TRAINING_PATTERN_DISABLE);
  552. /* disable the training pattern on the source */
  553. if (ASIC_IS_DCE4(dp_info->rdev) || !dp_info->use_dpencoder)
  554. atombios_dig_encoder_setup(dp_info->encoder,
  555. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE, 0);
  556. else
  557. radeon_dp_encoder_service(dp_info->rdev, ATOM_DP_ACTION_TRAINING_COMPLETE,
  558. dp_info->dp_clock, dp_info->enc_id, 0);
  559. return 0;
  560. }
  561. static int radeon_dp_link_train_cr(struct radeon_dp_link_train_info *dp_info)
  562. {
  563. bool clock_recovery;
  564. u8 voltage;
  565. int i;
  566. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_1);
  567. memset(dp_info->train_set, 0, 4);
  568. radeon_dp_update_vs_emph(dp_info);
  569. udelay(400);
  570. /* clock recovery loop */
  571. clock_recovery = false;
  572. dp_info->tries = 0;
  573. voltage = 0xff;
  574. while (1) {
  575. drm_dp_link_train_clock_recovery_delay(dp_info->aux, dp_info->dpcd);
  576. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  577. dp_info->link_status) <= 0) {
  578. DRM_ERROR("displayport link status failed\n");
  579. break;
  580. }
  581. if (drm_dp_clock_recovery_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  582. clock_recovery = true;
  583. break;
  584. }
  585. for (i = 0; i < dp_info->dp_lane_count; i++) {
  586. if ((dp_info->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  587. break;
  588. }
  589. if (i == dp_info->dp_lane_count) {
  590. DRM_ERROR("clock recovery reached max voltage\n");
  591. break;
  592. }
  593. if ((dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  594. ++dp_info->tries;
  595. if (dp_info->tries == 5) {
  596. DRM_ERROR("clock recovery tried 5 times\n");
  597. break;
  598. }
  599. } else
  600. dp_info->tries = 0;
  601. voltage = dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  602. /* Compute new train_set as requested by sink */
  603. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  604. radeon_dp_update_vs_emph(dp_info);
  605. }
  606. if (!clock_recovery) {
  607. DRM_ERROR("clock recovery failed\n");
  608. return -1;
  609. } else {
  610. DRM_DEBUG_KMS("clock recovery at voltage %d pre-emphasis %d\n",
  611. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  612. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK) >>
  613. DP_TRAIN_PRE_EMPHASIS_SHIFT);
  614. return 0;
  615. }
  616. }
  617. static int radeon_dp_link_train_ce(struct radeon_dp_link_train_info *dp_info)
  618. {
  619. bool channel_eq;
  620. if (dp_info->tp3_supported)
  621. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_3);
  622. else
  623. radeon_dp_set_tp(dp_info, DP_TRAINING_PATTERN_2);
  624. /* channel equalization loop */
  625. dp_info->tries = 0;
  626. channel_eq = false;
  627. while (1) {
  628. drm_dp_link_train_channel_eq_delay(dp_info->aux, dp_info->dpcd);
  629. if (drm_dp_dpcd_read_link_status(dp_info->aux,
  630. dp_info->link_status) <= 0) {
  631. DRM_ERROR("displayport link status failed\n");
  632. break;
  633. }
  634. if (drm_dp_channel_eq_ok(dp_info->link_status, dp_info->dp_lane_count)) {
  635. channel_eq = true;
  636. break;
  637. }
  638. /* Try 5 times */
  639. if (dp_info->tries > 5) {
  640. DRM_ERROR("channel eq failed: 5 tries\n");
  641. break;
  642. }
  643. /* Compute new train_set as requested by sink */
  644. dp_get_adjust_train(dp_info->link_status, dp_info->dp_lane_count, dp_info->train_set);
  645. radeon_dp_update_vs_emph(dp_info);
  646. dp_info->tries++;
  647. }
  648. if (!channel_eq) {
  649. DRM_ERROR("channel eq failed\n");
  650. return -1;
  651. } else {
  652. DRM_DEBUG_KMS("channel eq at voltage %d pre-emphasis %d\n",
  653. dp_info->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK,
  654. (dp_info->train_set[0] & DP_TRAIN_PRE_EMPHASIS_MASK)
  655. >> DP_TRAIN_PRE_EMPHASIS_SHIFT);
  656. return 0;
  657. }
  658. }
  659. void radeon_dp_link_train(struct drm_encoder *encoder,
  660. struct drm_connector *connector)
  661. {
  662. struct drm_device *dev = encoder->dev;
  663. struct radeon_device *rdev = dev->dev_private;
  664. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  665. struct radeon_encoder_atom_dig *dig;
  666. struct radeon_connector *radeon_connector;
  667. struct radeon_connector_atom_dig *dig_connector;
  668. struct radeon_dp_link_train_info dp_info;
  669. int index;
  670. u8 tmp, frev, crev;
  671. if (!radeon_encoder->enc_priv)
  672. return;
  673. dig = radeon_encoder->enc_priv;
  674. radeon_connector = to_radeon_connector(connector);
  675. if (!radeon_connector->con_priv)
  676. return;
  677. dig_connector = radeon_connector->con_priv;
  678. if ((dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT) &&
  679. (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_eDP))
  680. return;
  681. /* DPEncoderService newer than 1.1 can't program properly the
  682. * training pattern. When facing such version use the
  683. * DIGXEncoderControl (X== 1 | 2)
  684. */
  685. dp_info.use_dpencoder = true;
  686. index = GetIndexIntoMasterTable(COMMAND, DPEncoderService);
  687. if (atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev)) {
  688. if (crev > 1)
  689. dp_info.use_dpencoder = false;
  690. }
  691. dp_info.enc_id = 0;
  692. if (dig->dig_encoder)
  693. dp_info.enc_id |= ATOM_DP_CONFIG_DIG2_ENCODER;
  694. else
  695. dp_info.enc_id |= ATOM_DP_CONFIG_DIG1_ENCODER;
  696. if (dig->linkb)
  697. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_B;
  698. else
  699. dp_info.enc_id |= ATOM_DP_CONFIG_LINK_A;
  700. if (drm_dp_dpcd_readb(&radeon_connector->ddc_bus->aux, DP_MAX_LANE_COUNT, &tmp)
  701. == 1) {
  702. if (ASIC_IS_DCE5(rdev) && (tmp & DP_TPS3_SUPPORTED))
  703. dp_info.tp3_supported = true;
  704. else
  705. dp_info.tp3_supported = false;
  706. } else {
  707. dp_info.tp3_supported = false;
  708. }
  709. memcpy(dp_info.dpcd, dig_connector->dpcd, DP_RECEIVER_CAP_SIZE);
  710. dp_info.rdev = rdev;
  711. dp_info.encoder = encoder;
  712. dp_info.connector = connector;
  713. dp_info.dp_lane_count = dig_connector->dp_lane_count;
  714. dp_info.dp_clock = dig_connector->dp_clock;
  715. dp_info.aux = &radeon_connector->ddc_bus->aux;
  716. if (radeon_dp_link_train_init(&dp_info))
  717. goto done;
  718. if (radeon_dp_link_train_cr(&dp_info))
  719. goto done;
  720. if (radeon_dp_link_train_ce(&dp_info))
  721. goto done;
  722. done:
  723. if (radeon_dp_link_train_finish(&dp_info))
  724. return;
  725. }