atombios_crtc.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drm_crtc_helper.h>
  27. #include <drm/drm_fb_helper.h>
  28. #include <drm/drm_fixed.h>
  29. #include <drm/drm_fourcc.h>
  30. #include <drm/drm_framebuffer.h>
  31. #include <drm/drm_vblank.h>
  32. #include <drm/radeon_drm.h>
  33. #include "radeon.h"
  34. #include "atom.h"
  35. #include "atom-bits.h"
  36. static void atombios_overscan_setup(struct drm_crtc *crtc,
  37. struct drm_display_mode *mode,
  38. struct drm_display_mode *adjusted_mode)
  39. {
  40. struct drm_device *dev = crtc->dev;
  41. struct radeon_device *rdev = dev->dev_private;
  42. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  43. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  44. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  45. int a1, a2;
  46. memset(&args, 0, sizeof(args));
  47. args.ucCRTC = radeon_crtc->crtc_id;
  48. switch (radeon_crtc->rmx_type) {
  49. case RMX_CENTER:
  50. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  51. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  52. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  53. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  54. break;
  55. case RMX_ASPECT:
  56. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  57. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  58. if (a1 > a2) {
  59. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  60. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  61. } else if (a2 > a1) {
  62. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  63. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  64. }
  65. break;
  66. case RMX_FULL:
  67. default:
  68. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  69. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  70. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  71. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  72. break;
  73. }
  74. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  75. }
  76. static void atombios_scaler_setup(struct drm_crtc *crtc)
  77. {
  78. struct drm_device *dev = crtc->dev;
  79. struct radeon_device *rdev = dev->dev_private;
  80. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  81. ENABLE_SCALER_PS_ALLOCATION args;
  82. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  83. struct radeon_encoder *radeon_encoder =
  84. to_radeon_encoder(radeon_crtc->encoder);
  85. /* fixme - fill in enc_priv for atom dac */
  86. enum radeon_tv_std tv_std = TV_STD_NTSC;
  87. bool is_tv = false, is_cv = false;
  88. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  89. return;
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. memset(&args, 0, sizeof(args));
  96. args.ucScaler = radeon_crtc->crtc_id;
  97. if (is_tv) {
  98. switch (tv_std) {
  99. case TV_STD_NTSC:
  100. default:
  101. args.ucTVStandard = ATOM_TV_NTSC;
  102. break;
  103. case TV_STD_PAL:
  104. args.ucTVStandard = ATOM_TV_PAL;
  105. break;
  106. case TV_STD_PAL_M:
  107. args.ucTVStandard = ATOM_TV_PALM;
  108. break;
  109. case TV_STD_PAL_60:
  110. args.ucTVStandard = ATOM_TV_PAL60;
  111. break;
  112. case TV_STD_NTSC_J:
  113. args.ucTVStandard = ATOM_TV_NTSCJ;
  114. break;
  115. case TV_STD_SCART_PAL:
  116. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  117. break;
  118. case TV_STD_SECAM:
  119. args.ucTVStandard = ATOM_TV_SECAM;
  120. break;
  121. case TV_STD_PAL_CN:
  122. args.ucTVStandard = ATOM_TV_PALCN;
  123. break;
  124. }
  125. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  126. } else if (is_cv) {
  127. args.ucTVStandard = ATOM_TV_CV;
  128. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  129. } else {
  130. switch (radeon_crtc->rmx_type) {
  131. case RMX_FULL:
  132. args.ucEnable = ATOM_SCALER_EXPANSION;
  133. break;
  134. case RMX_CENTER:
  135. args.ucEnable = ATOM_SCALER_CENTER;
  136. break;
  137. case RMX_ASPECT:
  138. args.ucEnable = ATOM_SCALER_EXPANSION;
  139. break;
  140. default:
  141. if (ASIC_IS_AVIVO(rdev))
  142. args.ucEnable = ATOM_SCALER_DISABLE;
  143. else
  144. args.ucEnable = ATOM_SCALER_CENTER;
  145. break;
  146. }
  147. }
  148. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  149. if ((is_tv || is_cv)
  150. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  151. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  152. }
  153. }
  154. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  155. {
  156. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  157. struct drm_device *dev = crtc->dev;
  158. struct radeon_device *rdev = dev->dev_private;
  159. int index =
  160. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  161. ENABLE_CRTC_PS_ALLOCATION args;
  162. memset(&args, 0, sizeof(args));
  163. args.ucCRTC = radeon_crtc->crtc_id;
  164. args.ucEnable = lock;
  165. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  166. }
  167. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  168. {
  169. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  170. struct drm_device *dev = crtc->dev;
  171. struct radeon_device *rdev = dev->dev_private;
  172. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  173. ENABLE_CRTC_PS_ALLOCATION args;
  174. memset(&args, 0, sizeof(args));
  175. args.ucCRTC = radeon_crtc->crtc_id;
  176. args.ucEnable = state;
  177. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  178. }
  179. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  180. {
  181. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  182. struct drm_device *dev = crtc->dev;
  183. struct radeon_device *rdev = dev->dev_private;
  184. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  185. ENABLE_CRTC_PS_ALLOCATION args;
  186. memset(&args, 0, sizeof(args));
  187. args.ucCRTC = radeon_crtc->crtc_id;
  188. args.ucEnable = state;
  189. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  190. }
  191. static const u32 vga_control_regs[6] =
  192. {
  193. AVIVO_D1VGA_CONTROL,
  194. AVIVO_D2VGA_CONTROL,
  195. EVERGREEN_D3VGA_CONTROL,
  196. EVERGREEN_D4VGA_CONTROL,
  197. EVERGREEN_D5VGA_CONTROL,
  198. EVERGREEN_D6VGA_CONTROL,
  199. };
  200. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  201. {
  202. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  203. struct drm_device *dev = crtc->dev;
  204. struct radeon_device *rdev = dev->dev_private;
  205. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  206. BLANK_CRTC_PS_ALLOCATION args;
  207. u32 vga_control = 0;
  208. memset(&args, 0, sizeof(args));
  209. if (ASIC_IS_DCE8(rdev)) {
  210. vga_control = RREG32(vga_control_regs[radeon_crtc->crtc_id]);
  211. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control | 1);
  212. }
  213. args.ucCRTC = radeon_crtc->crtc_id;
  214. args.ucBlanking = state;
  215. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  216. if (ASIC_IS_DCE8(rdev))
  217. WREG32(vga_control_regs[radeon_crtc->crtc_id], vga_control);
  218. }
  219. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  220. {
  221. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  222. struct drm_device *dev = crtc->dev;
  223. struct radeon_device *rdev = dev->dev_private;
  224. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  225. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  226. memset(&args, 0, sizeof(args));
  227. args.ucDispPipeId = radeon_crtc->crtc_id;
  228. args.ucEnable = state;
  229. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  230. }
  231. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  232. {
  233. struct drm_device *dev = crtc->dev;
  234. struct radeon_device *rdev = dev->dev_private;
  235. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  236. switch (mode) {
  237. case DRM_MODE_DPMS_ON:
  238. radeon_crtc->enabled = true;
  239. atombios_enable_crtc(crtc, ATOM_ENABLE);
  240. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  241. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  242. atombios_blank_crtc(crtc, ATOM_DISABLE);
  243. if (dev->num_crtcs > radeon_crtc->crtc_id)
  244. drm_crtc_vblank_on(crtc);
  245. radeon_crtc_load_lut(crtc);
  246. break;
  247. case DRM_MODE_DPMS_STANDBY:
  248. case DRM_MODE_DPMS_SUSPEND:
  249. case DRM_MODE_DPMS_OFF:
  250. if (dev->num_crtcs > radeon_crtc->crtc_id)
  251. drm_crtc_vblank_off(crtc);
  252. if (radeon_crtc->enabled)
  253. atombios_blank_crtc(crtc, ATOM_ENABLE);
  254. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  255. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  256. atombios_enable_crtc(crtc, ATOM_DISABLE);
  257. radeon_crtc->enabled = false;
  258. break;
  259. }
  260. /* adjust pm to dpms */
  261. radeon_pm_compute_clocks(rdev);
  262. }
  263. static void
  264. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  265. struct drm_display_mode *mode)
  266. {
  267. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  268. struct drm_device *dev = crtc->dev;
  269. struct radeon_device *rdev = dev->dev_private;
  270. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  271. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  272. u16 misc = 0;
  273. memset(&args, 0, sizeof(args));
  274. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  275. args.usH_Blanking_Time =
  276. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  277. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  278. args.usV_Blanking_Time =
  279. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  280. args.usH_SyncOffset =
  281. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  282. args.usH_SyncWidth =
  283. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  284. args.usV_SyncOffset =
  285. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  286. args.usV_SyncWidth =
  287. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  288. args.ucH_Border = radeon_crtc->h_border;
  289. args.ucV_Border = radeon_crtc->v_border;
  290. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  291. misc |= ATOM_VSYNC_POLARITY;
  292. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  293. misc |= ATOM_HSYNC_POLARITY;
  294. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  295. misc |= ATOM_COMPOSITESYNC;
  296. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  297. misc |= ATOM_INTERLACE;
  298. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  299. misc |= ATOM_DOUBLE_CLOCK_MODE;
  300. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  301. misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
  302. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  303. args.ucCRTC = radeon_crtc->crtc_id;
  304. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  305. }
  306. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  307. struct drm_display_mode *mode)
  308. {
  309. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  310. struct drm_device *dev = crtc->dev;
  311. struct radeon_device *rdev = dev->dev_private;
  312. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  313. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  314. u16 misc = 0;
  315. memset(&args, 0, sizeof(args));
  316. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  317. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  318. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  319. args.usH_SyncWidth =
  320. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  321. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  322. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  323. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  324. args.usV_SyncWidth =
  325. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  326. args.ucOverscanRight = radeon_crtc->h_border;
  327. args.ucOverscanLeft = radeon_crtc->h_border;
  328. args.ucOverscanBottom = radeon_crtc->v_border;
  329. args.ucOverscanTop = radeon_crtc->v_border;
  330. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  331. misc |= ATOM_VSYNC_POLARITY;
  332. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  333. misc |= ATOM_HSYNC_POLARITY;
  334. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  335. misc |= ATOM_COMPOSITESYNC;
  336. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  337. misc |= ATOM_INTERLACE;
  338. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  339. misc |= ATOM_DOUBLE_CLOCK_MODE;
  340. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  341. misc |= ATOM_H_REPLICATIONBY2 | ATOM_V_REPLICATIONBY2;
  342. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  343. args.ucCRTC = radeon_crtc->crtc_id;
  344. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  345. }
  346. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  347. {
  348. u32 ss_cntl;
  349. if (ASIC_IS_DCE4(rdev)) {
  350. switch (pll_id) {
  351. case ATOM_PPLL1:
  352. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  353. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  354. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  355. break;
  356. case ATOM_PPLL2:
  357. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  358. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  359. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  360. break;
  361. case ATOM_DCPLL:
  362. case ATOM_PPLL_INVALID:
  363. return;
  364. }
  365. } else if (ASIC_IS_AVIVO(rdev)) {
  366. switch (pll_id) {
  367. case ATOM_PPLL1:
  368. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  369. ss_cntl &= ~1;
  370. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  371. break;
  372. case ATOM_PPLL2:
  373. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  374. ss_cntl &= ~1;
  375. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  376. break;
  377. case ATOM_DCPLL:
  378. case ATOM_PPLL_INVALID:
  379. return;
  380. }
  381. }
  382. }
  383. union atom_enable_ss {
  384. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  385. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  386. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  387. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  388. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  389. };
  390. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  391. int enable,
  392. int pll_id,
  393. int crtc_id,
  394. struct radeon_atom_ss *ss)
  395. {
  396. unsigned i;
  397. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  398. union atom_enable_ss args;
  399. if (enable) {
  400. /* Don't mess with SS if percentage is 0 or external ss.
  401. * SS is already disabled previously, and disabling it
  402. * again can cause display problems if the pll is already
  403. * programmed.
  404. */
  405. if (ss->percentage == 0)
  406. return;
  407. if (ss->type & ATOM_EXTERNAL_SS_MASK)
  408. return;
  409. } else {
  410. for (i = 0; i < rdev->num_crtc; i++) {
  411. if (rdev->mode_info.crtcs[i] &&
  412. rdev->mode_info.crtcs[i]->enabled &&
  413. i != crtc_id &&
  414. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  415. /* one other crtc is using this pll don't turn
  416. * off spread spectrum as it might turn off
  417. * display on active crtc
  418. */
  419. return;
  420. }
  421. }
  422. }
  423. memset(&args, 0, sizeof(args));
  424. if (ASIC_IS_DCE5(rdev)) {
  425. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  426. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  427. switch (pll_id) {
  428. case ATOM_PPLL1:
  429. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  430. break;
  431. case ATOM_PPLL2:
  432. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  433. break;
  434. case ATOM_DCPLL:
  435. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  436. break;
  437. case ATOM_PPLL_INVALID:
  438. return;
  439. }
  440. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  441. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  442. args.v3.ucEnable = enable;
  443. } else if (ASIC_IS_DCE4(rdev)) {
  444. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  445. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  446. switch (pll_id) {
  447. case ATOM_PPLL1:
  448. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  449. break;
  450. case ATOM_PPLL2:
  451. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  452. break;
  453. case ATOM_DCPLL:
  454. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  455. break;
  456. case ATOM_PPLL_INVALID:
  457. return;
  458. }
  459. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  460. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  461. args.v2.ucEnable = enable;
  462. } else if (ASIC_IS_DCE3(rdev)) {
  463. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  464. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  465. args.v1.ucSpreadSpectrumStep = ss->step;
  466. args.v1.ucSpreadSpectrumDelay = ss->delay;
  467. args.v1.ucSpreadSpectrumRange = ss->range;
  468. args.v1.ucPpll = pll_id;
  469. args.v1.ucEnable = enable;
  470. } else if (ASIC_IS_AVIVO(rdev)) {
  471. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  472. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  473. atombios_disable_ss(rdev, pll_id);
  474. return;
  475. }
  476. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  477. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  478. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  479. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  480. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  481. args.lvds_ss_2.ucEnable = enable;
  482. } else {
  483. if (enable == ATOM_DISABLE) {
  484. atombios_disable_ss(rdev, pll_id);
  485. return;
  486. }
  487. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  488. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  489. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  490. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  491. args.lvds_ss.ucEnable = enable;
  492. }
  493. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  494. }
  495. union adjust_pixel_clock {
  496. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  497. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  498. };
  499. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  500. struct drm_display_mode *mode)
  501. {
  502. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  503. struct drm_device *dev = crtc->dev;
  504. struct radeon_device *rdev = dev->dev_private;
  505. struct drm_encoder *encoder = radeon_crtc->encoder;
  506. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  507. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  508. u32 adjusted_clock = mode->clock;
  509. int encoder_mode = atombios_get_encoder_mode(encoder);
  510. u32 dp_clock = mode->clock;
  511. u32 clock = mode->clock;
  512. int bpc = radeon_crtc->bpc;
  513. bool is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  514. /* reset the pll flags */
  515. radeon_crtc->pll_flags = 0;
  516. if (ASIC_IS_AVIVO(rdev)) {
  517. if ((rdev->family == CHIP_RS600) ||
  518. (rdev->family == CHIP_RS690) ||
  519. (rdev->family == CHIP_RS740))
  520. radeon_crtc->pll_flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  521. RADEON_PLL_PREFER_CLOSEST_LOWER);
  522. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  523. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  524. else
  525. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  526. if (rdev->family < CHIP_RV770)
  527. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  528. /* use frac fb div on APUs */
  529. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  530. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  531. /* use frac fb div on RS780/RS880 */
  532. if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
  533. && !radeon_crtc->ss_enabled)
  534. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  535. if (ASIC_IS_DCE32(rdev) && mode->clock > 165000)
  536. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  537. } else {
  538. radeon_crtc->pll_flags |= RADEON_PLL_LEGACY;
  539. if (mode->clock > 200000) /* range limits??? */
  540. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  541. else
  542. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  543. }
  544. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  545. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  546. if (connector) {
  547. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  548. struct radeon_connector_atom_dig *dig_connector =
  549. radeon_connector->con_priv;
  550. dp_clock = dig_connector->dp_clock;
  551. }
  552. }
  553. /* use recommended ref_div for ss */
  554. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  555. if (radeon_crtc->ss_enabled) {
  556. if (radeon_crtc->ss.refdiv) {
  557. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  558. radeon_crtc->pll_reference_div = radeon_crtc->ss.refdiv;
  559. if (ASIC_IS_AVIVO(rdev) &&
  560. rdev->family != CHIP_RS780 &&
  561. rdev->family != CHIP_RS880)
  562. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  563. }
  564. }
  565. }
  566. if (ASIC_IS_AVIVO(rdev)) {
  567. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  568. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  569. adjusted_clock = mode->clock * 2;
  570. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  571. radeon_crtc->pll_flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  572. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  573. radeon_crtc->pll_flags |= RADEON_PLL_IS_LCD;
  574. } else {
  575. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  576. radeon_crtc->pll_flags |= RADEON_PLL_NO_ODD_POST_DIV;
  577. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  578. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  579. }
  580. /* adjust pll for deep color modes */
  581. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  582. switch (bpc) {
  583. case 8:
  584. default:
  585. break;
  586. case 10:
  587. clock = (clock * 5) / 4;
  588. break;
  589. case 12:
  590. clock = (clock * 3) / 2;
  591. break;
  592. case 16:
  593. clock = clock * 2;
  594. break;
  595. }
  596. }
  597. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  598. * accordingly based on the encoder/transmitter to work around
  599. * special hw requirements.
  600. */
  601. if (ASIC_IS_DCE3(rdev)) {
  602. union adjust_pixel_clock args;
  603. u8 frev, crev;
  604. int index;
  605. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  606. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  607. &crev))
  608. return adjusted_clock;
  609. memset(&args, 0, sizeof(args));
  610. switch (frev) {
  611. case 1:
  612. switch (crev) {
  613. case 1:
  614. case 2:
  615. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  616. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  617. args.v1.ucEncodeMode = encoder_mode;
  618. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  619. args.v1.ucConfig |=
  620. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  621. atom_execute_table(rdev->mode_info.atom_context,
  622. index, (uint32_t *)&args);
  623. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  624. break;
  625. case 3:
  626. args.v3.sInput.usPixelClock = cpu_to_le16(clock / 10);
  627. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  628. args.v3.sInput.ucEncodeMode = encoder_mode;
  629. args.v3.sInput.ucDispPllConfig = 0;
  630. if (radeon_crtc->ss_enabled && radeon_crtc->ss.percentage)
  631. args.v3.sInput.ucDispPllConfig |=
  632. DISPPLL_CONFIG_SS_ENABLE;
  633. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  634. args.v3.sInput.ucDispPllConfig |=
  635. DISPPLL_CONFIG_COHERENT_MODE;
  636. /* 16200 or 27000 */
  637. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  638. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  639. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  640. if (dig->coherent_mode)
  641. args.v3.sInput.ucDispPllConfig |=
  642. DISPPLL_CONFIG_COHERENT_MODE;
  643. if (is_duallink)
  644. args.v3.sInput.ucDispPllConfig |=
  645. DISPPLL_CONFIG_DUAL_LINK;
  646. }
  647. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  648. ENCODER_OBJECT_ID_NONE)
  649. args.v3.sInput.ucExtTransmitterID =
  650. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  651. else
  652. args.v3.sInput.ucExtTransmitterID = 0;
  653. atom_execute_table(rdev->mode_info.atom_context,
  654. index, (uint32_t *)&args);
  655. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  656. if (args.v3.sOutput.ucRefDiv) {
  657. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  658. radeon_crtc->pll_flags |= RADEON_PLL_USE_REF_DIV;
  659. radeon_crtc->pll_reference_div = args.v3.sOutput.ucRefDiv;
  660. }
  661. if (args.v3.sOutput.ucPostDiv) {
  662. radeon_crtc->pll_flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  663. radeon_crtc->pll_flags |= RADEON_PLL_USE_POST_DIV;
  664. radeon_crtc->pll_post_div = args.v3.sOutput.ucPostDiv;
  665. }
  666. break;
  667. default:
  668. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  669. return adjusted_clock;
  670. }
  671. break;
  672. default:
  673. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  674. return adjusted_clock;
  675. }
  676. }
  677. return adjusted_clock;
  678. }
  679. union set_pixel_clock {
  680. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  681. PIXEL_CLOCK_PARAMETERS v1;
  682. PIXEL_CLOCK_PARAMETERS_V2 v2;
  683. PIXEL_CLOCK_PARAMETERS_V3 v3;
  684. PIXEL_CLOCK_PARAMETERS_V5 v5;
  685. PIXEL_CLOCK_PARAMETERS_V6 v6;
  686. };
  687. /* on DCE5, make sure the voltage is high enough to support the
  688. * required disp clk.
  689. */
  690. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  691. u32 dispclk)
  692. {
  693. u8 frev, crev;
  694. int index;
  695. union set_pixel_clock args;
  696. memset(&args, 0, sizeof(args));
  697. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  698. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  699. &crev))
  700. return;
  701. switch (frev) {
  702. case 1:
  703. switch (crev) {
  704. case 5:
  705. /* if the default dcpll clock is specified,
  706. * SetPixelClock provides the dividers
  707. */
  708. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  709. args.v5.usPixelClock = cpu_to_le16(dispclk);
  710. args.v5.ucPpll = ATOM_DCPLL;
  711. break;
  712. case 6:
  713. /* if the default dcpll clock is specified,
  714. * SetPixelClock provides the dividers
  715. */
  716. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  717. if (ASIC_IS_DCE61(rdev) || ASIC_IS_DCE8(rdev))
  718. args.v6.ucPpll = ATOM_EXT_PLL1;
  719. else if (ASIC_IS_DCE6(rdev))
  720. args.v6.ucPpll = ATOM_PPLL0;
  721. else
  722. args.v6.ucPpll = ATOM_DCPLL;
  723. break;
  724. default:
  725. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  726. return;
  727. }
  728. break;
  729. default:
  730. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  731. return;
  732. }
  733. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  734. }
  735. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  736. u32 crtc_id,
  737. int pll_id,
  738. u32 encoder_mode,
  739. u32 encoder_id,
  740. u32 clock,
  741. u32 ref_div,
  742. u32 fb_div,
  743. u32 frac_fb_div,
  744. u32 post_div,
  745. int bpc,
  746. bool ss_enabled,
  747. struct radeon_atom_ss *ss)
  748. {
  749. struct drm_device *dev = crtc->dev;
  750. struct radeon_device *rdev = dev->dev_private;
  751. u8 frev, crev;
  752. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  753. union set_pixel_clock args;
  754. memset(&args, 0, sizeof(args));
  755. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  756. &crev))
  757. return;
  758. switch (frev) {
  759. case 1:
  760. switch (crev) {
  761. case 1:
  762. if (clock == ATOM_DISABLE)
  763. return;
  764. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  765. args.v1.usRefDiv = cpu_to_le16(ref_div);
  766. args.v1.usFbDiv = cpu_to_le16(fb_div);
  767. args.v1.ucFracFbDiv = frac_fb_div;
  768. args.v1.ucPostDiv = post_div;
  769. args.v1.ucPpll = pll_id;
  770. args.v1.ucCRTC = crtc_id;
  771. args.v1.ucRefDivSrc = 1;
  772. break;
  773. case 2:
  774. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  775. args.v2.usRefDiv = cpu_to_le16(ref_div);
  776. args.v2.usFbDiv = cpu_to_le16(fb_div);
  777. args.v2.ucFracFbDiv = frac_fb_div;
  778. args.v2.ucPostDiv = post_div;
  779. args.v2.ucPpll = pll_id;
  780. args.v2.ucCRTC = crtc_id;
  781. args.v2.ucRefDivSrc = 1;
  782. break;
  783. case 3:
  784. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  785. args.v3.usRefDiv = cpu_to_le16(ref_div);
  786. args.v3.usFbDiv = cpu_to_le16(fb_div);
  787. args.v3.ucFracFbDiv = frac_fb_div;
  788. args.v3.ucPostDiv = post_div;
  789. args.v3.ucPpll = pll_id;
  790. if (crtc_id == ATOM_CRTC2)
  791. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC2;
  792. else
  793. args.v3.ucMiscInfo = PIXEL_CLOCK_MISC_CRTC_SEL_CRTC1;
  794. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  795. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  796. args.v3.ucTransmitterId = encoder_id;
  797. args.v3.ucEncoderMode = encoder_mode;
  798. break;
  799. case 5:
  800. args.v5.ucCRTC = crtc_id;
  801. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  802. args.v5.ucRefDiv = ref_div;
  803. args.v5.usFbDiv = cpu_to_le16(fb_div);
  804. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  805. args.v5.ucPostDiv = post_div;
  806. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  807. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  808. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  809. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  810. switch (bpc) {
  811. case 8:
  812. default:
  813. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  814. break;
  815. case 10:
  816. /* yes this is correct, the atom define is wrong */
  817. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_32BPP;
  818. break;
  819. case 12:
  820. /* yes this is correct, the atom define is wrong */
  821. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  822. break;
  823. }
  824. }
  825. args.v5.ucTransmitterID = encoder_id;
  826. args.v5.ucEncoderMode = encoder_mode;
  827. args.v5.ucPpll = pll_id;
  828. break;
  829. case 6:
  830. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  831. args.v6.ucRefDiv = ref_div;
  832. args.v6.usFbDiv = cpu_to_le16(fb_div);
  833. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  834. args.v6.ucPostDiv = post_div;
  835. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  836. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  837. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  838. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  839. switch (bpc) {
  840. case 8:
  841. default:
  842. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  843. break;
  844. case 10:
  845. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP_V6;
  846. break;
  847. case 12:
  848. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP_V6;
  849. break;
  850. case 16:
  851. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  852. break;
  853. }
  854. }
  855. args.v6.ucTransmitterID = encoder_id;
  856. args.v6.ucEncoderMode = encoder_mode;
  857. args.v6.ucPpll = pll_id;
  858. break;
  859. default:
  860. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  861. return;
  862. }
  863. break;
  864. default:
  865. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  866. return;
  867. }
  868. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  869. }
  870. static bool atombios_crtc_prepare_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  871. {
  872. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  873. struct drm_device *dev = crtc->dev;
  874. struct radeon_device *rdev = dev->dev_private;
  875. struct radeon_encoder *radeon_encoder =
  876. to_radeon_encoder(radeon_crtc->encoder);
  877. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  878. radeon_crtc->bpc = 8;
  879. radeon_crtc->ss_enabled = false;
  880. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  881. (radeon_encoder_get_dp_bridge_encoder_id(radeon_crtc->encoder) != ENCODER_OBJECT_ID_NONE)) {
  882. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  883. struct drm_connector *connector =
  884. radeon_get_connector_for_encoder(radeon_crtc->encoder);
  885. struct radeon_connector *radeon_connector =
  886. to_radeon_connector(connector);
  887. struct radeon_connector_atom_dig *dig_connector =
  888. radeon_connector->con_priv;
  889. int dp_clock;
  890. /* Assign mode clock for hdmi deep color max clock limit check */
  891. radeon_connector->pixelclock_for_modeset = mode->clock;
  892. radeon_crtc->bpc = radeon_get_monitor_bpc(connector);
  893. switch (encoder_mode) {
  894. case ATOM_ENCODER_MODE_DP_MST:
  895. case ATOM_ENCODER_MODE_DP:
  896. /* DP/eDP */
  897. dp_clock = dig_connector->dp_clock / 10;
  898. if (ASIC_IS_DCE4(rdev))
  899. radeon_crtc->ss_enabled =
  900. radeon_atombios_get_asic_ss_info(rdev, &radeon_crtc->ss,
  901. ASIC_INTERNAL_SS_ON_DP,
  902. dp_clock);
  903. else {
  904. if (dp_clock == 16200) {
  905. radeon_crtc->ss_enabled =
  906. radeon_atombios_get_ppll_ss_info(rdev,
  907. &radeon_crtc->ss,
  908. ATOM_DP_SS_ID2);
  909. if (!radeon_crtc->ss_enabled)
  910. radeon_crtc->ss_enabled =
  911. radeon_atombios_get_ppll_ss_info(rdev,
  912. &radeon_crtc->ss,
  913. ATOM_DP_SS_ID1);
  914. } else {
  915. radeon_crtc->ss_enabled =
  916. radeon_atombios_get_ppll_ss_info(rdev,
  917. &radeon_crtc->ss,
  918. ATOM_DP_SS_ID1);
  919. }
  920. /* disable spread spectrum on DCE3 DP */
  921. radeon_crtc->ss_enabled = false;
  922. }
  923. break;
  924. case ATOM_ENCODER_MODE_LVDS:
  925. if (ASIC_IS_DCE4(rdev))
  926. radeon_crtc->ss_enabled =
  927. radeon_atombios_get_asic_ss_info(rdev,
  928. &radeon_crtc->ss,
  929. dig->lcd_ss_id,
  930. mode->clock / 10);
  931. else
  932. radeon_crtc->ss_enabled =
  933. radeon_atombios_get_ppll_ss_info(rdev,
  934. &radeon_crtc->ss,
  935. dig->lcd_ss_id);
  936. break;
  937. case ATOM_ENCODER_MODE_DVI:
  938. if (ASIC_IS_DCE4(rdev))
  939. radeon_crtc->ss_enabled =
  940. radeon_atombios_get_asic_ss_info(rdev,
  941. &radeon_crtc->ss,
  942. ASIC_INTERNAL_SS_ON_TMDS,
  943. mode->clock / 10);
  944. break;
  945. case ATOM_ENCODER_MODE_HDMI:
  946. if (ASIC_IS_DCE4(rdev))
  947. radeon_crtc->ss_enabled =
  948. radeon_atombios_get_asic_ss_info(rdev,
  949. &radeon_crtc->ss,
  950. ASIC_INTERNAL_SS_ON_HDMI,
  951. mode->clock / 10);
  952. break;
  953. default:
  954. break;
  955. }
  956. }
  957. /* adjust pixel clock as needed */
  958. radeon_crtc->adjusted_clock = atombios_adjust_pll(crtc, mode);
  959. return true;
  960. }
  961. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  962. {
  963. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  964. struct drm_device *dev = crtc->dev;
  965. struct radeon_device *rdev = dev->dev_private;
  966. struct radeon_encoder *radeon_encoder =
  967. to_radeon_encoder(radeon_crtc->encoder);
  968. u32 pll_clock = mode->clock;
  969. u32 clock = mode->clock;
  970. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  971. struct radeon_pll *pll;
  972. int encoder_mode = atombios_get_encoder_mode(radeon_crtc->encoder);
  973. /* pass the actual clock to atombios_crtc_program_pll for DCE5,6 for HDMI */
  974. if (ASIC_IS_DCE5(rdev) &&
  975. (encoder_mode == ATOM_ENCODER_MODE_HDMI) &&
  976. (radeon_crtc->bpc > 8))
  977. clock = radeon_crtc->adjusted_clock;
  978. switch (radeon_crtc->pll_id) {
  979. case ATOM_PPLL1:
  980. pll = &rdev->clock.p1pll;
  981. break;
  982. case ATOM_PPLL2:
  983. pll = &rdev->clock.p2pll;
  984. break;
  985. case ATOM_DCPLL:
  986. case ATOM_PPLL_INVALID:
  987. default:
  988. pll = &rdev->clock.dcpll;
  989. break;
  990. }
  991. /* update pll params */
  992. pll->flags = radeon_crtc->pll_flags;
  993. pll->reference_div = radeon_crtc->pll_reference_div;
  994. pll->post_div = radeon_crtc->pll_post_div;
  995. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  996. /* TV seems to prefer the legacy algo on some boards */
  997. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  998. &fb_div, &frac_fb_div, &ref_div, &post_div);
  999. else if (ASIC_IS_AVIVO(rdev))
  1000. radeon_compute_pll_avivo(pll, radeon_crtc->adjusted_clock, &pll_clock,
  1001. &fb_div, &frac_fb_div, &ref_div, &post_div);
  1002. else
  1003. radeon_compute_pll_legacy(pll, radeon_crtc->adjusted_clock, &pll_clock,
  1004. &fb_div, &frac_fb_div, &ref_div, &post_div);
  1005. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id,
  1006. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1007. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1008. encoder_mode, radeon_encoder->encoder_id, clock,
  1009. ref_div, fb_div, frac_fb_div, post_div,
  1010. radeon_crtc->bpc, radeon_crtc->ss_enabled, &radeon_crtc->ss);
  1011. if (radeon_crtc->ss_enabled) {
  1012. /* calculate ss amount and step size */
  1013. if (ASIC_IS_DCE4(rdev)) {
  1014. u32 step_size;
  1015. u32 amount = (((fb_div * 10) + frac_fb_div) *
  1016. (u32)radeon_crtc->ss.percentage) /
  1017. (100 * (u32)radeon_crtc->ss.percentage_divider);
  1018. radeon_crtc->ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  1019. radeon_crtc->ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  1020. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  1021. if (radeon_crtc->ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  1022. step_size = (4 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1023. (125 * 25 * pll->reference_freq / 100);
  1024. else
  1025. step_size = (2 * amount * ref_div * ((u32)radeon_crtc->ss.rate * 2048)) /
  1026. (125 * 25 * pll->reference_freq / 100);
  1027. radeon_crtc->ss.step = step_size;
  1028. }
  1029. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id,
  1030. radeon_crtc->crtc_id, &radeon_crtc->ss);
  1031. }
  1032. }
  1033. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  1034. struct drm_framebuffer *fb,
  1035. int x, int y, int atomic)
  1036. {
  1037. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1038. struct drm_device *dev = crtc->dev;
  1039. struct radeon_device *rdev = dev->dev_private;
  1040. struct drm_framebuffer *target_fb;
  1041. struct drm_gem_object *obj;
  1042. struct radeon_bo *rbo;
  1043. uint64_t fb_location;
  1044. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1045. unsigned bankw, bankh, mtaspect, tile_split;
  1046. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  1047. u32 tmp, viewport_w, viewport_h;
  1048. int r;
  1049. bool bypass_lut = false;
  1050. /* no fb bound */
  1051. if (!atomic && !crtc->primary->fb) {
  1052. DRM_DEBUG_KMS("No FB bound\n");
  1053. return 0;
  1054. }
  1055. if (atomic)
  1056. target_fb = fb;
  1057. else
  1058. target_fb = crtc->primary->fb;
  1059. /* If atomic, assume fb object is pinned & idle & fenced and
  1060. * just update base pointers
  1061. */
  1062. obj = target_fb->obj[0];
  1063. rbo = gem_to_radeon_bo(obj);
  1064. r = radeon_bo_reserve(rbo, false);
  1065. if (unlikely(r != 0))
  1066. return r;
  1067. if (atomic)
  1068. fb_location = radeon_bo_gpu_offset(rbo);
  1069. else {
  1070. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1071. if (unlikely(r != 0)) {
  1072. radeon_bo_unreserve(rbo);
  1073. return -EINVAL;
  1074. }
  1075. }
  1076. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1077. radeon_bo_unreserve(rbo);
  1078. switch (target_fb->format->format) {
  1079. case DRM_FORMAT_C8:
  1080. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1081. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1082. break;
  1083. case DRM_FORMAT_XRGB4444:
  1084. case DRM_FORMAT_ARGB4444:
  1085. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1086. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB4444));
  1087. #ifdef __BIG_ENDIAN
  1088. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1089. #endif
  1090. break;
  1091. case DRM_FORMAT_XRGB1555:
  1092. case DRM_FORMAT_ARGB1555:
  1093. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1094. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1095. #ifdef __BIG_ENDIAN
  1096. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1097. #endif
  1098. break;
  1099. case DRM_FORMAT_BGRX5551:
  1100. case DRM_FORMAT_BGRA5551:
  1101. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1102. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA5551));
  1103. #ifdef __BIG_ENDIAN
  1104. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1105. #endif
  1106. break;
  1107. case DRM_FORMAT_RGB565:
  1108. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1109. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1110. #ifdef __BIG_ENDIAN
  1111. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1112. #endif
  1113. break;
  1114. case DRM_FORMAT_XRGB8888:
  1115. case DRM_FORMAT_ARGB8888:
  1116. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1117. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1118. #ifdef __BIG_ENDIAN
  1119. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1120. #endif
  1121. break;
  1122. case DRM_FORMAT_XRGB2101010:
  1123. case DRM_FORMAT_ARGB2101010:
  1124. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1125. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB2101010));
  1126. #ifdef __BIG_ENDIAN
  1127. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1128. #endif
  1129. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1130. bypass_lut = true;
  1131. break;
  1132. case DRM_FORMAT_BGRX1010102:
  1133. case DRM_FORMAT_BGRA1010102:
  1134. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1135. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_BGRA1010102));
  1136. #ifdef __BIG_ENDIAN
  1137. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1138. #endif
  1139. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1140. bypass_lut = true;
  1141. break;
  1142. case DRM_FORMAT_XBGR8888:
  1143. case DRM_FORMAT_ABGR8888:
  1144. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1145. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1146. fb_swap = (EVERGREEN_GRPH_RED_CROSSBAR(EVERGREEN_GRPH_RED_SEL_B) |
  1147. EVERGREEN_GRPH_BLUE_CROSSBAR(EVERGREEN_GRPH_BLUE_SEL_R));
  1148. #ifdef __BIG_ENDIAN
  1149. fb_swap |= EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1150. #endif
  1151. break;
  1152. default:
  1153. DRM_ERROR("Unsupported screen format %p4cc\n",
  1154. &target_fb->format->format);
  1155. return -EINVAL;
  1156. }
  1157. if (tiling_flags & RADEON_TILING_MACRO) {
  1158. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1159. /* Set NUM_BANKS. */
  1160. if (rdev->family >= CHIP_TAHITI) {
  1161. unsigned index, num_banks;
  1162. if (rdev->family >= CHIP_BONAIRE) {
  1163. unsigned tileb, tile_split_bytes;
  1164. /* Calculate the macrotile mode index. */
  1165. tile_split_bytes = 64 << tile_split;
  1166. tileb = 8 * 8 * target_fb->format->cpp[0];
  1167. tileb = min(tile_split_bytes, tileb);
  1168. for (index = 0; tileb > 64; index++)
  1169. tileb >>= 1;
  1170. if (index >= 16) {
  1171. DRM_ERROR("Wrong screen bpp (%u) or tile split (%u)\n",
  1172. target_fb->format->cpp[0] * 8,
  1173. tile_split);
  1174. return -EINVAL;
  1175. }
  1176. num_banks = (rdev->config.cik.macrotile_mode_array[index] >> 6) & 0x3;
  1177. } else {
  1178. switch (target_fb->format->cpp[0] * 8) {
  1179. case 8:
  1180. index = 10;
  1181. break;
  1182. case 16:
  1183. index = SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP;
  1184. break;
  1185. default:
  1186. case 32:
  1187. index = SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP;
  1188. break;
  1189. }
  1190. num_banks = (rdev->config.si.tile_mode_array[index] >> 20) & 0x3;
  1191. }
  1192. fb_format |= EVERGREEN_GRPH_NUM_BANKS(num_banks);
  1193. } else {
  1194. /* NI and older. */
  1195. if (rdev->family >= CHIP_CAYMAN)
  1196. tmp = rdev->config.cayman.tile_config;
  1197. else
  1198. tmp = rdev->config.evergreen.tile_config;
  1199. switch ((tmp & 0xf0) >> 4) {
  1200. case 0: /* 4 banks */
  1201. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1202. break;
  1203. case 1: /* 8 banks */
  1204. default:
  1205. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1206. break;
  1207. case 2: /* 16 banks */
  1208. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1209. break;
  1210. }
  1211. }
  1212. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1213. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1214. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1215. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1216. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1217. if (rdev->family >= CHIP_BONAIRE) {
  1218. /* XXX need to know more about the surface tiling mode */
  1219. fb_format |= CIK_GRPH_MICRO_TILE_MODE(CIK_DISPLAY_MICRO_TILING);
  1220. }
  1221. } else if (tiling_flags & RADEON_TILING_MICRO)
  1222. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1223. if (rdev->family >= CHIP_BONAIRE) {
  1224. /* Read the pipe config from the 2D TILED SCANOUT mode.
  1225. * It should be the same for the other modes too, but not all
  1226. * modes set the pipe config field. */
  1227. u32 pipe_config = (rdev->config.cik.tile_mode_array[10] >> 6) & 0x1f;
  1228. fb_format |= CIK_GRPH_PIPE_CONFIG(pipe_config);
  1229. } else if ((rdev->family == CHIP_TAHITI) ||
  1230. (rdev->family == CHIP_PITCAIRN))
  1231. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1232. else if ((rdev->family == CHIP_VERDE) ||
  1233. (rdev->family == CHIP_OLAND) ||
  1234. (rdev->family == CHIP_HAINAN)) /* for completeness. HAINAN has no display hw */
  1235. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1236. switch (radeon_crtc->crtc_id) {
  1237. case 0:
  1238. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1239. break;
  1240. case 1:
  1241. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1242. break;
  1243. case 2:
  1244. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1245. break;
  1246. case 3:
  1247. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1248. break;
  1249. case 4:
  1250. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1251. break;
  1252. case 5:
  1253. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1254. break;
  1255. default:
  1256. break;
  1257. }
  1258. /* Make sure surface address is updated at vertical blank rather than
  1259. * horizontal blank
  1260. */
  1261. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
  1262. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1263. upper_32_bits(fb_location));
  1264. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1265. upper_32_bits(fb_location));
  1266. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1267. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1268. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1269. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1270. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1271. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1272. /*
  1273. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1274. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1275. * retain the full precision throughout the pipeline.
  1276. */
  1277. WREG32_P(EVERGREEN_GRPH_LUT_10BIT_BYPASS_CONTROL + radeon_crtc->crtc_offset,
  1278. (bypass_lut ? EVERGREEN_LUT_10BIT_BYPASS_EN : 0),
  1279. ~EVERGREEN_LUT_10BIT_BYPASS_EN);
  1280. if (bypass_lut)
  1281. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1282. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1283. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1284. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1285. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1286. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1287. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1288. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1289. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1290. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1291. if (rdev->family >= CHIP_BONAIRE)
  1292. WREG32(CIK_LB_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1293. target_fb->height);
  1294. else
  1295. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1296. target_fb->height);
  1297. x &= ~3;
  1298. y &= ~1;
  1299. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1300. (x << 16) | y);
  1301. viewport_w = crtc->mode.hdisplay;
  1302. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1303. if ((rdev->family >= CHIP_BONAIRE) &&
  1304. (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE))
  1305. viewport_h *= 2;
  1306. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1307. (viewport_w << 16) | viewport_h);
  1308. /* set pageflip to happen anywhere in vblank interval */
  1309. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1310. if (!atomic && fb && fb != crtc->primary->fb) {
  1311. rbo = gem_to_radeon_bo(fb->obj[0]);
  1312. r = radeon_bo_reserve(rbo, false);
  1313. if (unlikely(r != 0))
  1314. return r;
  1315. radeon_bo_unpin(rbo);
  1316. radeon_bo_unreserve(rbo);
  1317. }
  1318. /* Bytes per pixel may have changed */
  1319. radeon_bandwidth_update(rdev);
  1320. return 0;
  1321. }
  1322. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1323. struct drm_framebuffer *fb,
  1324. int x, int y, int atomic)
  1325. {
  1326. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1327. struct drm_device *dev = crtc->dev;
  1328. struct radeon_device *rdev = dev->dev_private;
  1329. struct drm_gem_object *obj;
  1330. struct radeon_bo *rbo;
  1331. struct drm_framebuffer *target_fb;
  1332. uint64_t fb_location;
  1333. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1334. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1335. u32 viewport_w, viewport_h;
  1336. int r;
  1337. bool bypass_lut = false;
  1338. /* no fb bound */
  1339. if (!atomic && !crtc->primary->fb) {
  1340. DRM_DEBUG_KMS("No FB bound\n");
  1341. return 0;
  1342. }
  1343. if (atomic)
  1344. target_fb = fb;
  1345. else
  1346. target_fb = crtc->primary->fb;
  1347. obj = target_fb->obj[0];
  1348. rbo = gem_to_radeon_bo(obj);
  1349. r = radeon_bo_reserve(rbo, false);
  1350. if (unlikely(r != 0))
  1351. return r;
  1352. /* If atomic, assume fb object is pinned & idle & fenced and
  1353. * just update base pointers
  1354. */
  1355. if (atomic)
  1356. fb_location = radeon_bo_gpu_offset(rbo);
  1357. else {
  1358. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1359. if (unlikely(r != 0)) {
  1360. radeon_bo_unreserve(rbo);
  1361. return -EINVAL;
  1362. }
  1363. }
  1364. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1365. radeon_bo_unreserve(rbo);
  1366. switch (target_fb->format->format) {
  1367. case DRM_FORMAT_C8:
  1368. fb_format =
  1369. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1370. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1371. break;
  1372. case DRM_FORMAT_XRGB4444:
  1373. case DRM_FORMAT_ARGB4444:
  1374. fb_format =
  1375. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1376. AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444;
  1377. #ifdef __BIG_ENDIAN
  1378. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1379. #endif
  1380. break;
  1381. case DRM_FORMAT_XRGB1555:
  1382. fb_format =
  1383. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1384. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1385. #ifdef __BIG_ENDIAN
  1386. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1387. #endif
  1388. break;
  1389. case DRM_FORMAT_RGB565:
  1390. fb_format =
  1391. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1392. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1393. #ifdef __BIG_ENDIAN
  1394. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1395. #endif
  1396. break;
  1397. case DRM_FORMAT_XRGB8888:
  1398. case DRM_FORMAT_ARGB8888:
  1399. fb_format =
  1400. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1401. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1402. #ifdef __BIG_ENDIAN
  1403. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1404. #endif
  1405. break;
  1406. case DRM_FORMAT_XRGB2101010:
  1407. case DRM_FORMAT_ARGB2101010:
  1408. fb_format =
  1409. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1410. AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010;
  1411. #ifdef __BIG_ENDIAN
  1412. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1413. #endif
  1414. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1415. bypass_lut = true;
  1416. break;
  1417. case DRM_FORMAT_XBGR8888:
  1418. case DRM_FORMAT_ABGR8888:
  1419. fb_format =
  1420. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1421. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1422. if (rdev->family >= CHIP_R600)
  1423. fb_swap =
  1424. (R600_D1GRPH_RED_CROSSBAR(R600_D1GRPH_RED_SEL_B) |
  1425. R600_D1GRPH_BLUE_CROSSBAR(R600_D1GRPH_BLUE_SEL_R));
  1426. else /* DCE1 (R5xx) */
  1427. fb_format |= AVIVO_D1GRPH_SWAP_RB;
  1428. #ifdef __BIG_ENDIAN
  1429. fb_swap |= R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1430. #endif
  1431. break;
  1432. default:
  1433. DRM_ERROR("Unsupported screen format %p4cc\n",
  1434. &target_fb->format->format);
  1435. return -EINVAL;
  1436. }
  1437. if (rdev->family >= CHIP_R600) {
  1438. if (tiling_flags & RADEON_TILING_MACRO)
  1439. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1440. else if (tiling_flags & RADEON_TILING_MICRO)
  1441. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1442. } else {
  1443. if (tiling_flags & RADEON_TILING_MACRO)
  1444. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1445. if (tiling_flags & RADEON_TILING_MICRO)
  1446. fb_format |= AVIVO_D1GRPH_TILED;
  1447. }
  1448. if (radeon_crtc->crtc_id == 0)
  1449. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1450. else
  1451. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1452. /* Make sure surface address is update at vertical blank rather than
  1453. * horizontal blank
  1454. */
  1455. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, 0);
  1456. if (rdev->family >= CHIP_RV770) {
  1457. if (radeon_crtc->crtc_id) {
  1458. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1459. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1460. } else {
  1461. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1462. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1463. }
  1464. }
  1465. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1466. (u32) fb_location);
  1467. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1468. radeon_crtc->crtc_offset, (u32) fb_location);
  1469. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1470. if (rdev->family >= CHIP_R600)
  1471. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1472. /* LUT only has 256 slots for 8 bpc fb. Bypass for > 8 bpc scanout for precision */
  1473. WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset,
  1474. (bypass_lut ? AVIVO_LUT_10BIT_BYPASS_EN : 0), ~AVIVO_LUT_10BIT_BYPASS_EN);
  1475. if (bypass_lut)
  1476. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1477. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1478. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1479. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1480. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1481. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1482. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1483. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1484. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1485. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1486. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1487. target_fb->height);
  1488. x &= ~3;
  1489. y &= ~1;
  1490. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1491. (x << 16) | y);
  1492. viewport_w = crtc->mode.hdisplay;
  1493. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1494. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1495. (viewport_w << 16) | viewport_h);
  1496. /* set pageflip to happen only at start of vblank interval (front porch) */
  1497. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 3);
  1498. if (!atomic && fb && fb != crtc->primary->fb) {
  1499. rbo = gem_to_radeon_bo(fb->obj[0]);
  1500. r = radeon_bo_reserve(rbo, false);
  1501. if (unlikely(r != 0))
  1502. return r;
  1503. radeon_bo_unpin(rbo);
  1504. radeon_bo_unreserve(rbo);
  1505. }
  1506. /* Bytes per pixel may have changed */
  1507. radeon_bandwidth_update(rdev);
  1508. return 0;
  1509. }
  1510. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1511. struct drm_framebuffer *old_fb)
  1512. {
  1513. struct drm_device *dev = crtc->dev;
  1514. struct radeon_device *rdev = dev->dev_private;
  1515. if (ASIC_IS_DCE4(rdev))
  1516. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1517. else if (ASIC_IS_AVIVO(rdev))
  1518. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1519. else
  1520. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1521. }
  1522. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1523. struct drm_framebuffer *fb,
  1524. int x, int y, enum mode_set_atomic state)
  1525. {
  1526. struct drm_device *dev = crtc->dev;
  1527. struct radeon_device *rdev = dev->dev_private;
  1528. if (ASIC_IS_DCE4(rdev))
  1529. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1530. else if (ASIC_IS_AVIVO(rdev))
  1531. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1532. else
  1533. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1534. }
  1535. /* properly set additional regs when using atombios */
  1536. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1537. {
  1538. struct drm_device *dev = crtc->dev;
  1539. struct radeon_device *rdev = dev->dev_private;
  1540. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1541. u32 disp_merge_cntl;
  1542. switch (radeon_crtc->crtc_id) {
  1543. case 0:
  1544. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1545. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1546. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1547. break;
  1548. case 1:
  1549. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1550. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1551. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1552. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1553. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1554. break;
  1555. }
  1556. }
  1557. /**
  1558. * radeon_get_pll_use_mask - look up a mask of which pplls are in use
  1559. *
  1560. * @crtc: drm crtc
  1561. *
  1562. * Returns the mask of which PPLLs (Pixel PLLs) are in use.
  1563. */
  1564. static u32 radeon_get_pll_use_mask(struct drm_crtc *crtc)
  1565. {
  1566. struct drm_device *dev = crtc->dev;
  1567. struct drm_crtc *test_crtc;
  1568. struct radeon_crtc *test_radeon_crtc;
  1569. u32 pll_in_use = 0;
  1570. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1571. if (crtc == test_crtc)
  1572. continue;
  1573. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1574. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1575. pll_in_use |= (1 << test_radeon_crtc->pll_id);
  1576. }
  1577. return pll_in_use;
  1578. }
  1579. /**
  1580. * radeon_get_shared_dp_ppll - return the PPLL used by another crtc for DP
  1581. *
  1582. * @crtc: drm crtc
  1583. *
  1584. * Returns the PPLL (Pixel PLL) used by another crtc/encoder which is
  1585. * also in DP mode. For DP, a single PPLL can be used for all DP
  1586. * crtcs/encoders.
  1587. */
  1588. static int radeon_get_shared_dp_ppll(struct drm_crtc *crtc)
  1589. {
  1590. struct drm_device *dev = crtc->dev;
  1591. struct radeon_device *rdev = dev->dev_private;
  1592. struct drm_crtc *test_crtc;
  1593. struct radeon_crtc *test_radeon_crtc;
  1594. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1595. if (crtc == test_crtc)
  1596. continue;
  1597. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1598. if (test_radeon_crtc->encoder &&
  1599. ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1600. /* PPLL2 is exclusive to UNIPHYA on DCE61 */
  1601. if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
  1602. test_radeon_crtc->pll_id == ATOM_PPLL2)
  1603. continue;
  1604. /* for DP use the same PLL for all */
  1605. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1606. return test_radeon_crtc->pll_id;
  1607. }
  1608. }
  1609. return ATOM_PPLL_INVALID;
  1610. }
  1611. /**
  1612. * radeon_get_shared_nondp_ppll - return the PPLL used by another non-DP crtc
  1613. *
  1614. * @crtc: drm crtc
  1615. *
  1616. * Returns the PPLL (Pixel PLL) used by another non-DP crtc/encoder which can
  1617. * be shared (i.e., same clock).
  1618. */
  1619. static int radeon_get_shared_nondp_ppll(struct drm_crtc *crtc)
  1620. {
  1621. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1622. struct drm_device *dev = crtc->dev;
  1623. struct radeon_device *rdev = dev->dev_private;
  1624. struct drm_crtc *test_crtc;
  1625. struct radeon_crtc *test_radeon_crtc;
  1626. u32 adjusted_clock, test_adjusted_clock;
  1627. adjusted_clock = radeon_crtc->adjusted_clock;
  1628. if (adjusted_clock == 0)
  1629. return ATOM_PPLL_INVALID;
  1630. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1631. if (crtc == test_crtc)
  1632. continue;
  1633. test_radeon_crtc = to_radeon_crtc(test_crtc);
  1634. if (test_radeon_crtc->encoder &&
  1635. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_radeon_crtc->encoder))) {
  1636. /* PPLL2 is exclusive to UNIPHYA on DCE61 */
  1637. if (ASIC_IS_DCE61(rdev) && !ASIC_IS_DCE8(rdev) &&
  1638. test_radeon_crtc->pll_id == ATOM_PPLL2)
  1639. continue;
  1640. /* check if we are already driving this connector with another crtc */
  1641. if (test_radeon_crtc->connector == radeon_crtc->connector) {
  1642. /* if we are, return that pll */
  1643. if (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID)
  1644. return test_radeon_crtc->pll_id;
  1645. }
  1646. /* for non-DP check the clock */
  1647. test_adjusted_clock = test_radeon_crtc->adjusted_clock;
  1648. if ((crtc->mode.clock == test_crtc->mode.clock) &&
  1649. (adjusted_clock == test_adjusted_clock) &&
  1650. (radeon_crtc->ss_enabled == test_radeon_crtc->ss_enabled) &&
  1651. (test_radeon_crtc->pll_id != ATOM_PPLL_INVALID))
  1652. return test_radeon_crtc->pll_id;
  1653. }
  1654. }
  1655. return ATOM_PPLL_INVALID;
  1656. }
  1657. /**
  1658. * radeon_atom_pick_pll - Allocate a PPLL for use by the crtc.
  1659. *
  1660. * @crtc: drm crtc
  1661. *
  1662. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1663. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1664. * monitors a dedicated PPLL must be used. If a particular board has
  1665. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1666. * as there is no need to program the PLL itself. If we are not able to
  1667. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1668. * avoid messing up an existing monitor.
  1669. *
  1670. * Asic specific PLL information
  1671. *
  1672. * DCE 8.x
  1673. * KB/KV
  1674. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1675. * CI
  1676. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1677. *
  1678. * DCE 6.1
  1679. * - PPLL2 is only available to UNIPHYA (both DP and non-DP)
  1680. * - PPLL0, PPLL1 are available for UNIPHYB/C/D/E/F (both DP and non-DP)
  1681. *
  1682. * DCE 6.0
  1683. * - PPLL0 is available to all UNIPHY (DP only)
  1684. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1685. *
  1686. * DCE 5.0
  1687. * - DCPLL is available to all UNIPHY (DP only)
  1688. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1689. *
  1690. * DCE 3.0/4.0/4.1
  1691. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1692. *
  1693. */
  1694. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1695. {
  1696. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1697. struct drm_device *dev = crtc->dev;
  1698. struct radeon_device *rdev = dev->dev_private;
  1699. struct radeon_encoder *radeon_encoder =
  1700. to_radeon_encoder(radeon_crtc->encoder);
  1701. u32 pll_in_use;
  1702. int pll;
  1703. if (ASIC_IS_DCE8(rdev)) {
  1704. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1705. if (rdev->clock.dp_extclk)
  1706. /* skip PPLL programming if using ext clock */
  1707. return ATOM_PPLL_INVALID;
  1708. else {
  1709. /* use the same PPLL for all DP monitors */
  1710. pll = radeon_get_shared_dp_ppll(crtc);
  1711. if (pll != ATOM_PPLL_INVALID)
  1712. return pll;
  1713. }
  1714. } else {
  1715. /* use the same PPLL for all monitors with the same clock */
  1716. pll = radeon_get_shared_nondp_ppll(crtc);
  1717. if (pll != ATOM_PPLL_INVALID)
  1718. return pll;
  1719. }
  1720. /* otherwise, pick one of the plls */
  1721. if ((rdev->family == CHIP_KABINI) ||
  1722. (rdev->family == CHIP_MULLINS)) {
  1723. /* KB/ML has PPLL1 and PPLL2 */
  1724. pll_in_use = radeon_get_pll_use_mask(crtc);
  1725. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1726. return ATOM_PPLL2;
  1727. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1728. return ATOM_PPLL1;
  1729. DRM_ERROR("unable to allocate a PPLL\n");
  1730. return ATOM_PPLL_INVALID;
  1731. } else {
  1732. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  1733. pll_in_use = radeon_get_pll_use_mask(crtc);
  1734. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1735. return ATOM_PPLL2;
  1736. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1737. return ATOM_PPLL1;
  1738. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1739. return ATOM_PPLL0;
  1740. DRM_ERROR("unable to allocate a PPLL\n");
  1741. return ATOM_PPLL_INVALID;
  1742. }
  1743. } else if (ASIC_IS_DCE61(rdev)) {
  1744. struct radeon_encoder_atom_dig *dig =
  1745. radeon_encoder->enc_priv;
  1746. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1747. (dig->linkb == false))
  1748. /* UNIPHY A uses PPLL2 */
  1749. return ATOM_PPLL2;
  1750. else if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1751. /* UNIPHY B/C/D/E/F */
  1752. if (rdev->clock.dp_extclk)
  1753. /* skip PPLL programming if using ext clock */
  1754. return ATOM_PPLL_INVALID;
  1755. else {
  1756. /* use the same PPLL for all DP monitors */
  1757. pll = radeon_get_shared_dp_ppll(crtc);
  1758. if (pll != ATOM_PPLL_INVALID)
  1759. return pll;
  1760. }
  1761. } else {
  1762. /* use the same PPLL for all monitors with the same clock */
  1763. pll = radeon_get_shared_nondp_ppll(crtc);
  1764. if (pll != ATOM_PPLL_INVALID)
  1765. return pll;
  1766. }
  1767. /* UNIPHY B/C/D/E/F */
  1768. pll_in_use = radeon_get_pll_use_mask(crtc);
  1769. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1770. return ATOM_PPLL0;
  1771. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1772. return ATOM_PPLL1;
  1773. DRM_ERROR("unable to allocate a PPLL\n");
  1774. return ATOM_PPLL_INVALID;
  1775. } else if (ASIC_IS_DCE41(rdev)) {
  1776. /* Don't share PLLs on DCE4.1 chips */
  1777. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1778. if (rdev->clock.dp_extclk)
  1779. /* skip PPLL programming if using ext clock */
  1780. return ATOM_PPLL_INVALID;
  1781. }
  1782. pll_in_use = radeon_get_pll_use_mask(crtc);
  1783. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1784. return ATOM_PPLL1;
  1785. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1786. return ATOM_PPLL2;
  1787. DRM_ERROR("unable to allocate a PPLL\n");
  1788. return ATOM_PPLL_INVALID;
  1789. } else if (ASIC_IS_DCE4(rdev)) {
  1790. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1791. * depending on the asic:
  1792. * DCE4: PPLL or ext clock
  1793. * DCE5: PPLL, DCPLL, or ext clock
  1794. * DCE6: PPLL, PPLL0, or ext clock
  1795. *
  1796. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1797. * PPLL/DCPLL programming and only program the DP DTO for the
  1798. * crtc virtual pixel clock.
  1799. */
  1800. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder))) {
  1801. if (rdev->clock.dp_extclk)
  1802. /* skip PPLL programming if using ext clock */
  1803. return ATOM_PPLL_INVALID;
  1804. else if (ASIC_IS_DCE6(rdev))
  1805. /* use PPLL0 for all DP */
  1806. return ATOM_PPLL0;
  1807. else if (ASIC_IS_DCE5(rdev))
  1808. /* use DCPLL for all DP */
  1809. return ATOM_DCPLL;
  1810. else {
  1811. /* use the same PPLL for all DP monitors */
  1812. pll = radeon_get_shared_dp_ppll(crtc);
  1813. if (pll != ATOM_PPLL_INVALID)
  1814. return pll;
  1815. }
  1816. } else {
  1817. /* use the same PPLL for all monitors with the same clock */
  1818. pll = radeon_get_shared_nondp_ppll(crtc);
  1819. if (pll != ATOM_PPLL_INVALID)
  1820. return pll;
  1821. }
  1822. /* all other cases */
  1823. pll_in_use = radeon_get_pll_use_mask(crtc);
  1824. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1825. return ATOM_PPLL1;
  1826. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1827. return ATOM_PPLL2;
  1828. DRM_ERROR("unable to allocate a PPLL\n");
  1829. return ATOM_PPLL_INVALID;
  1830. } else {
  1831. /* on pre-R5xx asics, the crtc to pll mapping is hardcoded */
  1832. /* some atombios (observed in some DCE2/DCE3) code have a bug,
  1833. * the matching btw pll and crtc is done through
  1834. * PCLK_CRTC[1|2]_CNTL (0x480/0x484) but atombios code use the
  1835. * pll (1 or 2) to select which register to write. ie if using
  1836. * pll1 it will use PCLK_CRTC1_CNTL (0x480) and if using pll2
  1837. * it will use PCLK_CRTC2_CNTL (0x484), it then use crtc id to
  1838. * choose which value to write. Which is reverse order from
  1839. * register logic. So only case that works is when pllid is
  1840. * same as crtcid or when both pll and crtc are enabled and
  1841. * both use same clock.
  1842. *
  1843. * So just return crtc id as if crtc and pll were hard linked
  1844. * together even if they aren't
  1845. */
  1846. return radeon_crtc->crtc_id;
  1847. }
  1848. }
  1849. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1850. {
  1851. /* always set DCPLL */
  1852. if (ASIC_IS_DCE6(rdev))
  1853. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1854. else if (ASIC_IS_DCE4(rdev)) {
  1855. struct radeon_atom_ss ss;
  1856. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1857. ASIC_INTERNAL_SS_ON_DCPLL,
  1858. rdev->clock.default_dispclk);
  1859. if (ss_enabled)
  1860. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1861. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1862. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1863. if (ss_enabled)
  1864. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1865. }
  1866. }
  1867. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1868. struct drm_display_mode *mode,
  1869. struct drm_display_mode *adjusted_mode,
  1870. int x, int y, struct drm_framebuffer *old_fb)
  1871. {
  1872. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1873. struct drm_device *dev = crtc->dev;
  1874. struct radeon_device *rdev = dev->dev_private;
  1875. struct radeon_encoder *radeon_encoder =
  1876. to_radeon_encoder(radeon_crtc->encoder);
  1877. bool is_tvcv = false;
  1878. if (radeon_encoder->active_device &
  1879. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1880. is_tvcv = true;
  1881. if (!radeon_crtc->adjusted_clock)
  1882. return -EINVAL;
  1883. atombios_crtc_set_pll(crtc, adjusted_mode);
  1884. if (ASIC_IS_DCE4(rdev))
  1885. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1886. else if (ASIC_IS_AVIVO(rdev)) {
  1887. if (is_tvcv)
  1888. atombios_crtc_set_timing(crtc, adjusted_mode);
  1889. else
  1890. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1891. } else {
  1892. atombios_crtc_set_timing(crtc, adjusted_mode);
  1893. if (radeon_crtc->crtc_id == 0)
  1894. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1895. radeon_legacy_atom_fixup(crtc);
  1896. }
  1897. atombios_crtc_set_base(crtc, x, y, old_fb);
  1898. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1899. atombios_scaler_setup(crtc);
  1900. radeon_cursor_reset(crtc);
  1901. /* update the hw version fpr dpm */
  1902. radeon_crtc->hw_mode = *adjusted_mode;
  1903. return 0;
  1904. }
  1905. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1906. const struct drm_display_mode *mode,
  1907. struct drm_display_mode *adjusted_mode)
  1908. {
  1909. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1910. struct drm_device *dev = crtc->dev;
  1911. struct drm_encoder *encoder;
  1912. /* assign the encoder to the radeon crtc to avoid repeated lookups later */
  1913. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1914. if (encoder->crtc == crtc) {
  1915. radeon_crtc->encoder = encoder;
  1916. radeon_crtc->connector = radeon_get_connector_for_encoder(encoder);
  1917. break;
  1918. }
  1919. }
  1920. if ((radeon_crtc->encoder == NULL) || (radeon_crtc->connector == NULL)) {
  1921. radeon_crtc->encoder = NULL;
  1922. radeon_crtc->connector = NULL;
  1923. return false;
  1924. }
  1925. if (radeon_crtc->encoder) {
  1926. struct radeon_encoder *radeon_encoder =
  1927. to_radeon_encoder(radeon_crtc->encoder);
  1928. radeon_crtc->output_csc = radeon_encoder->output_csc;
  1929. }
  1930. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1931. return false;
  1932. if (!atombios_crtc_prepare_pll(crtc, adjusted_mode))
  1933. return false;
  1934. /* pick pll */
  1935. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1936. /* if we can't get a PPLL for a non-DP encoder, fail */
  1937. if ((radeon_crtc->pll_id == ATOM_PPLL_INVALID) &&
  1938. !ENCODER_MODE_IS_DP(atombios_get_encoder_mode(radeon_crtc->encoder)))
  1939. return false;
  1940. return true;
  1941. }
  1942. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1943. {
  1944. struct drm_device *dev = crtc->dev;
  1945. struct radeon_device *rdev = dev->dev_private;
  1946. /* disable crtc pair power gating before programming */
  1947. if (ASIC_IS_DCE6(rdev))
  1948. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1949. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1950. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1951. }
  1952. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1953. {
  1954. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1955. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1956. }
  1957. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1958. {
  1959. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1960. struct drm_device *dev = crtc->dev;
  1961. struct radeon_device *rdev = dev->dev_private;
  1962. struct radeon_atom_ss ss;
  1963. int i;
  1964. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1965. if (crtc->primary->fb) {
  1966. int r;
  1967. struct radeon_bo *rbo;
  1968. rbo = gem_to_radeon_bo(crtc->primary->fb->obj[0]);
  1969. r = radeon_bo_reserve(rbo, false);
  1970. if (unlikely(r))
  1971. DRM_ERROR("failed to reserve rbo before unpin\n");
  1972. else {
  1973. radeon_bo_unpin(rbo);
  1974. radeon_bo_unreserve(rbo);
  1975. }
  1976. }
  1977. /* disable the GRPH */
  1978. if (ASIC_IS_DCE4(rdev))
  1979. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1980. else if (ASIC_IS_AVIVO(rdev))
  1981. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 0);
  1982. if (ASIC_IS_DCE6(rdev))
  1983. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  1984. for (i = 0; i < rdev->num_crtc; i++) {
  1985. if (rdev->mode_info.crtcs[i] &&
  1986. rdev->mode_info.crtcs[i]->enabled &&
  1987. i != radeon_crtc->crtc_id &&
  1988. radeon_crtc->pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  1989. /* one other crtc is using this pll don't turn
  1990. * off the pll
  1991. */
  1992. goto done;
  1993. }
  1994. }
  1995. switch (radeon_crtc->pll_id) {
  1996. case ATOM_PPLL1:
  1997. case ATOM_PPLL2:
  1998. /* disable the ppll */
  1999. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  2000. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2001. break;
  2002. case ATOM_PPLL0:
  2003. /* disable the ppll */
  2004. if ((rdev->family == CHIP_ARUBA) ||
  2005. (rdev->family == CHIP_KAVERI) ||
  2006. (rdev->family == CHIP_BONAIRE) ||
  2007. (rdev->family == CHIP_HAWAII))
  2008. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  2009. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2010. break;
  2011. default:
  2012. break;
  2013. }
  2014. done:
  2015. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  2016. radeon_crtc->adjusted_clock = 0;
  2017. radeon_crtc->encoder = NULL;
  2018. radeon_crtc->connector = NULL;
  2019. }
  2020. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  2021. .dpms = atombios_crtc_dpms,
  2022. .mode_fixup = atombios_crtc_mode_fixup,
  2023. .mode_set = atombios_crtc_mode_set,
  2024. .mode_set_base = atombios_crtc_set_base,
  2025. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  2026. .prepare = atombios_crtc_prepare,
  2027. .commit = atombios_crtc_commit,
  2028. .disable = atombios_crtc_disable,
  2029. .get_scanout_position = radeon_get_crtc_scanout_position,
  2030. };
  2031. void radeon_atombios_init_crtc(struct drm_device *dev,
  2032. struct radeon_crtc *radeon_crtc)
  2033. {
  2034. struct radeon_device *rdev = dev->dev_private;
  2035. if (ASIC_IS_DCE4(rdev)) {
  2036. switch (radeon_crtc->crtc_id) {
  2037. case 0:
  2038. default:
  2039. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  2040. break;
  2041. case 1:
  2042. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  2043. break;
  2044. case 2:
  2045. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  2046. break;
  2047. case 3:
  2048. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  2049. break;
  2050. case 4:
  2051. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  2052. break;
  2053. case 5:
  2054. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  2055. break;
  2056. }
  2057. } else {
  2058. if (radeon_crtc->crtc_id == 1)
  2059. radeon_crtc->crtc_offset =
  2060. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  2061. else
  2062. radeon_crtc->crtc_offset = 0;
  2063. }
  2064. radeon_crtc->pll_id = ATOM_PPLL_INVALID;
  2065. radeon_crtc->adjusted_clock = 0;
  2066. radeon_crtc->encoder = NULL;
  2067. radeon_crtc->connector = NULL;
  2068. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  2069. }