r128_cce.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944
  1. /* r128_cce.c -- ATI Rage 128 driver -*- linux-c -*-
  2. * Created: Wed Apr 5 19:24:19 2000 by [email protected]
  3. */
  4. /*
  5. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  6. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  7. * All Rights Reserved.
  8. *
  9. * Permission is hereby granted, free of charge, to any person obtaining a
  10. * copy of this software and associated documentation files (the "Software"),
  11. * to deal in the Software without restriction, including without limitation
  12. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the
  14. * Software is furnished to do so, subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the next
  17. * paragraph) shall be included in all copies or substantial portions of the
  18. * Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  21. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  22. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  23. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  24. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  25. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  26. * DEALINGS IN THE SOFTWARE.
  27. *
  28. * Authors:
  29. * Gareth Hughes <[email protected]>
  30. */
  31. #include <linux/delay.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/firmware.h>
  34. #include <linux/module.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/slab.h>
  37. #include <linux/uaccess.h>
  38. #include <drm/drm_device.h>
  39. #include <drm/drm_file.h>
  40. #include <drm/drm_legacy.h>
  41. #include <drm/drm_print.h>
  42. #include <drm/r128_drm.h>
  43. #include "r128_drv.h"
  44. #define R128_FIFO_DEBUG 0
  45. #define FIRMWARE_NAME "r128/r128_cce.bin"
  46. MODULE_FIRMWARE(FIRMWARE_NAME);
  47. static int R128_READ_PLL(struct drm_device *dev, int addr)
  48. {
  49. drm_r128_private_t *dev_priv = dev->dev_private;
  50. R128_WRITE8(R128_CLOCK_CNTL_INDEX, addr & 0x1f);
  51. return R128_READ(R128_CLOCK_CNTL_DATA);
  52. }
  53. #if R128_FIFO_DEBUG
  54. static void r128_status(drm_r128_private_t *dev_priv)
  55. {
  56. printk("GUI_STAT = 0x%08x\n",
  57. (unsigned int)R128_READ(R128_GUI_STAT));
  58. printk("PM4_STAT = 0x%08x\n",
  59. (unsigned int)R128_READ(R128_PM4_STAT));
  60. printk("PM4_BUFFER_DL_WPTR = 0x%08x\n",
  61. (unsigned int)R128_READ(R128_PM4_BUFFER_DL_WPTR));
  62. printk("PM4_BUFFER_DL_RPTR = 0x%08x\n",
  63. (unsigned int)R128_READ(R128_PM4_BUFFER_DL_RPTR));
  64. printk("PM4_MICRO_CNTL = 0x%08x\n",
  65. (unsigned int)R128_READ(R128_PM4_MICRO_CNTL));
  66. printk("PM4_BUFFER_CNTL = 0x%08x\n",
  67. (unsigned int)R128_READ(R128_PM4_BUFFER_CNTL));
  68. }
  69. #endif
  70. /* ================================================================
  71. * Engine, FIFO control
  72. */
  73. static int r128_do_pixcache_flush(drm_r128_private_t *dev_priv)
  74. {
  75. u32 tmp;
  76. int i;
  77. tmp = R128_READ(R128_PC_NGUI_CTLSTAT) | R128_PC_FLUSH_ALL;
  78. R128_WRITE(R128_PC_NGUI_CTLSTAT, tmp);
  79. for (i = 0; i < dev_priv->usec_timeout; i++) {
  80. if (!(R128_READ(R128_PC_NGUI_CTLSTAT) & R128_PC_BUSY))
  81. return 0;
  82. udelay(1);
  83. }
  84. #if R128_FIFO_DEBUG
  85. DRM_ERROR("failed!\n");
  86. #endif
  87. return -EBUSY;
  88. }
  89. static int r128_do_wait_for_fifo(drm_r128_private_t *dev_priv, int entries)
  90. {
  91. int i;
  92. for (i = 0; i < dev_priv->usec_timeout; i++) {
  93. int slots = R128_READ(R128_GUI_STAT) & R128_GUI_FIFOCNT_MASK;
  94. if (slots >= entries)
  95. return 0;
  96. udelay(1);
  97. }
  98. #if R128_FIFO_DEBUG
  99. DRM_ERROR("failed!\n");
  100. #endif
  101. return -EBUSY;
  102. }
  103. static int r128_do_wait_for_idle(drm_r128_private_t *dev_priv)
  104. {
  105. int i, ret;
  106. ret = r128_do_wait_for_fifo(dev_priv, 64);
  107. if (ret)
  108. return ret;
  109. for (i = 0; i < dev_priv->usec_timeout; i++) {
  110. if (!(R128_READ(R128_GUI_STAT) & R128_GUI_ACTIVE)) {
  111. r128_do_pixcache_flush(dev_priv);
  112. return 0;
  113. }
  114. udelay(1);
  115. }
  116. #if R128_FIFO_DEBUG
  117. DRM_ERROR("failed!\n");
  118. #endif
  119. return -EBUSY;
  120. }
  121. /* ================================================================
  122. * CCE control, initialization
  123. */
  124. /* Load the microcode for the CCE */
  125. static int r128_cce_load_microcode(drm_r128_private_t *dev_priv)
  126. {
  127. struct platform_device *pdev;
  128. const struct firmware *fw;
  129. const __be32 *fw_data;
  130. int rc, i;
  131. DRM_DEBUG("\n");
  132. pdev = platform_device_register_simple("r128_cce", 0, NULL, 0);
  133. if (IS_ERR(pdev)) {
  134. pr_err("r128_cce: Failed to register firmware\n");
  135. return PTR_ERR(pdev);
  136. }
  137. rc = request_firmware(&fw, FIRMWARE_NAME, &pdev->dev);
  138. platform_device_unregister(pdev);
  139. if (rc) {
  140. pr_err("r128_cce: Failed to load firmware \"%s\"\n",
  141. FIRMWARE_NAME);
  142. return rc;
  143. }
  144. if (fw->size != 256 * 8) {
  145. pr_err("r128_cce: Bogus length %zu in firmware \"%s\"\n",
  146. fw->size, FIRMWARE_NAME);
  147. rc = -EINVAL;
  148. goto out_release;
  149. }
  150. r128_do_wait_for_idle(dev_priv);
  151. fw_data = (const __be32 *)fw->data;
  152. R128_WRITE(R128_PM4_MICROCODE_ADDR, 0);
  153. for (i = 0; i < 256; i++) {
  154. R128_WRITE(R128_PM4_MICROCODE_DATAH,
  155. be32_to_cpup(&fw_data[i * 2]));
  156. R128_WRITE(R128_PM4_MICROCODE_DATAL,
  157. be32_to_cpup(&fw_data[i * 2 + 1]));
  158. }
  159. out_release:
  160. release_firmware(fw);
  161. return rc;
  162. }
  163. /* Flush any pending commands to the CCE. This should only be used just
  164. * prior to a wait for idle, as it informs the engine that the command
  165. * stream is ending.
  166. */
  167. static void r128_do_cce_flush(drm_r128_private_t *dev_priv)
  168. {
  169. u32 tmp;
  170. tmp = R128_READ(R128_PM4_BUFFER_DL_WPTR) | R128_PM4_BUFFER_DL_DONE;
  171. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, tmp);
  172. }
  173. /* Wait for the CCE to go idle.
  174. */
  175. int r128_do_cce_idle(drm_r128_private_t *dev_priv)
  176. {
  177. int i;
  178. for (i = 0; i < dev_priv->usec_timeout; i++) {
  179. if (GET_RING_HEAD(dev_priv) == dev_priv->ring.tail) {
  180. int pm4stat = R128_READ(R128_PM4_STAT);
  181. if (((pm4stat & R128_PM4_FIFOCNT_MASK) >=
  182. dev_priv->cce_fifo_size) &&
  183. !(pm4stat & (R128_PM4_BUSY |
  184. R128_PM4_GUI_ACTIVE))) {
  185. return r128_do_pixcache_flush(dev_priv);
  186. }
  187. }
  188. udelay(1);
  189. }
  190. #if R128_FIFO_DEBUG
  191. DRM_ERROR("failed!\n");
  192. r128_status(dev_priv);
  193. #endif
  194. return -EBUSY;
  195. }
  196. /* Start the Concurrent Command Engine.
  197. */
  198. static void r128_do_cce_start(drm_r128_private_t *dev_priv)
  199. {
  200. r128_do_wait_for_idle(dev_priv);
  201. R128_WRITE(R128_PM4_BUFFER_CNTL,
  202. dev_priv->cce_mode | dev_priv->ring.size_l2qw
  203. | R128_PM4_BUFFER_CNTL_NOUPDATE);
  204. R128_READ(R128_PM4_BUFFER_ADDR); /* as per the sample code */
  205. R128_WRITE(R128_PM4_MICRO_CNTL, R128_PM4_MICRO_FREERUN);
  206. dev_priv->cce_running = 1;
  207. }
  208. /* Reset the Concurrent Command Engine. This will not flush any pending
  209. * commands, so you must wait for the CCE command stream to complete
  210. * before calling this routine.
  211. */
  212. static void r128_do_cce_reset(drm_r128_private_t *dev_priv)
  213. {
  214. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, 0);
  215. R128_WRITE(R128_PM4_BUFFER_DL_RPTR, 0);
  216. dev_priv->ring.tail = 0;
  217. }
  218. /* Stop the Concurrent Command Engine. This will not flush any pending
  219. * commands, so you must flush the command stream and wait for the CCE
  220. * to go idle before calling this routine.
  221. */
  222. static void r128_do_cce_stop(drm_r128_private_t *dev_priv)
  223. {
  224. R128_WRITE(R128_PM4_MICRO_CNTL, 0);
  225. R128_WRITE(R128_PM4_BUFFER_CNTL,
  226. R128_PM4_NONPM4 | R128_PM4_BUFFER_CNTL_NOUPDATE);
  227. dev_priv->cce_running = 0;
  228. }
  229. /* Reset the engine. This will stop the CCE if it is running.
  230. */
  231. static int r128_do_engine_reset(struct drm_device *dev)
  232. {
  233. drm_r128_private_t *dev_priv = dev->dev_private;
  234. u32 clock_cntl_index, mclk_cntl, gen_reset_cntl;
  235. r128_do_pixcache_flush(dev_priv);
  236. clock_cntl_index = R128_READ(R128_CLOCK_CNTL_INDEX);
  237. mclk_cntl = R128_READ_PLL(dev, R128_MCLK_CNTL);
  238. R128_WRITE_PLL(R128_MCLK_CNTL,
  239. mclk_cntl | R128_FORCE_GCP | R128_FORCE_PIPE3D_CP);
  240. gen_reset_cntl = R128_READ(R128_GEN_RESET_CNTL);
  241. /* Taken from the sample code - do not change */
  242. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl | R128_SOFT_RESET_GUI);
  243. R128_READ(R128_GEN_RESET_CNTL);
  244. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl & ~R128_SOFT_RESET_GUI);
  245. R128_READ(R128_GEN_RESET_CNTL);
  246. R128_WRITE_PLL(R128_MCLK_CNTL, mclk_cntl);
  247. R128_WRITE(R128_CLOCK_CNTL_INDEX, clock_cntl_index);
  248. R128_WRITE(R128_GEN_RESET_CNTL, gen_reset_cntl);
  249. /* Reset the CCE ring */
  250. r128_do_cce_reset(dev_priv);
  251. /* The CCE is no longer running after an engine reset */
  252. dev_priv->cce_running = 0;
  253. /* Reset any pending vertex, indirect buffers */
  254. r128_freelist_reset(dev);
  255. return 0;
  256. }
  257. static void r128_cce_init_ring_buffer(struct drm_device *dev,
  258. drm_r128_private_t *dev_priv)
  259. {
  260. u32 ring_start;
  261. u32 tmp;
  262. DRM_DEBUG("\n");
  263. /* The manual (p. 2) says this address is in "VM space". This
  264. * means it's an offset from the start of AGP space.
  265. */
  266. #if IS_ENABLED(CONFIG_AGP)
  267. if (!dev_priv->is_pci)
  268. ring_start = dev_priv->cce_ring->offset - dev->agp->base;
  269. else
  270. #endif
  271. ring_start = dev_priv->cce_ring->offset -
  272. (unsigned long)dev->sg->virtual;
  273. R128_WRITE(R128_PM4_BUFFER_OFFSET, ring_start | R128_AGP_OFFSET);
  274. R128_WRITE(R128_PM4_BUFFER_DL_WPTR, 0);
  275. R128_WRITE(R128_PM4_BUFFER_DL_RPTR, 0);
  276. /* Set watermark control */
  277. R128_WRITE(R128_PM4_BUFFER_WM_CNTL,
  278. ((R128_WATERMARK_L / 4) << R128_WMA_SHIFT)
  279. | ((R128_WATERMARK_M / 4) << R128_WMB_SHIFT)
  280. | ((R128_WATERMARK_N / 4) << R128_WMC_SHIFT)
  281. | ((R128_WATERMARK_K / 64) << R128_WB_WM_SHIFT));
  282. /* Force read. Why? Because it's in the examples... */
  283. R128_READ(R128_PM4_BUFFER_ADDR);
  284. /* Turn on bus mastering */
  285. tmp = R128_READ(R128_BUS_CNTL) & ~R128_BUS_MASTER_DIS;
  286. R128_WRITE(R128_BUS_CNTL, tmp);
  287. }
  288. static int r128_do_init_cce(struct drm_device *dev, drm_r128_init_t *init)
  289. {
  290. drm_r128_private_t *dev_priv;
  291. int rc;
  292. DRM_DEBUG("\n");
  293. if (dev->dev_private) {
  294. DRM_DEBUG("called when already initialized\n");
  295. return -EINVAL;
  296. }
  297. dev_priv = kzalloc(sizeof(drm_r128_private_t), GFP_KERNEL);
  298. if (dev_priv == NULL)
  299. return -ENOMEM;
  300. dev_priv->is_pci = init->is_pci;
  301. if (dev_priv->is_pci && !dev->sg) {
  302. DRM_ERROR("PCI GART memory not allocated!\n");
  303. dev->dev_private = (void *)dev_priv;
  304. r128_do_cleanup_cce(dev);
  305. return -EINVAL;
  306. }
  307. dev_priv->usec_timeout = init->usec_timeout;
  308. if (dev_priv->usec_timeout < 1 ||
  309. dev_priv->usec_timeout > R128_MAX_USEC_TIMEOUT) {
  310. DRM_DEBUG("TIMEOUT problem!\n");
  311. dev->dev_private = (void *)dev_priv;
  312. r128_do_cleanup_cce(dev);
  313. return -EINVAL;
  314. }
  315. dev_priv->cce_mode = init->cce_mode;
  316. /* GH: Simple idle check.
  317. */
  318. atomic_set(&dev_priv->idle_count, 0);
  319. /* We don't support anything other than bus-mastering ring mode,
  320. * but the ring can be in either AGP or PCI space for the ring
  321. * read pointer.
  322. */
  323. if ((init->cce_mode != R128_PM4_192BM) &&
  324. (init->cce_mode != R128_PM4_128BM_64INDBM) &&
  325. (init->cce_mode != R128_PM4_64BM_128INDBM) &&
  326. (init->cce_mode != R128_PM4_64BM_64VCBM_64INDBM)) {
  327. DRM_DEBUG("Bad cce_mode!\n");
  328. dev->dev_private = (void *)dev_priv;
  329. r128_do_cleanup_cce(dev);
  330. return -EINVAL;
  331. }
  332. switch (init->cce_mode) {
  333. case R128_PM4_NONPM4:
  334. dev_priv->cce_fifo_size = 0;
  335. break;
  336. case R128_PM4_192PIO:
  337. case R128_PM4_192BM:
  338. dev_priv->cce_fifo_size = 192;
  339. break;
  340. case R128_PM4_128PIO_64INDBM:
  341. case R128_PM4_128BM_64INDBM:
  342. dev_priv->cce_fifo_size = 128;
  343. break;
  344. case R128_PM4_64PIO_128INDBM:
  345. case R128_PM4_64BM_128INDBM:
  346. case R128_PM4_64PIO_64VCBM_64INDBM:
  347. case R128_PM4_64BM_64VCBM_64INDBM:
  348. case R128_PM4_64PIO_64VCPIO_64INDPIO:
  349. dev_priv->cce_fifo_size = 64;
  350. break;
  351. }
  352. switch (init->fb_bpp) {
  353. case 16:
  354. dev_priv->color_fmt = R128_DATATYPE_RGB565;
  355. break;
  356. case 32:
  357. default:
  358. dev_priv->color_fmt = R128_DATATYPE_ARGB8888;
  359. break;
  360. }
  361. dev_priv->front_offset = init->front_offset;
  362. dev_priv->front_pitch = init->front_pitch;
  363. dev_priv->back_offset = init->back_offset;
  364. dev_priv->back_pitch = init->back_pitch;
  365. switch (init->depth_bpp) {
  366. case 16:
  367. dev_priv->depth_fmt = R128_DATATYPE_RGB565;
  368. break;
  369. case 24:
  370. case 32:
  371. default:
  372. dev_priv->depth_fmt = R128_DATATYPE_ARGB8888;
  373. break;
  374. }
  375. dev_priv->depth_offset = init->depth_offset;
  376. dev_priv->depth_pitch = init->depth_pitch;
  377. dev_priv->span_offset = init->span_offset;
  378. dev_priv->front_pitch_offset_c = (((dev_priv->front_pitch / 8) << 21) |
  379. (dev_priv->front_offset >> 5));
  380. dev_priv->back_pitch_offset_c = (((dev_priv->back_pitch / 8) << 21) |
  381. (dev_priv->back_offset >> 5));
  382. dev_priv->depth_pitch_offset_c = (((dev_priv->depth_pitch / 8) << 21) |
  383. (dev_priv->depth_offset >> 5) |
  384. R128_DST_TILE);
  385. dev_priv->span_pitch_offset_c = (((dev_priv->depth_pitch / 8) << 21) |
  386. (dev_priv->span_offset >> 5));
  387. dev_priv->sarea = drm_legacy_getsarea(dev);
  388. if (!dev_priv->sarea) {
  389. DRM_ERROR("could not find sarea!\n");
  390. dev->dev_private = (void *)dev_priv;
  391. r128_do_cleanup_cce(dev);
  392. return -EINVAL;
  393. }
  394. dev_priv->mmio = drm_legacy_findmap(dev, init->mmio_offset);
  395. if (!dev_priv->mmio) {
  396. DRM_ERROR("could not find mmio region!\n");
  397. dev->dev_private = (void *)dev_priv;
  398. r128_do_cleanup_cce(dev);
  399. return -EINVAL;
  400. }
  401. dev_priv->cce_ring = drm_legacy_findmap(dev, init->ring_offset);
  402. if (!dev_priv->cce_ring) {
  403. DRM_ERROR("could not find cce ring region!\n");
  404. dev->dev_private = (void *)dev_priv;
  405. r128_do_cleanup_cce(dev);
  406. return -EINVAL;
  407. }
  408. dev_priv->ring_rptr = drm_legacy_findmap(dev, init->ring_rptr_offset);
  409. if (!dev_priv->ring_rptr) {
  410. DRM_ERROR("could not find ring read pointer!\n");
  411. dev->dev_private = (void *)dev_priv;
  412. r128_do_cleanup_cce(dev);
  413. return -EINVAL;
  414. }
  415. dev->agp_buffer_token = init->buffers_offset;
  416. dev->agp_buffer_map = drm_legacy_findmap(dev, init->buffers_offset);
  417. if (!dev->agp_buffer_map) {
  418. DRM_ERROR("could not find dma buffer region!\n");
  419. dev->dev_private = (void *)dev_priv;
  420. r128_do_cleanup_cce(dev);
  421. return -EINVAL;
  422. }
  423. if (!dev_priv->is_pci) {
  424. dev_priv->agp_textures =
  425. drm_legacy_findmap(dev, init->agp_textures_offset);
  426. if (!dev_priv->agp_textures) {
  427. DRM_ERROR("could not find agp texture region!\n");
  428. dev->dev_private = (void *)dev_priv;
  429. r128_do_cleanup_cce(dev);
  430. return -EINVAL;
  431. }
  432. }
  433. dev_priv->sarea_priv =
  434. (drm_r128_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  435. init->sarea_priv_offset);
  436. #if IS_ENABLED(CONFIG_AGP)
  437. if (!dev_priv->is_pci) {
  438. drm_legacy_ioremap_wc(dev_priv->cce_ring, dev);
  439. drm_legacy_ioremap_wc(dev_priv->ring_rptr, dev);
  440. drm_legacy_ioremap_wc(dev->agp_buffer_map, dev);
  441. if (!dev_priv->cce_ring->handle ||
  442. !dev_priv->ring_rptr->handle ||
  443. !dev->agp_buffer_map->handle) {
  444. DRM_ERROR("Could not ioremap agp regions!\n");
  445. dev->dev_private = (void *)dev_priv;
  446. r128_do_cleanup_cce(dev);
  447. return -ENOMEM;
  448. }
  449. } else
  450. #endif
  451. {
  452. dev_priv->cce_ring->handle =
  453. (void *)(unsigned long)dev_priv->cce_ring->offset;
  454. dev_priv->ring_rptr->handle =
  455. (void *)(unsigned long)dev_priv->ring_rptr->offset;
  456. dev->agp_buffer_map->handle =
  457. (void *)(unsigned long)dev->agp_buffer_map->offset;
  458. }
  459. #if IS_ENABLED(CONFIG_AGP)
  460. if (!dev_priv->is_pci)
  461. dev_priv->cce_buffers_offset = dev->agp->base;
  462. else
  463. #endif
  464. dev_priv->cce_buffers_offset = (unsigned long)dev->sg->virtual;
  465. dev_priv->ring.start = (u32 *) dev_priv->cce_ring->handle;
  466. dev_priv->ring.end = ((u32 *) dev_priv->cce_ring->handle
  467. + init->ring_size / sizeof(u32));
  468. dev_priv->ring.size = init->ring_size;
  469. dev_priv->ring.size_l2qw = order_base_2(init->ring_size / 8);
  470. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  471. dev_priv->ring.high_mark = 128;
  472. dev_priv->sarea_priv->last_frame = 0;
  473. R128_WRITE(R128_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
  474. dev_priv->sarea_priv->last_dispatch = 0;
  475. R128_WRITE(R128_LAST_DISPATCH_REG, dev_priv->sarea_priv->last_dispatch);
  476. #if IS_ENABLED(CONFIG_AGP)
  477. if (dev_priv->is_pci) {
  478. #endif
  479. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  480. dev_priv->gart_info.gart_table_location = DRM_ATI_GART_MAIN;
  481. dev_priv->gart_info.table_size = R128_PCIGART_TABLE_SIZE;
  482. dev_priv->gart_info.addr = NULL;
  483. dev_priv->gart_info.bus_addr = 0;
  484. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  485. rc = drm_ati_pcigart_init(dev, &dev_priv->gart_info);
  486. if (rc) {
  487. DRM_ERROR("failed to init PCI GART!\n");
  488. dev->dev_private = (void *)dev_priv;
  489. r128_do_cleanup_cce(dev);
  490. return rc;
  491. }
  492. R128_WRITE(R128_PCI_GART_PAGE, dev_priv->gart_info.bus_addr);
  493. #if IS_ENABLED(CONFIG_AGP)
  494. }
  495. #endif
  496. r128_cce_init_ring_buffer(dev, dev_priv);
  497. rc = r128_cce_load_microcode(dev_priv);
  498. dev->dev_private = (void *)dev_priv;
  499. r128_do_engine_reset(dev);
  500. if (rc) {
  501. DRM_ERROR("Failed to load firmware!\n");
  502. r128_do_cleanup_cce(dev);
  503. }
  504. return rc;
  505. }
  506. int r128_do_cleanup_cce(struct drm_device *dev)
  507. {
  508. /* Make sure interrupts are disabled here because the uninstall ioctl
  509. * may not have been called from userspace and after dev_private
  510. * is freed, it's too late.
  511. */
  512. if (dev->irq_enabled)
  513. drm_legacy_irq_uninstall(dev);
  514. if (dev->dev_private) {
  515. drm_r128_private_t *dev_priv = dev->dev_private;
  516. #if IS_ENABLED(CONFIG_AGP)
  517. if (!dev_priv->is_pci) {
  518. if (dev_priv->cce_ring != NULL)
  519. drm_legacy_ioremapfree(dev_priv->cce_ring, dev);
  520. if (dev_priv->ring_rptr != NULL)
  521. drm_legacy_ioremapfree(dev_priv->ring_rptr, dev);
  522. if (dev->agp_buffer_map != NULL) {
  523. drm_legacy_ioremapfree(dev->agp_buffer_map, dev);
  524. dev->agp_buffer_map = NULL;
  525. }
  526. } else
  527. #endif
  528. {
  529. if (dev_priv->gart_info.bus_addr)
  530. if (!drm_ati_pcigart_cleanup(dev,
  531. &dev_priv->gart_info))
  532. DRM_ERROR
  533. ("failed to cleanup PCI GART!\n");
  534. }
  535. kfree(dev->dev_private);
  536. dev->dev_private = NULL;
  537. }
  538. return 0;
  539. }
  540. int r128_cce_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  541. {
  542. drm_r128_init_t *init = data;
  543. DRM_DEBUG("\n");
  544. LOCK_TEST_WITH_RETURN(dev, file_priv);
  545. switch (init->func) {
  546. case R128_INIT_CCE:
  547. return r128_do_init_cce(dev, init);
  548. case R128_CLEANUP_CCE:
  549. return r128_do_cleanup_cce(dev);
  550. }
  551. return -EINVAL;
  552. }
  553. int r128_cce_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  554. {
  555. drm_r128_private_t *dev_priv = dev->dev_private;
  556. DRM_DEBUG("\n");
  557. LOCK_TEST_WITH_RETURN(dev, file_priv);
  558. DEV_INIT_TEST_WITH_RETURN(dev_priv);
  559. if (dev_priv->cce_running || dev_priv->cce_mode == R128_PM4_NONPM4) {
  560. DRM_DEBUG("while CCE running\n");
  561. return 0;
  562. }
  563. r128_do_cce_start(dev_priv);
  564. return 0;
  565. }
  566. /* Stop the CCE. The engine must have been idled before calling this
  567. * routine.
  568. */
  569. int r128_cce_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  570. {
  571. drm_r128_private_t *dev_priv = dev->dev_private;
  572. drm_r128_cce_stop_t *stop = data;
  573. int ret;
  574. DRM_DEBUG("\n");
  575. LOCK_TEST_WITH_RETURN(dev, file_priv);
  576. DEV_INIT_TEST_WITH_RETURN(dev_priv);
  577. /* Flush any pending CCE commands. This ensures any outstanding
  578. * commands are exectuted by the engine before we turn it off.
  579. */
  580. if (stop->flush)
  581. r128_do_cce_flush(dev_priv);
  582. /* If we fail to make the engine go idle, we return an error
  583. * code so that the DRM ioctl wrapper can try again.
  584. */
  585. if (stop->idle) {
  586. ret = r128_do_cce_idle(dev_priv);
  587. if (ret)
  588. return ret;
  589. }
  590. /* Finally, we can turn off the CCE. If the engine isn't idle,
  591. * we will get some dropped triangles as they won't be fully
  592. * rendered before the CCE is shut down.
  593. */
  594. r128_do_cce_stop(dev_priv);
  595. /* Reset the engine */
  596. r128_do_engine_reset(dev);
  597. return 0;
  598. }
  599. /* Just reset the CCE ring. Called as part of an X Server engine reset.
  600. */
  601. int r128_cce_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  602. {
  603. drm_r128_private_t *dev_priv = dev->dev_private;
  604. DRM_DEBUG("\n");
  605. LOCK_TEST_WITH_RETURN(dev, file_priv);
  606. DEV_INIT_TEST_WITH_RETURN(dev_priv);
  607. r128_do_cce_reset(dev_priv);
  608. /* The CCE is no longer running after an engine reset */
  609. dev_priv->cce_running = 0;
  610. return 0;
  611. }
  612. int r128_cce_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  613. {
  614. drm_r128_private_t *dev_priv = dev->dev_private;
  615. DRM_DEBUG("\n");
  616. LOCK_TEST_WITH_RETURN(dev, file_priv);
  617. DEV_INIT_TEST_WITH_RETURN(dev_priv);
  618. if (dev_priv->cce_running)
  619. r128_do_cce_flush(dev_priv);
  620. return r128_do_cce_idle(dev_priv);
  621. }
  622. int r128_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  623. {
  624. DRM_DEBUG("\n");
  625. LOCK_TEST_WITH_RETURN(dev, file_priv);
  626. DEV_INIT_TEST_WITH_RETURN(dev->dev_private);
  627. return r128_do_engine_reset(dev);
  628. }
  629. int r128_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  630. {
  631. return -EINVAL;
  632. }
  633. /* ================================================================
  634. * Freelist management
  635. */
  636. #define R128_BUFFER_USED 0xffffffff
  637. #define R128_BUFFER_FREE 0
  638. #if 0
  639. static int r128_freelist_init(struct drm_device *dev)
  640. {
  641. struct drm_device_dma *dma = dev->dma;
  642. drm_r128_private_t *dev_priv = dev->dev_private;
  643. struct drm_buf *buf;
  644. drm_r128_buf_priv_t *buf_priv;
  645. drm_r128_freelist_t *entry;
  646. int i;
  647. dev_priv->head = kzalloc(sizeof(drm_r128_freelist_t), GFP_KERNEL);
  648. if (dev_priv->head == NULL)
  649. return -ENOMEM;
  650. dev_priv->head->age = R128_BUFFER_USED;
  651. for (i = 0; i < dma->buf_count; i++) {
  652. buf = dma->buflist[i];
  653. buf_priv = buf->dev_private;
  654. entry = kmalloc(sizeof(drm_r128_freelist_t), GFP_KERNEL);
  655. if (!entry)
  656. return -ENOMEM;
  657. entry->age = R128_BUFFER_FREE;
  658. entry->buf = buf;
  659. entry->prev = dev_priv->head;
  660. entry->next = dev_priv->head->next;
  661. if (!entry->next)
  662. dev_priv->tail = entry;
  663. buf_priv->discard = 0;
  664. buf_priv->dispatched = 0;
  665. buf_priv->list_entry = entry;
  666. dev_priv->head->next = entry;
  667. if (dev_priv->head->next)
  668. dev_priv->head->next->prev = entry;
  669. }
  670. return 0;
  671. }
  672. #endif
  673. static struct drm_buf *r128_freelist_get(struct drm_device * dev)
  674. {
  675. struct drm_device_dma *dma = dev->dma;
  676. drm_r128_private_t *dev_priv = dev->dev_private;
  677. drm_r128_buf_priv_t *buf_priv;
  678. struct drm_buf *buf;
  679. int i, t;
  680. /* FIXME: Optimize -- use freelist code */
  681. for (i = 0; i < dma->buf_count; i++) {
  682. buf = dma->buflist[i];
  683. buf_priv = buf->dev_private;
  684. if (!buf->file_priv)
  685. return buf;
  686. }
  687. for (t = 0; t < dev_priv->usec_timeout; t++) {
  688. u32 done_age = R128_READ(R128_LAST_DISPATCH_REG);
  689. for (i = 0; i < dma->buf_count; i++) {
  690. buf = dma->buflist[i];
  691. buf_priv = buf->dev_private;
  692. if (buf->pending && buf_priv->age <= done_age) {
  693. /* The buffer has been processed, so it
  694. * can now be used.
  695. */
  696. buf->pending = 0;
  697. return buf;
  698. }
  699. }
  700. udelay(1);
  701. }
  702. DRM_DEBUG("returning NULL!\n");
  703. return NULL;
  704. }
  705. void r128_freelist_reset(struct drm_device *dev)
  706. {
  707. struct drm_device_dma *dma = dev->dma;
  708. int i;
  709. for (i = 0; i < dma->buf_count; i++) {
  710. struct drm_buf *buf = dma->buflist[i];
  711. drm_r128_buf_priv_t *buf_priv = buf->dev_private;
  712. buf_priv->age = 0;
  713. }
  714. }
  715. /* ================================================================
  716. * CCE command submission
  717. */
  718. int r128_wait_ring(drm_r128_private_t *dev_priv, int n)
  719. {
  720. drm_r128_ring_buffer_t *ring = &dev_priv->ring;
  721. int i;
  722. for (i = 0; i < dev_priv->usec_timeout; i++) {
  723. r128_update_ring_snapshot(dev_priv);
  724. if (ring->space >= n)
  725. return 0;
  726. udelay(1);
  727. }
  728. /* FIXME: This is being ignored... */
  729. DRM_ERROR("failed!\n");
  730. return -EBUSY;
  731. }
  732. static int r128_cce_get_buffers(struct drm_device *dev,
  733. struct drm_file *file_priv,
  734. struct drm_dma *d)
  735. {
  736. int i;
  737. struct drm_buf *buf;
  738. for (i = d->granted_count; i < d->request_count; i++) {
  739. buf = r128_freelist_get(dev);
  740. if (!buf)
  741. return -EAGAIN;
  742. buf->file_priv = file_priv;
  743. if (copy_to_user(&d->request_indices[i], &buf->idx,
  744. sizeof(buf->idx)))
  745. return -EFAULT;
  746. if (copy_to_user(&d->request_sizes[i], &buf->total,
  747. sizeof(buf->total)))
  748. return -EFAULT;
  749. d->granted_count++;
  750. }
  751. return 0;
  752. }
  753. int r128_cce_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  754. {
  755. struct drm_device_dma *dma = dev->dma;
  756. int ret = 0;
  757. struct drm_dma *d = data;
  758. LOCK_TEST_WITH_RETURN(dev, file_priv);
  759. /* Please don't send us buffers.
  760. */
  761. if (d->send_count != 0) {
  762. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  763. task_pid_nr(current), d->send_count);
  764. return -EINVAL;
  765. }
  766. /* We'll send you buffers.
  767. */
  768. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  769. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  770. task_pid_nr(current), d->request_count, dma->buf_count);
  771. return -EINVAL;
  772. }
  773. d->granted_count = 0;
  774. if (d->request_count)
  775. ret = r128_cce_get_buffers(dev, file_priv, d);
  776. return ret;
  777. }