panfrost_device.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright 2018 Marty E. Plummer <[email protected]> */
  3. /* Copyright 2019 Linaro, Ltd, Rob Herring <[email protected]> */
  4. #include <linux/clk.h>
  5. #include <linux/reset.h>
  6. #include <linux/platform_device.h>
  7. #include <linux/pm_domain.h>
  8. #include <linux/regulator/consumer.h>
  9. #include "panfrost_device.h"
  10. #include "panfrost_devfreq.h"
  11. #include "panfrost_features.h"
  12. #include "panfrost_issues.h"
  13. #include "panfrost_gpu.h"
  14. #include "panfrost_job.h"
  15. #include "panfrost_mmu.h"
  16. #include "panfrost_perfcnt.h"
  17. static int panfrost_reset_init(struct panfrost_device *pfdev)
  18. {
  19. pfdev->rstc = devm_reset_control_array_get_optional_exclusive(pfdev->dev);
  20. if (IS_ERR(pfdev->rstc)) {
  21. dev_err(pfdev->dev, "get reset failed %ld\n", PTR_ERR(pfdev->rstc));
  22. return PTR_ERR(pfdev->rstc);
  23. }
  24. return reset_control_deassert(pfdev->rstc);
  25. }
  26. static void panfrost_reset_fini(struct panfrost_device *pfdev)
  27. {
  28. reset_control_assert(pfdev->rstc);
  29. }
  30. static int panfrost_clk_init(struct panfrost_device *pfdev)
  31. {
  32. int err;
  33. unsigned long rate;
  34. pfdev->clock = devm_clk_get(pfdev->dev, NULL);
  35. if (IS_ERR(pfdev->clock)) {
  36. dev_err(pfdev->dev, "get clock failed %ld\n", PTR_ERR(pfdev->clock));
  37. return PTR_ERR(pfdev->clock);
  38. }
  39. rate = clk_get_rate(pfdev->clock);
  40. dev_info(pfdev->dev, "clock rate = %lu\n", rate);
  41. err = clk_prepare_enable(pfdev->clock);
  42. if (err)
  43. return err;
  44. pfdev->bus_clock = devm_clk_get_optional(pfdev->dev, "bus");
  45. if (IS_ERR(pfdev->bus_clock)) {
  46. dev_err(pfdev->dev, "get bus_clock failed %ld\n",
  47. PTR_ERR(pfdev->bus_clock));
  48. err = PTR_ERR(pfdev->bus_clock);
  49. goto disable_clock;
  50. }
  51. if (pfdev->bus_clock) {
  52. rate = clk_get_rate(pfdev->bus_clock);
  53. dev_info(pfdev->dev, "bus_clock rate = %lu\n", rate);
  54. err = clk_prepare_enable(pfdev->bus_clock);
  55. if (err)
  56. goto disable_clock;
  57. }
  58. return 0;
  59. disable_clock:
  60. clk_disable_unprepare(pfdev->clock);
  61. return err;
  62. }
  63. static void panfrost_clk_fini(struct panfrost_device *pfdev)
  64. {
  65. clk_disable_unprepare(pfdev->bus_clock);
  66. clk_disable_unprepare(pfdev->clock);
  67. }
  68. static int panfrost_regulator_init(struct panfrost_device *pfdev)
  69. {
  70. int ret, i;
  71. pfdev->regulators = devm_kcalloc(pfdev->dev, pfdev->comp->num_supplies,
  72. sizeof(*pfdev->regulators),
  73. GFP_KERNEL);
  74. if (!pfdev->regulators)
  75. return -ENOMEM;
  76. for (i = 0; i < pfdev->comp->num_supplies; i++)
  77. pfdev->regulators[i].supply = pfdev->comp->supply_names[i];
  78. ret = devm_regulator_bulk_get(pfdev->dev,
  79. pfdev->comp->num_supplies,
  80. pfdev->regulators);
  81. if (ret < 0) {
  82. if (ret != -EPROBE_DEFER)
  83. dev_err(pfdev->dev, "failed to get regulators: %d\n",
  84. ret);
  85. return ret;
  86. }
  87. ret = regulator_bulk_enable(pfdev->comp->num_supplies,
  88. pfdev->regulators);
  89. if (ret < 0) {
  90. dev_err(pfdev->dev, "failed to enable regulators: %d\n", ret);
  91. return ret;
  92. }
  93. return 0;
  94. }
  95. static void panfrost_regulator_fini(struct panfrost_device *pfdev)
  96. {
  97. if (!pfdev->regulators)
  98. return;
  99. regulator_bulk_disable(pfdev->comp->num_supplies, pfdev->regulators);
  100. }
  101. static void panfrost_pm_domain_fini(struct panfrost_device *pfdev)
  102. {
  103. int i;
  104. for (i = 0; i < ARRAY_SIZE(pfdev->pm_domain_devs); i++) {
  105. if (!pfdev->pm_domain_devs[i])
  106. break;
  107. if (pfdev->pm_domain_links[i])
  108. device_link_del(pfdev->pm_domain_links[i]);
  109. dev_pm_domain_detach(pfdev->pm_domain_devs[i], true);
  110. }
  111. }
  112. static int panfrost_pm_domain_init(struct panfrost_device *pfdev)
  113. {
  114. int err;
  115. int i, num_domains;
  116. num_domains = of_count_phandle_with_args(pfdev->dev->of_node,
  117. "power-domains",
  118. "#power-domain-cells");
  119. /*
  120. * Single domain is handled by the core, and, if only a single power
  121. * the power domain is requested, the property is optional.
  122. */
  123. if (num_domains < 2 && pfdev->comp->num_pm_domains < 2)
  124. return 0;
  125. if (num_domains != pfdev->comp->num_pm_domains) {
  126. dev_err(pfdev->dev,
  127. "Incorrect number of power domains: %d provided, %d needed\n",
  128. num_domains, pfdev->comp->num_pm_domains);
  129. return -EINVAL;
  130. }
  131. if (WARN(num_domains > ARRAY_SIZE(pfdev->pm_domain_devs),
  132. "Too many supplies in compatible structure.\n"))
  133. return -EINVAL;
  134. for (i = 0; i < num_domains; i++) {
  135. pfdev->pm_domain_devs[i] =
  136. dev_pm_domain_attach_by_name(pfdev->dev,
  137. pfdev->comp->pm_domain_names[i]);
  138. if (IS_ERR_OR_NULL(pfdev->pm_domain_devs[i])) {
  139. err = PTR_ERR(pfdev->pm_domain_devs[i]) ? : -ENODATA;
  140. pfdev->pm_domain_devs[i] = NULL;
  141. dev_err(pfdev->dev,
  142. "failed to get pm-domain %s(%d): %d\n",
  143. pfdev->comp->pm_domain_names[i], i, err);
  144. goto err;
  145. }
  146. pfdev->pm_domain_links[i] = device_link_add(pfdev->dev,
  147. pfdev->pm_domain_devs[i], DL_FLAG_PM_RUNTIME |
  148. DL_FLAG_STATELESS | DL_FLAG_RPM_ACTIVE);
  149. if (!pfdev->pm_domain_links[i]) {
  150. dev_err(pfdev->pm_domain_devs[i],
  151. "adding device link failed!\n");
  152. err = -ENODEV;
  153. goto err;
  154. }
  155. }
  156. return 0;
  157. err:
  158. panfrost_pm_domain_fini(pfdev);
  159. return err;
  160. }
  161. int panfrost_device_init(struct panfrost_device *pfdev)
  162. {
  163. int err;
  164. mutex_init(&pfdev->sched_lock);
  165. INIT_LIST_HEAD(&pfdev->scheduled_jobs);
  166. INIT_LIST_HEAD(&pfdev->as_lru_list);
  167. spin_lock_init(&pfdev->as_lock);
  168. err = panfrost_clk_init(pfdev);
  169. if (err) {
  170. dev_err(pfdev->dev, "clk init failed %d\n", err);
  171. return err;
  172. }
  173. err = panfrost_devfreq_init(pfdev);
  174. if (err) {
  175. if (err != -EPROBE_DEFER)
  176. dev_err(pfdev->dev, "devfreq init failed %d\n", err);
  177. goto out_clk;
  178. }
  179. /* OPP will handle regulators */
  180. if (!pfdev->pfdevfreq.opp_of_table_added) {
  181. err = panfrost_regulator_init(pfdev);
  182. if (err)
  183. goto out_devfreq;
  184. }
  185. err = panfrost_reset_init(pfdev);
  186. if (err) {
  187. dev_err(pfdev->dev, "reset init failed %d\n", err);
  188. goto out_regulator;
  189. }
  190. err = panfrost_pm_domain_init(pfdev);
  191. if (err)
  192. goto out_reset;
  193. pfdev->iomem = devm_platform_ioremap_resource(pfdev->pdev, 0);
  194. if (IS_ERR(pfdev->iomem)) {
  195. err = PTR_ERR(pfdev->iomem);
  196. goto out_pm_domain;
  197. }
  198. err = panfrost_gpu_init(pfdev);
  199. if (err)
  200. goto out_pm_domain;
  201. err = panfrost_mmu_init(pfdev);
  202. if (err)
  203. goto out_gpu;
  204. err = panfrost_job_init(pfdev);
  205. if (err)
  206. goto out_mmu;
  207. err = panfrost_perfcnt_init(pfdev);
  208. if (err)
  209. goto out_job;
  210. return 0;
  211. out_job:
  212. panfrost_job_fini(pfdev);
  213. out_mmu:
  214. panfrost_mmu_fini(pfdev);
  215. out_gpu:
  216. panfrost_gpu_fini(pfdev);
  217. out_pm_domain:
  218. panfrost_pm_domain_fini(pfdev);
  219. out_reset:
  220. panfrost_reset_fini(pfdev);
  221. out_regulator:
  222. panfrost_regulator_fini(pfdev);
  223. out_devfreq:
  224. panfrost_devfreq_fini(pfdev);
  225. out_clk:
  226. panfrost_clk_fini(pfdev);
  227. return err;
  228. }
  229. void panfrost_device_fini(struct panfrost_device *pfdev)
  230. {
  231. panfrost_perfcnt_fini(pfdev);
  232. panfrost_job_fini(pfdev);
  233. panfrost_mmu_fini(pfdev);
  234. panfrost_gpu_fini(pfdev);
  235. panfrost_pm_domain_fini(pfdev);
  236. panfrost_reset_fini(pfdev);
  237. panfrost_devfreq_fini(pfdev);
  238. panfrost_regulator_fini(pfdev);
  239. panfrost_clk_fini(pfdev);
  240. }
  241. #define PANFROST_EXCEPTION(id) \
  242. [DRM_PANFROST_EXCEPTION_ ## id] = { \
  243. .name = #id, \
  244. }
  245. struct panfrost_exception_info {
  246. const char *name;
  247. };
  248. static const struct panfrost_exception_info panfrost_exception_infos[] = {
  249. PANFROST_EXCEPTION(OK),
  250. PANFROST_EXCEPTION(DONE),
  251. PANFROST_EXCEPTION(INTERRUPTED),
  252. PANFROST_EXCEPTION(STOPPED),
  253. PANFROST_EXCEPTION(TERMINATED),
  254. PANFROST_EXCEPTION(KABOOM),
  255. PANFROST_EXCEPTION(EUREKA),
  256. PANFROST_EXCEPTION(ACTIVE),
  257. PANFROST_EXCEPTION(JOB_CONFIG_FAULT),
  258. PANFROST_EXCEPTION(JOB_POWER_FAULT),
  259. PANFROST_EXCEPTION(JOB_READ_FAULT),
  260. PANFROST_EXCEPTION(JOB_WRITE_FAULT),
  261. PANFROST_EXCEPTION(JOB_AFFINITY_FAULT),
  262. PANFROST_EXCEPTION(JOB_BUS_FAULT),
  263. PANFROST_EXCEPTION(INSTR_INVALID_PC),
  264. PANFROST_EXCEPTION(INSTR_INVALID_ENC),
  265. PANFROST_EXCEPTION(INSTR_TYPE_MISMATCH),
  266. PANFROST_EXCEPTION(INSTR_OPERAND_FAULT),
  267. PANFROST_EXCEPTION(INSTR_TLS_FAULT),
  268. PANFROST_EXCEPTION(INSTR_BARRIER_FAULT),
  269. PANFROST_EXCEPTION(INSTR_ALIGN_FAULT),
  270. PANFROST_EXCEPTION(DATA_INVALID_FAULT),
  271. PANFROST_EXCEPTION(TILE_RANGE_FAULT),
  272. PANFROST_EXCEPTION(ADDR_RANGE_FAULT),
  273. PANFROST_EXCEPTION(IMPRECISE_FAULT),
  274. PANFROST_EXCEPTION(OOM),
  275. PANFROST_EXCEPTION(OOM_AFBC),
  276. PANFROST_EXCEPTION(UNKNOWN),
  277. PANFROST_EXCEPTION(DELAYED_BUS_FAULT),
  278. PANFROST_EXCEPTION(GPU_SHAREABILITY_FAULT),
  279. PANFROST_EXCEPTION(SYS_SHAREABILITY_FAULT),
  280. PANFROST_EXCEPTION(GPU_CACHEABILITY_FAULT),
  281. PANFROST_EXCEPTION(TRANSLATION_FAULT_0),
  282. PANFROST_EXCEPTION(TRANSLATION_FAULT_1),
  283. PANFROST_EXCEPTION(TRANSLATION_FAULT_2),
  284. PANFROST_EXCEPTION(TRANSLATION_FAULT_3),
  285. PANFROST_EXCEPTION(TRANSLATION_FAULT_4),
  286. PANFROST_EXCEPTION(TRANSLATION_FAULT_IDENTITY),
  287. PANFROST_EXCEPTION(PERM_FAULT_0),
  288. PANFROST_EXCEPTION(PERM_FAULT_1),
  289. PANFROST_EXCEPTION(PERM_FAULT_2),
  290. PANFROST_EXCEPTION(PERM_FAULT_3),
  291. PANFROST_EXCEPTION(TRANSTAB_BUS_FAULT_0),
  292. PANFROST_EXCEPTION(TRANSTAB_BUS_FAULT_1),
  293. PANFROST_EXCEPTION(TRANSTAB_BUS_FAULT_2),
  294. PANFROST_EXCEPTION(TRANSTAB_BUS_FAULT_3),
  295. PANFROST_EXCEPTION(ACCESS_FLAG_0),
  296. PANFROST_EXCEPTION(ACCESS_FLAG_1),
  297. PANFROST_EXCEPTION(ACCESS_FLAG_2),
  298. PANFROST_EXCEPTION(ACCESS_FLAG_3),
  299. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_IN0),
  300. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_IN1),
  301. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_IN2),
  302. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_IN3),
  303. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_OUT0),
  304. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_OUT1),
  305. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_OUT2),
  306. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_OUT3),
  307. PANFROST_EXCEPTION(MEM_ATTR_FAULT_0),
  308. PANFROST_EXCEPTION(MEM_ATTR_FAULT_1),
  309. PANFROST_EXCEPTION(MEM_ATTR_FAULT_2),
  310. PANFROST_EXCEPTION(MEM_ATTR_FAULT_3),
  311. PANFROST_EXCEPTION(MEM_ATTR_NONCACHE_0),
  312. PANFROST_EXCEPTION(MEM_ATTR_NONCACHE_1),
  313. PANFROST_EXCEPTION(MEM_ATTR_NONCACHE_2),
  314. PANFROST_EXCEPTION(MEM_ATTR_NONCACHE_3),
  315. };
  316. const char *panfrost_exception_name(u32 exception_code)
  317. {
  318. if (WARN_ON(exception_code >= ARRAY_SIZE(panfrost_exception_infos) ||
  319. !panfrost_exception_infos[exception_code].name))
  320. return "Unknown exception type";
  321. return panfrost_exception_infos[exception_code].name;
  322. }
  323. bool panfrost_exception_needs_reset(const struct panfrost_device *pfdev,
  324. u32 exception_code)
  325. {
  326. /* If an occlusion query write causes a bus fault on affected GPUs,
  327. * future fragment jobs may hang. Reset to workaround.
  328. */
  329. if (exception_code == DRM_PANFROST_EXCEPTION_JOB_BUS_FAULT)
  330. return panfrost_has_hw_issue(pfdev, HW_ISSUE_TTRX_3076);
  331. /* No other GPUs we support need a reset */
  332. return false;
  333. }
  334. void panfrost_device_reset(struct panfrost_device *pfdev)
  335. {
  336. panfrost_gpu_soft_reset(pfdev);
  337. panfrost_gpu_power_on(pfdev);
  338. panfrost_mmu_reset(pfdev);
  339. panfrost_job_enable_interrupts(pfdev);
  340. }
  341. #ifdef CONFIG_PM
  342. int panfrost_device_resume(struct device *dev)
  343. {
  344. struct panfrost_device *pfdev = dev_get_drvdata(dev);
  345. panfrost_device_reset(pfdev);
  346. panfrost_devfreq_resume(pfdev);
  347. return 0;
  348. }
  349. int panfrost_device_suspend(struct device *dev)
  350. {
  351. struct panfrost_device *pfdev = dev_get_drvdata(dev);
  352. if (!panfrost_job_is_idle(pfdev))
  353. return -EBUSY;
  354. panfrost_devfreq_suspend(pfdev);
  355. panfrost_gpu_power_off(pfdev);
  356. return 0;
  357. }
  358. #endif