panel-simple.c 115 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701
  1. /*
  2. * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the
  12. * next paragraph) shall be included in all copies or substantial portions
  13. * of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/i2c.h>
  26. #include <linux/media-bus-format.h>
  27. #include <linux/module.h>
  28. #include <linux/of_platform.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <video/display_timing.h>
  33. #include <video/of_display_timing.h>
  34. #include <video/videomode.h>
  35. #include <drm/drm_crtc.h>
  36. #include <drm/drm_device.h>
  37. #include <drm/drm_edid.h>
  38. #include <drm/drm_mipi_dsi.h>
  39. #include <drm/drm_panel.h>
  40. /**
  41. * struct panel_desc - Describes a simple panel.
  42. */
  43. struct panel_desc {
  44. /**
  45. * @modes: Pointer to array of fixed modes appropriate for this panel.
  46. *
  47. * If only one mode then this can just be the address of the mode.
  48. * NOTE: cannot be used with "timings" and also if this is specified
  49. * then you cannot override the mode in the device tree.
  50. */
  51. const struct drm_display_mode *modes;
  52. /** @num_modes: Number of elements in modes array. */
  53. unsigned int num_modes;
  54. /**
  55. * @timings: Pointer to array of display timings
  56. *
  57. * NOTE: cannot be used with "modes" and also these will be used to
  58. * validate a device tree override if one is present.
  59. */
  60. const struct display_timing *timings;
  61. /** @num_timings: Number of elements in timings array. */
  62. unsigned int num_timings;
  63. /** @bpc: Bits per color. */
  64. unsigned int bpc;
  65. /** @size: Structure containing the physical size of this panel. */
  66. struct {
  67. /**
  68. * @size.width: Width (in mm) of the active display area.
  69. */
  70. unsigned int width;
  71. /**
  72. * @size.height: Height (in mm) of the active display area.
  73. */
  74. unsigned int height;
  75. } size;
  76. /** @delay: Structure containing various delay values for this panel. */
  77. struct {
  78. /**
  79. * @delay.prepare: Time for the panel to become ready.
  80. *
  81. * The time (in milliseconds) that it takes for the panel to
  82. * become ready and start receiving video data
  83. */
  84. unsigned int prepare;
  85. /**
  86. * @delay.enable: Time for the panel to display a valid frame.
  87. *
  88. * The time (in milliseconds) that it takes for the panel to
  89. * display the first valid frame after starting to receive
  90. * video data.
  91. */
  92. unsigned int enable;
  93. /**
  94. * @delay.disable: Time for the panel to turn the display off.
  95. *
  96. * The time (in milliseconds) that it takes for the panel to
  97. * turn the display off (no content is visible).
  98. */
  99. unsigned int disable;
  100. /**
  101. * @delay.unprepare: Time to power down completely.
  102. *
  103. * The time (in milliseconds) that it takes for the panel
  104. * to power itself down completely.
  105. *
  106. * This time is used to prevent a future "prepare" from
  107. * starting until at least this many milliseconds has passed.
  108. * If at prepare time less time has passed since unprepare
  109. * finished, the driver waits for the remaining time.
  110. */
  111. unsigned int unprepare;
  112. } delay;
  113. /** @bus_format: See MEDIA_BUS_FMT_... defines. */
  114. u32 bus_format;
  115. /** @bus_flags: See DRM_BUS_FLAG_... defines. */
  116. u32 bus_flags;
  117. /** @connector_type: LVDS, eDP, DSI, DPI, etc. */
  118. int connector_type;
  119. };
  120. struct panel_simple {
  121. struct drm_panel base;
  122. bool enabled;
  123. bool prepared;
  124. ktime_t prepared_time;
  125. ktime_t unprepared_time;
  126. const struct panel_desc *desc;
  127. struct regulator *supply;
  128. struct i2c_adapter *ddc;
  129. struct gpio_desc *enable_gpio;
  130. struct edid *edid;
  131. struct drm_display_mode override_mode;
  132. enum drm_panel_orientation orientation;
  133. };
  134. static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
  135. {
  136. return container_of(panel, struct panel_simple, base);
  137. }
  138. static unsigned int panel_simple_get_timings_modes(struct panel_simple *panel,
  139. struct drm_connector *connector)
  140. {
  141. struct drm_display_mode *mode;
  142. unsigned int i, num = 0;
  143. for (i = 0; i < panel->desc->num_timings; i++) {
  144. const struct display_timing *dt = &panel->desc->timings[i];
  145. struct videomode vm;
  146. videomode_from_timing(dt, &vm);
  147. mode = drm_mode_create(connector->dev);
  148. if (!mode) {
  149. dev_err(panel->base.dev, "failed to add mode %ux%u\n",
  150. dt->hactive.typ, dt->vactive.typ);
  151. continue;
  152. }
  153. drm_display_mode_from_videomode(&vm, mode);
  154. mode->type |= DRM_MODE_TYPE_DRIVER;
  155. if (panel->desc->num_timings == 1)
  156. mode->type |= DRM_MODE_TYPE_PREFERRED;
  157. drm_mode_probed_add(connector, mode);
  158. num++;
  159. }
  160. return num;
  161. }
  162. static unsigned int panel_simple_get_display_modes(struct panel_simple *panel,
  163. struct drm_connector *connector)
  164. {
  165. struct drm_display_mode *mode;
  166. unsigned int i, num = 0;
  167. for (i = 0; i < panel->desc->num_modes; i++) {
  168. const struct drm_display_mode *m = &panel->desc->modes[i];
  169. mode = drm_mode_duplicate(connector->dev, m);
  170. if (!mode) {
  171. dev_err(panel->base.dev, "failed to add mode %ux%u@%u\n",
  172. m->hdisplay, m->vdisplay,
  173. drm_mode_vrefresh(m));
  174. continue;
  175. }
  176. mode->type |= DRM_MODE_TYPE_DRIVER;
  177. if (panel->desc->num_modes == 1)
  178. mode->type |= DRM_MODE_TYPE_PREFERRED;
  179. drm_mode_set_name(mode);
  180. drm_mode_probed_add(connector, mode);
  181. num++;
  182. }
  183. return num;
  184. }
  185. static int panel_simple_get_non_edid_modes(struct panel_simple *panel,
  186. struct drm_connector *connector)
  187. {
  188. struct drm_display_mode *mode;
  189. bool has_override = panel->override_mode.type;
  190. unsigned int num = 0;
  191. if (!panel->desc)
  192. return 0;
  193. if (has_override) {
  194. mode = drm_mode_duplicate(connector->dev,
  195. &panel->override_mode);
  196. if (mode) {
  197. drm_mode_probed_add(connector, mode);
  198. num = 1;
  199. } else {
  200. dev_err(panel->base.dev, "failed to add override mode\n");
  201. }
  202. }
  203. /* Only add timings if override was not there or failed to validate */
  204. if (num == 0 && panel->desc->num_timings)
  205. num = panel_simple_get_timings_modes(panel, connector);
  206. /*
  207. * Only add fixed modes if timings/override added no mode.
  208. *
  209. * We should only ever have either the display timings specified
  210. * or a fixed mode. Anything else is rather bogus.
  211. */
  212. WARN_ON(panel->desc->num_timings && panel->desc->num_modes);
  213. if (num == 0)
  214. num = panel_simple_get_display_modes(panel, connector);
  215. connector->display_info.bpc = panel->desc->bpc;
  216. connector->display_info.width_mm = panel->desc->size.width;
  217. connector->display_info.height_mm = panel->desc->size.height;
  218. if (panel->desc->bus_format)
  219. drm_display_info_set_bus_formats(&connector->display_info,
  220. &panel->desc->bus_format, 1);
  221. connector->display_info.bus_flags = panel->desc->bus_flags;
  222. return num;
  223. }
  224. static void panel_simple_wait(ktime_t start_ktime, unsigned int min_ms)
  225. {
  226. ktime_t now_ktime, min_ktime;
  227. if (!min_ms)
  228. return;
  229. min_ktime = ktime_add(start_ktime, ms_to_ktime(min_ms));
  230. now_ktime = ktime_get();
  231. if (ktime_before(now_ktime, min_ktime))
  232. msleep(ktime_to_ms(ktime_sub(min_ktime, now_ktime)) + 1);
  233. }
  234. static int panel_simple_disable(struct drm_panel *panel)
  235. {
  236. struct panel_simple *p = to_panel_simple(panel);
  237. if (!p->enabled)
  238. return 0;
  239. if (p->desc->delay.disable)
  240. msleep(p->desc->delay.disable);
  241. p->enabled = false;
  242. return 0;
  243. }
  244. static int panel_simple_suspend(struct device *dev)
  245. {
  246. struct panel_simple *p = dev_get_drvdata(dev);
  247. gpiod_set_value_cansleep(p->enable_gpio, 0);
  248. regulator_disable(p->supply);
  249. p->unprepared_time = ktime_get();
  250. kfree(p->edid);
  251. p->edid = NULL;
  252. return 0;
  253. }
  254. static int panel_simple_unprepare(struct drm_panel *panel)
  255. {
  256. struct panel_simple *p = to_panel_simple(panel);
  257. int ret;
  258. /* Unpreparing when already unprepared is a no-op */
  259. if (!p->prepared)
  260. return 0;
  261. pm_runtime_mark_last_busy(panel->dev);
  262. ret = pm_runtime_put_autosuspend(panel->dev);
  263. if (ret < 0)
  264. return ret;
  265. p->prepared = false;
  266. return 0;
  267. }
  268. static int panel_simple_resume(struct device *dev)
  269. {
  270. struct panel_simple *p = dev_get_drvdata(dev);
  271. int err;
  272. panel_simple_wait(p->unprepared_time, p->desc->delay.unprepare);
  273. err = regulator_enable(p->supply);
  274. if (err < 0) {
  275. dev_err(dev, "failed to enable supply: %d\n", err);
  276. return err;
  277. }
  278. gpiod_set_value_cansleep(p->enable_gpio, 1);
  279. if (p->desc->delay.prepare)
  280. msleep(p->desc->delay.prepare);
  281. p->prepared_time = ktime_get();
  282. return 0;
  283. }
  284. static int panel_simple_prepare(struct drm_panel *panel)
  285. {
  286. struct panel_simple *p = to_panel_simple(panel);
  287. int ret;
  288. /* Preparing when already prepared is a no-op */
  289. if (p->prepared)
  290. return 0;
  291. ret = pm_runtime_get_sync(panel->dev);
  292. if (ret < 0) {
  293. pm_runtime_put_autosuspend(panel->dev);
  294. return ret;
  295. }
  296. p->prepared = true;
  297. return 0;
  298. }
  299. static int panel_simple_enable(struct drm_panel *panel)
  300. {
  301. struct panel_simple *p = to_panel_simple(panel);
  302. if (p->enabled)
  303. return 0;
  304. if (p->desc->delay.enable)
  305. msleep(p->desc->delay.enable);
  306. p->enabled = true;
  307. return 0;
  308. }
  309. static int panel_simple_get_modes(struct drm_panel *panel,
  310. struct drm_connector *connector)
  311. {
  312. struct panel_simple *p = to_panel_simple(panel);
  313. int num = 0;
  314. /* probe EDID if a DDC bus is available */
  315. if (p->ddc) {
  316. pm_runtime_get_sync(panel->dev);
  317. if (!p->edid)
  318. p->edid = drm_get_edid(connector, p->ddc);
  319. if (p->edid)
  320. num += drm_add_edid_modes(connector, p->edid);
  321. pm_runtime_mark_last_busy(panel->dev);
  322. pm_runtime_put_autosuspend(panel->dev);
  323. }
  324. /* add hard-coded panel modes */
  325. num += panel_simple_get_non_edid_modes(p, connector);
  326. /*
  327. * TODO: Remove once all drm drivers call
  328. * drm_connector_set_orientation_from_panel()
  329. */
  330. drm_connector_set_panel_orientation(connector, p->orientation);
  331. return num;
  332. }
  333. static int panel_simple_get_timings(struct drm_panel *panel,
  334. unsigned int num_timings,
  335. struct display_timing *timings)
  336. {
  337. struct panel_simple *p = to_panel_simple(panel);
  338. unsigned int i;
  339. if (p->desc->num_timings < num_timings)
  340. num_timings = p->desc->num_timings;
  341. if (timings)
  342. for (i = 0; i < num_timings; i++)
  343. timings[i] = p->desc->timings[i];
  344. return p->desc->num_timings;
  345. }
  346. static enum drm_panel_orientation panel_simple_get_orientation(struct drm_panel *panel)
  347. {
  348. struct panel_simple *p = to_panel_simple(panel);
  349. return p->orientation;
  350. }
  351. static const struct drm_panel_funcs panel_simple_funcs = {
  352. .disable = panel_simple_disable,
  353. .unprepare = panel_simple_unprepare,
  354. .prepare = panel_simple_prepare,
  355. .enable = panel_simple_enable,
  356. .get_modes = panel_simple_get_modes,
  357. .get_orientation = panel_simple_get_orientation,
  358. .get_timings = panel_simple_get_timings,
  359. };
  360. static struct panel_desc panel_dpi;
  361. static int panel_dpi_probe(struct device *dev,
  362. struct panel_simple *panel)
  363. {
  364. struct display_timing *timing;
  365. const struct device_node *np;
  366. struct panel_desc *desc;
  367. unsigned int bus_flags;
  368. struct videomode vm;
  369. int ret;
  370. np = dev->of_node;
  371. desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
  372. if (!desc)
  373. return -ENOMEM;
  374. timing = devm_kzalloc(dev, sizeof(*timing), GFP_KERNEL);
  375. if (!timing)
  376. return -ENOMEM;
  377. ret = of_get_display_timing(np, "panel-timing", timing);
  378. if (ret < 0) {
  379. dev_err(dev, "%pOF: no panel-timing node found for \"panel-dpi\" binding\n",
  380. np);
  381. return ret;
  382. }
  383. desc->timings = timing;
  384. desc->num_timings = 1;
  385. of_property_read_u32(np, "width-mm", &desc->size.width);
  386. of_property_read_u32(np, "height-mm", &desc->size.height);
  387. /* Extract bus_flags from display_timing */
  388. bus_flags = 0;
  389. vm.flags = timing->flags;
  390. drm_bus_flags_from_videomode(&vm, &bus_flags);
  391. desc->bus_flags = bus_flags;
  392. /* We do not know the connector for the DT node, so guess it */
  393. desc->connector_type = DRM_MODE_CONNECTOR_DPI;
  394. panel->desc = desc;
  395. return 0;
  396. }
  397. #define PANEL_SIMPLE_BOUNDS_CHECK(to_check, bounds, field) \
  398. (to_check->field.typ >= bounds->field.min && \
  399. to_check->field.typ <= bounds->field.max)
  400. static void panel_simple_parse_panel_timing_node(struct device *dev,
  401. struct panel_simple *panel,
  402. const struct display_timing *ot)
  403. {
  404. const struct panel_desc *desc = panel->desc;
  405. struct videomode vm;
  406. unsigned int i;
  407. if (WARN_ON(desc->num_modes)) {
  408. dev_err(dev, "Reject override mode: panel has a fixed mode\n");
  409. return;
  410. }
  411. if (WARN_ON(!desc->num_timings)) {
  412. dev_err(dev, "Reject override mode: no timings specified\n");
  413. return;
  414. }
  415. for (i = 0; i < panel->desc->num_timings; i++) {
  416. const struct display_timing *dt = &panel->desc->timings[i];
  417. if (!PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hactive) ||
  418. !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hfront_porch) ||
  419. !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hback_porch) ||
  420. !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hsync_len) ||
  421. !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vactive) ||
  422. !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vfront_porch) ||
  423. !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vback_porch) ||
  424. !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vsync_len))
  425. continue;
  426. if (ot->flags != dt->flags)
  427. continue;
  428. videomode_from_timing(ot, &vm);
  429. drm_display_mode_from_videomode(&vm, &panel->override_mode);
  430. panel->override_mode.type |= DRM_MODE_TYPE_DRIVER |
  431. DRM_MODE_TYPE_PREFERRED;
  432. break;
  433. }
  434. if (WARN_ON(!panel->override_mode.type))
  435. dev_err(dev, "Reject override mode: No display_timing found\n");
  436. }
  437. static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
  438. {
  439. struct panel_simple *panel;
  440. struct display_timing dt;
  441. struct device_node *ddc;
  442. int connector_type;
  443. u32 bus_flags;
  444. int err;
  445. panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
  446. if (!panel)
  447. return -ENOMEM;
  448. panel->enabled = false;
  449. panel->prepared_time = 0;
  450. panel->desc = desc;
  451. panel->supply = devm_regulator_get(dev, "power");
  452. if (IS_ERR(panel->supply))
  453. return PTR_ERR(panel->supply);
  454. panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
  455. GPIOD_OUT_LOW);
  456. if (IS_ERR(panel->enable_gpio))
  457. return dev_err_probe(dev, PTR_ERR(panel->enable_gpio),
  458. "failed to request GPIO\n");
  459. err = of_drm_get_panel_orientation(dev->of_node, &panel->orientation);
  460. if (err) {
  461. dev_err(dev, "%pOF: failed to get orientation %d\n", dev->of_node, err);
  462. return err;
  463. }
  464. ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
  465. if (ddc) {
  466. panel->ddc = of_find_i2c_adapter_by_node(ddc);
  467. of_node_put(ddc);
  468. if (!panel->ddc)
  469. return -EPROBE_DEFER;
  470. }
  471. if (desc == &panel_dpi) {
  472. /* Handle the generic panel-dpi binding */
  473. err = panel_dpi_probe(dev, panel);
  474. if (err)
  475. goto free_ddc;
  476. desc = panel->desc;
  477. } else {
  478. if (!of_get_display_timing(dev->of_node, "panel-timing", &dt))
  479. panel_simple_parse_panel_timing_node(dev, panel, &dt);
  480. }
  481. connector_type = desc->connector_type;
  482. /* Catch common mistakes for panels. */
  483. switch (connector_type) {
  484. case 0:
  485. dev_warn(dev, "Specify missing connector_type\n");
  486. connector_type = DRM_MODE_CONNECTOR_DPI;
  487. break;
  488. case DRM_MODE_CONNECTOR_LVDS:
  489. WARN_ON(desc->bus_flags &
  490. ~(DRM_BUS_FLAG_DE_LOW |
  491. DRM_BUS_FLAG_DE_HIGH |
  492. DRM_BUS_FLAG_DATA_MSB_TO_LSB |
  493. DRM_BUS_FLAG_DATA_LSB_TO_MSB));
  494. WARN_ON(desc->bus_format != MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
  495. desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_SPWG &&
  496. desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA);
  497. WARN_ON(desc->bus_format == MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
  498. desc->bpc != 6);
  499. WARN_ON((desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_SPWG ||
  500. desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA) &&
  501. desc->bpc != 8);
  502. break;
  503. case DRM_MODE_CONNECTOR_eDP:
  504. dev_warn(dev, "eDP panels moved to panel-edp\n");
  505. err = -EINVAL;
  506. goto free_ddc;
  507. case DRM_MODE_CONNECTOR_DSI:
  508. if (desc->bpc != 6 && desc->bpc != 8)
  509. dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
  510. break;
  511. case DRM_MODE_CONNECTOR_DPI:
  512. bus_flags = DRM_BUS_FLAG_DE_LOW |
  513. DRM_BUS_FLAG_DE_HIGH |
  514. DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE |
  515. DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  516. DRM_BUS_FLAG_DATA_MSB_TO_LSB |
  517. DRM_BUS_FLAG_DATA_LSB_TO_MSB |
  518. DRM_BUS_FLAG_SYNC_SAMPLE_POSEDGE |
  519. DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE;
  520. if (desc->bus_flags & ~bus_flags)
  521. dev_warn(dev, "Unexpected bus_flags(%d)\n", desc->bus_flags & ~bus_flags);
  522. if (!(desc->bus_flags & bus_flags))
  523. dev_warn(dev, "Specify missing bus_flags\n");
  524. if (desc->bus_format == 0)
  525. dev_warn(dev, "Specify missing bus_format\n");
  526. if (desc->bpc != 6 && desc->bpc != 8)
  527. dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
  528. break;
  529. default:
  530. dev_warn(dev, "Specify a valid connector_type: %d\n", desc->connector_type);
  531. connector_type = DRM_MODE_CONNECTOR_DPI;
  532. break;
  533. }
  534. dev_set_drvdata(dev, panel);
  535. /*
  536. * We use runtime PM for prepare / unprepare since those power the panel
  537. * on and off and those can be very slow operations. This is important
  538. * to optimize powering the panel on briefly to read the EDID before
  539. * fully enabling the panel.
  540. */
  541. pm_runtime_enable(dev);
  542. pm_runtime_set_autosuspend_delay(dev, 1000);
  543. pm_runtime_use_autosuspend(dev);
  544. drm_panel_init(&panel->base, dev, &panel_simple_funcs, connector_type);
  545. err = drm_panel_of_backlight(&panel->base);
  546. if (err) {
  547. dev_err_probe(dev, err, "Could not find backlight\n");
  548. goto disable_pm_runtime;
  549. }
  550. drm_panel_add(&panel->base);
  551. return 0;
  552. disable_pm_runtime:
  553. pm_runtime_dont_use_autosuspend(dev);
  554. pm_runtime_disable(dev);
  555. free_ddc:
  556. if (panel->ddc)
  557. put_device(&panel->ddc->dev);
  558. return err;
  559. }
  560. static void panel_simple_remove(struct device *dev)
  561. {
  562. struct panel_simple *panel = dev_get_drvdata(dev);
  563. drm_panel_remove(&panel->base);
  564. drm_panel_disable(&panel->base);
  565. drm_panel_unprepare(&panel->base);
  566. pm_runtime_dont_use_autosuspend(dev);
  567. pm_runtime_disable(dev);
  568. if (panel->ddc)
  569. put_device(&panel->ddc->dev);
  570. }
  571. static void panel_simple_shutdown(struct device *dev)
  572. {
  573. struct panel_simple *panel = dev_get_drvdata(dev);
  574. drm_panel_disable(&panel->base);
  575. drm_panel_unprepare(&panel->base);
  576. }
  577. static const struct drm_display_mode ampire_am_1280800n3tzqw_t00h_mode = {
  578. .clock = 71100,
  579. .hdisplay = 1280,
  580. .hsync_start = 1280 + 40,
  581. .hsync_end = 1280 + 40 + 80,
  582. .htotal = 1280 + 40 + 80 + 40,
  583. .vdisplay = 800,
  584. .vsync_start = 800 + 3,
  585. .vsync_end = 800 + 3 + 10,
  586. .vtotal = 800 + 3 + 10 + 10,
  587. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  588. };
  589. static const struct panel_desc ampire_am_1280800n3tzqw_t00h = {
  590. .modes = &ampire_am_1280800n3tzqw_t00h_mode,
  591. .num_modes = 1,
  592. .bpc = 8,
  593. .size = {
  594. .width = 217,
  595. .height = 136,
  596. },
  597. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  598. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  599. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  600. };
  601. static const struct drm_display_mode ampire_am_480272h3tmqw_t01h_mode = {
  602. .clock = 9000,
  603. .hdisplay = 480,
  604. .hsync_start = 480 + 2,
  605. .hsync_end = 480 + 2 + 41,
  606. .htotal = 480 + 2 + 41 + 2,
  607. .vdisplay = 272,
  608. .vsync_start = 272 + 2,
  609. .vsync_end = 272 + 2 + 10,
  610. .vtotal = 272 + 2 + 10 + 2,
  611. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  612. };
  613. static const struct panel_desc ampire_am_480272h3tmqw_t01h = {
  614. .modes = &ampire_am_480272h3tmqw_t01h_mode,
  615. .num_modes = 1,
  616. .bpc = 8,
  617. .size = {
  618. .width = 99,
  619. .height = 58,
  620. },
  621. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  622. };
  623. static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
  624. .clock = 33333,
  625. .hdisplay = 800,
  626. .hsync_start = 800 + 0,
  627. .hsync_end = 800 + 0 + 255,
  628. .htotal = 800 + 0 + 255 + 0,
  629. .vdisplay = 480,
  630. .vsync_start = 480 + 2,
  631. .vsync_end = 480 + 2 + 45,
  632. .vtotal = 480 + 2 + 45 + 0,
  633. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  634. };
  635. static const struct panel_desc ampire_am800480r3tmqwa1h = {
  636. .modes = &ampire_am800480r3tmqwa1h_mode,
  637. .num_modes = 1,
  638. .bpc = 6,
  639. .size = {
  640. .width = 152,
  641. .height = 91,
  642. },
  643. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  644. };
  645. static const struct display_timing ampire_am800600p5tmqw_tb8h_timing = {
  646. .pixelclock = { 34500000, 39600000, 50400000 },
  647. .hactive = { 800, 800, 800 },
  648. .hfront_porch = { 12, 112, 312 },
  649. .hback_porch = { 87, 87, 48 },
  650. .hsync_len = { 1, 1, 40 },
  651. .vactive = { 600, 600, 600 },
  652. .vfront_porch = { 1, 21, 61 },
  653. .vback_porch = { 38, 38, 19 },
  654. .vsync_len = { 1, 1, 20 },
  655. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  656. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
  657. DISPLAY_FLAGS_SYNC_POSEDGE,
  658. };
  659. static const struct panel_desc ampire_am800600p5tmqwtb8h = {
  660. .timings = &ampire_am800600p5tmqw_tb8h_timing,
  661. .num_timings = 1,
  662. .bpc = 6,
  663. .size = {
  664. .width = 162,
  665. .height = 122,
  666. },
  667. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  668. .bus_flags = DRM_BUS_FLAG_DE_HIGH |
  669. DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  670. DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
  671. .connector_type = DRM_MODE_CONNECTOR_DPI,
  672. };
  673. static const struct display_timing santek_st0700i5y_rbslw_f_timing = {
  674. .pixelclock = { 26400000, 33300000, 46800000 },
  675. .hactive = { 800, 800, 800 },
  676. .hfront_porch = { 16, 210, 354 },
  677. .hback_porch = { 45, 36, 6 },
  678. .hsync_len = { 1, 10, 40 },
  679. .vactive = { 480, 480, 480 },
  680. .vfront_porch = { 7, 22, 147 },
  681. .vback_porch = { 22, 13, 3 },
  682. .vsync_len = { 1, 10, 20 },
  683. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  684. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE
  685. };
  686. static const struct panel_desc armadeus_st0700_adapt = {
  687. .timings = &santek_st0700i5y_rbslw_f_timing,
  688. .num_timings = 1,
  689. .bpc = 6,
  690. .size = {
  691. .width = 154,
  692. .height = 86,
  693. },
  694. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  695. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  696. };
  697. static const struct drm_display_mode auo_b101aw03_mode = {
  698. .clock = 51450,
  699. .hdisplay = 1024,
  700. .hsync_start = 1024 + 156,
  701. .hsync_end = 1024 + 156 + 8,
  702. .htotal = 1024 + 156 + 8 + 156,
  703. .vdisplay = 600,
  704. .vsync_start = 600 + 16,
  705. .vsync_end = 600 + 16 + 6,
  706. .vtotal = 600 + 16 + 6 + 16,
  707. };
  708. static const struct panel_desc auo_b101aw03 = {
  709. .modes = &auo_b101aw03_mode,
  710. .num_modes = 1,
  711. .bpc = 6,
  712. .size = {
  713. .width = 223,
  714. .height = 125,
  715. },
  716. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  717. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  718. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  719. };
  720. static const struct drm_display_mode auo_b101xtn01_mode = {
  721. .clock = 72000,
  722. .hdisplay = 1366,
  723. .hsync_start = 1366 + 20,
  724. .hsync_end = 1366 + 20 + 70,
  725. .htotal = 1366 + 20 + 70,
  726. .vdisplay = 768,
  727. .vsync_start = 768 + 14,
  728. .vsync_end = 768 + 14 + 42,
  729. .vtotal = 768 + 14 + 42,
  730. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  731. };
  732. static const struct panel_desc auo_b101xtn01 = {
  733. .modes = &auo_b101xtn01_mode,
  734. .num_modes = 1,
  735. .bpc = 6,
  736. .size = {
  737. .width = 223,
  738. .height = 125,
  739. },
  740. };
  741. static const struct display_timing auo_g070vvn01_timings = {
  742. .pixelclock = { 33300000, 34209000, 45000000 },
  743. .hactive = { 800, 800, 800 },
  744. .hfront_porch = { 20, 40, 200 },
  745. .hback_porch = { 87, 40, 1 },
  746. .hsync_len = { 1, 48, 87 },
  747. .vactive = { 480, 480, 480 },
  748. .vfront_porch = { 5, 13, 200 },
  749. .vback_porch = { 31, 31, 29 },
  750. .vsync_len = { 1, 1, 3 },
  751. };
  752. static const struct panel_desc auo_g070vvn01 = {
  753. .timings = &auo_g070vvn01_timings,
  754. .num_timings = 1,
  755. .bpc = 8,
  756. .size = {
  757. .width = 152,
  758. .height = 91,
  759. },
  760. .delay = {
  761. .prepare = 200,
  762. .enable = 50,
  763. .disable = 50,
  764. .unprepare = 1000,
  765. },
  766. };
  767. static const struct drm_display_mode auo_g101evn010_mode = {
  768. .clock = 68930,
  769. .hdisplay = 1280,
  770. .hsync_start = 1280 + 82,
  771. .hsync_end = 1280 + 82 + 2,
  772. .htotal = 1280 + 82 + 2 + 84,
  773. .vdisplay = 800,
  774. .vsync_start = 800 + 8,
  775. .vsync_end = 800 + 8 + 2,
  776. .vtotal = 800 + 8 + 2 + 6,
  777. };
  778. static const struct panel_desc auo_g101evn010 = {
  779. .modes = &auo_g101evn010_mode,
  780. .num_modes = 1,
  781. .bpc = 6,
  782. .size = {
  783. .width = 216,
  784. .height = 135,
  785. },
  786. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  787. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  788. };
  789. static const struct drm_display_mode auo_g104sn02_mode = {
  790. .clock = 40000,
  791. .hdisplay = 800,
  792. .hsync_start = 800 + 40,
  793. .hsync_end = 800 + 40 + 216,
  794. .htotal = 800 + 40 + 216 + 128,
  795. .vdisplay = 600,
  796. .vsync_start = 600 + 10,
  797. .vsync_end = 600 + 10 + 35,
  798. .vtotal = 600 + 10 + 35 + 2,
  799. };
  800. static const struct panel_desc auo_g104sn02 = {
  801. .modes = &auo_g104sn02_mode,
  802. .num_modes = 1,
  803. .bpc = 8,
  804. .size = {
  805. .width = 211,
  806. .height = 158,
  807. },
  808. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  809. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  810. };
  811. static const struct display_timing auo_g121ean01_timing = {
  812. .pixelclock = { 60000000, 74400000, 90000000 },
  813. .hactive = { 1280, 1280, 1280 },
  814. .hfront_porch = { 20, 50, 100 },
  815. .hback_porch = { 20, 50, 100 },
  816. .hsync_len = { 30, 100, 200 },
  817. .vactive = { 800, 800, 800 },
  818. .vfront_porch = { 2, 10, 25 },
  819. .vback_porch = { 2, 10, 25 },
  820. .vsync_len = { 4, 18, 50 },
  821. };
  822. static const struct panel_desc auo_g121ean01 = {
  823. .timings = &auo_g121ean01_timing,
  824. .num_timings = 1,
  825. .bpc = 8,
  826. .size = {
  827. .width = 261,
  828. .height = 163,
  829. },
  830. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  831. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  832. };
  833. static const struct display_timing auo_g133han01_timings = {
  834. .pixelclock = { 134000000, 141200000, 149000000 },
  835. .hactive = { 1920, 1920, 1920 },
  836. .hfront_porch = { 39, 58, 77 },
  837. .hback_porch = { 59, 88, 117 },
  838. .hsync_len = { 28, 42, 56 },
  839. .vactive = { 1080, 1080, 1080 },
  840. .vfront_porch = { 3, 8, 11 },
  841. .vback_porch = { 5, 14, 19 },
  842. .vsync_len = { 4, 14, 19 },
  843. };
  844. static const struct panel_desc auo_g133han01 = {
  845. .timings = &auo_g133han01_timings,
  846. .num_timings = 1,
  847. .bpc = 8,
  848. .size = {
  849. .width = 293,
  850. .height = 165,
  851. },
  852. .delay = {
  853. .prepare = 200,
  854. .enable = 50,
  855. .disable = 50,
  856. .unprepare = 1000,
  857. },
  858. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
  859. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  860. };
  861. static const struct drm_display_mode auo_g156xtn01_mode = {
  862. .clock = 76000,
  863. .hdisplay = 1366,
  864. .hsync_start = 1366 + 33,
  865. .hsync_end = 1366 + 33 + 67,
  866. .htotal = 1560,
  867. .vdisplay = 768,
  868. .vsync_start = 768 + 4,
  869. .vsync_end = 768 + 4 + 4,
  870. .vtotal = 806,
  871. };
  872. static const struct panel_desc auo_g156xtn01 = {
  873. .modes = &auo_g156xtn01_mode,
  874. .num_modes = 1,
  875. .bpc = 8,
  876. .size = {
  877. .width = 344,
  878. .height = 194,
  879. },
  880. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  881. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  882. };
  883. static const struct display_timing auo_g185han01_timings = {
  884. .pixelclock = { 120000000, 144000000, 175000000 },
  885. .hactive = { 1920, 1920, 1920 },
  886. .hfront_porch = { 36, 120, 148 },
  887. .hback_porch = { 24, 88, 108 },
  888. .hsync_len = { 20, 48, 64 },
  889. .vactive = { 1080, 1080, 1080 },
  890. .vfront_porch = { 6, 10, 40 },
  891. .vback_porch = { 2, 5, 20 },
  892. .vsync_len = { 2, 5, 20 },
  893. };
  894. static const struct panel_desc auo_g185han01 = {
  895. .timings = &auo_g185han01_timings,
  896. .num_timings = 1,
  897. .bpc = 8,
  898. .size = {
  899. .width = 409,
  900. .height = 230,
  901. },
  902. .delay = {
  903. .prepare = 50,
  904. .enable = 200,
  905. .disable = 110,
  906. .unprepare = 1000,
  907. },
  908. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  909. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  910. };
  911. static const struct display_timing auo_g190ean01_timings = {
  912. .pixelclock = { 90000000, 108000000, 135000000 },
  913. .hactive = { 1280, 1280, 1280 },
  914. .hfront_porch = { 126, 184, 1266 },
  915. .hback_porch = { 84, 122, 844 },
  916. .hsync_len = { 70, 102, 704 },
  917. .vactive = { 1024, 1024, 1024 },
  918. .vfront_porch = { 4, 26, 76 },
  919. .vback_porch = { 2, 8, 25 },
  920. .vsync_len = { 2, 8, 25 },
  921. };
  922. static const struct panel_desc auo_g190ean01 = {
  923. .timings = &auo_g190ean01_timings,
  924. .num_timings = 1,
  925. .bpc = 8,
  926. .size = {
  927. .width = 376,
  928. .height = 301,
  929. },
  930. .delay = {
  931. .prepare = 50,
  932. .enable = 200,
  933. .disable = 110,
  934. .unprepare = 1000,
  935. },
  936. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  937. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  938. };
  939. static const struct display_timing auo_p320hvn03_timings = {
  940. .pixelclock = { 106000000, 148500000, 164000000 },
  941. .hactive = { 1920, 1920, 1920 },
  942. .hfront_porch = { 25, 50, 130 },
  943. .hback_porch = { 25, 50, 130 },
  944. .hsync_len = { 20, 40, 105 },
  945. .vactive = { 1080, 1080, 1080 },
  946. .vfront_porch = { 8, 17, 150 },
  947. .vback_porch = { 8, 17, 150 },
  948. .vsync_len = { 4, 11, 100 },
  949. };
  950. static const struct panel_desc auo_p320hvn03 = {
  951. .timings = &auo_p320hvn03_timings,
  952. .num_timings = 1,
  953. .bpc = 8,
  954. .size = {
  955. .width = 698,
  956. .height = 393,
  957. },
  958. .delay = {
  959. .prepare = 1,
  960. .enable = 450,
  961. .unprepare = 500,
  962. },
  963. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  964. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  965. };
  966. static const struct drm_display_mode auo_t215hvn01_mode = {
  967. .clock = 148800,
  968. .hdisplay = 1920,
  969. .hsync_start = 1920 + 88,
  970. .hsync_end = 1920 + 88 + 44,
  971. .htotal = 1920 + 88 + 44 + 148,
  972. .vdisplay = 1080,
  973. .vsync_start = 1080 + 4,
  974. .vsync_end = 1080 + 4 + 5,
  975. .vtotal = 1080 + 4 + 5 + 36,
  976. };
  977. static const struct panel_desc auo_t215hvn01 = {
  978. .modes = &auo_t215hvn01_mode,
  979. .num_modes = 1,
  980. .bpc = 8,
  981. .size = {
  982. .width = 430,
  983. .height = 270,
  984. },
  985. .delay = {
  986. .disable = 5,
  987. .unprepare = 1000,
  988. },
  989. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  990. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  991. };
  992. static const struct drm_display_mode avic_tm070ddh03_mode = {
  993. .clock = 51200,
  994. .hdisplay = 1024,
  995. .hsync_start = 1024 + 160,
  996. .hsync_end = 1024 + 160 + 4,
  997. .htotal = 1024 + 160 + 4 + 156,
  998. .vdisplay = 600,
  999. .vsync_start = 600 + 17,
  1000. .vsync_end = 600 + 17 + 1,
  1001. .vtotal = 600 + 17 + 1 + 17,
  1002. };
  1003. static const struct panel_desc avic_tm070ddh03 = {
  1004. .modes = &avic_tm070ddh03_mode,
  1005. .num_modes = 1,
  1006. .bpc = 8,
  1007. .size = {
  1008. .width = 154,
  1009. .height = 90,
  1010. },
  1011. .delay = {
  1012. .prepare = 20,
  1013. .enable = 200,
  1014. .disable = 200,
  1015. },
  1016. };
  1017. static const struct drm_display_mode bananapi_s070wv20_ct16_mode = {
  1018. .clock = 30000,
  1019. .hdisplay = 800,
  1020. .hsync_start = 800 + 40,
  1021. .hsync_end = 800 + 40 + 48,
  1022. .htotal = 800 + 40 + 48 + 40,
  1023. .vdisplay = 480,
  1024. .vsync_start = 480 + 13,
  1025. .vsync_end = 480 + 13 + 3,
  1026. .vtotal = 480 + 13 + 3 + 29,
  1027. };
  1028. static const struct panel_desc bananapi_s070wv20_ct16 = {
  1029. .modes = &bananapi_s070wv20_ct16_mode,
  1030. .num_modes = 1,
  1031. .bpc = 6,
  1032. .size = {
  1033. .width = 154,
  1034. .height = 86,
  1035. },
  1036. };
  1037. static const struct drm_display_mode boe_hv070wsa_mode = {
  1038. .clock = 42105,
  1039. .hdisplay = 1024,
  1040. .hsync_start = 1024 + 30,
  1041. .hsync_end = 1024 + 30 + 30,
  1042. .htotal = 1024 + 30 + 30 + 30,
  1043. .vdisplay = 600,
  1044. .vsync_start = 600 + 10,
  1045. .vsync_end = 600 + 10 + 10,
  1046. .vtotal = 600 + 10 + 10 + 10,
  1047. };
  1048. static const struct panel_desc boe_hv070wsa = {
  1049. .modes = &boe_hv070wsa_mode,
  1050. .num_modes = 1,
  1051. .bpc = 8,
  1052. .size = {
  1053. .width = 154,
  1054. .height = 90,
  1055. },
  1056. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1057. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1058. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1059. };
  1060. static const struct drm_display_mode cdtech_s043wq26h_ct7_mode = {
  1061. .clock = 9000,
  1062. .hdisplay = 480,
  1063. .hsync_start = 480 + 5,
  1064. .hsync_end = 480 + 5 + 5,
  1065. .htotal = 480 + 5 + 5 + 40,
  1066. .vdisplay = 272,
  1067. .vsync_start = 272 + 8,
  1068. .vsync_end = 272 + 8 + 8,
  1069. .vtotal = 272 + 8 + 8 + 8,
  1070. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1071. };
  1072. static const struct panel_desc cdtech_s043wq26h_ct7 = {
  1073. .modes = &cdtech_s043wq26h_ct7_mode,
  1074. .num_modes = 1,
  1075. .bpc = 8,
  1076. .size = {
  1077. .width = 95,
  1078. .height = 54,
  1079. },
  1080. .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1081. };
  1082. /* S070PWS19HP-FC21 2017/04/22 */
  1083. static const struct drm_display_mode cdtech_s070pws19hp_fc21_mode = {
  1084. .clock = 51200,
  1085. .hdisplay = 1024,
  1086. .hsync_start = 1024 + 160,
  1087. .hsync_end = 1024 + 160 + 20,
  1088. .htotal = 1024 + 160 + 20 + 140,
  1089. .vdisplay = 600,
  1090. .vsync_start = 600 + 12,
  1091. .vsync_end = 600 + 12 + 3,
  1092. .vtotal = 600 + 12 + 3 + 20,
  1093. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1094. };
  1095. static const struct panel_desc cdtech_s070pws19hp_fc21 = {
  1096. .modes = &cdtech_s070pws19hp_fc21_mode,
  1097. .num_modes = 1,
  1098. .bpc = 6,
  1099. .size = {
  1100. .width = 154,
  1101. .height = 86,
  1102. },
  1103. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1104. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  1105. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1106. };
  1107. /* S070SWV29HG-DC44 2017/09/21 */
  1108. static const struct drm_display_mode cdtech_s070swv29hg_dc44_mode = {
  1109. .clock = 33300,
  1110. .hdisplay = 800,
  1111. .hsync_start = 800 + 210,
  1112. .hsync_end = 800 + 210 + 2,
  1113. .htotal = 800 + 210 + 2 + 44,
  1114. .vdisplay = 480,
  1115. .vsync_start = 480 + 22,
  1116. .vsync_end = 480 + 22 + 2,
  1117. .vtotal = 480 + 22 + 2 + 21,
  1118. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1119. };
  1120. static const struct panel_desc cdtech_s070swv29hg_dc44 = {
  1121. .modes = &cdtech_s070swv29hg_dc44_mode,
  1122. .num_modes = 1,
  1123. .bpc = 6,
  1124. .size = {
  1125. .width = 154,
  1126. .height = 86,
  1127. },
  1128. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1129. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  1130. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1131. };
  1132. static const struct drm_display_mode cdtech_s070wv95_ct16_mode = {
  1133. .clock = 35000,
  1134. .hdisplay = 800,
  1135. .hsync_start = 800 + 40,
  1136. .hsync_end = 800 + 40 + 40,
  1137. .htotal = 800 + 40 + 40 + 48,
  1138. .vdisplay = 480,
  1139. .vsync_start = 480 + 29,
  1140. .vsync_end = 480 + 29 + 13,
  1141. .vtotal = 480 + 29 + 13 + 3,
  1142. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1143. };
  1144. static const struct panel_desc cdtech_s070wv95_ct16 = {
  1145. .modes = &cdtech_s070wv95_ct16_mode,
  1146. .num_modes = 1,
  1147. .bpc = 8,
  1148. .size = {
  1149. .width = 154,
  1150. .height = 85,
  1151. },
  1152. };
  1153. static const struct display_timing chefree_ch101olhlwh_002_timing = {
  1154. .pixelclock = { 68900000, 71100000, 73400000 },
  1155. .hactive = { 1280, 1280, 1280 },
  1156. .hfront_porch = { 65, 80, 95 },
  1157. .hback_porch = { 64, 79, 94 },
  1158. .hsync_len = { 1, 1, 1 },
  1159. .vactive = { 800, 800, 800 },
  1160. .vfront_porch = { 7, 11, 14 },
  1161. .vback_porch = { 7, 11, 14 },
  1162. .vsync_len = { 1, 1, 1 },
  1163. .flags = DISPLAY_FLAGS_DE_HIGH,
  1164. };
  1165. static const struct panel_desc chefree_ch101olhlwh_002 = {
  1166. .timings = &chefree_ch101olhlwh_002_timing,
  1167. .num_timings = 1,
  1168. .bpc = 8,
  1169. .size = {
  1170. .width = 217,
  1171. .height = 135,
  1172. },
  1173. .delay = {
  1174. .enable = 200,
  1175. .disable = 200,
  1176. },
  1177. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1178. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1179. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1180. };
  1181. static const struct drm_display_mode chunghwa_claa070wp03xg_mode = {
  1182. .clock = 66770,
  1183. .hdisplay = 800,
  1184. .hsync_start = 800 + 49,
  1185. .hsync_end = 800 + 49 + 33,
  1186. .htotal = 800 + 49 + 33 + 17,
  1187. .vdisplay = 1280,
  1188. .vsync_start = 1280 + 1,
  1189. .vsync_end = 1280 + 1 + 7,
  1190. .vtotal = 1280 + 1 + 7 + 15,
  1191. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1192. };
  1193. static const struct panel_desc chunghwa_claa070wp03xg = {
  1194. .modes = &chunghwa_claa070wp03xg_mode,
  1195. .num_modes = 1,
  1196. .bpc = 6,
  1197. .size = {
  1198. .width = 94,
  1199. .height = 150,
  1200. },
  1201. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1202. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1203. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1204. };
  1205. static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
  1206. .clock = 72070,
  1207. .hdisplay = 1366,
  1208. .hsync_start = 1366 + 58,
  1209. .hsync_end = 1366 + 58 + 58,
  1210. .htotal = 1366 + 58 + 58 + 58,
  1211. .vdisplay = 768,
  1212. .vsync_start = 768 + 4,
  1213. .vsync_end = 768 + 4 + 4,
  1214. .vtotal = 768 + 4 + 4 + 4,
  1215. };
  1216. static const struct panel_desc chunghwa_claa101wa01a = {
  1217. .modes = &chunghwa_claa101wa01a_mode,
  1218. .num_modes = 1,
  1219. .bpc = 6,
  1220. .size = {
  1221. .width = 220,
  1222. .height = 120,
  1223. },
  1224. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1225. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1226. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1227. };
  1228. static const struct drm_display_mode chunghwa_claa101wb01_mode = {
  1229. .clock = 69300,
  1230. .hdisplay = 1366,
  1231. .hsync_start = 1366 + 48,
  1232. .hsync_end = 1366 + 48 + 32,
  1233. .htotal = 1366 + 48 + 32 + 20,
  1234. .vdisplay = 768,
  1235. .vsync_start = 768 + 16,
  1236. .vsync_end = 768 + 16 + 8,
  1237. .vtotal = 768 + 16 + 8 + 16,
  1238. };
  1239. static const struct panel_desc chunghwa_claa101wb01 = {
  1240. .modes = &chunghwa_claa101wb01_mode,
  1241. .num_modes = 1,
  1242. .bpc = 6,
  1243. .size = {
  1244. .width = 223,
  1245. .height = 125,
  1246. },
  1247. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1248. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1249. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1250. };
  1251. static const struct display_timing dataimage_fg040346dsswbg04_timing = {
  1252. .pixelclock = { 5000000, 9000000, 12000000 },
  1253. .hactive = { 480, 480, 480 },
  1254. .hfront_porch = { 12, 12, 12 },
  1255. .hback_porch = { 12, 12, 12 },
  1256. .hsync_len = { 21, 21, 21 },
  1257. .vactive = { 272, 272, 272 },
  1258. .vfront_porch = { 4, 4, 4 },
  1259. .vback_porch = { 4, 4, 4 },
  1260. .vsync_len = { 8, 8, 8 },
  1261. };
  1262. static const struct panel_desc dataimage_fg040346dsswbg04 = {
  1263. .timings = &dataimage_fg040346dsswbg04_timing,
  1264. .num_timings = 1,
  1265. .bpc = 8,
  1266. .size = {
  1267. .width = 95,
  1268. .height = 54,
  1269. },
  1270. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1271. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1272. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1273. };
  1274. static const struct display_timing dataimage_fg1001l0dsswmg01_timing = {
  1275. .pixelclock = { 68900000, 71110000, 73400000 },
  1276. .hactive = { 1280, 1280, 1280 },
  1277. .vactive = { 800, 800, 800 },
  1278. .hback_porch = { 100, 100, 100 },
  1279. .hfront_porch = { 100, 100, 100 },
  1280. .vback_porch = { 5, 5, 5 },
  1281. .vfront_porch = { 5, 5, 5 },
  1282. .hsync_len = { 24, 24, 24 },
  1283. .vsync_len = { 3, 3, 3 },
  1284. .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
  1285. DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
  1286. };
  1287. static const struct panel_desc dataimage_fg1001l0dsswmg01 = {
  1288. .timings = &dataimage_fg1001l0dsswmg01_timing,
  1289. .num_timings = 1,
  1290. .bpc = 8,
  1291. .size = {
  1292. .width = 217,
  1293. .height = 136,
  1294. },
  1295. };
  1296. static const struct drm_display_mode dataimage_scf0700c48ggu18_mode = {
  1297. .clock = 33260,
  1298. .hdisplay = 800,
  1299. .hsync_start = 800 + 40,
  1300. .hsync_end = 800 + 40 + 128,
  1301. .htotal = 800 + 40 + 128 + 88,
  1302. .vdisplay = 480,
  1303. .vsync_start = 480 + 10,
  1304. .vsync_end = 480 + 10 + 2,
  1305. .vtotal = 480 + 10 + 2 + 33,
  1306. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1307. };
  1308. static const struct panel_desc dataimage_scf0700c48ggu18 = {
  1309. .modes = &dataimage_scf0700c48ggu18_mode,
  1310. .num_modes = 1,
  1311. .bpc = 8,
  1312. .size = {
  1313. .width = 152,
  1314. .height = 91,
  1315. },
  1316. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1317. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1318. };
  1319. static const struct display_timing dlc_dlc0700yzg_1_timing = {
  1320. .pixelclock = { 45000000, 51200000, 57000000 },
  1321. .hactive = { 1024, 1024, 1024 },
  1322. .hfront_porch = { 100, 106, 113 },
  1323. .hback_porch = { 100, 106, 113 },
  1324. .hsync_len = { 100, 108, 114 },
  1325. .vactive = { 600, 600, 600 },
  1326. .vfront_porch = { 8, 11, 15 },
  1327. .vback_porch = { 8, 11, 15 },
  1328. .vsync_len = { 9, 13, 15 },
  1329. .flags = DISPLAY_FLAGS_DE_HIGH,
  1330. };
  1331. static const struct panel_desc dlc_dlc0700yzg_1 = {
  1332. .timings = &dlc_dlc0700yzg_1_timing,
  1333. .num_timings = 1,
  1334. .bpc = 6,
  1335. .size = {
  1336. .width = 154,
  1337. .height = 86,
  1338. },
  1339. .delay = {
  1340. .prepare = 30,
  1341. .enable = 200,
  1342. .disable = 200,
  1343. },
  1344. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1345. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1346. };
  1347. static const struct display_timing dlc_dlc1010gig_timing = {
  1348. .pixelclock = { 68900000, 71100000, 73400000 },
  1349. .hactive = { 1280, 1280, 1280 },
  1350. .hfront_porch = { 43, 53, 63 },
  1351. .hback_porch = { 43, 53, 63 },
  1352. .hsync_len = { 44, 54, 64 },
  1353. .vactive = { 800, 800, 800 },
  1354. .vfront_porch = { 5, 8, 11 },
  1355. .vback_porch = { 5, 8, 11 },
  1356. .vsync_len = { 5, 7, 11 },
  1357. .flags = DISPLAY_FLAGS_DE_HIGH,
  1358. };
  1359. static const struct panel_desc dlc_dlc1010gig = {
  1360. .timings = &dlc_dlc1010gig_timing,
  1361. .num_timings = 1,
  1362. .bpc = 8,
  1363. .size = {
  1364. .width = 216,
  1365. .height = 135,
  1366. },
  1367. .delay = {
  1368. .prepare = 60,
  1369. .enable = 150,
  1370. .disable = 100,
  1371. .unprepare = 60,
  1372. },
  1373. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1374. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1375. };
  1376. static const struct drm_display_mode edt_et035012dm6_mode = {
  1377. .clock = 6500,
  1378. .hdisplay = 320,
  1379. .hsync_start = 320 + 20,
  1380. .hsync_end = 320 + 20 + 30,
  1381. .htotal = 320 + 20 + 68,
  1382. .vdisplay = 240,
  1383. .vsync_start = 240 + 4,
  1384. .vsync_end = 240 + 4 + 4,
  1385. .vtotal = 240 + 4 + 4 + 14,
  1386. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1387. };
  1388. static const struct panel_desc edt_et035012dm6 = {
  1389. .modes = &edt_et035012dm6_mode,
  1390. .num_modes = 1,
  1391. .bpc = 8,
  1392. .size = {
  1393. .width = 70,
  1394. .height = 52,
  1395. },
  1396. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1397. .bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
  1398. };
  1399. static const struct drm_display_mode edt_etm0350g0dh6_mode = {
  1400. .clock = 6520,
  1401. .hdisplay = 320,
  1402. .hsync_start = 320 + 20,
  1403. .hsync_end = 320 + 20 + 68,
  1404. .htotal = 320 + 20 + 68,
  1405. .vdisplay = 240,
  1406. .vsync_start = 240 + 4,
  1407. .vsync_end = 240 + 4 + 18,
  1408. .vtotal = 240 + 4 + 18,
  1409. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1410. };
  1411. static const struct panel_desc edt_etm0350g0dh6 = {
  1412. .modes = &edt_etm0350g0dh6_mode,
  1413. .num_modes = 1,
  1414. .bpc = 6,
  1415. .size = {
  1416. .width = 70,
  1417. .height = 53,
  1418. },
  1419. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1420. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  1421. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1422. };
  1423. static const struct drm_display_mode edt_etm043080dh6gp_mode = {
  1424. .clock = 10870,
  1425. .hdisplay = 480,
  1426. .hsync_start = 480 + 8,
  1427. .hsync_end = 480 + 8 + 4,
  1428. .htotal = 480 + 8 + 4 + 41,
  1429. /*
  1430. * IWG22M: Y resolution changed for "dc_linuxfb" module crashing while
  1431. * fb_align
  1432. */
  1433. .vdisplay = 288,
  1434. .vsync_start = 288 + 2,
  1435. .vsync_end = 288 + 2 + 4,
  1436. .vtotal = 288 + 2 + 4 + 10,
  1437. };
  1438. static const struct panel_desc edt_etm043080dh6gp = {
  1439. .modes = &edt_etm043080dh6gp_mode,
  1440. .num_modes = 1,
  1441. .bpc = 8,
  1442. .size = {
  1443. .width = 100,
  1444. .height = 65,
  1445. },
  1446. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1447. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1448. };
  1449. static const struct drm_display_mode edt_etm0430g0dh6_mode = {
  1450. .clock = 9000,
  1451. .hdisplay = 480,
  1452. .hsync_start = 480 + 2,
  1453. .hsync_end = 480 + 2 + 41,
  1454. .htotal = 480 + 2 + 41 + 2,
  1455. .vdisplay = 272,
  1456. .vsync_start = 272 + 2,
  1457. .vsync_end = 272 + 2 + 10,
  1458. .vtotal = 272 + 2 + 10 + 2,
  1459. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1460. };
  1461. static const struct panel_desc edt_etm0430g0dh6 = {
  1462. .modes = &edt_etm0430g0dh6_mode,
  1463. .num_modes = 1,
  1464. .bpc = 6,
  1465. .size = {
  1466. .width = 95,
  1467. .height = 54,
  1468. },
  1469. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1470. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
  1471. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1472. };
  1473. static const struct drm_display_mode edt_et057090dhu_mode = {
  1474. .clock = 25175,
  1475. .hdisplay = 640,
  1476. .hsync_start = 640 + 16,
  1477. .hsync_end = 640 + 16 + 30,
  1478. .htotal = 640 + 16 + 30 + 114,
  1479. .vdisplay = 480,
  1480. .vsync_start = 480 + 10,
  1481. .vsync_end = 480 + 10 + 3,
  1482. .vtotal = 480 + 10 + 3 + 32,
  1483. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1484. };
  1485. static const struct panel_desc edt_et057090dhu = {
  1486. .modes = &edt_et057090dhu_mode,
  1487. .num_modes = 1,
  1488. .bpc = 6,
  1489. .size = {
  1490. .width = 115,
  1491. .height = 86,
  1492. },
  1493. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1494. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  1495. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1496. };
  1497. static const struct drm_display_mode edt_etm0700g0dh6_mode = {
  1498. .clock = 33260,
  1499. .hdisplay = 800,
  1500. .hsync_start = 800 + 40,
  1501. .hsync_end = 800 + 40 + 128,
  1502. .htotal = 800 + 40 + 128 + 88,
  1503. .vdisplay = 480,
  1504. .vsync_start = 480 + 10,
  1505. .vsync_end = 480 + 10 + 2,
  1506. .vtotal = 480 + 10 + 2 + 33,
  1507. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1508. };
  1509. static const struct panel_desc edt_etm0700g0dh6 = {
  1510. .modes = &edt_etm0700g0dh6_mode,
  1511. .num_modes = 1,
  1512. .bpc = 6,
  1513. .size = {
  1514. .width = 152,
  1515. .height = 91,
  1516. },
  1517. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1518. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  1519. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1520. };
  1521. static const struct panel_desc edt_etm0700g0bdh6 = {
  1522. .modes = &edt_etm0700g0dh6_mode,
  1523. .num_modes = 1,
  1524. .bpc = 6,
  1525. .size = {
  1526. .width = 152,
  1527. .height = 91,
  1528. },
  1529. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1530. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1531. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1532. };
  1533. static const struct display_timing edt_etml0700y5dha_timing = {
  1534. .pixelclock = { 40800000, 51200000, 67200000 },
  1535. .hactive = { 1024, 1024, 1024 },
  1536. .hfront_porch = { 30, 106, 125 },
  1537. .hback_porch = { 30, 106, 125 },
  1538. .hsync_len = { 30, 108, 126 },
  1539. .vactive = { 600, 600, 600 },
  1540. .vfront_porch = { 3, 12, 67},
  1541. .vback_porch = { 3, 12, 67 },
  1542. .vsync_len = { 4, 11, 66 },
  1543. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  1544. DISPLAY_FLAGS_DE_HIGH,
  1545. };
  1546. static const struct panel_desc edt_etml0700y5dha = {
  1547. .timings = &edt_etml0700y5dha_timing,
  1548. .num_timings = 1,
  1549. .bpc = 8,
  1550. .size = {
  1551. .width = 155,
  1552. .height = 86,
  1553. },
  1554. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1555. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1556. };
  1557. static const struct drm_display_mode edt_etmv570g2dhu_mode = {
  1558. .clock = 25175,
  1559. .hdisplay = 640,
  1560. .hsync_start = 640,
  1561. .hsync_end = 640 + 16,
  1562. .htotal = 640 + 16 + 30 + 114,
  1563. .vdisplay = 480,
  1564. .vsync_start = 480 + 10,
  1565. .vsync_end = 480 + 10 + 3,
  1566. .vtotal = 480 + 10 + 3 + 35,
  1567. .flags = DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_PHSYNC,
  1568. };
  1569. static const struct panel_desc edt_etmv570g2dhu = {
  1570. .modes = &edt_etmv570g2dhu_mode,
  1571. .num_modes = 1,
  1572. .bpc = 6,
  1573. .size = {
  1574. .width = 115,
  1575. .height = 86,
  1576. },
  1577. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1578. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  1579. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1580. };
  1581. static const struct display_timing eink_vb3300_kca_timing = {
  1582. .pixelclock = { 40000000, 40000000, 40000000 },
  1583. .hactive = { 334, 334, 334 },
  1584. .hfront_porch = { 1, 1, 1 },
  1585. .hback_porch = { 1, 1, 1 },
  1586. .hsync_len = { 1, 1, 1 },
  1587. .vactive = { 1405, 1405, 1405 },
  1588. .vfront_porch = { 1, 1, 1 },
  1589. .vback_porch = { 1, 1, 1 },
  1590. .vsync_len = { 1, 1, 1 },
  1591. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  1592. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE,
  1593. };
  1594. static const struct panel_desc eink_vb3300_kca = {
  1595. .timings = &eink_vb3300_kca_timing,
  1596. .num_timings = 1,
  1597. .bpc = 6,
  1598. .size = {
  1599. .width = 157,
  1600. .height = 209,
  1601. },
  1602. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1603. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1604. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1605. };
  1606. static const struct display_timing evervision_vgg804821_timing = {
  1607. .pixelclock = { 27600000, 33300000, 50000000 },
  1608. .hactive = { 800, 800, 800 },
  1609. .hfront_porch = { 40, 66, 70 },
  1610. .hback_porch = { 40, 67, 70 },
  1611. .hsync_len = { 40, 67, 70 },
  1612. .vactive = { 480, 480, 480 },
  1613. .vfront_porch = { 6, 10, 10 },
  1614. .vback_porch = { 7, 11, 11 },
  1615. .vsync_len = { 7, 11, 11 },
  1616. .flags = DISPLAY_FLAGS_HSYNC_HIGH | DISPLAY_FLAGS_VSYNC_HIGH |
  1617. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
  1618. DISPLAY_FLAGS_SYNC_NEGEDGE,
  1619. };
  1620. static const struct panel_desc evervision_vgg804821 = {
  1621. .timings = &evervision_vgg804821_timing,
  1622. .num_timings = 1,
  1623. .bpc = 8,
  1624. .size = {
  1625. .width = 108,
  1626. .height = 64,
  1627. },
  1628. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1629. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
  1630. };
  1631. static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
  1632. .clock = 32260,
  1633. .hdisplay = 800,
  1634. .hsync_start = 800 + 168,
  1635. .hsync_end = 800 + 168 + 64,
  1636. .htotal = 800 + 168 + 64 + 88,
  1637. .vdisplay = 480,
  1638. .vsync_start = 480 + 37,
  1639. .vsync_end = 480 + 37 + 2,
  1640. .vtotal = 480 + 37 + 2 + 8,
  1641. };
  1642. static const struct panel_desc foxlink_fl500wvr00_a0t = {
  1643. .modes = &foxlink_fl500wvr00_a0t_mode,
  1644. .num_modes = 1,
  1645. .bpc = 8,
  1646. .size = {
  1647. .width = 108,
  1648. .height = 65,
  1649. },
  1650. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1651. };
  1652. static const struct drm_display_mode frida_frd350h54004_modes[] = {
  1653. { /* 60 Hz */
  1654. .clock = 6000,
  1655. .hdisplay = 320,
  1656. .hsync_start = 320 + 44,
  1657. .hsync_end = 320 + 44 + 16,
  1658. .htotal = 320 + 44 + 16 + 20,
  1659. .vdisplay = 240,
  1660. .vsync_start = 240 + 2,
  1661. .vsync_end = 240 + 2 + 6,
  1662. .vtotal = 240 + 2 + 6 + 2,
  1663. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1664. },
  1665. { /* 50 Hz */
  1666. .clock = 5400,
  1667. .hdisplay = 320,
  1668. .hsync_start = 320 + 56,
  1669. .hsync_end = 320 + 56 + 16,
  1670. .htotal = 320 + 56 + 16 + 40,
  1671. .vdisplay = 240,
  1672. .vsync_start = 240 + 2,
  1673. .vsync_end = 240 + 2 + 6,
  1674. .vtotal = 240 + 2 + 6 + 2,
  1675. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1676. },
  1677. };
  1678. static const struct panel_desc frida_frd350h54004 = {
  1679. .modes = frida_frd350h54004_modes,
  1680. .num_modes = ARRAY_SIZE(frida_frd350h54004_modes),
  1681. .bpc = 8,
  1682. .size = {
  1683. .width = 77,
  1684. .height = 64,
  1685. },
  1686. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1687. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  1688. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1689. };
  1690. static const struct drm_display_mode friendlyarm_hd702e_mode = {
  1691. .clock = 67185,
  1692. .hdisplay = 800,
  1693. .hsync_start = 800 + 20,
  1694. .hsync_end = 800 + 20 + 24,
  1695. .htotal = 800 + 20 + 24 + 20,
  1696. .vdisplay = 1280,
  1697. .vsync_start = 1280 + 4,
  1698. .vsync_end = 1280 + 4 + 8,
  1699. .vtotal = 1280 + 4 + 8 + 4,
  1700. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1701. };
  1702. static const struct panel_desc friendlyarm_hd702e = {
  1703. .modes = &friendlyarm_hd702e_mode,
  1704. .num_modes = 1,
  1705. .size = {
  1706. .width = 94,
  1707. .height = 151,
  1708. },
  1709. };
  1710. static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
  1711. .clock = 9000,
  1712. .hdisplay = 480,
  1713. .hsync_start = 480 + 5,
  1714. .hsync_end = 480 + 5 + 1,
  1715. .htotal = 480 + 5 + 1 + 40,
  1716. .vdisplay = 272,
  1717. .vsync_start = 272 + 8,
  1718. .vsync_end = 272 + 8 + 1,
  1719. .vtotal = 272 + 8 + 1 + 8,
  1720. };
  1721. static const struct panel_desc giantplus_gpg482739qs5 = {
  1722. .modes = &giantplus_gpg482739qs5_mode,
  1723. .num_modes = 1,
  1724. .bpc = 8,
  1725. .size = {
  1726. .width = 95,
  1727. .height = 54,
  1728. },
  1729. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1730. };
  1731. static const struct display_timing giantplus_gpm940b0_timing = {
  1732. .pixelclock = { 13500000, 27000000, 27500000 },
  1733. .hactive = { 320, 320, 320 },
  1734. .hfront_porch = { 14, 686, 718 },
  1735. .hback_porch = { 50, 70, 255 },
  1736. .hsync_len = { 1, 1, 1 },
  1737. .vactive = { 240, 240, 240 },
  1738. .vfront_porch = { 1, 1, 179 },
  1739. .vback_porch = { 1, 21, 31 },
  1740. .vsync_len = { 1, 1, 6 },
  1741. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
  1742. };
  1743. static const struct panel_desc giantplus_gpm940b0 = {
  1744. .timings = &giantplus_gpm940b0_timing,
  1745. .num_timings = 1,
  1746. .bpc = 8,
  1747. .size = {
  1748. .width = 60,
  1749. .height = 45,
  1750. },
  1751. .bus_format = MEDIA_BUS_FMT_RGB888_3X8,
  1752. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
  1753. };
  1754. static const struct display_timing hannstar_hsd070pww1_timing = {
  1755. .pixelclock = { 64300000, 71100000, 82000000 },
  1756. .hactive = { 1280, 1280, 1280 },
  1757. .hfront_porch = { 1, 1, 10 },
  1758. .hback_porch = { 1, 1, 10 },
  1759. /*
  1760. * According to the data sheet, the minimum horizontal blanking interval
  1761. * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
  1762. * minimum working horizontal blanking interval to be 60 clocks.
  1763. */
  1764. .hsync_len = { 58, 158, 661 },
  1765. .vactive = { 800, 800, 800 },
  1766. .vfront_porch = { 1, 1, 10 },
  1767. .vback_porch = { 1, 1, 10 },
  1768. .vsync_len = { 1, 21, 203 },
  1769. .flags = DISPLAY_FLAGS_DE_HIGH,
  1770. };
  1771. static const struct panel_desc hannstar_hsd070pww1 = {
  1772. .timings = &hannstar_hsd070pww1_timing,
  1773. .num_timings = 1,
  1774. .bpc = 6,
  1775. .size = {
  1776. .width = 151,
  1777. .height = 94,
  1778. },
  1779. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1780. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1781. };
  1782. static const struct display_timing hannstar_hsd100pxn1_timing = {
  1783. .pixelclock = { 55000000, 65000000, 75000000 },
  1784. .hactive = { 1024, 1024, 1024 },
  1785. .hfront_porch = { 40, 40, 40 },
  1786. .hback_porch = { 220, 220, 220 },
  1787. .hsync_len = { 20, 60, 100 },
  1788. .vactive = { 768, 768, 768 },
  1789. .vfront_porch = { 7, 7, 7 },
  1790. .vback_porch = { 21, 21, 21 },
  1791. .vsync_len = { 10, 10, 10 },
  1792. .flags = DISPLAY_FLAGS_DE_HIGH,
  1793. };
  1794. static const struct panel_desc hannstar_hsd100pxn1 = {
  1795. .timings = &hannstar_hsd100pxn1_timing,
  1796. .num_timings = 1,
  1797. .bpc = 6,
  1798. .size = {
  1799. .width = 203,
  1800. .height = 152,
  1801. },
  1802. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  1803. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1804. };
  1805. static const struct display_timing hannstar_hsd101pww2_timing = {
  1806. .pixelclock = { 64300000, 71100000, 82000000 },
  1807. .hactive = { 1280, 1280, 1280 },
  1808. .hfront_porch = { 1, 1, 10 },
  1809. .hback_porch = { 1, 1, 10 },
  1810. .hsync_len = { 58, 158, 661 },
  1811. .vactive = { 800, 800, 800 },
  1812. .vfront_porch = { 1, 1, 10 },
  1813. .vback_porch = { 1, 1, 10 },
  1814. .vsync_len = { 1, 21, 203 },
  1815. .flags = DISPLAY_FLAGS_DE_HIGH,
  1816. };
  1817. static const struct panel_desc hannstar_hsd101pww2 = {
  1818. .timings = &hannstar_hsd101pww2_timing,
  1819. .num_timings = 1,
  1820. .bpc = 8,
  1821. .size = {
  1822. .width = 217,
  1823. .height = 136,
  1824. },
  1825. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1826. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1827. };
  1828. static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
  1829. .clock = 33333,
  1830. .hdisplay = 800,
  1831. .hsync_start = 800 + 85,
  1832. .hsync_end = 800 + 85 + 86,
  1833. .htotal = 800 + 85 + 86 + 85,
  1834. .vdisplay = 480,
  1835. .vsync_start = 480 + 16,
  1836. .vsync_end = 480 + 16 + 13,
  1837. .vtotal = 480 + 16 + 13 + 16,
  1838. };
  1839. static const struct panel_desc hitachi_tx23d38vm0caa = {
  1840. .modes = &hitachi_tx23d38vm0caa_mode,
  1841. .num_modes = 1,
  1842. .bpc = 6,
  1843. .size = {
  1844. .width = 195,
  1845. .height = 117,
  1846. },
  1847. .delay = {
  1848. .enable = 160,
  1849. .disable = 160,
  1850. },
  1851. };
  1852. static const struct drm_display_mode innolux_at043tn24_mode = {
  1853. .clock = 9000,
  1854. .hdisplay = 480,
  1855. .hsync_start = 480 + 2,
  1856. .hsync_end = 480 + 2 + 41,
  1857. .htotal = 480 + 2 + 41 + 2,
  1858. .vdisplay = 272,
  1859. .vsync_start = 272 + 2,
  1860. .vsync_end = 272 + 2 + 10,
  1861. .vtotal = 272 + 2 + 10 + 2,
  1862. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  1863. };
  1864. static const struct panel_desc innolux_at043tn24 = {
  1865. .modes = &innolux_at043tn24_mode,
  1866. .num_modes = 1,
  1867. .bpc = 8,
  1868. .size = {
  1869. .width = 95,
  1870. .height = 54,
  1871. },
  1872. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1873. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1874. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1875. };
  1876. static const struct drm_display_mode innolux_at070tn92_mode = {
  1877. .clock = 33333,
  1878. .hdisplay = 800,
  1879. .hsync_start = 800 + 210,
  1880. .hsync_end = 800 + 210 + 20,
  1881. .htotal = 800 + 210 + 20 + 46,
  1882. .vdisplay = 480,
  1883. .vsync_start = 480 + 22,
  1884. .vsync_end = 480 + 22 + 10,
  1885. .vtotal = 480 + 22 + 23 + 10,
  1886. };
  1887. static const struct panel_desc innolux_at070tn92 = {
  1888. .modes = &innolux_at070tn92_mode,
  1889. .num_modes = 1,
  1890. .size = {
  1891. .width = 154,
  1892. .height = 86,
  1893. },
  1894. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1895. };
  1896. static const struct display_timing innolux_g070y2_l01_timing = {
  1897. .pixelclock = { 28000000, 29500000, 32000000 },
  1898. .hactive = { 800, 800, 800 },
  1899. .hfront_porch = { 61, 91, 141 },
  1900. .hback_porch = { 60, 90, 140 },
  1901. .hsync_len = { 12, 12, 12 },
  1902. .vactive = { 480, 480, 480 },
  1903. .vfront_porch = { 4, 9, 30 },
  1904. .vback_porch = { 4, 8, 28 },
  1905. .vsync_len = { 2, 2, 2 },
  1906. .flags = DISPLAY_FLAGS_DE_HIGH,
  1907. };
  1908. static const struct panel_desc innolux_g070y2_l01 = {
  1909. .timings = &innolux_g070y2_l01_timing,
  1910. .num_timings = 1,
  1911. .bpc = 8,
  1912. .size = {
  1913. .width = 152,
  1914. .height = 91,
  1915. },
  1916. .delay = {
  1917. .prepare = 10,
  1918. .enable = 100,
  1919. .disable = 100,
  1920. .unprepare = 800,
  1921. },
  1922. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1923. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1924. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1925. };
  1926. static const struct drm_display_mode innolux_g070y2_t02_mode = {
  1927. .clock = 33333,
  1928. .hdisplay = 800,
  1929. .hsync_start = 800 + 210,
  1930. .hsync_end = 800 + 210 + 20,
  1931. .htotal = 800 + 210 + 20 + 46,
  1932. .vdisplay = 480,
  1933. .vsync_start = 480 + 22,
  1934. .vsync_end = 480 + 22 + 10,
  1935. .vtotal = 480 + 22 + 23 + 10,
  1936. };
  1937. static const struct panel_desc innolux_g070y2_t02 = {
  1938. .modes = &innolux_g070y2_t02_mode,
  1939. .num_modes = 1,
  1940. .bpc = 8,
  1941. .size = {
  1942. .width = 152,
  1943. .height = 92,
  1944. },
  1945. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  1946. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  1947. .connector_type = DRM_MODE_CONNECTOR_DPI,
  1948. };
  1949. static const struct display_timing innolux_g101ice_l01_timing = {
  1950. .pixelclock = { 60400000, 71100000, 74700000 },
  1951. .hactive = { 1280, 1280, 1280 },
  1952. .hfront_porch = { 30, 60, 70 },
  1953. .hback_porch = { 30, 60, 70 },
  1954. .hsync_len = { 22, 40, 60 },
  1955. .vactive = { 800, 800, 800 },
  1956. .vfront_porch = { 3, 8, 14 },
  1957. .vback_porch = { 3, 8, 14 },
  1958. .vsync_len = { 4, 7, 12 },
  1959. .flags = DISPLAY_FLAGS_DE_HIGH,
  1960. };
  1961. static const struct panel_desc innolux_g101ice_l01 = {
  1962. .timings = &innolux_g101ice_l01_timing,
  1963. .num_timings = 1,
  1964. .bpc = 8,
  1965. .size = {
  1966. .width = 217,
  1967. .height = 135,
  1968. },
  1969. .delay = {
  1970. .enable = 200,
  1971. .disable = 200,
  1972. },
  1973. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  1974. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  1975. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  1976. };
  1977. static const struct display_timing innolux_g121i1_l01_timing = {
  1978. .pixelclock = { 67450000, 71000000, 74550000 },
  1979. .hactive = { 1280, 1280, 1280 },
  1980. .hfront_porch = { 40, 80, 160 },
  1981. .hback_porch = { 39, 79, 159 },
  1982. .hsync_len = { 1, 1, 1 },
  1983. .vactive = { 800, 800, 800 },
  1984. .vfront_porch = { 5, 11, 100 },
  1985. .vback_porch = { 4, 11, 99 },
  1986. .vsync_len = { 1, 1, 1 },
  1987. };
  1988. static const struct panel_desc innolux_g121i1_l01 = {
  1989. .timings = &innolux_g121i1_l01_timing,
  1990. .num_timings = 1,
  1991. .bpc = 6,
  1992. .size = {
  1993. .width = 261,
  1994. .height = 163,
  1995. },
  1996. .delay = {
  1997. .enable = 200,
  1998. .disable = 20,
  1999. },
  2000. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  2001. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2002. };
  2003. static const struct drm_display_mode innolux_g121x1_l03_mode = {
  2004. .clock = 65000,
  2005. .hdisplay = 1024,
  2006. .hsync_start = 1024 + 0,
  2007. .hsync_end = 1024 + 1,
  2008. .htotal = 1024 + 0 + 1 + 320,
  2009. .vdisplay = 768,
  2010. .vsync_start = 768 + 38,
  2011. .vsync_end = 768 + 38 + 1,
  2012. .vtotal = 768 + 38 + 1 + 0,
  2013. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  2014. };
  2015. static const struct panel_desc innolux_g121x1_l03 = {
  2016. .modes = &innolux_g121x1_l03_mode,
  2017. .num_modes = 1,
  2018. .bpc = 6,
  2019. .size = {
  2020. .width = 246,
  2021. .height = 185,
  2022. },
  2023. .delay = {
  2024. .enable = 200,
  2025. .unprepare = 200,
  2026. .disable = 400,
  2027. },
  2028. };
  2029. static const struct drm_display_mode innolux_n156bge_l21_mode = {
  2030. .clock = 69300,
  2031. .hdisplay = 1366,
  2032. .hsync_start = 1366 + 16,
  2033. .hsync_end = 1366 + 16 + 34,
  2034. .htotal = 1366 + 16 + 34 + 50,
  2035. .vdisplay = 768,
  2036. .vsync_start = 768 + 2,
  2037. .vsync_end = 768 + 2 + 6,
  2038. .vtotal = 768 + 2 + 6 + 12,
  2039. };
  2040. static const struct panel_desc innolux_n156bge_l21 = {
  2041. .modes = &innolux_n156bge_l21_mode,
  2042. .num_modes = 1,
  2043. .bpc = 6,
  2044. .size = {
  2045. .width = 344,
  2046. .height = 193,
  2047. },
  2048. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  2049. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  2050. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2051. };
  2052. static const struct drm_display_mode innolux_zj070na_01p_mode = {
  2053. .clock = 51501,
  2054. .hdisplay = 1024,
  2055. .hsync_start = 1024 + 128,
  2056. .hsync_end = 1024 + 128 + 64,
  2057. .htotal = 1024 + 128 + 64 + 128,
  2058. .vdisplay = 600,
  2059. .vsync_start = 600 + 16,
  2060. .vsync_end = 600 + 16 + 4,
  2061. .vtotal = 600 + 16 + 4 + 16,
  2062. };
  2063. static const struct panel_desc innolux_zj070na_01p = {
  2064. .modes = &innolux_zj070na_01p_mode,
  2065. .num_modes = 1,
  2066. .bpc = 6,
  2067. .size = {
  2068. .width = 154,
  2069. .height = 90,
  2070. },
  2071. };
  2072. static const struct display_timing koe_tx14d24vm1bpa_timing = {
  2073. .pixelclock = { 5580000, 5850000, 6200000 },
  2074. .hactive = { 320, 320, 320 },
  2075. .hfront_porch = { 30, 30, 30 },
  2076. .hback_porch = { 30, 30, 30 },
  2077. .hsync_len = { 1, 5, 17 },
  2078. .vactive = { 240, 240, 240 },
  2079. .vfront_porch = { 6, 6, 6 },
  2080. .vback_porch = { 5, 5, 5 },
  2081. .vsync_len = { 1, 2, 11 },
  2082. .flags = DISPLAY_FLAGS_DE_HIGH,
  2083. };
  2084. static const struct panel_desc koe_tx14d24vm1bpa = {
  2085. .timings = &koe_tx14d24vm1bpa_timing,
  2086. .num_timings = 1,
  2087. .bpc = 6,
  2088. .size = {
  2089. .width = 115,
  2090. .height = 86,
  2091. },
  2092. };
  2093. static const struct display_timing koe_tx26d202vm0bwa_timing = {
  2094. .pixelclock = { 151820000, 156720000, 159780000 },
  2095. .hactive = { 1920, 1920, 1920 },
  2096. .hfront_porch = { 105, 130, 142 },
  2097. .hback_porch = { 45, 70, 82 },
  2098. .hsync_len = { 30, 30, 30 },
  2099. .vactive = { 1200, 1200, 1200},
  2100. .vfront_porch = { 3, 5, 10 },
  2101. .vback_porch = { 2, 5, 10 },
  2102. .vsync_len = { 5, 5, 5 },
  2103. };
  2104. static const struct panel_desc koe_tx26d202vm0bwa = {
  2105. .timings = &koe_tx26d202vm0bwa_timing,
  2106. .num_timings = 1,
  2107. .bpc = 8,
  2108. .size = {
  2109. .width = 217,
  2110. .height = 136,
  2111. },
  2112. .delay = {
  2113. .prepare = 1000,
  2114. .enable = 1000,
  2115. .unprepare = 1000,
  2116. .disable = 1000,
  2117. },
  2118. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2119. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  2120. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2121. };
  2122. static const struct display_timing koe_tx31d200vm0baa_timing = {
  2123. .pixelclock = { 39600000, 43200000, 48000000 },
  2124. .hactive = { 1280, 1280, 1280 },
  2125. .hfront_porch = { 16, 36, 56 },
  2126. .hback_porch = { 16, 36, 56 },
  2127. .hsync_len = { 8, 8, 8 },
  2128. .vactive = { 480, 480, 480 },
  2129. .vfront_porch = { 6, 21, 33 },
  2130. .vback_porch = { 6, 21, 33 },
  2131. .vsync_len = { 8, 8, 8 },
  2132. .flags = DISPLAY_FLAGS_DE_HIGH,
  2133. };
  2134. static const struct panel_desc koe_tx31d200vm0baa = {
  2135. .timings = &koe_tx31d200vm0baa_timing,
  2136. .num_timings = 1,
  2137. .bpc = 6,
  2138. .size = {
  2139. .width = 292,
  2140. .height = 109,
  2141. },
  2142. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  2143. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2144. };
  2145. static const struct display_timing kyo_tcg121xglp_timing = {
  2146. .pixelclock = { 52000000, 65000000, 71000000 },
  2147. .hactive = { 1024, 1024, 1024 },
  2148. .hfront_porch = { 2, 2, 2 },
  2149. .hback_porch = { 2, 2, 2 },
  2150. .hsync_len = { 86, 124, 244 },
  2151. .vactive = { 768, 768, 768 },
  2152. .vfront_porch = { 2, 2, 2 },
  2153. .vback_porch = { 2, 2, 2 },
  2154. .vsync_len = { 6, 34, 73 },
  2155. .flags = DISPLAY_FLAGS_DE_HIGH,
  2156. };
  2157. static const struct panel_desc kyo_tcg121xglp = {
  2158. .timings = &kyo_tcg121xglp_timing,
  2159. .num_timings = 1,
  2160. .bpc = 8,
  2161. .size = {
  2162. .width = 246,
  2163. .height = 184,
  2164. },
  2165. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2166. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2167. };
  2168. static const struct drm_display_mode lemaker_bl035_rgb_002_mode = {
  2169. .clock = 7000,
  2170. .hdisplay = 320,
  2171. .hsync_start = 320 + 20,
  2172. .hsync_end = 320 + 20 + 30,
  2173. .htotal = 320 + 20 + 30 + 38,
  2174. .vdisplay = 240,
  2175. .vsync_start = 240 + 4,
  2176. .vsync_end = 240 + 4 + 3,
  2177. .vtotal = 240 + 4 + 3 + 15,
  2178. };
  2179. static const struct panel_desc lemaker_bl035_rgb_002 = {
  2180. .modes = &lemaker_bl035_rgb_002_mode,
  2181. .num_modes = 1,
  2182. .size = {
  2183. .width = 70,
  2184. .height = 52,
  2185. },
  2186. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2187. .bus_flags = DRM_BUS_FLAG_DE_LOW,
  2188. };
  2189. static const struct drm_display_mode lg_lb070wv8_mode = {
  2190. .clock = 33246,
  2191. .hdisplay = 800,
  2192. .hsync_start = 800 + 88,
  2193. .hsync_end = 800 + 88 + 80,
  2194. .htotal = 800 + 88 + 80 + 88,
  2195. .vdisplay = 480,
  2196. .vsync_start = 480 + 10,
  2197. .vsync_end = 480 + 10 + 25,
  2198. .vtotal = 480 + 10 + 25 + 10,
  2199. };
  2200. static const struct panel_desc lg_lb070wv8 = {
  2201. .modes = &lg_lb070wv8_mode,
  2202. .num_modes = 1,
  2203. .bpc = 8,
  2204. .size = {
  2205. .width = 151,
  2206. .height = 91,
  2207. },
  2208. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2209. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2210. };
  2211. static const struct display_timing logictechno_lt161010_2nh_timing = {
  2212. .pixelclock = { 26400000, 33300000, 46800000 },
  2213. .hactive = { 800, 800, 800 },
  2214. .hfront_porch = { 16, 210, 354 },
  2215. .hback_porch = { 46, 46, 46 },
  2216. .hsync_len = { 1, 20, 40 },
  2217. .vactive = { 480, 480, 480 },
  2218. .vfront_porch = { 7, 22, 147 },
  2219. .vback_porch = { 23, 23, 23 },
  2220. .vsync_len = { 1, 10, 20 },
  2221. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  2222. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
  2223. DISPLAY_FLAGS_SYNC_POSEDGE,
  2224. };
  2225. static const struct panel_desc logictechno_lt161010_2nh = {
  2226. .timings = &logictechno_lt161010_2nh_timing,
  2227. .num_timings = 1,
  2228. .bpc = 6,
  2229. .size = {
  2230. .width = 154,
  2231. .height = 86,
  2232. },
  2233. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  2234. .bus_flags = DRM_BUS_FLAG_DE_HIGH |
  2235. DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  2236. DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
  2237. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2238. };
  2239. static const struct display_timing logictechno_lt170410_2whc_timing = {
  2240. .pixelclock = { 68900000, 71100000, 73400000 },
  2241. .hactive = { 1280, 1280, 1280 },
  2242. .hfront_porch = { 23, 60, 71 },
  2243. .hback_porch = { 23, 60, 71 },
  2244. .hsync_len = { 15, 40, 47 },
  2245. .vactive = { 800, 800, 800 },
  2246. .vfront_porch = { 5, 7, 10 },
  2247. .vback_porch = { 5, 7, 10 },
  2248. .vsync_len = { 6, 9, 12 },
  2249. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  2250. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
  2251. DISPLAY_FLAGS_SYNC_POSEDGE,
  2252. };
  2253. static const struct panel_desc logictechno_lt170410_2whc = {
  2254. .timings = &logictechno_lt170410_2whc_timing,
  2255. .num_timings = 1,
  2256. .bpc = 8,
  2257. .size = {
  2258. .width = 217,
  2259. .height = 136,
  2260. },
  2261. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2262. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  2263. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2264. };
  2265. static const struct drm_display_mode logictechno_lttd800480070_l2rt_mode = {
  2266. .clock = 33000,
  2267. .hdisplay = 800,
  2268. .hsync_start = 800 + 112,
  2269. .hsync_end = 800 + 112 + 3,
  2270. .htotal = 800 + 112 + 3 + 85,
  2271. .vdisplay = 480,
  2272. .vsync_start = 480 + 38,
  2273. .vsync_end = 480 + 38 + 3,
  2274. .vtotal = 480 + 38 + 3 + 29,
  2275. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2276. };
  2277. static const struct panel_desc logictechno_lttd800480070_l2rt = {
  2278. .modes = &logictechno_lttd800480070_l2rt_mode,
  2279. .num_modes = 1,
  2280. .bpc = 8,
  2281. .size = {
  2282. .width = 154,
  2283. .height = 86,
  2284. },
  2285. .delay = {
  2286. .prepare = 45,
  2287. .enable = 100,
  2288. .disable = 100,
  2289. .unprepare = 45
  2290. },
  2291. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2292. .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  2293. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2294. };
  2295. static const struct drm_display_mode logictechno_lttd800480070_l6wh_rt_mode = {
  2296. .clock = 33000,
  2297. .hdisplay = 800,
  2298. .hsync_start = 800 + 154,
  2299. .hsync_end = 800 + 154 + 3,
  2300. .htotal = 800 + 154 + 3 + 43,
  2301. .vdisplay = 480,
  2302. .vsync_start = 480 + 47,
  2303. .vsync_end = 480 + 47 + 3,
  2304. .vtotal = 480 + 47 + 3 + 20,
  2305. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2306. };
  2307. static const struct panel_desc logictechno_lttd800480070_l6wh_rt = {
  2308. .modes = &logictechno_lttd800480070_l6wh_rt_mode,
  2309. .num_modes = 1,
  2310. .bpc = 8,
  2311. .size = {
  2312. .width = 154,
  2313. .height = 86,
  2314. },
  2315. .delay = {
  2316. .prepare = 45,
  2317. .enable = 100,
  2318. .disable = 100,
  2319. .unprepare = 45
  2320. },
  2321. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2322. .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  2323. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2324. };
  2325. static const struct drm_display_mode logicpd_type_28_mode = {
  2326. .clock = 9107,
  2327. .hdisplay = 480,
  2328. .hsync_start = 480 + 3,
  2329. .hsync_end = 480 + 3 + 42,
  2330. .htotal = 480 + 3 + 42 + 2,
  2331. .vdisplay = 272,
  2332. .vsync_start = 272 + 2,
  2333. .vsync_end = 272 + 2 + 11,
  2334. .vtotal = 272 + 2 + 11 + 3,
  2335. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  2336. };
  2337. static const struct panel_desc logicpd_type_28 = {
  2338. .modes = &logicpd_type_28_mode,
  2339. .num_modes = 1,
  2340. .bpc = 8,
  2341. .size = {
  2342. .width = 105,
  2343. .height = 67,
  2344. },
  2345. .delay = {
  2346. .prepare = 200,
  2347. .enable = 200,
  2348. .unprepare = 200,
  2349. .disable = 200,
  2350. },
  2351. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2352. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
  2353. DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE,
  2354. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2355. };
  2356. static const struct drm_display_mode mitsubishi_aa070mc01_mode = {
  2357. .clock = 30400,
  2358. .hdisplay = 800,
  2359. .hsync_start = 800 + 0,
  2360. .hsync_end = 800 + 1,
  2361. .htotal = 800 + 0 + 1 + 160,
  2362. .vdisplay = 480,
  2363. .vsync_start = 480 + 0,
  2364. .vsync_end = 480 + 48 + 1,
  2365. .vtotal = 480 + 48 + 1 + 0,
  2366. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  2367. };
  2368. static const struct panel_desc mitsubishi_aa070mc01 = {
  2369. .modes = &mitsubishi_aa070mc01_mode,
  2370. .num_modes = 1,
  2371. .bpc = 8,
  2372. .size = {
  2373. .width = 152,
  2374. .height = 91,
  2375. },
  2376. .delay = {
  2377. .enable = 200,
  2378. .unprepare = 200,
  2379. .disable = 400,
  2380. },
  2381. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2382. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2383. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  2384. };
  2385. static const struct display_timing multi_inno_mi0700s4t_6_timing = {
  2386. .pixelclock = { 29000000, 33000000, 38000000 },
  2387. .hactive = { 800, 800, 800 },
  2388. .hfront_porch = { 180, 210, 240 },
  2389. .hback_porch = { 16, 16, 16 },
  2390. .hsync_len = { 30, 30, 30 },
  2391. .vactive = { 480, 480, 480 },
  2392. .vfront_porch = { 12, 22, 32 },
  2393. .vback_porch = { 10, 10, 10 },
  2394. .vsync_len = { 13, 13, 13 },
  2395. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  2396. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
  2397. DISPLAY_FLAGS_SYNC_POSEDGE,
  2398. };
  2399. static const struct panel_desc multi_inno_mi0700s4t_6 = {
  2400. .timings = &multi_inno_mi0700s4t_6_timing,
  2401. .num_timings = 1,
  2402. .bpc = 8,
  2403. .size = {
  2404. .width = 154,
  2405. .height = 86,
  2406. },
  2407. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2408. .bus_flags = DRM_BUS_FLAG_DE_HIGH |
  2409. DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  2410. DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
  2411. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2412. };
  2413. static const struct display_timing multi_inno_mi0800ft_9_timing = {
  2414. .pixelclock = { 32000000, 40000000, 50000000 },
  2415. .hactive = { 800, 800, 800 },
  2416. .hfront_porch = { 16, 210, 354 },
  2417. .hback_porch = { 6, 26, 45 },
  2418. .hsync_len = { 1, 20, 40 },
  2419. .vactive = { 600, 600, 600 },
  2420. .vfront_porch = { 1, 12, 77 },
  2421. .vback_porch = { 3, 13, 22 },
  2422. .vsync_len = { 1, 10, 20 },
  2423. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  2424. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
  2425. DISPLAY_FLAGS_SYNC_POSEDGE,
  2426. };
  2427. static const struct panel_desc multi_inno_mi0800ft_9 = {
  2428. .timings = &multi_inno_mi0800ft_9_timing,
  2429. .num_timings = 1,
  2430. .bpc = 8,
  2431. .size = {
  2432. .width = 162,
  2433. .height = 122,
  2434. },
  2435. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2436. .bus_flags = DRM_BUS_FLAG_DE_HIGH |
  2437. DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  2438. DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
  2439. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2440. };
  2441. static const struct display_timing multi_inno_mi1010ait_1cp_timing = {
  2442. .pixelclock = { 68900000, 70000000, 73400000 },
  2443. .hactive = { 1280, 1280, 1280 },
  2444. .hfront_porch = { 30, 60, 71 },
  2445. .hback_porch = { 30, 60, 71 },
  2446. .hsync_len = { 10, 10, 48 },
  2447. .vactive = { 800, 800, 800 },
  2448. .vfront_porch = { 5, 10, 10 },
  2449. .vback_porch = { 5, 10, 10 },
  2450. .vsync_len = { 5, 6, 13 },
  2451. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  2452. DISPLAY_FLAGS_DE_HIGH,
  2453. };
  2454. static const struct panel_desc multi_inno_mi1010ait_1cp = {
  2455. .timings = &multi_inno_mi1010ait_1cp_timing,
  2456. .num_timings = 1,
  2457. .bpc = 8,
  2458. .size = {
  2459. .width = 217,
  2460. .height = 136,
  2461. },
  2462. .delay = {
  2463. .enable = 50,
  2464. .disable = 50,
  2465. },
  2466. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2467. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  2468. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2469. };
  2470. static const struct display_timing nec_nl12880bc20_05_timing = {
  2471. .pixelclock = { 67000000, 71000000, 75000000 },
  2472. .hactive = { 1280, 1280, 1280 },
  2473. .hfront_porch = { 2, 30, 30 },
  2474. .hback_porch = { 6, 100, 100 },
  2475. .hsync_len = { 2, 30, 30 },
  2476. .vactive = { 800, 800, 800 },
  2477. .vfront_porch = { 5, 5, 5 },
  2478. .vback_porch = { 11, 11, 11 },
  2479. .vsync_len = { 7, 7, 7 },
  2480. };
  2481. static const struct panel_desc nec_nl12880bc20_05 = {
  2482. .timings = &nec_nl12880bc20_05_timing,
  2483. .num_timings = 1,
  2484. .bpc = 8,
  2485. .size = {
  2486. .width = 261,
  2487. .height = 163,
  2488. },
  2489. .delay = {
  2490. .enable = 50,
  2491. .disable = 50,
  2492. },
  2493. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2494. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2495. };
  2496. static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
  2497. .clock = 10870,
  2498. .hdisplay = 480,
  2499. .hsync_start = 480 + 2,
  2500. .hsync_end = 480 + 2 + 41,
  2501. .htotal = 480 + 2 + 41 + 2,
  2502. .vdisplay = 272,
  2503. .vsync_start = 272 + 2,
  2504. .vsync_end = 272 + 2 + 4,
  2505. .vtotal = 272 + 2 + 4 + 2,
  2506. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2507. };
  2508. static const struct panel_desc nec_nl4827hc19_05b = {
  2509. .modes = &nec_nl4827hc19_05b_mode,
  2510. .num_modes = 1,
  2511. .bpc = 8,
  2512. .size = {
  2513. .width = 95,
  2514. .height = 54,
  2515. },
  2516. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2517. .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  2518. };
  2519. static const struct drm_display_mode netron_dy_e231732_mode = {
  2520. .clock = 66000,
  2521. .hdisplay = 1024,
  2522. .hsync_start = 1024 + 160,
  2523. .hsync_end = 1024 + 160 + 70,
  2524. .htotal = 1024 + 160 + 70 + 90,
  2525. .vdisplay = 600,
  2526. .vsync_start = 600 + 127,
  2527. .vsync_end = 600 + 127 + 20,
  2528. .vtotal = 600 + 127 + 20 + 3,
  2529. };
  2530. static const struct panel_desc netron_dy_e231732 = {
  2531. .modes = &netron_dy_e231732_mode,
  2532. .num_modes = 1,
  2533. .size = {
  2534. .width = 154,
  2535. .height = 87,
  2536. },
  2537. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  2538. };
  2539. static const struct drm_display_mode newhaven_nhd_43_480272ef_atxl_mode = {
  2540. .clock = 9000,
  2541. .hdisplay = 480,
  2542. .hsync_start = 480 + 2,
  2543. .hsync_end = 480 + 2 + 41,
  2544. .htotal = 480 + 2 + 41 + 2,
  2545. .vdisplay = 272,
  2546. .vsync_start = 272 + 2,
  2547. .vsync_end = 272 + 2 + 10,
  2548. .vtotal = 272 + 2 + 10 + 2,
  2549. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2550. };
  2551. static const struct panel_desc newhaven_nhd_43_480272ef_atxl = {
  2552. .modes = &newhaven_nhd_43_480272ef_atxl_mode,
  2553. .num_modes = 1,
  2554. .bpc = 8,
  2555. .size = {
  2556. .width = 95,
  2557. .height = 54,
  2558. },
  2559. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2560. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
  2561. DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
  2562. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2563. };
  2564. static const struct display_timing nlt_nl192108ac18_02d_timing = {
  2565. .pixelclock = { 130000000, 148350000, 163000000 },
  2566. .hactive = { 1920, 1920, 1920 },
  2567. .hfront_porch = { 80, 100, 100 },
  2568. .hback_porch = { 100, 120, 120 },
  2569. .hsync_len = { 50, 60, 60 },
  2570. .vactive = { 1080, 1080, 1080 },
  2571. .vfront_porch = { 12, 30, 30 },
  2572. .vback_porch = { 4, 10, 10 },
  2573. .vsync_len = { 4, 5, 5 },
  2574. };
  2575. static const struct panel_desc nlt_nl192108ac18_02d = {
  2576. .timings = &nlt_nl192108ac18_02d_timing,
  2577. .num_timings = 1,
  2578. .bpc = 8,
  2579. .size = {
  2580. .width = 344,
  2581. .height = 194,
  2582. },
  2583. .delay = {
  2584. .unprepare = 500,
  2585. },
  2586. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2587. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2588. };
  2589. static const struct drm_display_mode nvd_9128_mode = {
  2590. .clock = 29500,
  2591. .hdisplay = 800,
  2592. .hsync_start = 800 + 130,
  2593. .hsync_end = 800 + 130 + 98,
  2594. .htotal = 800 + 0 + 130 + 98,
  2595. .vdisplay = 480,
  2596. .vsync_start = 480 + 10,
  2597. .vsync_end = 480 + 10 + 50,
  2598. .vtotal = 480 + 0 + 10 + 50,
  2599. };
  2600. static const struct panel_desc nvd_9128 = {
  2601. .modes = &nvd_9128_mode,
  2602. .num_modes = 1,
  2603. .bpc = 8,
  2604. .size = {
  2605. .width = 156,
  2606. .height = 88,
  2607. },
  2608. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2609. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2610. };
  2611. static const struct display_timing okaya_rs800480t_7x0gp_timing = {
  2612. .pixelclock = { 30000000, 30000000, 40000000 },
  2613. .hactive = { 800, 800, 800 },
  2614. .hfront_porch = { 40, 40, 40 },
  2615. .hback_porch = { 40, 40, 40 },
  2616. .hsync_len = { 1, 48, 48 },
  2617. .vactive = { 480, 480, 480 },
  2618. .vfront_porch = { 13, 13, 13 },
  2619. .vback_porch = { 29, 29, 29 },
  2620. .vsync_len = { 3, 3, 3 },
  2621. .flags = DISPLAY_FLAGS_DE_HIGH,
  2622. };
  2623. static const struct panel_desc okaya_rs800480t_7x0gp = {
  2624. .timings = &okaya_rs800480t_7x0gp_timing,
  2625. .num_timings = 1,
  2626. .bpc = 6,
  2627. .size = {
  2628. .width = 154,
  2629. .height = 87,
  2630. },
  2631. .delay = {
  2632. .prepare = 41,
  2633. .enable = 50,
  2634. .unprepare = 41,
  2635. .disable = 50,
  2636. },
  2637. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  2638. };
  2639. static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = {
  2640. .clock = 9000,
  2641. .hdisplay = 480,
  2642. .hsync_start = 480 + 5,
  2643. .hsync_end = 480 + 5 + 30,
  2644. .htotal = 480 + 5 + 30 + 10,
  2645. .vdisplay = 272,
  2646. .vsync_start = 272 + 8,
  2647. .vsync_end = 272 + 8 + 5,
  2648. .vtotal = 272 + 8 + 5 + 3,
  2649. };
  2650. static const struct panel_desc olimex_lcd_olinuxino_43ts = {
  2651. .modes = &olimex_lcd_olinuxino_43ts_mode,
  2652. .num_modes = 1,
  2653. .size = {
  2654. .width = 95,
  2655. .height = 54,
  2656. },
  2657. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2658. };
  2659. /*
  2660. * 800x480 CVT. The panel appears to be quite accepting, at least as far as
  2661. * pixel clocks, but this is the timing that was being used in the Adafruit
  2662. * installation instructions.
  2663. */
  2664. static const struct drm_display_mode ontat_yx700wv03_mode = {
  2665. .clock = 29500,
  2666. .hdisplay = 800,
  2667. .hsync_start = 824,
  2668. .hsync_end = 896,
  2669. .htotal = 992,
  2670. .vdisplay = 480,
  2671. .vsync_start = 483,
  2672. .vsync_end = 493,
  2673. .vtotal = 500,
  2674. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2675. };
  2676. /*
  2677. * Specification at:
  2678. * https://www.adafruit.com/images/product-files/2406/c3163.pdf
  2679. */
  2680. static const struct panel_desc ontat_yx700wv03 = {
  2681. .modes = &ontat_yx700wv03_mode,
  2682. .num_modes = 1,
  2683. .bpc = 8,
  2684. .size = {
  2685. .width = 154,
  2686. .height = 83,
  2687. },
  2688. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  2689. };
  2690. static const struct drm_display_mode ortustech_com37h3m_mode = {
  2691. .clock = 22230,
  2692. .hdisplay = 480,
  2693. .hsync_start = 480 + 40,
  2694. .hsync_end = 480 + 40 + 10,
  2695. .htotal = 480 + 40 + 10 + 40,
  2696. .vdisplay = 640,
  2697. .vsync_start = 640 + 4,
  2698. .vsync_end = 640 + 4 + 2,
  2699. .vtotal = 640 + 4 + 2 + 4,
  2700. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2701. };
  2702. static const struct panel_desc ortustech_com37h3m = {
  2703. .modes = &ortustech_com37h3m_mode,
  2704. .num_modes = 1,
  2705. .bpc = 8,
  2706. .size = {
  2707. .width = 56, /* 56.16mm */
  2708. .height = 75, /* 74.88mm */
  2709. },
  2710. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2711. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  2712. DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
  2713. };
  2714. static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
  2715. .clock = 25000,
  2716. .hdisplay = 480,
  2717. .hsync_start = 480 + 10,
  2718. .hsync_end = 480 + 10 + 10,
  2719. .htotal = 480 + 10 + 10 + 15,
  2720. .vdisplay = 800,
  2721. .vsync_start = 800 + 3,
  2722. .vsync_end = 800 + 3 + 3,
  2723. .vtotal = 800 + 3 + 3 + 3,
  2724. };
  2725. static const struct panel_desc ortustech_com43h4m85ulc = {
  2726. .modes = &ortustech_com43h4m85ulc_mode,
  2727. .num_modes = 1,
  2728. .bpc = 6,
  2729. .size = {
  2730. .width = 56,
  2731. .height = 93,
  2732. },
  2733. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  2734. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  2735. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2736. };
  2737. static const struct drm_display_mode osddisplays_osd070t1718_19ts_mode = {
  2738. .clock = 33000,
  2739. .hdisplay = 800,
  2740. .hsync_start = 800 + 210,
  2741. .hsync_end = 800 + 210 + 30,
  2742. .htotal = 800 + 210 + 30 + 16,
  2743. .vdisplay = 480,
  2744. .vsync_start = 480 + 22,
  2745. .vsync_end = 480 + 22 + 13,
  2746. .vtotal = 480 + 22 + 13 + 10,
  2747. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2748. };
  2749. static const struct panel_desc osddisplays_osd070t1718_19ts = {
  2750. .modes = &osddisplays_osd070t1718_19ts_mode,
  2751. .num_modes = 1,
  2752. .bpc = 8,
  2753. .size = {
  2754. .width = 152,
  2755. .height = 91,
  2756. },
  2757. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2758. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
  2759. DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
  2760. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2761. };
  2762. static const struct drm_display_mode pda_91_00156_a0_mode = {
  2763. .clock = 33300,
  2764. .hdisplay = 800,
  2765. .hsync_start = 800 + 1,
  2766. .hsync_end = 800 + 1 + 64,
  2767. .htotal = 800 + 1 + 64 + 64,
  2768. .vdisplay = 480,
  2769. .vsync_start = 480 + 1,
  2770. .vsync_end = 480 + 1 + 23,
  2771. .vtotal = 480 + 1 + 23 + 22,
  2772. };
  2773. static const struct panel_desc pda_91_00156_a0 = {
  2774. .modes = &pda_91_00156_a0_mode,
  2775. .num_modes = 1,
  2776. .size = {
  2777. .width = 152,
  2778. .height = 91,
  2779. },
  2780. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2781. };
  2782. static const struct drm_display_mode powertip_ph800480t013_idf02_mode = {
  2783. .clock = 24750,
  2784. .hdisplay = 800,
  2785. .hsync_start = 800 + 54,
  2786. .hsync_end = 800 + 54 + 2,
  2787. .htotal = 800 + 54 + 2 + 44,
  2788. .vdisplay = 480,
  2789. .vsync_start = 480 + 49,
  2790. .vsync_end = 480 + 49 + 2,
  2791. .vtotal = 480 + 49 + 2 + 22,
  2792. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2793. };
  2794. static const struct panel_desc powertip_ph800480t013_idf02 = {
  2795. .modes = &powertip_ph800480t013_idf02_mode,
  2796. .num_modes = 1,
  2797. .size = {
  2798. .width = 152,
  2799. .height = 91,
  2800. },
  2801. .bus_flags = DRM_BUS_FLAG_DE_HIGH |
  2802. DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  2803. DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
  2804. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2805. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2806. };
  2807. static const struct drm_display_mode qd43003c0_40_mode = {
  2808. .clock = 9000,
  2809. .hdisplay = 480,
  2810. .hsync_start = 480 + 8,
  2811. .hsync_end = 480 + 8 + 4,
  2812. .htotal = 480 + 8 + 4 + 39,
  2813. .vdisplay = 272,
  2814. .vsync_start = 272 + 4,
  2815. .vsync_end = 272 + 4 + 10,
  2816. .vtotal = 272 + 4 + 10 + 2,
  2817. };
  2818. static const struct panel_desc qd43003c0_40 = {
  2819. .modes = &qd43003c0_40_mode,
  2820. .num_modes = 1,
  2821. .bpc = 8,
  2822. .size = {
  2823. .width = 95,
  2824. .height = 53,
  2825. },
  2826. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2827. };
  2828. static const struct drm_display_mode qishenglong_gopher2b_lcd_modes[] = {
  2829. { /* 60 Hz */
  2830. .clock = 10800,
  2831. .hdisplay = 480,
  2832. .hsync_start = 480 + 77,
  2833. .hsync_end = 480 + 77 + 41,
  2834. .htotal = 480 + 77 + 41 + 2,
  2835. .vdisplay = 272,
  2836. .vsync_start = 272 + 16,
  2837. .vsync_end = 272 + 16 + 10,
  2838. .vtotal = 272 + 16 + 10 + 2,
  2839. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2840. },
  2841. { /* 50 Hz */
  2842. .clock = 10800,
  2843. .hdisplay = 480,
  2844. .hsync_start = 480 + 17,
  2845. .hsync_end = 480 + 17 + 41,
  2846. .htotal = 480 + 17 + 41 + 2,
  2847. .vdisplay = 272,
  2848. .vsync_start = 272 + 116,
  2849. .vsync_end = 272 + 116 + 10,
  2850. .vtotal = 272 + 116 + 10 + 2,
  2851. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  2852. },
  2853. };
  2854. static const struct panel_desc qishenglong_gopher2b_lcd = {
  2855. .modes = qishenglong_gopher2b_lcd_modes,
  2856. .num_modes = ARRAY_SIZE(qishenglong_gopher2b_lcd_modes),
  2857. .bpc = 8,
  2858. .size = {
  2859. .width = 95,
  2860. .height = 54,
  2861. },
  2862. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  2863. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  2864. .connector_type = DRM_MODE_CONNECTOR_DPI,
  2865. };
  2866. static const struct display_timing rocktech_rk070er9427_timing = {
  2867. .pixelclock = { 26400000, 33300000, 46800000 },
  2868. .hactive = { 800, 800, 800 },
  2869. .hfront_porch = { 16, 210, 354 },
  2870. .hback_porch = { 46, 46, 46 },
  2871. .hsync_len = { 1, 1, 1 },
  2872. .vactive = { 480, 480, 480 },
  2873. .vfront_porch = { 7, 22, 147 },
  2874. .vback_porch = { 23, 23, 23 },
  2875. .vsync_len = { 1, 1, 1 },
  2876. .flags = DISPLAY_FLAGS_DE_HIGH,
  2877. };
  2878. static const struct panel_desc rocktech_rk070er9427 = {
  2879. .timings = &rocktech_rk070er9427_timing,
  2880. .num_timings = 1,
  2881. .bpc = 6,
  2882. .size = {
  2883. .width = 154,
  2884. .height = 86,
  2885. },
  2886. .delay = {
  2887. .prepare = 41,
  2888. .enable = 50,
  2889. .unprepare = 41,
  2890. .disable = 50,
  2891. },
  2892. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  2893. };
  2894. static const struct drm_display_mode rocktech_rk101ii01d_ct_mode = {
  2895. .clock = 71100,
  2896. .hdisplay = 1280,
  2897. .hsync_start = 1280 + 48,
  2898. .hsync_end = 1280 + 48 + 32,
  2899. .htotal = 1280 + 48 + 32 + 80,
  2900. .vdisplay = 800,
  2901. .vsync_start = 800 + 2,
  2902. .vsync_end = 800 + 2 + 5,
  2903. .vtotal = 800 + 2 + 5 + 16,
  2904. };
  2905. static const struct panel_desc rocktech_rk101ii01d_ct = {
  2906. .modes = &rocktech_rk101ii01d_ct_mode,
  2907. .bpc = 8,
  2908. .num_modes = 1,
  2909. .size = {
  2910. .width = 217,
  2911. .height = 136,
  2912. },
  2913. .delay = {
  2914. .prepare = 50,
  2915. .disable = 50,
  2916. },
  2917. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  2918. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2919. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2920. };
  2921. static const struct display_timing samsung_ltl101al01_timing = {
  2922. .pixelclock = { 66663000, 66663000, 66663000 },
  2923. .hactive = { 1280, 1280, 1280 },
  2924. .hfront_porch = { 18, 18, 18 },
  2925. .hback_porch = { 36, 36, 36 },
  2926. .hsync_len = { 16, 16, 16 },
  2927. .vactive = { 800, 800, 800 },
  2928. .vfront_porch = { 4, 4, 4 },
  2929. .vback_porch = { 16, 16, 16 },
  2930. .vsync_len = { 3, 3, 3 },
  2931. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
  2932. };
  2933. static const struct panel_desc samsung_ltl101al01 = {
  2934. .timings = &samsung_ltl101al01_timing,
  2935. .num_timings = 1,
  2936. .bpc = 8,
  2937. .size = {
  2938. .width = 217,
  2939. .height = 135,
  2940. },
  2941. .delay = {
  2942. .prepare = 40,
  2943. .enable = 300,
  2944. .disable = 200,
  2945. .unprepare = 600,
  2946. },
  2947. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2948. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2949. };
  2950. static const struct drm_display_mode samsung_ltn101nt05_mode = {
  2951. .clock = 54030,
  2952. .hdisplay = 1024,
  2953. .hsync_start = 1024 + 24,
  2954. .hsync_end = 1024 + 24 + 136,
  2955. .htotal = 1024 + 24 + 136 + 160,
  2956. .vdisplay = 600,
  2957. .vsync_start = 600 + 3,
  2958. .vsync_end = 600 + 3 + 6,
  2959. .vtotal = 600 + 3 + 6 + 61,
  2960. };
  2961. static const struct panel_desc samsung_ltn101nt05 = {
  2962. .modes = &samsung_ltn101nt05_mode,
  2963. .num_modes = 1,
  2964. .bpc = 6,
  2965. .size = {
  2966. .width = 223,
  2967. .height = 125,
  2968. },
  2969. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  2970. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  2971. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2972. };
  2973. static const struct display_timing satoz_sat050at40h12r2_timing = {
  2974. .pixelclock = {33300000, 33300000, 50000000},
  2975. .hactive = {800, 800, 800},
  2976. .hfront_porch = {16, 210, 354},
  2977. .hback_porch = {46, 46, 46},
  2978. .hsync_len = {1, 1, 40},
  2979. .vactive = {480, 480, 480},
  2980. .vfront_porch = {7, 22, 147},
  2981. .vback_porch = {23, 23, 23},
  2982. .vsync_len = {1, 1, 20},
  2983. };
  2984. static const struct panel_desc satoz_sat050at40h12r2 = {
  2985. .timings = &satoz_sat050at40h12r2_timing,
  2986. .num_timings = 1,
  2987. .bpc = 8,
  2988. .size = {
  2989. .width = 108,
  2990. .height = 65,
  2991. },
  2992. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  2993. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  2994. };
  2995. static const struct drm_display_mode sharp_lq070y3dg3b_mode = {
  2996. .clock = 33260,
  2997. .hdisplay = 800,
  2998. .hsync_start = 800 + 64,
  2999. .hsync_end = 800 + 64 + 128,
  3000. .htotal = 800 + 64 + 128 + 64,
  3001. .vdisplay = 480,
  3002. .vsync_start = 480 + 8,
  3003. .vsync_end = 480 + 8 + 2,
  3004. .vtotal = 480 + 8 + 2 + 35,
  3005. .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
  3006. };
  3007. static const struct panel_desc sharp_lq070y3dg3b = {
  3008. .modes = &sharp_lq070y3dg3b_mode,
  3009. .num_modes = 1,
  3010. .bpc = 8,
  3011. .size = {
  3012. .width = 152, /* 152.4mm */
  3013. .height = 91, /* 91.4mm */
  3014. },
  3015. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3016. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  3017. DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
  3018. };
  3019. static const struct drm_display_mode sharp_lq035q7db03_mode = {
  3020. .clock = 5500,
  3021. .hdisplay = 240,
  3022. .hsync_start = 240 + 16,
  3023. .hsync_end = 240 + 16 + 7,
  3024. .htotal = 240 + 16 + 7 + 5,
  3025. .vdisplay = 320,
  3026. .vsync_start = 320 + 9,
  3027. .vsync_end = 320 + 9 + 1,
  3028. .vtotal = 320 + 9 + 1 + 7,
  3029. };
  3030. static const struct panel_desc sharp_lq035q7db03 = {
  3031. .modes = &sharp_lq035q7db03_mode,
  3032. .num_modes = 1,
  3033. .bpc = 6,
  3034. .size = {
  3035. .width = 54,
  3036. .height = 72,
  3037. },
  3038. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  3039. };
  3040. static const struct display_timing sharp_lq101k1ly04_timing = {
  3041. .pixelclock = { 60000000, 65000000, 80000000 },
  3042. .hactive = { 1280, 1280, 1280 },
  3043. .hfront_porch = { 20, 20, 20 },
  3044. .hback_porch = { 20, 20, 20 },
  3045. .hsync_len = { 10, 10, 10 },
  3046. .vactive = { 800, 800, 800 },
  3047. .vfront_porch = { 4, 4, 4 },
  3048. .vback_porch = { 4, 4, 4 },
  3049. .vsync_len = { 4, 4, 4 },
  3050. .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
  3051. };
  3052. static const struct panel_desc sharp_lq101k1ly04 = {
  3053. .timings = &sharp_lq101k1ly04_timing,
  3054. .num_timings = 1,
  3055. .bpc = 8,
  3056. .size = {
  3057. .width = 217,
  3058. .height = 136,
  3059. },
  3060. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
  3061. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  3062. };
  3063. static const struct drm_display_mode sharp_ls020b1dd01d_modes[] = {
  3064. { /* 50 Hz */
  3065. .clock = 3000,
  3066. .hdisplay = 240,
  3067. .hsync_start = 240 + 58,
  3068. .hsync_end = 240 + 58 + 1,
  3069. .htotal = 240 + 58 + 1 + 1,
  3070. .vdisplay = 160,
  3071. .vsync_start = 160 + 24,
  3072. .vsync_end = 160 + 24 + 10,
  3073. .vtotal = 160 + 24 + 10 + 6,
  3074. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
  3075. },
  3076. { /* 60 Hz */
  3077. .clock = 3000,
  3078. .hdisplay = 240,
  3079. .hsync_start = 240 + 8,
  3080. .hsync_end = 240 + 8 + 1,
  3081. .htotal = 240 + 8 + 1 + 1,
  3082. .vdisplay = 160,
  3083. .vsync_start = 160 + 24,
  3084. .vsync_end = 160 + 24 + 10,
  3085. .vtotal = 160 + 24 + 10 + 6,
  3086. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
  3087. },
  3088. };
  3089. static const struct panel_desc sharp_ls020b1dd01d = {
  3090. .modes = sharp_ls020b1dd01d_modes,
  3091. .num_modes = ARRAY_SIZE(sharp_ls020b1dd01d_modes),
  3092. .bpc = 6,
  3093. .size = {
  3094. .width = 42,
  3095. .height = 28,
  3096. },
  3097. .bus_format = MEDIA_BUS_FMT_RGB565_1X16,
  3098. .bus_flags = DRM_BUS_FLAG_DE_HIGH
  3099. | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE
  3100. | DRM_BUS_FLAG_SHARP_SIGNALS,
  3101. };
  3102. static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
  3103. .clock = 33300,
  3104. .hdisplay = 800,
  3105. .hsync_start = 800 + 1,
  3106. .hsync_end = 800 + 1 + 64,
  3107. .htotal = 800 + 1 + 64 + 64,
  3108. .vdisplay = 480,
  3109. .vsync_start = 480 + 1,
  3110. .vsync_end = 480 + 1 + 23,
  3111. .vtotal = 480 + 1 + 23 + 22,
  3112. };
  3113. static const struct panel_desc shelly_sca07010_bfn_lnn = {
  3114. .modes = &shelly_sca07010_bfn_lnn_mode,
  3115. .num_modes = 1,
  3116. .size = {
  3117. .width = 152,
  3118. .height = 91,
  3119. },
  3120. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  3121. };
  3122. static const struct drm_display_mode starry_kr070pe2t_mode = {
  3123. .clock = 33000,
  3124. .hdisplay = 800,
  3125. .hsync_start = 800 + 209,
  3126. .hsync_end = 800 + 209 + 1,
  3127. .htotal = 800 + 209 + 1 + 45,
  3128. .vdisplay = 480,
  3129. .vsync_start = 480 + 22,
  3130. .vsync_end = 480 + 22 + 1,
  3131. .vtotal = 480 + 22 + 1 + 22,
  3132. };
  3133. static const struct panel_desc starry_kr070pe2t = {
  3134. .modes = &starry_kr070pe2t_mode,
  3135. .num_modes = 1,
  3136. .bpc = 8,
  3137. .size = {
  3138. .width = 152,
  3139. .height = 86,
  3140. },
  3141. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3142. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  3143. .connector_type = DRM_MODE_CONNECTOR_DPI,
  3144. };
  3145. static const struct display_timing startek_kd070wvfpa_mode = {
  3146. .pixelclock = { 25200000, 27200000, 30500000 },
  3147. .hactive = { 800, 800, 800 },
  3148. .hfront_porch = { 19, 44, 115 },
  3149. .hback_porch = { 5, 16, 101 },
  3150. .hsync_len = { 1, 2, 100 },
  3151. .vactive = { 480, 480, 480 },
  3152. .vfront_porch = { 5, 43, 67 },
  3153. .vback_porch = { 5, 5, 67 },
  3154. .vsync_len = { 1, 2, 66 },
  3155. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  3156. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
  3157. DISPLAY_FLAGS_SYNC_POSEDGE,
  3158. };
  3159. static const struct panel_desc startek_kd070wvfpa = {
  3160. .timings = &startek_kd070wvfpa_mode,
  3161. .num_timings = 1,
  3162. .bpc = 8,
  3163. .size = {
  3164. .width = 152,
  3165. .height = 91,
  3166. },
  3167. .delay = {
  3168. .prepare = 20,
  3169. .enable = 200,
  3170. .disable = 200,
  3171. },
  3172. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3173. .connector_type = DRM_MODE_CONNECTOR_DPI,
  3174. .bus_flags = DRM_BUS_FLAG_DE_HIGH |
  3175. DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
  3176. DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
  3177. };
  3178. static const struct display_timing tsd_tst043015cmhx_timing = {
  3179. .pixelclock = { 5000000, 9000000, 12000000 },
  3180. .hactive = { 480, 480, 480 },
  3181. .hfront_porch = { 4, 5, 65 },
  3182. .hback_porch = { 36, 40, 255 },
  3183. .hsync_len = { 1, 1, 1 },
  3184. .vactive = { 272, 272, 272 },
  3185. .vfront_porch = { 2, 8, 97 },
  3186. .vback_porch = { 3, 8, 31 },
  3187. .vsync_len = { 1, 1, 1 },
  3188. .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
  3189. DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE,
  3190. };
  3191. static const struct panel_desc tsd_tst043015cmhx = {
  3192. .timings = &tsd_tst043015cmhx_timing,
  3193. .num_timings = 1,
  3194. .bpc = 8,
  3195. .size = {
  3196. .width = 105,
  3197. .height = 67,
  3198. },
  3199. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3200. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  3201. };
  3202. static const struct drm_display_mode tfc_s9700rtwv43tr_01b_mode = {
  3203. .clock = 30000,
  3204. .hdisplay = 800,
  3205. .hsync_start = 800 + 39,
  3206. .hsync_end = 800 + 39 + 47,
  3207. .htotal = 800 + 39 + 47 + 39,
  3208. .vdisplay = 480,
  3209. .vsync_start = 480 + 13,
  3210. .vsync_end = 480 + 13 + 2,
  3211. .vtotal = 480 + 13 + 2 + 29,
  3212. };
  3213. static const struct panel_desc tfc_s9700rtwv43tr_01b = {
  3214. .modes = &tfc_s9700rtwv43tr_01b_mode,
  3215. .num_modes = 1,
  3216. .bpc = 8,
  3217. .size = {
  3218. .width = 155,
  3219. .height = 90,
  3220. },
  3221. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3222. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  3223. };
  3224. static const struct display_timing tianma_tm070jdhg30_timing = {
  3225. .pixelclock = { 62600000, 68200000, 78100000 },
  3226. .hactive = { 1280, 1280, 1280 },
  3227. .hfront_porch = { 15, 64, 159 },
  3228. .hback_porch = { 5, 5, 5 },
  3229. .hsync_len = { 1, 1, 256 },
  3230. .vactive = { 800, 800, 800 },
  3231. .vfront_porch = { 3, 40, 99 },
  3232. .vback_porch = { 2, 2, 2 },
  3233. .vsync_len = { 1, 1, 128 },
  3234. .flags = DISPLAY_FLAGS_DE_HIGH,
  3235. };
  3236. static const struct panel_desc tianma_tm070jdhg30 = {
  3237. .timings = &tianma_tm070jdhg30_timing,
  3238. .num_timings = 1,
  3239. .bpc = 8,
  3240. .size = {
  3241. .width = 151,
  3242. .height = 95,
  3243. },
  3244. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  3245. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  3246. };
  3247. static const struct panel_desc tianma_tm070jvhg33 = {
  3248. .timings = &tianma_tm070jdhg30_timing,
  3249. .num_timings = 1,
  3250. .bpc = 8,
  3251. .size = {
  3252. .width = 150,
  3253. .height = 94,
  3254. },
  3255. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  3256. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  3257. };
  3258. static const struct display_timing tianma_tm070rvhg71_timing = {
  3259. .pixelclock = { 27700000, 29200000, 39600000 },
  3260. .hactive = { 800, 800, 800 },
  3261. .hfront_porch = { 12, 40, 212 },
  3262. .hback_porch = { 88, 88, 88 },
  3263. .hsync_len = { 1, 1, 40 },
  3264. .vactive = { 480, 480, 480 },
  3265. .vfront_porch = { 1, 13, 88 },
  3266. .vback_porch = { 32, 32, 32 },
  3267. .vsync_len = { 1, 1, 3 },
  3268. .flags = DISPLAY_FLAGS_DE_HIGH,
  3269. };
  3270. static const struct panel_desc tianma_tm070rvhg71 = {
  3271. .timings = &tianma_tm070rvhg71_timing,
  3272. .num_timings = 1,
  3273. .bpc = 8,
  3274. .size = {
  3275. .width = 154,
  3276. .height = 86,
  3277. },
  3278. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  3279. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  3280. };
  3281. static const struct drm_display_mode ti_nspire_cx_lcd_mode[] = {
  3282. {
  3283. .clock = 10000,
  3284. .hdisplay = 320,
  3285. .hsync_start = 320 + 50,
  3286. .hsync_end = 320 + 50 + 6,
  3287. .htotal = 320 + 50 + 6 + 38,
  3288. .vdisplay = 240,
  3289. .vsync_start = 240 + 3,
  3290. .vsync_end = 240 + 3 + 1,
  3291. .vtotal = 240 + 3 + 1 + 17,
  3292. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  3293. },
  3294. };
  3295. static const struct panel_desc ti_nspire_cx_lcd_panel = {
  3296. .modes = ti_nspire_cx_lcd_mode,
  3297. .num_modes = 1,
  3298. .bpc = 8,
  3299. .size = {
  3300. .width = 65,
  3301. .height = 49,
  3302. },
  3303. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3304. .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
  3305. };
  3306. static const struct drm_display_mode ti_nspire_classic_lcd_mode[] = {
  3307. {
  3308. .clock = 10000,
  3309. .hdisplay = 320,
  3310. .hsync_start = 320 + 6,
  3311. .hsync_end = 320 + 6 + 6,
  3312. .htotal = 320 + 6 + 6 + 6,
  3313. .vdisplay = 240,
  3314. .vsync_start = 240 + 0,
  3315. .vsync_end = 240 + 0 + 1,
  3316. .vtotal = 240 + 0 + 1 + 0,
  3317. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  3318. },
  3319. };
  3320. static const struct panel_desc ti_nspire_classic_lcd_panel = {
  3321. .modes = ti_nspire_classic_lcd_mode,
  3322. .num_modes = 1,
  3323. /* The grayscale panel has 8 bit for the color .. Y (black) */
  3324. .bpc = 8,
  3325. .size = {
  3326. .width = 71,
  3327. .height = 53,
  3328. },
  3329. /* This is the grayscale bus format */
  3330. .bus_format = MEDIA_BUS_FMT_Y8_1X8,
  3331. .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  3332. };
  3333. static const struct drm_display_mode toshiba_lt089ac29000_mode = {
  3334. .clock = 79500,
  3335. .hdisplay = 1280,
  3336. .hsync_start = 1280 + 192,
  3337. .hsync_end = 1280 + 192 + 128,
  3338. .htotal = 1280 + 192 + 128 + 64,
  3339. .vdisplay = 768,
  3340. .vsync_start = 768 + 20,
  3341. .vsync_end = 768 + 20 + 7,
  3342. .vtotal = 768 + 20 + 7 + 3,
  3343. };
  3344. static const struct panel_desc toshiba_lt089ac29000 = {
  3345. .modes = &toshiba_lt089ac29000_mode,
  3346. .num_modes = 1,
  3347. .size = {
  3348. .width = 194,
  3349. .height = 116,
  3350. },
  3351. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
  3352. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  3353. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  3354. };
  3355. static const struct drm_display_mode tpk_f07a_0102_mode = {
  3356. .clock = 33260,
  3357. .hdisplay = 800,
  3358. .hsync_start = 800 + 40,
  3359. .hsync_end = 800 + 40 + 128,
  3360. .htotal = 800 + 40 + 128 + 88,
  3361. .vdisplay = 480,
  3362. .vsync_start = 480 + 10,
  3363. .vsync_end = 480 + 10 + 2,
  3364. .vtotal = 480 + 10 + 2 + 33,
  3365. };
  3366. static const struct panel_desc tpk_f07a_0102 = {
  3367. .modes = &tpk_f07a_0102_mode,
  3368. .num_modes = 1,
  3369. .size = {
  3370. .width = 152,
  3371. .height = 91,
  3372. },
  3373. .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
  3374. };
  3375. static const struct drm_display_mode tpk_f10a_0102_mode = {
  3376. .clock = 45000,
  3377. .hdisplay = 1024,
  3378. .hsync_start = 1024 + 176,
  3379. .hsync_end = 1024 + 176 + 5,
  3380. .htotal = 1024 + 176 + 5 + 88,
  3381. .vdisplay = 600,
  3382. .vsync_start = 600 + 20,
  3383. .vsync_end = 600 + 20 + 5,
  3384. .vtotal = 600 + 20 + 5 + 25,
  3385. };
  3386. static const struct panel_desc tpk_f10a_0102 = {
  3387. .modes = &tpk_f10a_0102_mode,
  3388. .num_modes = 1,
  3389. .size = {
  3390. .width = 223,
  3391. .height = 125,
  3392. },
  3393. };
  3394. static const struct display_timing urt_umsh_8596md_timing = {
  3395. .pixelclock = { 33260000, 33260000, 33260000 },
  3396. .hactive = { 800, 800, 800 },
  3397. .hfront_porch = { 41, 41, 41 },
  3398. .hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
  3399. .hsync_len = { 71, 128, 128 },
  3400. .vactive = { 480, 480, 480 },
  3401. .vfront_porch = { 10, 10, 10 },
  3402. .vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
  3403. .vsync_len = { 2, 2, 2 },
  3404. .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
  3405. DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
  3406. };
  3407. static const struct panel_desc urt_umsh_8596md_lvds = {
  3408. .timings = &urt_umsh_8596md_timing,
  3409. .num_timings = 1,
  3410. .bpc = 6,
  3411. .size = {
  3412. .width = 152,
  3413. .height = 91,
  3414. },
  3415. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  3416. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  3417. };
  3418. static const struct panel_desc urt_umsh_8596md_parallel = {
  3419. .timings = &urt_umsh_8596md_timing,
  3420. .num_timings = 1,
  3421. .bpc = 6,
  3422. .size = {
  3423. .width = 152,
  3424. .height = 91,
  3425. },
  3426. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  3427. };
  3428. static const struct drm_display_mode vivax_tpc9150_panel_mode = {
  3429. .clock = 60000,
  3430. .hdisplay = 1024,
  3431. .hsync_start = 1024 + 160,
  3432. .hsync_end = 1024 + 160 + 100,
  3433. .htotal = 1024 + 160 + 100 + 60,
  3434. .vdisplay = 600,
  3435. .vsync_start = 600 + 12,
  3436. .vsync_end = 600 + 12 + 10,
  3437. .vtotal = 600 + 12 + 10 + 13,
  3438. };
  3439. static const struct panel_desc vivax_tpc9150_panel = {
  3440. .modes = &vivax_tpc9150_panel_mode,
  3441. .num_modes = 1,
  3442. .bpc = 6,
  3443. .size = {
  3444. .width = 200,
  3445. .height = 115,
  3446. },
  3447. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  3448. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  3449. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  3450. };
  3451. static const struct drm_display_mode vl050_8048nt_c01_mode = {
  3452. .clock = 33333,
  3453. .hdisplay = 800,
  3454. .hsync_start = 800 + 210,
  3455. .hsync_end = 800 + 210 + 20,
  3456. .htotal = 800 + 210 + 20 + 46,
  3457. .vdisplay = 480,
  3458. .vsync_start = 480 + 22,
  3459. .vsync_end = 480 + 22 + 10,
  3460. .vtotal = 480 + 22 + 10 + 23,
  3461. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  3462. };
  3463. static const struct panel_desc vl050_8048nt_c01 = {
  3464. .modes = &vl050_8048nt_c01_mode,
  3465. .num_modes = 1,
  3466. .bpc = 8,
  3467. .size = {
  3468. .width = 120,
  3469. .height = 76,
  3470. },
  3471. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3472. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
  3473. };
  3474. static const struct drm_display_mode winstar_wf35ltiacd_mode = {
  3475. .clock = 6410,
  3476. .hdisplay = 320,
  3477. .hsync_start = 320 + 20,
  3478. .hsync_end = 320 + 20 + 30,
  3479. .htotal = 320 + 20 + 30 + 38,
  3480. .vdisplay = 240,
  3481. .vsync_start = 240 + 4,
  3482. .vsync_end = 240 + 4 + 3,
  3483. .vtotal = 240 + 4 + 3 + 15,
  3484. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  3485. };
  3486. static const struct panel_desc winstar_wf35ltiacd = {
  3487. .modes = &winstar_wf35ltiacd_mode,
  3488. .num_modes = 1,
  3489. .bpc = 8,
  3490. .size = {
  3491. .width = 70,
  3492. .height = 53,
  3493. },
  3494. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3495. };
  3496. static const struct drm_display_mode yes_optoelectronics_ytc700tlag_05_201c_mode = {
  3497. .clock = 51200,
  3498. .hdisplay = 1024,
  3499. .hsync_start = 1024 + 100,
  3500. .hsync_end = 1024 + 100 + 100,
  3501. .htotal = 1024 + 100 + 100 + 120,
  3502. .vdisplay = 600,
  3503. .vsync_start = 600 + 10,
  3504. .vsync_end = 600 + 10 + 10,
  3505. .vtotal = 600 + 10 + 10 + 15,
  3506. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  3507. };
  3508. static const struct panel_desc yes_optoelectronics_ytc700tlag_05_201c = {
  3509. .modes = &yes_optoelectronics_ytc700tlag_05_201c_mode,
  3510. .num_modes = 1,
  3511. .bpc = 8,
  3512. .size = {
  3513. .width = 154,
  3514. .height = 90,
  3515. },
  3516. .bus_flags = DRM_BUS_FLAG_DE_HIGH,
  3517. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  3518. .connector_type = DRM_MODE_CONNECTOR_LVDS,
  3519. };
  3520. static const struct drm_display_mode arm_rtsm_mode[] = {
  3521. {
  3522. .clock = 65000,
  3523. .hdisplay = 1024,
  3524. .hsync_start = 1024 + 24,
  3525. .hsync_end = 1024 + 24 + 136,
  3526. .htotal = 1024 + 24 + 136 + 160,
  3527. .vdisplay = 768,
  3528. .vsync_start = 768 + 3,
  3529. .vsync_end = 768 + 3 + 6,
  3530. .vtotal = 768 + 3 + 6 + 29,
  3531. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  3532. },
  3533. };
  3534. static const struct panel_desc arm_rtsm = {
  3535. .modes = arm_rtsm_mode,
  3536. .num_modes = 1,
  3537. .bpc = 8,
  3538. .size = {
  3539. .width = 400,
  3540. .height = 300,
  3541. },
  3542. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  3543. };
  3544. static const struct of_device_id platform_of_match[] = {
  3545. {
  3546. .compatible = "ampire,am-1280800n3tzqw-t00h",
  3547. .data = &ampire_am_1280800n3tzqw_t00h,
  3548. }, {
  3549. .compatible = "ampire,am-480272h3tmqw-t01h",
  3550. .data = &ampire_am_480272h3tmqw_t01h,
  3551. }, {
  3552. .compatible = "ampire,am800480r3tmqwa1h",
  3553. .data = &ampire_am800480r3tmqwa1h,
  3554. }, {
  3555. .compatible = "ampire,am800600p5tmqw-tb8h",
  3556. .data = &ampire_am800600p5tmqwtb8h,
  3557. }, {
  3558. .compatible = "arm,rtsm-display",
  3559. .data = &arm_rtsm,
  3560. }, {
  3561. .compatible = "armadeus,st0700-adapt",
  3562. .data = &armadeus_st0700_adapt,
  3563. }, {
  3564. .compatible = "auo,b101aw03",
  3565. .data = &auo_b101aw03,
  3566. }, {
  3567. .compatible = "auo,b101xtn01",
  3568. .data = &auo_b101xtn01,
  3569. }, {
  3570. .compatible = "auo,g070vvn01",
  3571. .data = &auo_g070vvn01,
  3572. }, {
  3573. .compatible = "auo,g101evn010",
  3574. .data = &auo_g101evn010,
  3575. }, {
  3576. .compatible = "auo,g104sn02",
  3577. .data = &auo_g104sn02,
  3578. }, {
  3579. .compatible = "auo,g121ean01",
  3580. .data = &auo_g121ean01,
  3581. }, {
  3582. .compatible = "auo,g133han01",
  3583. .data = &auo_g133han01,
  3584. }, {
  3585. .compatible = "auo,g156xtn01",
  3586. .data = &auo_g156xtn01,
  3587. }, {
  3588. .compatible = "auo,g185han01",
  3589. .data = &auo_g185han01,
  3590. }, {
  3591. .compatible = "auo,g190ean01",
  3592. .data = &auo_g190ean01,
  3593. }, {
  3594. .compatible = "auo,p320hvn03",
  3595. .data = &auo_p320hvn03,
  3596. }, {
  3597. .compatible = "auo,t215hvn01",
  3598. .data = &auo_t215hvn01,
  3599. }, {
  3600. .compatible = "avic,tm070ddh03",
  3601. .data = &avic_tm070ddh03,
  3602. }, {
  3603. .compatible = "bananapi,s070wv20-ct16",
  3604. .data = &bananapi_s070wv20_ct16,
  3605. }, {
  3606. .compatible = "boe,hv070wsa-100",
  3607. .data = &boe_hv070wsa
  3608. }, {
  3609. .compatible = "cdtech,s043wq26h-ct7",
  3610. .data = &cdtech_s043wq26h_ct7,
  3611. }, {
  3612. .compatible = "cdtech,s070pws19hp-fc21",
  3613. .data = &cdtech_s070pws19hp_fc21,
  3614. }, {
  3615. .compatible = "cdtech,s070swv29hg-dc44",
  3616. .data = &cdtech_s070swv29hg_dc44,
  3617. }, {
  3618. .compatible = "cdtech,s070wv95-ct16",
  3619. .data = &cdtech_s070wv95_ct16,
  3620. }, {
  3621. .compatible = "chefree,ch101olhlwh-002",
  3622. .data = &chefree_ch101olhlwh_002,
  3623. }, {
  3624. .compatible = "chunghwa,claa070wp03xg",
  3625. .data = &chunghwa_claa070wp03xg,
  3626. }, {
  3627. .compatible = "chunghwa,claa101wa01a",
  3628. .data = &chunghwa_claa101wa01a
  3629. }, {
  3630. .compatible = "chunghwa,claa101wb01",
  3631. .data = &chunghwa_claa101wb01
  3632. }, {
  3633. .compatible = "dataimage,fg040346dsswbg04",
  3634. .data = &dataimage_fg040346dsswbg04,
  3635. }, {
  3636. .compatible = "dataimage,fg1001l0dsswmg01",
  3637. .data = &dataimage_fg1001l0dsswmg01,
  3638. }, {
  3639. .compatible = "dataimage,scf0700c48ggu18",
  3640. .data = &dataimage_scf0700c48ggu18,
  3641. }, {
  3642. .compatible = "dlc,dlc0700yzg-1",
  3643. .data = &dlc_dlc0700yzg_1,
  3644. }, {
  3645. .compatible = "dlc,dlc1010gig",
  3646. .data = &dlc_dlc1010gig,
  3647. }, {
  3648. .compatible = "edt,et035012dm6",
  3649. .data = &edt_et035012dm6,
  3650. }, {
  3651. .compatible = "edt,etm0350g0dh6",
  3652. .data = &edt_etm0350g0dh6,
  3653. }, {
  3654. .compatible = "edt,etm043080dh6gp",
  3655. .data = &edt_etm043080dh6gp,
  3656. }, {
  3657. .compatible = "edt,etm0430g0dh6",
  3658. .data = &edt_etm0430g0dh6,
  3659. }, {
  3660. .compatible = "edt,et057090dhu",
  3661. .data = &edt_et057090dhu,
  3662. }, {
  3663. .compatible = "edt,et070080dh6",
  3664. .data = &edt_etm0700g0dh6,
  3665. }, {
  3666. .compatible = "edt,etm0700g0dh6",
  3667. .data = &edt_etm0700g0dh6,
  3668. }, {
  3669. .compatible = "edt,etm0700g0bdh6",
  3670. .data = &edt_etm0700g0bdh6,
  3671. }, {
  3672. .compatible = "edt,etm0700g0edh6",
  3673. .data = &edt_etm0700g0bdh6,
  3674. }, {
  3675. .compatible = "edt,etml0700y5dha",
  3676. .data = &edt_etml0700y5dha,
  3677. }, {
  3678. .compatible = "edt,etmv570g2dhu",
  3679. .data = &edt_etmv570g2dhu,
  3680. }, {
  3681. .compatible = "eink,vb3300-kca",
  3682. .data = &eink_vb3300_kca,
  3683. }, {
  3684. .compatible = "evervision,vgg804821",
  3685. .data = &evervision_vgg804821,
  3686. }, {
  3687. .compatible = "foxlink,fl500wvr00-a0t",
  3688. .data = &foxlink_fl500wvr00_a0t,
  3689. }, {
  3690. .compatible = "frida,frd350h54004",
  3691. .data = &frida_frd350h54004,
  3692. }, {
  3693. .compatible = "friendlyarm,hd702e",
  3694. .data = &friendlyarm_hd702e,
  3695. }, {
  3696. .compatible = "giantplus,gpg482739qs5",
  3697. .data = &giantplus_gpg482739qs5
  3698. }, {
  3699. .compatible = "giantplus,gpm940b0",
  3700. .data = &giantplus_gpm940b0,
  3701. }, {
  3702. .compatible = "hannstar,hsd070pww1",
  3703. .data = &hannstar_hsd070pww1,
  3704. }, {
  3705. .compatible = "hannstar,hsd100pxn1",
  3706. .data = &hannstar_hsd100pxn1,
  3707. }, {
  3708. .compatible = "hannstar,hsd101pww2",
  3709. .data = &hannstar_hsd101pww2,
  3710. }, {
  3711. .compatible = "hit,tx23d38vm0caa",
  3712. .data = &hitachi_tx23d38vm0caa
  3713. }, {
  3714. .compatible = "innolux,at043tn24",
  3715. .data = &innolux_at043tn24,
  3716. }, {
  3717. .compatible = "innolux,at070tn92",
  3718. .data = &innolux_at070tn92,
  3719. }, {
  3720. .compatible = "innolux,g070y2-l01",
  3721. .data = &innolux_g070y2_l01,
  3722. }, {
  3723. .compatible = "innolux,g070y2-t02",
  3724. .data = &innolux_g070y2_t02,
  3725. }, {
  3726. .compatible = "innolux,g101ice-l01",
  3727. .data = &innolux_g101ice_l01
  3728. }, {
  3729. .compatible = "innolux,g121i1-l01",
  3730. .data = &innolux_g121i1_l01
  3731. }, {
  3732. .compatible = "innolux,g121x1-l03",
  3733. .data = &innolux_g121x1_l03,
  3734. }, {
  3735. .compatible = "innolux,n156bge-l21",
  3736. .data = &innolux_n156bge_l21,
  3737. }, {
  3738. .compatible = "innolux,zj070na-01p",
  3739. .data = &innolux_zj070na_01p,
  3740. }, {
  3741. .compatible = "koe,tx14d24vm1bpa",
  3742. .data = &koe_tx14d24vm1bpa,
  3743. }, {
  3744. .compatible = "koe,tx26d202vm0bwa",
  3745. .data = &koe_tx26d202vm0bwa,
  3746. }, {
  3747. .compatible = "koe,tx31d200vm0baa",
  3748. .data = &koe_tx31d200vm0baa,
  3749. }, {
  3750. .compatible = "kyo,tcg121xglp",
  3751. .data = &kyo_tcg121xglp,
  3752. }, {
  3753. .compatible = "lemaker,bl035-rgb-002",
  3754. .data = &lemaker_bl035_rgb_002,
  3755. }, {
  3756. .compatible = "lg,lb070wv8",
  3757. .data = &lg_lb070wv8,
  3758. }, {
  3759. .compatible = "logicpd,type28",
  3760. .data = &logicpd_type_28,
  3761. }, {
  3762. .compatible = "logictechno,lt161010-2nhc",
  3763. .data = &logictechno_lt161010_2nh,
  3764. }, {
  3765. .compatible = "logictechno,lt161010-2nhr",
  3766. .data = &logictechno_lt161010_2nh,
  3767. }, {
  3768. .compatible = "logictechno,lt170410-2whc",
  3769. .data = &logictechno_lt170410_2whc,
  3770. }, {
  3771. .compatible = "logictechno,lttd800480070-l2rt",
  3772. .data = &logictechno_lttd800480070_l2rt,
  3773. }, {
  3774. .compatible = "logictechno,lttd800480070-l6wh-rt",
  3775. .data = &logictechno_lttd800480070_l6wh_rt,
  3776. }, {
  3777. .compatible = "mitsubishi,aa070mc01-ca1",
  3778. .data = &mitsubishi_aa070mc01,
  3779. }, {
  3780. .compatible = "multi-inno,mi0700s4t-6",
  3781. .data = &multi_inno_mi0700s4t_6,
  3782. }, {
  3783. .compatible = "multi-inno,mi0800ft-9",
  3784. .data = &multi_inno_mi0800ft_9,
  3785. }, {
  3786. .compatible = "multi-inno,mi1010ait-1cp",
  3787. .data = &multi_inno_mi1010ait_1cp,
  3788. }, {
  3789. .compatible = "nec,nl12880bc20-05",
  3790. .data = &nec_nl12880bc20_05,
  3791. }, {
  3792. .compatible = "nec,nl4827hc19-05b",
  3793. .data = &nec_nl4827hc19_05b,
  3794. }, {
  3795. .compatible = "netron-dy,e231732",
  3796. .data = &netron_dy_e231732,
  3797. }, {
  3798. .compatible = "newhaven,nhd-4.3-480272ef-atxl",
  3799. .data = &newhaven_nhd_43_480272ef_atxl,
  3800. }, {
  3801. .compatible = "nlt,nl192108ac18-02d",
  3802. .data = &nlt_nl192108ac18_02d,
  3803. }, {
  3804. .compatible = "nvd,9128",
  3805. .data = &nvd_9128,
  3806. }, {
  3807. .compatible = "okaya,rs800480t-7x0gp",
  3808. .data = &okaya_rs800480t_7x0gp,
  3809. }, {
  3810. .compatible = "olimex,lcd-olinuxino-43-ts",
  3811. .data = &olimex_lcd_olinuxino_43ts,
  3812. }, {
  3813. .compatible = "ontat,yx700wv03",
  3814. .data = &ontat_yx700wv03,
  3815. }, {
  3816. .compatible = "ortustech,com37h3m05dtc",
  3817. .data = &ortustech_com37h3m,
  3818. }, {
  3819. .compatible = "ortustech,com37h3m99dtc",
  3820. .data = &ortustech_com37h3m,
  3821. }, {
  3822. .compatible = "ortustech,com43h4m85ulc",
  3823. .data = &ortustech_com43h4m85ulc,
  3824. }, {
  3825. .compatible = "osddisplays,osd070t1718-19ts",
  3826. .data = &osddisplays_osd070t1718_19ts,
  3827. }, {
  3828. .compatible = "pda,91-00156-a0",
  3829. .data = &pda_91_00156_a0,
  3830. }, {
  3831. .compatible = "powertip,ph800480t013-idf02",
  3832. .data = &powertip_ph800480t013_idf02,
  3833. }, {
  3834. .compatible = "qiaodian,qd43003c0-40",
  3835. .data = &qd43003c0_40,
  3836. }, {
  3837. .compatible = "qishenglong,gopher2b-lcd",
  3838. .data = &qishenglong_gopher2b_lcd,
  3839. }, {
  3840. .compatible = "rocktech,rk070er9427",
  3841. .data = &rocktech_rk070er9427,
  3842. }, {
  3843. .compatible = "rocktech,rk101ii01d-ct",
  3844. .data = &rocktech_rk101ii01d_ct,
  3845. }, {
  3846. .compatible = "samsung,ltl101al01",
  3847. .data = &samsung_ltl101al01,
  3848. }, {
  3849. .compatible = "samsung,ltn101nt05",
  3850. .data = &samsung_ltn101nt05,
  3851. }, {
  3852. .compatible = "satoz,sat050at40h12r2",
  3853. .data = &satoz_sat050at40h12r2,
  3854. }, {
  3855. .compatible = "sharp,lq035q7db03",
  3856. .data = &sharp_lq035q7db03,
  3857. }, {
  3858. .compatible = "sharp,lq070y3dg3b",
  3859. .data = &sharp_lq070y3dg3b,
  3860. }, {
  3861. .compatible = "sharp,lq101k1ly04",
  3862. .data = &sharp_lq101k1ly04,
  3863. }, {
  3864. .compatible = "sharp,ls020b1dd01d",
  3865. .data = &sharp_ls020b1dd01d,
  3866. }, {
  3867. .compatible = "shelly,sca07010-bfn-lnn",
  3868. .data = &shelly_sca07010_bfn_lnn,
  3869. }, {
  3870. .compatible = "starry,kr070pe2t",
  3871. .data = &starry_kr070pe2t,
  3872. }, {
  3873. .compatible = "startek,kd070wvfpa",
  3874. .data = &startek_kd070wvfpa,
  3875. }, {
  3876. .compatible = "team-source-display,tst043015cmhx",
  3877. .data = &tsd_tst043015cmhx,
  3878. }, {
  3879. .compatible = "tfc,s9700rtwv43tr-01b",
  3880. .data = &tfc_s9700rtwv43tr_01b,
  3881. }, {
  3882. .compatible = "tianma,tm070jdhg30",
  3883. .data = &tianma_tm070jdhg30,
  3884. }, {
  3885. .compatible = "tianma,tm070jvhg33",
  3886. .data = &tianma_tm070jvhg33,
  3887. }, {
  3888. .compatible = "tianma,tm070rvhg71",
  3889. .data = &tianma_tm070rvhg71,
  3890. }, {
  3891. .compatible = "ti,nspire-cx-lcd-panel",
  3892. .data = &ti_nspire_cx_lcd_panel,
  3893. }, {
  3894. .compatible = "ti,nspire-classic-lcd-panel",
  3895. .data = &ti_nspire_classic_lcd_panel,
  3896. }, {
  3897. .compatible = "toshiba,lt089ac29000",
  3898. .data = &toshiba_lt089ac29000,
  3899. }, {
  3900. .compatible = "tpk,f07a-0102",
  3901. .data = &tpk_f07a_0102,
  3902. }, {
  3903. .compatible = "tpk,f10a-0102",
  3904. .data = &tpk_f10a_0102,
  3905. }, {
  3906. .compatible = "urt,umsh-8596md-t",
  3907. .data = &urt_umsh_8596md_parallel,
  3908. }, {
  3909. .compatible = "urt,umsh-8596md-1t",
  3910. .data = &urt_umsh_8596md_parallel,
  3911. }, {
  3912. .compatible = "urt,umsh-8596md-7t",
  3913. .data = &urt_umsh_8596md_parallel,
  3914. }, {
  3915. .compatible = "urt,umsh-8596md-11t",
  3916. .data = &urt_umsh_8596md_lvds,
  3917. }, {
  3918. .compatible = "urt,umsh-8596md-19t",
  3919. .data = &urt_umsh_8596md_lvds,
  3920. }, {
  3921. .compatible = "urt,umsh-8596md-20t",
  3922. .data = &urt_umsh_8596md_parallel,
  3923. }, {
  3924. .compatible = "vivax,tpc9150-panel",
  3925. .data = &vivax_tpc9150_panel,
  3926. }, {
  3927. .compatible = "vxt,vl050-8048nt-c01",
  3928. .data = &vl050_8048nt_c01,
  3929. }, {
  3930. .compatible = "winstar,wf35ltiacd",
  3931. .data = &winstar_wf35ltiacd,
  3932. }, {
  3933. .compatible = "yes-optoelectronics,ytc700tlag-05-201c",
  3934. .data = &yes_optoelectronics_ytc700tlag_05_201c,
  3935. }, {
  3936. /* Must be the last entry */
  3937. .compatible = "panel-dpi",
  3938. .data = &panel_dpi,
  3939. }, {
  3940. /* sentinel */
  3941. }
  3942. };
  3943. MODULE_DEVICE_TABLE(of, platform_of_match);
  3944. static int panel_simple_platform_probe(struct platform_device *pdev)
  3945. {
  3946. const struct of_device_id *id;
  3947. id = of_match_node(platform_of_match, pdev->dev.of_node);
  3948. if (!id)
  3949. return -ENODEV;
  3950. return panel_simple_probe(&pdev->dev, id->data);
  3951. }
  3952. static int panel_simple_platform_remove(struct platform_device *pdev)
  3953. {
  3954. panel_simple_remove(&pdev->dev);
  3955. return 0;
  3956. }
  3957. static void panel_simple_platform_shutdown(struct platform_device *pdev)
  3958. {
  3959. panel_simple_shutdown(&pdev->dev);
  3960. }
  3961. static const struct dev_pm_ops panel_simple_pm_ops = {
  3962. SET_RUNTIME_PM_OPS(panel_simple_suspend, panel_simple_resume, NULL)
  3963. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  3964. pm_runtime_force_resume)
  3965. };
  3966. static struct platform_driver panel_simple_platform_driver = {
  3967. .driver = {
  3968. .name = "panel-simple",
  3969. .of_match_table = platform_of_match,
  3970. .pm = &panel_simple_pm_ops,
  3971. },
  3972. .probe = panel_simple_platform_probe,
  3973. .remove = panel_simple_platform_remove,
  3974. .shutdown = panel_simple_platform_shutdown,
  3975. };
  3976. struct panel_desc_dsi {
  3977. struct panel_desc desc;
  3978. unsigned long flags;
  3979. enum mipi_dsi_pixel_format format;
  3980. unsigned int lanes;
  3981. };
  3982. static const struct drm_display_mode auo_b080uan01_mode = {
  3983. .clock = 154500,
  3984. .hdisplay = 1200,
  3985. .hsync_start = 1200 + 62,
  3986. .hsync_end = 1200 + 62 + 4,
  3987. .htotal = 1200 + 62 + 4 + 62,
  3988. .vdisplay = 1920,
  3989. .vsync_start = 1920 + 9,
  3990. .vsync_end = 1920 + 9 + 2,
  3991. .vtotal = 1920 + 9 + 2 + 8,
  3992. };
  3993. static const struct panel_desc_dsi auo_b080uan01 = {
  3994. .desc = {
  3995. .modes = &auo_b080uan01_mode,
  3996. .num_modes = 1,
  3997. .bpc = 8,
  3998. .size = {
  3999. .width = 108,
  4000. .height = 272,
  4001. },
  4002. .connector_type = DRM_MODE_CONNECTOR_DSI,
  4003. },
  4004. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  4005. .format = MIPI_DSI_FMT_RGB888,
  4006. .lanes = 4,
  4007. };
  4008. static const struct drm_display_mode boe_tv080wum_nl0_mode = {
  4009. .clock = 160000,
  4010. .hdisplay = 1200,
  4011. .hsync_start = 1200 + 120,
  4012. .hsync_end = 1200 + 120 + 20,
  4013. .htotal = 1200 + 120 + 20 + 21,
  4014. .vdisplay = 1920,
  4015. .vsync_start = 1920 + 21,
  4016. .vsync_end = 1920 + 21 + 3,
  4017. .vtotal = 1920 + 21 + 3 + 18,
  4018. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  4019. };
  4020. static const struct panel_desc_dsi boe_tv080wum_nl0 = {
  4021. .desc = {
  4022. .modes = &boe_tv080wum_nl0_mode,
  4023. .num_modes = 1,
  4024. .size = {
  4025. .width = 107,
  4026. .height = 172,
  4027. },
  4028. .connector_type = DRM_MODE_CONNECTOR_DSI,
  4029. },
  4030. .flags = MIPI_DSI_MODE_VIDEO |
  4031. MIPI_DSI_MODE_VIDEO_BURST |
  4032. MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
  4033. .format = MIPI_DSI_FMT_RGB888,
  4034. .lanes = 4,
  4035. };
  4036. static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
  4037. .clock = 71000,
  4038. .hdisplay = 800,
  4039. .hsync_start = 800 + 32,
  4040. .hsync_end = 800 + 32 + 1,
  4041. .htotal = 800 + 32 + 1 + 57,
  4042. .vdisplay = 1280,
  4043. .vsync_start = 1280 + 28,
  4044. .vsync_end = 1280 + 28 + 1,
  4045. .vtotal = 1280 + 28 + 1 + 14,
  4046. };
  4047. static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
  4048. .desc = {
  4049. .modes = &lg_ld070wx3_sl01_mode,
  4050. .num_modes = 1,
  4051. .bpc = 8,
  4052. .size = {
  4053. .width = 94,
  4054. .height = 151,
  4055. },
  4056. .connector_type = DRM_MODE_CONNECTOR_DSI,
  4057. },
  4058. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  4059. .format = MIPI_DSI_FMT_RGB888,
  4060. .lanes = 4,
  4061. };
  4062. static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
  4063. .clock = 67000,
  4064. .hdisplay = 720,
  4065. .hsync_start = 720 + 12,
  4066. .hsync_end = 720 + 12 + 4,
  4067. .htotal = 720 + 12 + 4 + 112,
  4068. .vdisplay = 1280,
  4069. .vsync_start = 1280 + 8,
  4070. .vsync_end = 1280 + 8 + 4,
  4071. .vtotal = 1280 + 8 + 4 + 12,
  4072. };
  4073. static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
  4074. .desc = {
  4075. .modes = &lg_lh500wx1_sd03_mode,
  4076. .num_modes = 1,
  4077. .bpc = 8,
  4078. .size = {
  4079. .width = 62,
  4080. .height = 110,
  4081. },
  4082. .connector_type = DRM_MODE_CONNECTOR_DSI,
  4083. },
  4084. .flags = MIPI_DSI_MODE_VIDEO,
  4085. .format = MIPI_DSI_FMT_RGB888,
  4086. .lanes = 4,
  4087. };
  4088. static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
  4089. .clock = 157200,
  4090. .hdisplay = 1920,
  4091. .hsync_start = 1920 + 154,
  4092. .hsync_end = 1920 + 154 + 16,
  4093. .htotal = 1920 + 154 + 16 + 32,
  4094. .vdisplay = 1200,
  4095. .vsync_start = 1200 + 17,
  4096. .vsync_end = 1200 + 17 + 2,
  4097. .vtotal = 1200 + 17 + 2 + 16,
  4098. };
  4099. static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
  4100. .desc = {
  4101. .modes = &panasonic_vvx10f004b00_mode,
  4102. .num_modes = 1,
  4103. .bpc = 8,
  4104. .size = {
  4105. .width = 217,
  4106. .height = 136,
  4107. },
  4108. .connector_type = DRM_MODE_CONNECTOR_DSI,
  4109. },
  4110. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
  4111. MIPI_DSI_CLOCK_NON_CONTINUOUS,
  4112. .format = MIPI_DSI_FMT_RGB888,
  4113. .lanes = 4,
  4114. };
  4115. static const struct drm_display_mode lg_acx467akm_7_mode = {
  4116. .clock = 150000,
  4117. .hdisplay = 1080,
  4118. .hsync_start = 1080 + 2,
  4119. .hsync_end = 1080 + 2 + 2,
  4120. .htotal = 1080 + 2 + 2 + 2,
  4121. .vdisplay = 1920,
  4122. .vsync_start = 1920 + 2,
  4123. .vsync_end = 1920 + 2 + 2,
  4124. .vtotal = 1920 + 2 + 2 + 2,
  4125. };
  4126. static const struct panel_desc_dsi lg_acx467akm_7 = {
  4127. .desc = {
  4128. .modes = &lg_acx467akm_7_mode,
  4129. .num_modes = 1,
  4130. .bpc = 8,
  4131. .size = {
  4132. .width = 62,
  4133. .height = 110,
  4134. },
  4135. .connector_type = DRM_MODE_CONNECTOR_DSI,
  4136. },
  4137. .flags = 0,
  4138. .format = MIPI_DSI_FMT_RGB888,
  4139. .lanes = 4,
  4140. };
  4141. static const struct drm_display_mode osd101t2045_53ts_mode = {
  4142. .clock = 154500,
  4143. .hdisplay = 1920,
  4144. .hsync_start = 1920 + 112,
  4145. .hsync_end = 1920 + 112 + 16,
  4146. .htotal = 1920 + 112 + 16 + 32,
  4147. .vdisplay = 1200,
  4148. .vsync_start = 1200 + 16,
  4149. .vsync_end = 1200 + 16 + 2,
  4150. .vtotal = 1200 + 16 + 2 + 16,
  4151. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  4152. };
  4153. static const struct panel_desc_dsi osd101t2045_53ts = {
  4154. .desc = {
  4155. .modes = &osd101t2045_53ts_mode,
  4156. .num_modes = 1,
  4157. .bpc = 8,
  4158. .size = {
  4159. .width = 217,
  4160. .height = 136,
  4161. },
  4162. .connector_type = DRM_MODE_CONNECTOR_DSI,
  4163. },
  4164. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
  4165. MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
  4166. MIPI_DSI_MODE_NO_EOT_PACKET,
  4167. .format = MIPI_DSI_FMT_RGB888,
  4168. .lanes = 4,
  4169. };
  4170. static const struct of_device_id dsi_of_match[] = {
  4171. {
  4172. .compatible = "auo,b080uan01",
  4173. .data = &auo_b080uan01
  4174. }, {
  4175. .compatible = "boe,tv080wum-nl0",
  4176. .data = &boe_tv080wum_nl0
  4177. }, {
  4178. .compatible = "lg,ld070wx3-sl01",
  4179. .data = &lg_ld070wx3_sl01
  4180. }, {
  4181. .compatible = "lg,lh500wx1-sd03",
  4182. .data = &lg_lh500wx1_sd03
  4183. }, {
  4184. .compatible = "panasonic,vvx10f004b00",
  4185. .data = &panasonic_vvx10f004b00
  4186. }, {
  4187. .compatible = "lg,acx467akm-7",
  4188. .data = &lg_acx467akm_7
  4189. }, {
  4190. .compatible = "osddisplays,osd101t2045-53ts",
  4191. .data = &osd101t2045_53ts
  4192. }, {
  4193. /* sentinel */
  4194. }
  4195. };
  4196. MODULE_DEVICE_TABLE(of, dsi_of_match);
  4197. static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
  4198. {
  4199. const struct panel_desc_dsi *desc;
  4200. const struct of_device_id *id;
  4201. int err;
  4202. id = of_match_node(dsi_of_match, dsi->dev.of_node);
  4203. if (!id)
  4204. return -ENODEV;
  4205. desc = id->data;
  4206. err = panel_simple_probe(&dsi->dev, &desc->desc);
  4207. if (err < 0)
  4208. return err;
  4209. dsi->mode_flags = desc->flags;
  4210. dsi->format = desc->format;
  4211. dsi->lanes = desc->lanes;
  4212. err = mipi_dsi_attach(dsi);
  4213. if (err) {
  4214. struct panel_simple *panel = mipi_dsi_get_drvdata(dsi);
  4215. drm_panel_remove(&panel->base);
  4216. }
  4217. return err;
  4218. }
  4219. static void panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
  4220. {
  4221. int err;
  4222. err = mipi_dsi_detach(dsi);
  4223. if (err < 0)
  4224. dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
  4225. panel_simple_remove(&dsi->dev);
  4226. }
  4227. static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
  4228. {
  4229. panel_simple_shutdown(&dsi->dev);
  4230. }
  4231. static struct mipi_dsi_driver panel_simple_dsi_driver = {
  4232. .driver = {
  4233. .name = "panel-simple-dsi",
  4234. .of_match_table = dsi_of_match,
  4235. .pm = &panel_simple_pm_ops,
  4236. },
  4237. .probe = panel_simple_dsi_probe,
  4238. .remove = panel_simple_dsi_remove,
  4239. .shutdown = panel_simple_dsi_shutdown,
  4240. };
  4241. static int __init panel_simple_init(void)
  4242. {
  4243. int err;
  4244. err = platform_driver_register(&panel_simple_platform_driver);
  4245. if (err < 0)
  4246. return err;
  4247. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
  4248. err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
  4249. if (err < 0)
  4250. goto err_did_platform_register;
  4251. }
  4252. return 0;
  4253. err_did_platform_register:
  4254. platform_driver_unregister(&panel_simple_platform_driver);
  4255. return err;
  4256. }
  4257. module_init(panel_simple_init);
  4258. static void __exit panel_simple_exit(void)
  4259. {
  4260. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
  4261. mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
  4262. platform_driver_unregister(&panel_simple_platform_driver);
  4263. }
  4264. module_exit(panel_simple_exit);
  4265. MODULE_AUTHOR("Thierry Reding <[email protected]>");
  4266. MODULE_DESCRIPTION("DRM Driver for Simple Panels");
  4267. MODULE_LICENSE("GPL and additional rights");