panel-newvision-nv3052c.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * NewVision NV3052C IPS LCD panel driver
  4. *
  5. * Copyright (C) 2020, Paul Cercueil <[email protected]>
  6. * Copyright (C) 2022, Christophe Branchereau <[email protected]>
  7. */
  8. #include <linux/delay.h>
  9. #include <linux/device.h>
  10. #include <linux/gpio/consumer.h>
  11. #include <linux/media-bus-format.h>
  12. #include <linux/module.h>
  13. #include <linux/of_device.h>
  14. #include <linux/regulator/consumer.h>
  15. #include <linux/spi/spi.h>
  16. #include <video/mipi_display.h>
  17. #include <drm/drm_mipi_dbi.h>
  18. #include <drm/drm_modes.h>
  19. #include <drm/drm_panel.h>
  20. struct nv3052c_panel_info {
  21. const struct drm_display_mode *display_modes;
  22. unsigned int num_modes;
  23. u16 width_mm, height_mm;
  24. u32 bus_format, bus_flags;
  25. };
  26. struct nv3052c {
  27. struct device *dev;
  28. struct drm_panel panel;
  29. struct mipi_dbi dbi;
  30. const struct nv3052c_panel_info *panel_info;
  31. struct regulator *supply;
  32. struct gpio_desc *reset_gpio;
  33. };
  34. struct nv3052c_reg {
  35. u8 cmd;
  36. u8 val;
  37. };
  38. static const struct nv3052c_reg nv3052c_panel_regs[] = {
  39. { 0xff, 0x30 },
  40. { 0xff, 0x52 },
  41. { 0xff, 0x01 },
  42. { 0xe3, 0x00 },
  43. { 0x40, 0x00 },
  44. { 0x03, 0x40 },
  45. { 0x04, 0x00 },
  46. { 0x05, 0x03 },
  47. { 0x08, 0x00 },
  48. { 0x09, 0x07 },
  49. { 0x0a, 0x01 },
  50. { 0x0b, 0x32 },
  51. { 0x0c, 0x32 },
  52. { 0x0d, 0x0b },
  53. { 0x0e, 0x00 },
  54. { 0x23, 0xa0 },
  55. { 0x24, 0x0c },
  56. { 0x25, 0x06 },
  57. { 0x26, 0x14 },
  58. { 0x27, 0x14 },
  59. { 0x38, 0xcc },
  60. { 0x39, 0xd7 },
  61. { 0x3a, 0x4a },
  62. { 0x28, 0x40 },
  63. { 0x29, 0x01 },
  64. { 0x2a, 0xdf },
  65. { 0x49, 0x3c },
  66. { 0x91, 0x77 },
  67. { 0x92, 0x77 },
  68. { 0xa0, 0x55 },
  69. { 0xa1, 0x50 },
  70. { 0xa4, 0x9c },
  71. { 0xa7, 0x02 },
  72. { 0xa8, 0x01 },
  73. { 0xa9, 0x01 },
  74. { 0xaa, 0xfc },
  75. { 0xab, 0x28 },
  76. { 0xac, 0x06 },
  77. { 0xad, 0x06 },
  78. { 0xae, 0x06 },
  79. { 0xaf, 0x03 },
  80. { 0xb0, 0x08 },
  81. { 0xb1, 0x26 },
  82. { 0xb2, 0x28 },
  83. { 0xb3, 0x28 },
  84. { 0xb4, 0x33 },
  85. { 0xb5, 0x08 },
  86. { 0xb6, 0x26 },
  87. { 0xb7, 0x08 },
  88. { 0xb8, 0x26 },
  89. { 0xf0, 0x00 },
  90. { 0xf6, 0xc0 },
  91. { 0xff, 0x30 },
  92. { 0xff, 0x52 },
  93. { 0xff, 0x02 },
  94. { 0xb0, 0x0b },
  95. { 0xb1, 0x16 },
  96. { 0xb2, 0x17 },
  97. { 0xb3, 0x2c },
  98. { 0xb4, 0x32 },
  99. { 0xb5, 0x3b },
  100. { 0xb6, 0x29 },
  101. { 0xb7, 0x40 },
  102. { 0xb8, 0x0d },
  103. { 0xb9, 0x05 },
  104. { 0xba, 0x12 },
  105. { 0xbb, 0x10 },
  106. { 0xbc, 0x12 },
  107. { 0xbd, 0x15 },
  108. { 0xbe, 0x19 },
  109. { 0xbf, 0x0e },
  110. { 0xc0, 0x16 },
  111. { 0xc1, 0x0a },
  112. { 0xd0, 0x0c },
  113. { 0xd1, 0x17 },
  114. { 0xd2, 0x14 },
  115. { 0xd3, 0x2e },
  116. { 0xd4, 0x32 },
  117. { 0xd5, 0x3c },
  118. { 0xd6, 0x22 },
  119. { 0xd7, 0x3d },
  120. { 0xd8, 0x0d },
  121. { 0xd9, 0x07 },
  122. { 0xda, 0x13 },
  123. { 0xdb, 0x13 },
  124. { 0xdc, 0x11 },
  125. { 0xdd, 0x15 },
  126. { 0xde, 0x19 },
  127. { 0xdf, 0x10 },
  128. { 0xe0, 0x17 },
  129. { 0xe1, 0x0a },
  130. { 0xff, 0x30 },
  131. { 0xff, 0x52 },
  132. { 0xff, 0x03 },
  133. { 0x00, 0x2a },
  134. { 0x01, 0x2a },
  135. { 0x02, 0x2a },
  136. { 0x03, 0x2a },
  137. { 0x04, 0x61 },
  138. { 0x05, 0x80 },
  139. { 0x06, 0xc7 },
  140. { 0x07, 0x01 },
  141. { 0x08, 0x03 },
  142. { 0x09, 0x04 },
  143. { 0x70, 0x22 },
  144. { 0x71, 0x80 },
  145. { 0x30, 0x2a },
  146. { 0x31, 0x2a },
  147. { 0x32, 0x2a },
  148. { 0x33, 0x2a },
  149. { 0x34, 0x61 },
  150. { 0x35, 0xc5 },
  151. { 0x36, 0x80 },
  152. { 0x37, 0x23 },
  153. { 0x40, 0x03 },
  154. { 0x41, 0x04 },
  155. { 0x42, 0x05 },
  156. { 0x43, 0x06 },
  157. { 0x44, 0x11 },
  158. { 0x45, 0xe8 },
  159. { 0x46, 0xe9 },
  160. { 0x47, 0x11 },
  161. { 0x48, 0xea },
  162. { 0x49, 0xeb },
  163. { 0x50, 0x07 },
  164. { 0x51, 0x08 },
  165. { 0x52, 0x09 },
  166. { 0x53, 0x0a },
  167. { 0x54, 0x11 },
  168. { 0x55, 0xec },
  169. { 0x56, 0xed },
  170. { 0x57, 0x11 },
  171. { 0x58, 0xef },
  172. { 0x59, 0xf0 },
  173. { 0xb1, 0x01 },
  174. { 0xb4, 0x15 },
  175. { 0xb5, 0x16 },
  176. { 0xb6, 0x09 },
  177. { 0xb7, 0x0f },
  178. { 0xb8, 0x0d },
  179. { 0xb9, 0x0b },
  180. { 0xba, 0x00 },
  181. { 0xc7, 0x02 },
  182. { 0xca, 0x17 },
  183. { 0xcb, 0x18 },
  184. { 0xcc, 0x0a },
  185. { 0xcd, 0x10 },
  186. { 0xce, 0x0e },
  187. { 0xcf, 0x0c },
  188. { 0xd0, 0x00 },
  189. { 0x81, 0x00 },
  190. { 0x84, 0x15 },
  191. { 0x85, 0x16 },
  192. { 0x86, 0x10 },
  193. { 0x87, 0x0a },
  194. { 0x88, 0x0c },
  195. { 0x89, 0x0e },
  196. { 0x8a, 0x02 },
  197. { 0x97, 0x00 },
  198. { 0x9a, 0x17 },
  199. { 0x9b, 0x18 },
  200. { 0x9c, 0x0f },
  201. { 0x9d, 0x09 },
  202. { 0x9e, 0x0b },
  203. { 0x9f, 0x0d },
  204. { 0xa0, 0x01 },
  205. { 0xff, 0x30 },
  206. { 0xff, 0x52 },
  207. { 0xff, 0x02 },
  208. { 0x01, 0x01 },
  209. { 0x02, 0xda },
  210. { 0x03, 0xba },
  211. { 0x04, 0xa8 },
  212. { 0x05, 0x9a },
  213. { 0x06, 0x70 },
  214. { 0x07, 0xff },
  215. { 0x08, 0x91 },
  216. { 0x09, 0x90 },
  217. { 0x0a, 0xff },
  218. { 0x0b, 0x8f },
  219. { 0x0c, 0x60 },
  220. { 0x0d, 0x58 },
  221. { 0x0e, 0x48 },
  222. { 0x0f, 0x38 },
  223. { 0x10, 0x2b },
  224. { 0xff, 0x30 },
  225. { 0xff, 0x52 },
  226. { 0xff, 0x00 },
  227. { 0x36, 0x0a },
  228. };
  229. static inline struct nv3052c *to_nv3052c(struct drm_panel *panel)
  230. {
  231. return container_of(panel, struct nv3052c, panel);
  232. }
  233. static int nv3052c_prepare(struct drm_panel *panel)
  234. {
  235. struct nv3052c *priv = to_nv3052c(panel);
  236. struct mipi_dbi *dbi = &priv->dbi;
  237. unsigned int i;
  238. int err;
  239. err = regulator_enable(priv->supply);
  240. if (err) {
  241. dev_err(priv->dev, "Failed to enable power supply: %d\n", err);
  242. return err;
  243. }
  244. /* Reset the chip */
  245. gpiod_set_value_cansleep(priv->reset_gpio, 1);
  246. usleep_range(10, 1000);
  247. gpiod_set_value_cansleep(priv->reset_gpio, 0);
  248. usleep_range(5000, 20000);
  249. for (i = 0; i < ARRAY_SIZE(nv3052c_panel_regs); i++) {
  250. err = mipi_dbi_command(dbi, nv3052c_panel_regs[i].cmd,
  251. nv3052c_panel_regs[i].val);
  252. if (err) {
  253. dev_err(priv->dev, "Unable to set register: %d\n", err);
  254. goto err_disable_regulator;
  255. }
  256. }
  257. err = mipi_dbi_command(dbi, MIPI_DCS_EXIT_SLEEP_MODE);
  258. if (err) {
  259. dev_err(priv->dev, "Unable to exit sleep mode: %d\n", err);
  260. goto err_disable_regulator;
  261. }
  262. return 0;
  263. err_disable_regulator:
  264. regulator_disable(priv->supply);
  265. return err;
  266. }
  267. static int nv3052c_unprepare(struct drm_panel *panel)
  268. {
  269. struct nv3052c *priv = to_nv3052c(panel);
  270. struct mipi_dbi *dbi = &priv->dbi;
  271. int err;
  272. err = mipi_dbi_command(dbi, MIPI_DCS_ENTER_SLEEP_MODE);
  273. if (err)
  274. dev_err(priv->dev, "Unable to enter sleep mode: %d\n", err);
  275. gpiod_set_value_cansleep(priv->reset_gpio, 1);
  276. regulator_disable(priv->supply);
  277. return 0;
  278. }
  279. static int nv3052c_enable(struct drm_panel *panel)
  280. {
  281. struct nv3052c *priv = to_nv3052c(panel);
  282. struct mipi_dbi *dbi = &priv->dbi;
  283. int err;
  284. err = mipi_dbi_command(dbi, MIPI_DCS_SET_DISPLAY_ON);
  285. if (err) {
  286. dev_err(priv->dev, "Unable to enable display: %d\n", err);
  287. return err;
  288. }
  289. if (panel->backlight) {
  290. /* Wait for the picture to be ready before enabling backlight */
  291. msleep(120);
  292. }
  293. return 0;
  294. }
  295. static int nv3052c_disable(struct drm_panel *panel)
  296. {
  297. struct nv3052c *priv = to_nv3052c(panel);
  298. struct mipi_dbi *dbi = &priv->dbi;
  299. int err;
  300. err = mipi_dbi_command(dbi, MIPI_DCS_SET_DISPLAY_OFF);
  301. if (err) {
  302. dev_err(priv->dev, "Unable to disable display: %d\n", err);
  303. return err;
  304. }
  305. return 0;
  306. }
  307. static int nv3052c_get_modes(struct drm_panel *panel,
  308. struct drm_connector *connector)
  309. {
  310. struct nv3052c *priv = to_nv3052c(panel);
  311. const struct nv3052c_panel_info *panel_info = priv->panel_info;
  312. struct drm_display_mode *mode;
  313. unsigned int i;
  314. for (i = 0; i < panel_info->num_modes; i++) {
  315. mode = drm_mode_duplicate(connector->dev,
  316. &panel_info->display_modes[i]);
  317. if (!mode)
  318. return -ENOMEM;
  319. drm_mode_set_name(mode);
  320. mode->type = DRM_MODE_TYPE_DRIVER;
  321. if (panel_info->num_modes == 1)
  322. mode->type |= DRM_MODE_TYPE_PREFERRED;
  323. drm_mode_probed_add(connector, mode);
  324. }
  325. connector->display_info.bpc = 8;
  326. connector->display_info.width_mm = panel_info->width_mm;
  327. connector->display_info.height_mm = panel_info->height_mm;
  328. drm_display_info_set_bus_formats(&connector->display_info,
  329. &panel_info->bus_format, 1);
  330. connector->display_info.bus_flags = panel_info->bus_flags;
  331. return panel_info->num_modes;
  332. }
  333. static const struct drm_panel_funcs nv3052c_funcs = {
  334. .prepare = nv3052c_prepare,
  335. .unprepare = nv3052c_unprepare,
  336. .enable = nv3052c_enable,
  337. .disable = nv3052c_disable,
  338. .get_modes = nv3052c_get_modes,
  339. };
  340. static int nv3052c_probe(struct spi_device *spi)
  341. {
  342. struct device *dev = &spi->dev;
  343. struct nv3052c *priv;
  344. int err;
  345. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  346. if (!priv)
  347. return -ENOMEM;
  348. priv->dev = dev;
  349. priv->panel_info = of_device_get_match_data(dev);
  350. if (!priv->panel_info)
  351. return -EINVAL;
  352. priv->supply = devm_regulator_get(dev, "power");
  353. if (IS_ERR(priv->supply))
  354. return dev_err_probe(dev, PTR_ERR(priv->supply), "Failed to get power supply\n");
  355. priv->reset_gpio = devm_gpiod_get(dev, "reset", GPIOD_OUT_HIGH);
  356. if (IS_ERR(priv->reset_gpio))
  357. return dev_err_probe(dev, PTR_ERR(priv->reset_gpio), "Failed to get reset GPIO\n");
  358. err = mipi_dbi_spi_init(spi, &priv->dbi, NULL);
  359. if (err)
  360. return dev_err_probe(dev, err, "MIPI DBI init failed\n");
  361. priv->dbi.read_commands = NULL;
  362. spi_set_drvdata(spi, priv);
  363. drm_panel_init(&priv->panel, dev, &nv3052c_funcs,
  364. DRM_MODE_CONNECTOR_DPI);
  365. err = drm_panel_of_backlight(&priv->panel);
  366. if (err)
  367. return dev_err_probe(dev, err, "Failed to attach backlight\n");
  368. drm_panel_add(&priv->panel);
  369. return 0;
  370. }
  371. static void nv3052c_remove(struct spi_device *spi)
  372. {
  373. struct nv3052c *priv = spi_get_drvdata(spi);
  374. drm_panel_remove(&priv->panel);
  375. drm_panel_disable(&priv->panel);
  376. drm_panel_unprepare(&priv->panel);
  377. }
  378. static const struct drm_display_mode ltk035c5444t_modes[] = {
  379. { /* 60 Hz */
  380. .clock = 24000,
  381. .hdisplay = 640,
  382. .hsync_start = 640 + 96,
  383. .hsync_end = 640 + 96 + 16,
  384. .htotal = 640 + 96 + 16 + 48,
  385. .vdisplay = 480,
  386. .vsync_start = 480 + 5,
  387. .vsync_end = 480 + 5 + 2,
  388. .vtotal = 480 + 5 + 2 + 13,
  389. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  390. },
  391. { /* 50 Hz */
  392. .clock = 18000,
  393. .hdisplay = 640,
  394. .hsync_start = 640 + 39,
  395. .hsync_end = 640 + 39 + 2,
  396. .htotal = 640 + 39 + 2 + 39,
  397. .vdisplay = 480,
  398. .vsync_start = 480 + 5,
  399. .vsync_end = 480 + 5 + 2,
  400. .vtotal = 480 + 5 + 2 + 13,
  401. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  402. },
  403. };
  404. static const struct nv3052c_panel_info ltk035c5444t_panel_info = {
  405. .display_modes = ltk035c5444t_modes,
  406. .num_modes = ARRAY_SIZE(ltk035c5444t_modes),
  407. .width_mm = 77,
  408. .height_mm = 64,
  409. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  410. .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
  411. };
  412. static const struct of_device_id nv3052c_of_match[] = {
  413. { .compatible = "leadtek,ltk035c5444t", .data = &ltk035c5444t_panel_info },
  414. { /* sentinel */ }
  415. };
  416. MODULE_DEVICE_TABLE(of, nv3052c_of_match);
  417. static struct spi_driver nv3052c_driver = {
  418. .driver = {
  419. .name = "nv3052c",
  420. .of_match_table = nv3052c_of_match,
  421. },
  422. .probe = nv3052c_probe,
  423. .remove = nv3052c_remove,
  424. };
  425. module_spi_driver(nv3052c_driver);
  426. MODULE_AUTHOR("Paul Cercueil <[email protected]>");
  427. MODULE_AUTHOR("Christophe Branchereau <[email protected]>");
  428. MODULE_LICENSE("GPL v2");