video-pll.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2014 Texas Instruments Incorporated - https://www.ti.com/
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/err.h>
  8. #include <linux/io.h>
  9. #include <linux/kernel.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/sched.h>
  12. #include "omapdss.h"
  13. #include "dss.h"
  14. struct dss_video_pll {
  15. struct dss_pll pll;
  16. struct device *dev;
  17. void __iomem *clkctrl_base;
  18. };
  19. #define REG_MOD(reg, val, start, end) \
  20. writel_relaxed(FLD_MOD(readl_relaxed(reg), val, start, end), reg)
  21. static void dss_dpll_enable_scp_clk(struct dss_video_pll *vpll)
  22. {
  23. REG_MOD(vpll->clkctrl_base, 1, 14, 14); /* CIO_CLK_ICG */
  24. }
  25. static void dss_dpll_disable_scp_clk(struct dss_video_pll *vpll)
  26. {
  27. REG_MOD(vpll->clkctrl_base, 0, 14, 14); /* CIO_CLK_ICG */
  28. }
  29. static void dss_dpll_power_enable(struct dss_video_pll *vpll)
  30. {
  31. REG_MOD(vpll->clkctrl_base, 2, 31, 30); /* PLL_POWER_ON_ALL */
  32. /*
  33. * DRA7x PLL CTRL's PLL_PWR_STATUS seems to always return 0,
  34. * so we have to use fixed delay here.
  35. */
  36. msleep(1);
  37. }
  38. static void dss_dpll_power_disable(struct dss_video_pll *vpll)
  39. {
  40. REG_MOD(vpll->clkctrl_base, 0, 31, 30); /* PLL_POWER_OFF */
  41. }
  42. static int dss_video_pll_enable(struct dss_pll *pll)
  43. {
  44. struct dss_video_pll *vpll = container_of(pll, struct dss_video_pll, pll);
  45. int r;
  46. r = dss_runtime_get(pll->dss);
  47. if (r)
  48. return r;
  49. dss_ctrl_pll_enable(pll, true);
  50. dss_dpll_enable_scp_clk(vpll);
  51. r = dss_pll_wait_reset_done(pll);
  52. if (r)
  53. goto err_reset;
  54. dss_dpll_power_enable(vpll);
  55. return 0;
  56. err_reset:
  57. dss_dpll_disable_scp_clk(vpll);
  58. dss_ctrl_pll_enable(pll, false);
  59. dss_runtime_put(pll->dss);
  60. return r;
  61. }
  62. static void dss_video_pll_disable(struct dss_pll *pll)
  63. {
  64. struct dss_video_pll *vpll = container_of(pll, struct dss_video_pll, pll);
  65. dss_dpll_power_disable(vpll);
  66. dss_dpll_disable_scp_clk(vpll);
  67. dss_ctrl_pll_enable(pll, false);
  68. dss_runtime_put(pll->dss);
  69. }
  70. static const struct dss_pll_ops dss_pll_ops = {
  71. .enable = dss_video_pll_enable,
  72. .disable = dss_video_pll_disable,
  73. .set_config = dss_pll_write_config_type_a,
  74. };
  75. static const struct dss_pll_hw dss_dra7_video_pll_hw = {
  76. .type = DSS_PLL_TYPE_A,
  77. .n_max = (1 << 8) - 1,
  78. .m_max = (1 << 12) - 1,
  79. .mX_max = (1 << 5) - 1,
  80. .fint_min = 500000,
  81. .fint_max = 2500000,
  82. .clkdco_max = 1800000000,
  83. .n_msb = 8,
  84. .n_lsb = 1,
  85. .m_msb = 20,
  86. .m_lsb = 9,
  87. .mX_msb[0] = 25,
  88. .mX_lsb[0] = 21,
  89. .mX_msb[1] = 30,
  90. .mX_lsb[1] = 26,
  91. .mX_msb[2] = 4,
  92. .mX_lsb[2] = 0,
  93. .mX_msb[3] = 9,
  94. .mX_lsb[3] = 5,
  95. .has_refsel = true,
  96. .errata_i886 = true,
  97. .errata_i932 = true,
  98. };
  99. struct dss_pll *dss_video_pll_init(struct dss_device *dss,
  100. struct platform_device *pdev, int id,
  101. struct regulator *regulator)
  102. {
  103. const char * const reg_name[] = { "pll1", "pll2" };
  104. const char * const clkctrl_name[] = { "pll1_clkctrl", "pll2_clkctrl" };
  105. const char * const clkin_name[] = { "video1_clk", "video2_clk" };
  106. struct dss_video_pll *vpll;
  107. void __iomem *pll_base, *clkctrl_base;
  108. struct clk *clk;
  109. struct dss_pll *pll;
  110. int r;
  111. /* PLL CONTROL */
  112. pll_base = devm_platform_ioremap_resource_byname(pdev, reg_name[id]);
  113. if (IS_ERR(pll_base))
  114. return ERR_CAST(pll_base);
  115. /* CLOCK CONTROL */
  116. clkctrl_base = devm_platform_ioremap_resource_byname(pdev, clkctrl_name[id]);
  117. if (IS_ERR(clkctrl_base))
  118. return ERR_CAST(clkctrl_base);
  119. /* CLKIN */
  120. clk = devm_clk_get(&pdev->dev, clkin_name[id]);
  121. if (IS_ERR(clk)) {
  122. DSSERR("can't get video pll clkin\n");
  123. return ERR_CAST(clk);
  124. }
  125. vpll = devm_kzalloc(&pdev->dev, sizeof(*vpll), GFP_KERNEL);
  126. if (!vpll)
  127. return ERR_PTR(-ENOMEM);
  128. vpll->dev = &pdev->dev;
  129. vpll->clkctrl_base = clkctrl_base;
  130. pll = &vpll->pll;
  131. pll->name = id == 0 ? "video0" : "video1";
  132. pll->id = id == 0 ? DSS_PLL_VIDEO1 : DSS_PLL_VIDEO2;
  133. pll->clkin = clk;
  134. pll->regulator = regulator;
  135. pll->base = pll_base;
  136. pll->hw = &dss_dra7_video_pll_hw;
  137. pll->ops = &dss_pll_ops;
  138. r = dss_pll_register(dss, pll);
  139. if (r)
  140. return ERR_PTR(r);
  141. return pll;
  142. }
  143. void dss_video_pll_uninit(struct dss_pll *pll)
  144. {
  145. dss_pll_unregister(pll);
  146. }