dispc.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2011 Texas Instruments Incorporated - https://www.ti.com/
  4. * Author: Archit Taneja <[email protected]>
  5. */
  6. #ifndef __OMAP2_DISPC_REG_H
  7. #define __OMAP2_DISPC_REG_H
  8. /* DISPC common registers */
  9. #define DISPC_REVISION 0x0000
  10. #define DISPC_SYSCONFIG 0x0010
  11. #define DISPC_SYSSTATUS 0x0014
  12. #define DISPC_IRQSTATUS 0x0018
  13. #define DISPC_IRQENABLE 0x001C
  14. #define DISPC_CONTROL 0x0040
  15. #define DISPC_CONFIG 0x0044
  16. #define DISPC_CAPABLE 0x0048
  17. #define DISPC_LINE_STATUS 0x005C
  18. #define DISPC_LINE_NUMBER 0x0060
  19. #define DISPC_GLOBAL_ALPHA 0x0074
  20. #define DISPC_CONTROL2 0x0238
  21. #define DISPC_CONFIG2 0x0620
  22. #define DISPC_DIVISOR 0x0804
  23. #define DISPC_GLOBAL_BUFFER 0x0800
  24. #define DISPC_CONTROL3 0x0848
  25. #define DISPC_CONFIG3 0x084C
  26. #define DISPC_MSTANDBY_CTRL 0x0858
  27. #define DISPC_GLOBAL_MFLAG_ATTRIBUTE 0x085C
  28. #define DISPC_GAMMA_TABLE0 0x0630
  29. #define DISPC_GAMMA_TABLE1 0x0634
  30. #define DISPC_GAMMA_TABLE2 0x0638
  31. #define DISPC_GAMMA_TABLE3 0x0850
  32. /* DISPC overlay registers */
  33. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  34. DISPC_BA0_OFFSET(n))
  35. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  36. DISPC_BA1_OFFSET(n))
  37. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  38. DISPC_BA0_UV_OFFSET(n))
  39. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  40. DISPC_BA1_UV_OFFSET(n))
  41. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  42. DISPC_POS_OFFSET(n))
  43. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  44. DISPC_SIZE_OFFSET(n))
  45. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  46. DISPC_ATTR_OFFSET(n))
  47. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  48. DISPC_ATTR2_OFFSET(n))
  49. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  50. DISPC_FIFO_THRESH_OFFSET(n))
  51. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  52. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  53. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  54. DISPC_ROW_INC_OFFSET(n))
  55. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  56. DISPC_PIX_INC_OFFSET(n))
  57. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  58. DISPC_WINDOW_SKIP_OFFSET(n))
  59. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  60. DISPC_TABLE_BA_OFFSET(n))
  61. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  62. DISPC_FIR_OFFSET(n))
  63. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  64. DISPC_FIR2_OFFSET(n))
  65. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  66. DISPC_PIC_SIZE_OFFSET(n))
  67. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  68. DISPC_ACCU0_OFFSET(n))
  69. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  70. DISPC_ACCU1_OFFSET(n))
  71. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  72. DISPC_ACCU2_0_OFFSET(n))
  73. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  74. DISPC_ACCU2_1_OFFSET(n))
  75. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  76. DISPC_FIR_COEF_H_OFFSET(n, i))
  77. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  78. DISPC_FIR_COEF_HV_OFFSET(n, i))
  79. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  80. DISPC_FIR_COEF_H2_OFFSET(n, i))
  81. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  82. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  83. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  84. DISPC_CONV_COEF_OFFSET(n, i))
  85. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  86. DISPC_FIR_COEF_V_OFFSET(n, i))
  87. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  88. DISPC_FIR_COEF_V2_OFFSET(n, i))
  89. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  90. DISPC_PRELOAD_OFFSET(n))
  91. #define DISPC_OVL_MFLAG_THRESHOLD(n) DISPC_MFLAG_THRESHOLD_OFFSET(n)
  92. /* DISPC up/downsampling FIR filter coefficient structure */
  93. struct dispc_coef {
  94. s8 hc4_vc22;
  95. s8 hc3_vc2;
  96. u8 hc2_vc1;
  97. s8 hc1_vc0;
  98. s8 hc0_vc00;
  99. };
  100. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  101. /* DISPC manager/channel specific registers */
  102. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  103. {
  104. switch (channel) {
  105. case OMAP_DSS_CHANNEL_LCD:
  106. return 0x004C;
  107. case OMAP_DSS_CHANNEL_DIGIT:
  108. return 0x0050;
  109. case OMAP_DSS_CHANNEL_LCD2:
  110. return 0x03AC;
  111. case OMAP_DSS_CHANNEL_LCD3:
  112. return 0x0814;
  113. default:
  114. BUG();
  115. return 0;
  116. }
  117. }
  118. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  119. {
  120. switch (channel) {
  121. case OMAP_DSS_CHANNEL_LCD:
  122. return 0x0054;
  123. case OMAP_DSS_CHANNEL_DIGIT:
  124. return 0x0058;
  125. case OMAP_DSS_CHANNEL_LCD2:
  126. return 0x03B0;
  127. case OMAP_DSS_CHANNEL_LCD3:
  128. return 0x0818;
  129. default:
  130. BUG();
  131. return 0;
  132. }
  133. }
  134. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  135. {
  136. switch (channel) {
  137. case OMAP_DSS_CHANNEL_LCD:
  138. return 0x0064;
  139. case OMAP_DSS_CHANNEL_DIGIT:
  140. BUG();
  141. return 0;
  142. case OMAP_DSS_CHANNEL_LCD2:
  143. return 0x0400;
  144. case OMAP_DSS_CHANNEL_LCD3:
  145. return 0x0840;
  146. default:
  147. BUG();
  148. return 0;
  149. }
  150. }
  151. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  152. {
  153. switch (channel) {
  154. case OMAP_DSS_CHANNEL_LCD:
  155. return 0x0068;
  156. case OMAP_DSS_CHANNEL_DIGIT:
  157. BUG();
  158. return 0;
  159. case OMAP_DSS_CHANNEL_LCD2:
  160. return 0x0404;
  161. case OMAP_DSS_CHANNEL_LCD3:
  162. return 0x0844;
  163. default:
  164. BUG();
  165. return 0;
  166. }
  167. }
  168. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  169. {
  170. switch (channel) {
  171. case OMAP_DSS_CHANNEL_LCD:
  172. return 0x006C;
  173. case OMAP_DSS_CHANNEL_DIGIT:
  174. BUG();
  175. return 0;
  176. case OMAP_DSS_CHANNEL_LCD2:
  177. return 0x0408;
  178. case OMAP_DSS_CHANNEL_LCD3:
  179. return 0x083C;
  180. default:
  181. BUG();
  182. return 0;
  183. }
  184. }
  185. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  186. {
  187. switch (channel) {
  188. case OMAP_DSS_CHANNEL_LCD:
  189. return 0x0070;
  190. case OMAP_DSS_CHANNEL_DIGIT:
  191. BUG();
  192. return 0;
  193. case OMAP_DSS_CHANNEL_LCD2:
  194. return 0x040C;
  195. case OMAP_DSS_CHANNEL_LCD3:
  196. return 0x0838;
  197. default:
  198. BUG();
  199. return 0;
  200. }
  201. }
  202. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  203. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  204. {
  205. switch (channel) {
  206. case OMAP_DSS_CHANNEL_LCD:
  207. return 0x007C;
  208. case OMAP_DSS_CHANNEL_DIGIT:
  209. return 0x0078;
  210. case OMAP_DSS_CHANNEL_LCD2:
  211. return 0x03CC;
  212. case OMAP_DSS_CHANNEL_LCD3:
  213. return 0x0834;
  214. default:
  215. BUG();
  216. return 0;
  217. }
  218. }
  219. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  220. {
  221. switch (channel) {
  222. case OMAP_DSS_CHANNEL_LCD:
  223. return 0x01D4;
  224. case OMAP_DSS_CHANNEL_DIGIT:
  225. BUG();
  226. return 0;
  227. case OMAP_DSS_CHANNEL_LCD2:
  228. return 0x03C0;
  229. case OMAP_DSS_CHANNEL_LCD3:
  230. return 0x0828;
  231. default:
  232. BUG();
  233. return 0;
  234. }
  235. }
  236. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  237. {
  238. switch (channel) {
  239. case OMAP_DSS_CHANNEL_LCD:
  240. return 0x01D8;
  241. case OMAP_DSS_CHANNEL_DIGIT:
  242. BUG();
  243. return 0;
  244. case OMAP_DSS_CHANNEL_LCD2:
  245. return 0x03C4;
  246. case OMAP_DSS_CHANNEL_LCD3:
  247. return 0x082C;
  248. default:
  249. BUG();
  250. return 0;
  251. }
  252. }
  253. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  254. {
  255. switch (channel) {
  256. case OMAP_DSS_CHANNEL_LCD:
  257. return 0x01DC;
  258. case OMAP_DSS_CHANNEL_DIGIT:
  259. BUG();
  260. return 0;
  261. case OMAP_DSS_CHANNEL_LCD2:
  262. return 0x03C8;
  263. case OMAP_DSS_CHANNEL_LCD3:
  264. return 0x0830;
  265. default:
  266. BUG();
  267. return 0;
  268. }
  269. }
  270. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  271. {
  272. switch (channel) {
  273. case OMAP_DSS_CHANNEL_LCD:
  274. return 0x0220;
  275. case OMAP_DSS_CHANNEL_DIGIT:
  276. BUG();
  277. return 0;
  278. case OMAP_DSS_CHANNEL_LCD2:
  279. return 0x03BC;
  280. case OMAP_DSS_CHANNEL_LCD3:
  281. return 0x0824;
  282. default:
  283. BUG();
  284. return 0;
  285. }
  286. }
  287. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  288. {
  289. switch (channel) {
  290. case OMAP_DSS_CHANNEL_LCD:
  291. return 0x0224;
  292. case OMAP_DSS_CHANNEL_DIGIT:
  293. BUG();
  294. return 0;
  295. case OMAP_DSS_CHANNEL_LCD2:
  296. return 0x03B8;
  297. case OMAP_DSS_CHANNEL_LCD3:
  298. return 0x0820;
  299. default:
  300. BUG();
  301. return 0;
  302. }
  303. }
  304. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  305. {
  306. switch (channel) {
  307. case OMAP_DSS_CHANNEL_LCD:
  308. return 0x0228;
  309. case OMAP_DSS_CHANNEL_DIGIT:
  310. BUG();
  311. return 0;
  312. case OMAP_DSS_CHANNEL_LCD2:
  313. return 0x03B4;
  314. case OMAP_DSS_CHANNEL_LCD3:
  315. return 0x081C;
  316. default:
  317. BUG();
  318. return 0;
  319. }
  320. }
  321. /* DISPC overlay register base addresses */
  322. static inline u16 DISPC_OVL_BASE(enum omap_plane_id plane)
  323. {
  324. switch (plane) {
  325. case OMAP_DSS_GFX:
  326. return 0x0080;
  327. case OMAP_DSS_VIDEO1:
  328. return 0x00BC;
  329. case OMAP_DSS_VIDEO2:
  330. return 0x014C;
  331. case OMAP_DSS_VIDEO3:
  332. return 0x0300;
  333. case OMAP_DSS_WB:
  334. return 0x0500;
  335. default:
  336. BUG();
  337. return 0;
  338. }
  339. }
  340. /* DISPC overlay register offsets */
  341. static inline u16 DISPC_BA0_OFFSET(enum omap_plane_id plane)
  342. {
  343. switch (plane) {
  344. case OMAP_DSS_GFX:
  345. case OMAP_DSS_VIDEO1:
  346. case OMAP_DSS_VIDEO2:
  347. return 0x0000;
  348. case OMAP_DSS_VIDEO3:
  349. case OMAP_DSS_WB:
  350. return 0x0008;
  351. default:
  352. BUG();
  353. return 0;
  354. }
  355. }
  356. static inline u16 DISPC_BA1_OFFSET(enum omap_plane_id plane)
  357. {
  358. switch (plane) {
  359. case OMAP_DSS_GFX:
  360. case OMAP_DSS_VIDEO1:
  361. case OMAP_DSS_VIDEO2:
  362. return 0x0004;
  363. case OMAP_DSS_VIDEO3:
  364. case OMAP_DSS_WB:
  365. return 0x000C;
  366. default:
  367. BUG();
  368. return 0;
  369. }
  370. }
  371. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane_id plane)
  372. {
  373. switch (plane) {
  374. case OMAP_DSS_GFX:
  375. BUG();
  376. return 0;
  377. case OMAP_DSS_VIDEO1:
  378. return 0x0544;
  379. case OMAP_DSS_VIDEO2:
  380. return 0x04BC;
  381. case OMAP_DSS_VIDEO3:
  382. return 0x0310;
  383. case OMAP_DSS_WB:
  384. return 0x0118;
  385. default:
  386. BUG();
  387. return 0;
  388. }
  389. }
  390. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane_id plane)
  391. {
  392. switch (plane) {
  393. case OMAP_DSS_GFX:
  394. BUG();
  395. return 0;
  396. case OMAP_DSS_VIDEO1:
  397. return 0x0548;
  398. case OMAP_DSS_VIDEO2:
  399. return 0x04C0;
  400. case OMAP_DSS_VIDEO3:
  401. return 0x0314;
  402. case OMAP_DSS_WB:
  403. return 0x011C;
  404. default:
  405. BUG();
  406. return 0;
  407. }
  408. }
  409. static inline u16 DISPC_POS_OFFSET(enum omap_plane_id plane)
  410. {
  411. switch (plane) {
  412. case OMAP_DSS_GFX:
  413. case OMAP_DSS_VIDEO1:
  414. case OMAP_DSS_VIDEO2:
  415. return 0x0008;
  416. case OMAP_DSS_VIDEO3:
  417. return 0x009C;
  418. default:
  419. BUG();
  420. return 0;
  421. }
  422. }
  423. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane_id plane)
  424. {
  425. switch (plane) {
  426. case OMAP_DSS_GFX:
  427. case OMAP_DSS_VIDEO1:
  428. case OMAP_DSS_VIDEO2:
  429. return 0x000C;
  430. case OMAP_DSS_VIDEO3:
  431. case OMAP_DSS_WB:
  432. return 0x00A8;
  433. default:
  434. BUG();
  435. return 0;
  436. }
  437. }
  438. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane_id plane)
  439. {
  440. switch (plane) {
  441. case OMAP_DSS_GFX:
  442. return 0x0020;
  443. case OMAP_DSS_VIDEO1:
  444. case OMAP_DSS_VIDEO2:
  445. return 0x0010;
  446. case OMAP_DSS_VIDEO3:
  447. case OMAP_DSS_WB:
  448. return 0x0070;
  449. default:
  450. BUG();
  451. return 0;
  452. }
  453. }
  454. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane_id plane)
  455. {
  456. switch (plane) {
  457. case OMAP_DSS_GFX:
  458. BUG();
  459. return 0;
  460. case OMAP_DSS_VIDEO1:
  461. return 0x0568;
  462. case OMAP_DSS_VIDEO2:
  463. return 0x04DC;
  464. case OMAP_DSS_VIDEO3:
  465. return 0x032C;
  466. case OMAP_DSS_WB:
  467. return 0x0310;
  468. default:
  469. BUG();
  470. return 0;
  471. }
  472. }
  473. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane_id plane)
  474. {
  475. switch (plane) {
  476. case OMAP_DSS_GFX:
  477. return 0x0024;
  478. case OMAP_DSS_VIDEO1:
  479. case OMAP_DSS_VIDEO2:
  480. return 0x0014;
  481. case OMAP_DSS_VIDEO3:
  482. case OMAP_DSS_WB:
  483. return 0x008C;
  484. default:
  485. BUG();
  486. return 0;
  487. }
  488. }
  489. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane_id plane)
  490. {
  491. switch (plane) {
  492. case OMAP_DSS_GFX:
  493. return 0x0028;
  494. case OMAP_DSS_VIDEO1:
  495. case OMAP_DSS_VIDEO2:
  496. return 0x0018;
  497. case OMAP_DSS_VIDEO3:
  498. case OMAP_DSS_WB:
  499. return 0x0088;
  500. default:
  501. BUG();
  502. return 0;
  503. }
  504. }
  505. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane_id plane)
  506. {
  507. switch (plane) {
  508. case OMAP_DSS_GFX:
  509. return 0x002C;
  510. case OMAP_DSS_VIDEO1:
  511. case OMAP_DSS_VIDEO2:
  512. return 0x001C;
  513. case OMAP_DSS_VIDEO3:
  514. case OMAP_DSS_WB:
  515. return 0x00A4;
  516. default:
  517. BUG();
  518. return 0;
  519. }
  520. }
  521. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane_id plane)
  522. {
  523. switch (plane) {
  524. case OMAP_DSS_GFX:
  525. return 0x0030;
  526. case OMAP_DSS_VIDEO1:
  527. case OMAP_DSS_VIDEO2:
  528. return 0x0020;
  529. case OMAP_DSS_VIDEO3:
  530. case OMAP_DSS_WB:
  531. return 0x0098;
  532. default:
  533. BUG();
  534. return 0;
  535. }
  536. }
  537. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane_id plane)
  538. {
  539. switch (plane) {
  540. case OMAP_DSS_GFX:
  541. return 0x0034;
  542. case OMAP_DSS_VIDEO1:
  543. case OMAP_DSS_VIDEO2:
  544. case OMAP_DSS_VIDEO3:
  545. BUG();
  546. return 0;
  547. default:
  548. BUG();
  549. return 0;
  550. }
  551. }
  552. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane_id plane)
  553. {
  554. switch (plane) {
  555. case OMAP_DSS_GFX:
  556. return 0x0038;
  557. case OMAP_DSS_VIDEO1:
  558. case OMAP_DSS_VIDEO2:
  559. case OMAP_DSS_VIDEO3:
  560. BUG();
  561. return 0;
  562. default:
  563. BUG();
  564. return 0;
  565. }
  566. }
  567. static inline u16 DISPC_FIR_OFFSET(enum omap_plane_id plane)
  568. {
  569. switch (plane) {
  570. case OMAP_DSS_GFX:
  571. BUG();
  572. return 0;
  573. case OMAP_DSS_VIDEO1:
  574. case OMAP_DSS_VIDEO2:
  575. return 0x0024;
  576. case OMAP_DSS_VIDEO3:
  577. case OMAP_DSS_WB:
  578. return 0x0090;
  579. default:
  580. BUG();
  581. return 0;
  582. }
  583. }
  584. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane_id plane)
  585. {
  586. switch (plane) {
  587. case OMAP_DSS_GFX:
  588. BUG();
  589. return 0;
  590. case OMAP_DSS_VIDEO1:
  591. return 0x0580;
  592. case OMAP_DSS_VIDEO2:
  593. return 0x055C;
  594. case OMAP_DSS_VIDEO3:
  595. return 0x0424;
  596. case OMAP_DSS_WB:
  597. return 0x290;
  598. default:
  599. BUG();
  600. return 0;
  601. }
  602. }
  603. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane_id plane)
  604. {
  605. switch (plane) {
  606. case OMAP_DSS_GFX:
  607. BUG();
  608. return 0;
  609. case OMAP_DSS_VIDEO1:
  610. case OMAP_DSS_VIDEO2:
  611. return 0x0028;
  612. case OMAP_DSS_VIDEO3:
  613. case OMAP_DSS_WB:
  614. return 0x0094;
  615. default:
  616. BUG();
  617. return 0;
  618. }
  619. }
  620. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane_id plane)
  621. {
  622. switch (plane) {
  623. case OMAP_DSS_GFX:
  624. BUG();
  625. return 0;
  626. case OMAP_DSS_VIDEO1:
  627. case OMAP_DSS_VIDEO2:
  628. return 0x002C;
  629. case OMAP_DSS_VIDEO3:
  630. case OMAP_DSS_WB:
  631. return 0x0000;
  632. default:
  633. BUG();
  634. return 0;
  635. }
  636. }
  637. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane_id plane)
  638. {
  639. switch (plane) {
  640. case OMAP_DSS_GFX:
  641. BUG();
  642. return 0;
  643. case OMAP_DSS_VIDEO1:
  644. return 0x0584;
  645. case OMAP_DSS_VIDEO2:
  646. return 0x0560;
  647. case OMAP_DSS_VIDEO3:
  648. return 0x0428;
  649. case OMAP_DSS_WB:
  650. return 0x0294;
  651. default:
  652. BUG();
  653. return 0;
  654. }
  655. }
  656. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane_id plane)
  657. {
  658. switch (plane) {
  659. case OMAP_DSS_GFX:
  660. BUG();
  661. return 0;
  662. case OMAP_DSS_VIDEO1:
  663. case OMAP_DSS_VIDEO2:
  664. return 0x0030;
  665. case OMAP_DSS_VIDEO3:
  666. case OMAP_DSS_WB:
  667. return 0x0004;
  668. default:
  669. BUG();
  670. return 0;
  671. }
  672. }
  673. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane_id plane)
  674. {
  675. switch (plane) {
  676. case OMAP_DSS_GFX:
  677. BUG();
  678. return 0;
  679. case OMAP_DSS_VIDEO1:
  680. return 0x0588;
  681. case OMAP_DSS_VIDEO2:
  682. return 0x0564;
  683. case OMAP_DSS_VIDEO3:
  684. return 0x042C;
  685. case OMAP_DSS_WB:
  686. return 0x0298;
  687. default:
  688. BUG();
  689. return 0;
  690. }
  691. }
  692. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  693. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane_id plane, u16 i)
  694. {
  695. switch (plane) {
  696. case OMAP_DSS_GFX:
  697. BUG();
  698. return 0;
  699. case OMAP_DSS_VIDEO1:
  700. case OMAP_DSS_VIDEO2:
  701. return 0x0034 + i * 0x8;
  702. case OMAP_DSS_VIDEO3:
  703. case OMAP_DSS_WB:
  704. return 0x0010 + i * 0x8;
  705. default:
  706. BUG();
  707. return 0;
  708. }
  709. }
  710. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  711. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane_id plane, u16 i)
  712. {
  713. switch (plane) {
  714. case OMAP_DSS_GFX:
  715. BUG();
  716. return 0;
  717. case OMAP_DSS_VIDEO1:
  718. return 0x058C + i * 0x8;
  719. case OMAP_DSS_VIDEO2:
  720. return 0x0568 + i * 0x8;
  721. case OMAP_DSS_VIDEO3:
  722. return 0x0430 + i * 0x8;
  723. case OMAP_DSS_WB:
  724. return 0x02A0 + i * 0x8;
  725. default:
  726. BUG();
  727. return 0;
  728. }
  729. }
  730. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  731. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane_id plane, u16 i)
  732. {
  733. switch (plane) {
  734. case OMAP_DSS_GFX:
  735. BUG();
  736. return 0;
  737. case OMAP_DSS_VIDEO1:
  738. case OMAP_DSS_VIDEO2:
  739. return 0x0038 + i * 0x8;
  740. case OMAP_DSS_VIDEO3:
  741. case OMAP_DSS_WB:
  742. return 0x0014 + i * 0x8;
  743. default:
  744. BUG();
  745. return 0;
  746. }
  747. }
  748. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  749. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane_id plane, u16 i)
  750. {
  751. switch (plane) {
  752. case OMAP_DSS_GFX:
  753. BUG();
  754. return 0;
  755. case OMAP_DSS_VIDEO1:
  756. return 0x0590 + i * 8;
  757. case OMAP_DSS_VIDEO2:
  758. return 0x056C + i * 0x8;
  759. case OMAP_DSS_VIDEO3:
  760. return 0x0434 + i * 0x8;
  761. case OMAP_DSS_WB:
  762. return 0x02A4 + i * 0x8;
  763. default:
  764. BUG();
  765. return 0;
  766. }
  767. }
  768. /* coef index i = {0, 1, 2, 3, 4,} */
  769. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane_id plane, u16 i)
  770. {
  771. switch (plane) {
  772. case OMAP_DSS_GFX:
  773. BUG();
  774. return 0;
  775. case OMAP_DSS_VIDEO1:
  776. case OMAP_DSS_VIDEO2:
  777. case OMAP_DSS_VIDEO3:
  778. case OMAP_DSS_WB:
  779. return 0x0074 + i * 0x4;
  780. default:
  781. BUG();
  782. return 0;
  783. }
  784. }
  785. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  786. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane_id plane, u16 i)
  787. {
  788. switch (plane) {
  789. case OMAP_DSS_GFX:
  790. BUG();
  791. return 0;
  792. case OMAP_DSS_VIDEO1:
  793. return 0x0124 + i * 0x4;
  794. case OMAP_DSS_VIDEO2:
  795. return 0x00B4 + i * 0x4;
  796. case OMAP_DSS_VIDEO3:
  797. case OMAP_DSS_WB:
  798. return 0x0050 + i * 0x4;
  799. default:
  800. BUG();
  801. return 0;
  802. }
  803. }
  804. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  805. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane_id plane, u16 i)
  806. {
  807. switch (plane) {
  808. case OMAP_DSS_GFX:
  809. BUG();
  810. return 0;
  811. case OMAP_DSS_VIDEO1:
  812. return 0x05CC + i * 0x4;
  813. case OMAP_DSS_VIDEO2:
  814. return 0x05A8 + i * 0x4;
  815. case OMAP_DSS_VIDEO3:
  816. return 0x0470 + i * 0x4;
  817. case OMAP_DSS_WB:
  818. return 0x02E0 + i * 0x4;
  819. default:
  820. BUG();
  821. return 0;
  822. }
  823. }
  824. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane_id plane)
  825. {
  826. switch (plane) {
  827. case OMAP_DSS_GFX:
  828. return 0x01AC;
  829. case OMAP_DSS_VIDEO1:
  830. return 0x0174;
  831. case OMAP_DSS_VIDEO2:
  832. return 0x00E8;
  833. case OMAP_DSS_VIDEO3:
  834. return 0x00A0;
  835. default:
  836. BUG();
  837. return 0;
  838. }
  839. }
  840. static inline u16 DISPC_MFLAG_THRESHOLD_OFFSET(enum omap_plane_id plane)
  841. {
  842. switch (plane) {
  843. case OMAP_DSS_GFX:
  844. return 0x0860;
  845. case OMAP_DSS_VIDEO1:
  846. return 0x0864;
  847. case OMAP_DSS_VIDEO2:
  848. return 0x0868;
  849. case OMAP_DSS_VIDEO3:
  850. return 0x086c;
  851. case OMAP_DSS_WB:
  852. return 0x0870;
  853. default:
  854. BUG();
  855. return 0;
  856. }
  857. }
  858. #endif