nouveau_bios.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134
  1. /*
  2. * Copyright 2005-2006 Erik Waling
  3. * Copyright 2006 Stephane Marchesin
  4. * Copyright 2007-2009 Stuart Bennett
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  20. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  21. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  22. * SOFTWARE.
  23. */
  24. #include "nouveau_drv.h"
  25. #include "nouveau_reg.h"
  26. #include "dispnv04/hw.h"
  27. #include "nouveau_encoder.h"
  28. #include <linux/io-mapping.h>
  29. #include <linux/firmware.h>
  30. /* these defines are made up */
  31. #define NV_CIO_CRE_44_HEADA 0x0
  32. #define NV_CIO_CRE_44_HEADB 0x3
  33. #define FEATURE_MOBILE 0x10 /* also FEATURE_QUADRO for BMP */
  34. #define EDID1_LEN 128
  35. #define BIOSLOG(sip, fmt, arg...) NV_DEBUG(sip->dev, fmt, ##arg)
  36. #define LOG_OLD_VALUE(x)
  37. struct init_exec {
  38. bool execute;
  39. bool repeat;
  40. };
  41. static bool nv_cksum(const uint8_t *data, unsigned int length)
  42. {
  43. /*
  44. * There's a few checksums in the BIOS, so here's a generic checking
  45. * function.
  46. */
  47. int i;
  48. uint8_t sum = 0;
  49. for (i = 0; i < length; i++)
  50. sum += data[i];
  51. if (sum)
  52. return true;
  53. return false;
  54. }
  55. static uint16_t clkcmptable(struct nvbios *bios, uint16_t clktable, int pxclk)
  56. {
  57. int compare_record_len, i = 0;
  58. uint16_t compareclk, scriptptr = 0;
  59. if (bios->major_version < 5) /* pre BIT */
  60. compare_record_len = 3;
  61. else
  62. compare_record_len = 4;
  63. do {
  64. compareclk = ROM16(bios->data[clktable + compare_record_len * i]);
  65. if (pxclk >= compareclk * 10) {
  66. if (bios->major_version < 5) {
  67. uint8_t tmdssub = bios->data[clktable + 2 + compare_record_len * i];
  68. scriptptr = ROM16(bios->data[bios->init_script_tbls_ptr + tmdssub * 2]);
  69. } else
  70. scriptptr = ROM16(bios->data[clktable + 2 + compare_record_len * i]);
  71. break;
  72. }
  73. i++;
  74. } while (compareclk);
  75. return scriptptr;
  76. }
  77. static void
  78. run_digital_op_script(struct drm_device *dev, uint16_t scriptptr,
  79. struct dcb_output *dcbent, int head, bool dl)
  80. {
  81. struct nouveau_drm *drm = nouveau_drm(dev);
  82. NV_INFO(drm, "0x%04X: Parsing digital output script table\n",
  83. scriptptr);
  84. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_44, head ? NV_CIO_CRE_44_HEADB :
  85. NV_CIO_CRE_44_HEADA);
  86. nouveau_bios_run_init_table(dev, scriptptr, dcbent, head);
  87. nv04_dfp_bind_head(dev, dcbent, head, dl);
  88. }
  89. static int call_lvds_manufacturer_script(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script)
  90. {
  91. struct nouveau_drm *drm = nouveau_drm(dev);
  92. struct nvbios *bios = &drm->vbios;
  93. uint8_t sub = bios->data[bios->fp.xlated_entry + script] + (bios->fp.link_c_increment && dcbent->or & DCB_OUTPUT_C ? 1 : 0);
  94. uint16_t scriptofs = ROM16(bios->data[bios->init_script_tbls_ptr + sub * 2]);
  95. #ifdef __powerpc__
  96. struct pci_dev *pdev = to_pci_dev(dev->dev);
  97. #endif
  98. if (!bios->fp.xlated_entry || !sub || !scriptofs)
  99. return -EINVAL;
  100. run_digital_op_script(dev, scriptofs, dcbent, head, bios->fp.dual_link);
  101. if (script == LVDS_PANEL_OFF) {
  102. /* off-on delay in ms */
  103. mdelay(ROM16(bios->data[bios->fp.xlated_entry + 7]));
  104. }
  105. #ifdef __powerpc__
  106. /* Powerbook specific quirks */
  107. if (script == LVDS_RESET &&
  108. (pdev->device == 0x0179 || pdev->device == 0x0189 ||
  109. pdev->device == 0x0329))
  110. nv_write_tmds(dev, dcbent->or, 0, 0x02, 0x72);
  111. #endif
  112. return 0;
  113. }
  114. static int run_lvds_table(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script, int pxclk)
  115. {
  116. /*
  117. * The BIT LVDS table's header has the information to setup the
  118. * necessary registers. Following the standard 4 byte header are:
  119. * A bitmask byte and a dual-link transition pxclk value for use in
  120. * selecting the init script when not using straps; 4 script pointers
  121. * for panel power, selected by output and on/off; and 8 table pointers
  122. * for panel init, the needed one determined by output, and bits in the
  123. * conf byte. These tables are similar to the TMDS tables, consisting
  124. * of a list of pxclks and script pointers.
  125. */
  126. struct nouveau_drm *drm = nouveau_drm(dev);
  127. struct nvbios *bios = &drm->vbios;
  128. unsigned int outputset = (dcbent->or == 4) ? 1 : 0;
  129. uint16_t scriptptr = 0, clktable;
  130. /*
  131. * For now we assume version 3.0 table - g80 support will need some
  132. * changes
  133. */
  134. switch (script) {
  135. case LVDS_INIT:
  136. return -ENOSYS;
  137. case LVDS_BACKLIGHT_ON:
  138. case LVDS_PANEL_ON:
  139. scriptptr = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 7 + outputset * 2]);
  140. break;
  141. case LVDS_BACKLIGHT_OFF:
  142. case LVDS_PANEL_OFF:
  143. scriptptr = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 11 + outputset * 2]);
  144. break;
  145. case LVDS_RESET:
  146. clktable = bios->fp.lvdsmanufacturerpointer + 15;
  147. if (dcbent->or == 4)
  148. clktable += 8;
  149. if (dcbent->lvdsconf.use_straps_for_mode) {
  150. if (bios->fp.dual_link)
  151. clktable += 4;
  152. if (bios->fp.if_is_24bit)
  153. clktable += 2;
  154. } else {
  155. /* using EDID */
  156. int cmpval_24bit = (dcbent->or == 4) ? 4 : 1;
  157. if (bios->fp.dual_link) {
  158. clktable += 4;
  159. cmpval_24bit <<= 1;
  160. }
  161. if (bios->fp.strapless_is_24bit & cmpval_24bit)
  162. clktable += 2;
  163. }
  164. clktable = ROM16(bios->data[clktable]);
  165. if (!clktable) {
  166. NV_ERROR(drm, "Pixel clock comparison table not found\n");
  167. return -ENOENT;
  168. }
  169. scriptptr = clkcmptable(bios, clktable, pxclk);
  170. }
  171. if (!scriptptr) {
  172. NV_ERROR(drm, "LVDS output init script not found\n");
  173. return -ENOENT;
  174. }
  175. run_digital_op_script(dev, scriptptr, dcbent, head, bios->fp.dual_link);
  176. return 0;
  177. }
  178. int call_lvds_script(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script, int pxclk)
  179. {
  180. /*
  181. * LVDS operations are multiplexed in an effort to present a single API
  182. * which works with two vastly differing underlying structures.
  183. * This acts as the demux
  184. */
  185. struct nouveau_drm *drm = nouveau_drm(dev);
  186. struct nvif_object *device = &drm->client.device.object;
  187. struct nvbios *bios = &drm->vbios;
  188. uint8_t lvds_ver = bios->data[bios->fp.lvdsmanufacturerpointer];
  189. uint32_t sel_clk_binding, sel_clk;
  190. int ret;
  191. if (bios->fp.last_script_invoc == (script << 1 | head) || !lvds_ver ||
  192. (lvds_ver >= 0x30 && script == LVDS_INIT))
  193. return 0;
  194. if (!bios->fp.lvds_init_run) {
  195. bios->fp.lvds_init_run = true;
  196. call_lvds_script(dev, dcbent, head, LVDS_INIT, pxclk);
  197. }
  198. if (script == LVDS_PANEL_ON && bios->fp.reset_after_pclk_change)
  199. call_lvds_script(dev, dcbent, head, LVDS_RESET, pxclk);
  200. if (script == LVDS_RESET && bios->fp.power_off_for_reset)
  201. call_lvds_script(dev, dcbent, head, LVDS_PANEL_OFF, pxclk);
  202. NV_INFO(drm, "Calling LVDS script %d:\n", script);
  203. /* don't let script change pll->head binding */
  204. sel_clk_binding = nvif_rd32(device, NV_PRAMDAC_SEL_CLK) & 0x50000;
  205. if (lvds_ver < 0x30)
  206. ret = call_lvds_manufacturer_script(dev, dcbent, head, script);
  207. else
  208. ret = run_lvds_table(dev, dcbent, head, script, pxclk);
  209. bios->fp.last_script_invoc = (script << 1 | head);
  210. sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK) & ~0x50000;
  211. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, sel_clk | sel_clk_binding);
  212. /* some scripts set a value in NV_PBUS_POWERCTRL_2 and break video overlay */
  213. nvif_wr32(device, NV_PBUS_POWERCTRL_2, 0);
  214. return ret;
  215. }
  216. struct lvdstableheader {
  217. uint8_t lvds_ver, headerlen, recordlen;
  218. };
  219. static int parse_lvds_manufacturer_table_header(struct drm_device *dev, struct nvbios *bios, struct lvdstableheader *lth)
  220. {
  221. /*
  222. * BMP version (0xa) LVDS table has a simple header of version and
  223. * record length. The BIT LVDS table has the typical BIT table header:
  224. * version byte, header length byte, record length byte, and a byte for
  225. * the maximum number of records that can be held in the table.
  226. */
  227. struct nouveau_drm *drm = nouveau_drm(dev);
  228. uint8_t lvds_ver, headerlen, recordlen;
  229. memset(lth, 0, sizeof(struct lvdstableheader));
  230. if (bios->fp.lvdsmanufacturerpointer == 0x0) {
  231. NV_ERROR(drm, "Pointer to LVDS manufacturer table invalid\n");
  232. return -EINVAL;
  233. }
  234. lvds_ver = bios->data[bios->fp.lvdsmanufacturerpointer];
  235. switch (lvds_ver) {
  236. case 0x0a: /* pre NV40 */
  237. headerlen = 2;
  238. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  239. break;
  240. case 0x30: /* NV4x */
  241. headerlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  242. if (headerlen < 0x1f) {
  243. NV_ERROR(drm, "LVDS table header not understood\n");
  244. return -EINVAL;
  245. }
  246. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 2];
  247. break;
  248. case 0x40: /* G80/G90 */
  249. headerlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  250. if (headerlen < 0x7) {
  251. NV_ERROR(drm, "LVDS table header not understood\n");
  252. return -EINVAL;
  253. }
  254. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 2];
  255. break;
  256. default:
  257. NV_ERROR(drm,
  258. "LVDS table revision %d.%d not currently supported\n",
  259. lvds_ver >> 4, lvds_ver & 0xf);
  260. return -ENOSYS;
  261. }
  262. lth->lvds_ver = lvds_ver;
  263. lth->headerlen = headerlen;
  264. lth->recordlen = recordlen;
  265. return 0;
  266. }
  267. static int
  268. get_fp_strap(struct drm_device *dev, struct nvbios *bios)
  269. {
  270. struct nouveau_drm *drm = nouveau_drm(dev);
  271. struct nvif_object *device = &drm->client.device.object;
  272. /*
  273. * The fp strap is normally dictated by the "User Strap" in
  274. * PEXTDEV_BOOT_0[20:16], but on BMP cards when bit 2 of the
  275. * Internal_Flags struct at 0x48 is set, the user strap gets overriden
  276. * by the PCI subsystem ID during POST, but not before the previous user
  277. * strap has been committed to CR58 for CR57=0xf on head A, which may be
  278. * read and used instead
  279. */
  280. if (bios->major_version < 5 && bios->data[0x48] & 0x4)
  281. return NVReadVgaCrtc5758(dev, 0, 0xf) & 0xf;
  282. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_MAXWELL)
  283. return nvif_rd32(device, 0x001800) & 0x0000000f;
  284. else
  285. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
  286. return (nvif_rd32(device, NV_PEXTDEV_BOOT_0) >> 24) & 0xf;
  287. else
  288. return (nvif_rd32(device, NV_PEXTDEV_BOOT_0) >> 16) & 0xf;
  289. }
  290. static int parse_fp_mode_table(struct drm_device *dev, struct nvbios *bios)
  291. {
  292. struct nouveau_drm *drm = nouveau_drm(dev);
  293. uint8_t *fptable;
  294. uint8_t fptable_ver, headerlen = 0, recordlen, fpentries = 0xf, fpindex;
  295. int ret, ofs, fpstrapping;
  296. struct lvdstableheader lth;
  297. if (bios->fp.fptablepointer == 0x0) {
  298. /* Most laptop cards lack an fp table. They use DDC. */
  299. NV_DEBUG(drm, "Pointer to flat panel table invalid\n");
  300. bios->digital_min_front_porch = 0x4b;
  301. return 0;
  302. }
  303. fptable = &bios->data[bios->fp.fptablepointer];
  304. fptable_ver = fptable[0];
  305. switch (fptable_ver) {
  306. /*
  307. * BMP version 0x5.0x11 BIOSen have version 1 like tables, but no
  308. * version field, and miss one of the spread spectrum/PWM bytes.
  309. * This could affect early GF2Go parts (not seen any appropriate ROMs
  310. * though). Here we assume that a version of 0x05 matches this case
  311. * (combining with a BMP version check would be better), as the
  312. * common case for the panel type field is 0x0005, and that is in
  313. * fact what we are reading the first byte of.
  314. */
  315. case 0x05: /* some NV10, 11, 15, 16 */
  316. recordlen = 42;
  317. ofs = -1;
  318. break;
  319. case 0x10: /* some NV15/16, and NV11+ */
  320. recordlen = 44;
  321. ofs = 0;
  322. break;
  323. case 0x20: /* NV40+ */
  324. headerlen = fptable[1];
  325. recordlen = fptable[2];
  326. fpentries = fptable[3];
  327. /*
  328. * fptable[4] is the minimum
  329. * RAMDAC_FP_HCRTC -> RAMDAC_FP_HSYNC_START gap
  330. */
  331. bios->digital_min_front_porch = fptable[4];
  332. ofs = -7;
  333. break;
  334. default:
  335. NV_ERROR(drm,
  336. "FP table revision %d.%d not currently supported\n",
  337. fptable_ver >> 4, fptable_ver & 0xf);
  338. return -ENOSYS;
  339. }
  340. if (!bios->is_mobile) /* !mobile only needs digital_min_front_porch */
  341. return 0;
  342. ret = parse_lvds_manufacturer_table_header(dev, bios, &lth);
  343. if (ret)
  344. return ret;
  345. if (lth.lvds_ver == 0x30 || lth.lvds_ver == 0x40) {
  346. bios->fp.fpxlatetableptr = bios->fp.lvdsmanufacturerpointer +
  347. lth.headerlen + 1;
  348. bios->fp.xlatwidth = lth.recordlen;
  349. }
  350. if (bios->fp.fpxlatetableptr == 0x0) {
  351. NV_ERROR(drm, "Pointer to flat panel xlat table invalid\n");
  352. return -EINVAL;
  353. }
  354. fpstrapping = get_fp_strap(dev, bios);
  355. fpindex = bios->data[bios->fp.fpxlatetableptr +
  356. fpstrapping * bios->fp.xlatwidth];
  357. if (fpindex > fpentries) {
  358. NV_ERROR(drm, "Bad flat panel table index\n");
  359. return -ENOENT;
  360. }
  361. /* nv4x cards need both a strap value and fpindex of 0xf to use DDC */
  362. if (lth.lvds_ver > 0x10)
  363. bios->fp_no_ddc = fpstrapping != 0xf || fpindex != 0xf;
  364. /*
  365. * If either the strap or xlated fpindex value are 0xf there is no
  366. * panel using a strap-derived bios mode present. this condition
  367. * includes, but is different from, the DDC panel indicator above
  368. */
  369. if (fpstrapping == 0xf || fpindex == 0xf)
  370. return 0;
  371. bios->fp.mode_ptr = bios->fp.fptablepointer + headerlen +
  372. recordlen * fpindex + ofs;
  373. NV_INFO(drm, "BIOS FP mode: %dx%d (%dkHz pixel clock)\n",
  374. ROM16(bios->data[bios->fp.mode_ptr + 11]) + 1,
  375. ROM16(bios->data[bios->fp.mode_ptr + 25]) + 1,
  376. ROM16(bios->data[bios->fp.mode_ptr + 7]) * 10);
  377. return 0;
  378. }
  379. bool nouveau_bios_fp_mode(struct drm_device *dev, struct drm_display_mode *mode)
  380. {
  381. struct nouveau_drm *drm = nouveau_drm(dev);
  382. struct nvbios *bios = &drm->vbios;
  383. uint8_t *mode_entry = &bios->data[bios->fp.mode_ptr];
  384. if (!mode) /* just checking whether we can produce a mode */
  385. return bios->fp.mode_ptr;
  386. memset(mode, 0, sizeof(struct drm_display_mode));
  387. /*
  388. * For version 1.0 (version in byte 0):
  389. * bytes 1-2 are "panel type", including bits on whether Colour/mono,
  390. * single/dual link, and type (TFT etc.)
  391. * bytes 3-6 are bits per colour in RGBX
  392. */
  393. mode->clock = ROM16(mode_entry[7]) * 10;
  394. /* bytes 9-10 is HActive */
  395. mode->hdisplay = ROM16(mode_entry[11]) + 1;
  396. /*
  397. * bytes 13-14 is HValid Start
  398. * bytes 15-16 is HValid End
  399. */
  400. mode->hsync_start = ROM16(mode_entry[17]) + 1;
  401. mode->hsync_end = ROM16(mode_entry[19]) + 1;
  402. mode->htotal = ROM16(mode_entry[21]) + 1;
  403. /* bytes 23-24, 27-30 similarly, but vertical */
  404. mode->vdisplay = ROM16(mode_entry[25]) + 1;
  405. mode->vsync_start = ROM16(mode_entry[31]) + 1;
  406. mode->vsync_end = ROM16(mode_entry[33]) + 1;
  407. mode->vtotal = ROM16(mode_entry[35]) + 1;
  408. mode->flags |= (mode_entry[37] & 0x10) ?
  409. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  410. mode->flags |= (mode_entry[37] & 0x1) ?
  411. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  412. /*
  413. * bytes 38-39 relate to spread spectrum settings
  414. * bytes 40-43 are something to do with PWM
  415. */
  416. mode->status = MODE_OK;
  417. mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
  418. drm_mode_set_name(mode);
  419. return bios->fp.mode_ptr;
  420. }
  421. int nouveau_bios_parse_lvds_table(struct drm_device *dev, int pxclk, bool *dl, bool *if_is_24bit)
  422. {
  423. /*
  424. * The LVDS table header is (mostly) described in
  425. * parse_lvds_manufacturer_table_header(): the BIT header additionally
  426. * contains the dual-link transition pxclk (in 10s kHz), at byte 5 - if
  427. * straps are not being used for the panel, this specifies the frequency
  428. * at which modes should be set up in the dual link style.
  429. *
  430. * Following the header, the BMP (ver 0xa) table has several records,
  431. * indexed by a separate xlat table, indexed in turn by the fp strap in
  432. * EXTDEV_BOOT. Each record had a config byte, followed by 6 script
  433. * numbers for use by INIT_SUB which controlled panel init and power,
  434. * and finally a dword of ms to sleep between power off and on
  435. * operations.
  436. *
  437. * In the BIT versions, the table following the header serves as an
  438. * integrated config and xlat table: the records in the table are
  439. * indexed by the FP strap nibble in EXTDEV_BOOT, and each record has
  440. * two bytes - the first as a config byte, the second for indexing the
  441. * fp mode table pointed to by the BIT 'D' table
  442. *
  443. * DDC is not used until after card init, so selecting the correct table
  444. * entry and setting the dual link flag for EDID equipped panels,
  445. * requiring tests against the native-mode pixel clock, cannot be done
  446. * until later, when this function should be called with non-zero pxclk
  447. */
  448. struct nouveau_drm *drm = nouveau_drm(dev);
  449. struct nvbios *bios = &drm->vbios;
  450. int fpstrapping = get_fp_strap(dev, bios), lvdsmanufacturerindex = 0;
  451. struct lvdstableheader lth;
  452. uint16_t lvdsofs;
  453. int ret, chip_version = bios->chip_version;
  454. ret = parse_lvds_manufacturer_table_header(dev, bios, &lth);
  455. if (ret)
  456. return ret;
  457. switch (lth.lvds_ver) {
  458. case 0x0a: /* pre NV40 */
  459. lvdsmanufacturerindex = bios->data[
  460. bios->fp.fpxlatemanufacturertableptr +
  461. fpstrapping];
  462. /* we're done if this isn't the EDID panel case */
  463. if (!pxclk)
  464. break;
  465. if (chip_version < 0x25) {
  466. /* nv17 behaviour
  467. *
  468. * It seems the old style lvds script pointer is reused
  469. * to select 18/24 bit colour depth for EDID panels.
  470. */
  471. lvdsmanufacturerindex =
  472. (bios->legacy.lvds_single_a_script_ptr & 1) ?
  473. 2 : 0;
  474. if (pxclk >= bios->fp.duallink_transition_clk)
  475. lvdsmanufacturerindex++;
  476. } else if (chip_version < 0x30) {
  477. /* nv28 behaviour (off-chip encoder)
  478. *
  479. * nv28 does a complex dance of first using byte 121 of
  480. * the EDID to choose the lvdsmanufacturerindex, then
  481. * later attempting to match the EDID manufacturer and
  482. * product IDs in a table (signature 'pidt' (panel id
  483. * table?)), setting an lvdsmanufacturerindex of 0 and
  484. * an fp strap of the match index (or 0xf if none)
  485. */
  486. lvdsmanufacturerindex = 0;
  487. } else {
  488. /* nv31, nv34 behaviour */
  489. lvdsmanufacturerindex = 0;
  490. if (pxclk >= bios->fp.duallink_transition_clk)
  491. lvdsmanufacturerindex = 2;
  492. if (pxclk >= 140000)
  493. lvdsmanufacturerindex = 3;
  494. }
  495. /*
  496. * nvidia set the high nibble of (cr57=f, cr58) to
  497. * lvdsmanufacturerindex in this case; we don't
  498. */
  499. break;
  500. case 0x30: /* NV4x */
  501. case 0x40: /* G80/G90 */
  502. lvdsmanufacturerindex = fpstrapping;
  503. break;
  504. default:
  505. NV_ERROR(drm, "LVDS table revision not currently supported\n");
  506. return -ENOSYS;
  507. }
  508. lvdsofs = bios->fp.xlated_entry = bios->fp.lvdsmanufacturerpointer + lth.headerlen + lth.recordlen * lvdsmanufacturerindex;
  509. switch (lth.lvds_ver) {
  510. case 0x0a:
  511. bios->fp.power_off_for_reset = bios->data[lvdsofs] & 1;
  512. bios->fp.reset_after_pclk_change = bios->data[lvdsofs] & 2;
  513. bios->fp.dual_link = bios->data[lvdsofs] & 4;
  514. bios->fp.link_c_increment = bios->data[lvdsofs] & 8;
  515. *if_is_24bit = bios->data[lvdsofs] & 16;
  516. break;
  517. case 0x30:
  518. case 0x40:
  519. /*
  520. * No sign of the "power off for reset" or "reset for panel
  521. * on" bits, but it's safer to assume we should
  522. */
  523. bios->fp.power_off_for_reset = true;
  524. bios->fp.reset_after_pclk_change = true;
  525. /*
  526. * It's ok lvdsofs is wrong for nv4x edid case; dual_link is
  527. * over-written, and if_is_24bit isn't used
  528. */
  529. bios->fp.dual_link = bios->data[lvdsofs] & 1;
  530. bios->fp.if_is_24bit = bios->data[lvdsofs] & 2;
  531. bios->fp.strapless_is_24bit = bios->data[bios->fp.lvdsmanufacturerpointer + 4];
  532. bios->fp.duallink_transition_clk = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 5]) * 10;
  533. break;
  534. }
  535. /* set dual_link flag for EDID case */
  536. if (pxclk && (chip_version < 0x25 || chip_version > 0x28))
  537. bios->fp.dual_link = (pxclk >= bios->fp.duallink_transition_clk);
  538. *dl = bios->fp.dual_link;
  539. return 0;
  540. }
  541. int run_tmds_table(struct drm_device *dev, struct dcb_output *dcbent, int head, int pxclk)
  542. {
  543. /*
  544. * the pxclk parameter is in kHz
  545. *
  546. * This runs the TMDS regs setting code found on BIT bios cards
  547. *
  548. * For ffs(or) == 1 use the first table, for ffs(or) == 2 and
  549. * ffs(or) == 3, use the second.
  550. */
  551. struct nouveau_drm *drm = nouveau_drm(dev);
  552. struct nvif_object *device = &drm->client.device.object;
  553. struct nvbios *bios = &drm->vbios;
  554. int cv = bios->chip_version;
  555. uint16_t clktable = 0, scriptptr;
  556. uint32_t sel_clk_binding, sel_clk;
  557. /* pre-nv17 off-chip tmds uses scripts, post nv17 doesn't */
  558. if (cv >= 0x17 && cv != 0x1a && cv != 0x20 &&
  559. dcbent->location != DCB_LOC_ON_CHIP)
  560. return 0;
  561. switch (ffs(dcbent->or)) {
  562. case 1:
  563. clktable = bios->tmds.output0_script_ptr;
  564. break;
  565. case 2:
  566. case 3:
  567. clktable = bios->tmds.output1_script_ptr;
  568. break;
  569. }
  570. if (!clktable) {
  571. NV_ERROR(drm, "Pixel clock comparison table not found\n");
  572. return -EINVAL;
  573. }
  574. scriptptr = clkcmptable(bios, clktable, pxclk);
  575. if (!scriptptr) {
  576. NV_ERROR(drm, "TMDS output init script not found\n");
  577. return -ENOENT;
  578. }
  579. /* don't let script change pll->head binding */
  580. sel_clk_binding = nvif_rd32(device, NV_PRAMDAC_SEL_CLK) & 0x50000;
  581. run_digital_op_script(dev, scriptptr, dcbent, head, pxclk >= 165000);
  582. sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK) & ~0x50000;
  583. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, sel_clk | sel_clk_binding);
  584. return 0;
  585. }
  586. static void parse_script_table_pointers(struct nvbios *bios, uint16_t offset)
  587. {
  588. /*
  589. * Parses the init table segment for pointers used in script execution.
  590. *
  591. * offset + 0 (16 bits): init script tables pointer
  592. * offset + 2 (16 bits): macro index table pointer
  593. * offset + 4 (16 bits): macro table pointer
  594. * offset + 6 (16 bits): condition table pointer
  595. * offset + 8 (16 bits): io condition table pointer
  596. * offset + 10 (16 bits): io flag condition table pointer
  597. * offset + 12 (16 bits): init function table pointer
  598. */
  599. bios->init_script_tbls_ptr = ROM16(bios->data[offset]);
  600. }
  601. static int parse_bit_A_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  602. {
  603. /*
  604. * Parses the load detect values for g80 cards.
  605. *
  606. * offset + 0 (16 bits): loadval table pointer
  607. */
  608. struct nouveau_drm *drm = nouveau_drm(dev);
  609. uint16_t load_table_ptr;
  610. uint8_t version, headerlen, entrylen, num_entries;
  611. if (bitentry->length != 3) {
  612. NV_ERROR(drm, "Do not understand BIT A table\n");
  613. return -EINVAL;
  614. }
  615. load_table_ptr = ROM16(bios->data[bitentry->offset]);
  616. if (load_table_ptr == 0x0) {
  617. NV_DEBUG(drm, "Pointer to BIT loadval table invalid\n");
  618. return -EINVAL;
  619. }
  620. version = bios->data[load_table_ptr];
  621. if (version != 0x10) {
  622. NV_ERROR(drm, "BIT loadval table version %d.%d not supported\n",
  623. version >> 4, version & 0xF);
  624. return -ENOSYS;
  625. }
  626. headerlen = bios->data[load_table_ptr + 1];
  627. entrylen = bios->data[load_table_ptr + 2];
  628. num_entries = bios->data[load_table_ptr + 3];
  629. if (headerlen != 4 || entrylen != 4 || num_entries != 2) {
  630. NV_ERROR(drm, "Do not understand BIT loadval table\n");
  631. return -EINVAL;
  632. }
  633. /* First entry is normal dac, 2nd tv-out perhaps? */
  634. bios->dactestval = ROM32(bios->data[load_table_ptr + headerlen]) & 0x3ff;
  635. return 0;
  636. }
  637. static int parse_bit_display_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  638. {
  639. /*
  640. * Parses the flat panel table segment that the bit entry points to.
  641. * Starting at bitentry->offset:
  642. *
  643. * offset + 0 (16 bits): ??? table pointer - seems to have 18 byte
  644. * records beginning with a freq.
  645. * offset + 2 (16 bits): mode table pointer
  646. */
  647. struct nouveau_drm *drm = nouveau_drm(dev);
  648. if (bitentry->length != 4) {
  649. NV_ERROR(drm, "Do not understand BIT display table\n");
  650. return -EINVAL;
  651. }
  652. bios->fp.fptablepointer = ROM16(bios->data[bitentry->offset + 2]);
  653. return 0;
  654. }
  655. static int parse_bit_init_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  656. {
  657. /*
  658. * Parses the init table segment that the bit entry points to.
  659. *
  660. * See parse_script_table_pointers for layout
  661. */
  662. struct nouveau_drm *drm = nouveau_drm(dev);
  663. if (bitentry->length < 14) {
  664. NV_ERROR(drm, "Do not understand init table\n");
  665. return -EINVAL;
  666. }
  667. parse_script_table_pointers(bios, bitentry->offset);
  668. return 0;
  669. }
  670. static int parse_bit_i_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  671. {
  672. /*
  673. * BIT 'i' (info?) table
  674. *
  675. * offset + 0 (32 bits): BIOS version dword (as in B table)
  676. * offset + 5 (8 bits): BIOS feature byte (same as for BMP?)
  677. * offset + 13 (16 bits): pointer to table containing DAC load
  678. * detection comparison values
  679. *
  680. * There's other things in the table, purpose unknown
  681. */
  682. struct nouveau_drm *drm = nouveau_drm(dev);
  683. uint16_t daccmpoffset;
  684. uint8_t dacver, dacheaderlen;
  685. if (bitentry->length < 6) {
  686. NV_ERROR(drm, "BIT i table too short for needed information\n");
  687. return -EINVAL;
  688. }
  689. /*
  690. * bit 4 seems to indicate a mobile bios (doesn't suffer from BMP's
  691. * Quadro identity crisis), other bits possibly as for BMP feature byte
  692. */
  693. bios->feature_byte = bios->data[bitentry->offset + 5];
  694. bios->is_mobile = bios->feature_byte & FEATURE_MOBILE;
  695. if (bitentry->length < 15) {
  696. NV_WARN(drm, "BIT i table not long enough for DAC load "
  697. "detection comparison table\n");
  698. return -EINVAL;
  699. }
  700. daccmpoffset = ROM16(bios->data[bitentry->offset + 13]);
  701. /* doesn't exist on g80 */
  702. if (!daccmpoffset)
  703. return 0;
  704. /*
  705. * The first value in the table, following the header, is the
  706. * comparison value, the second entry is a comparison value for
  707. * TV load detection.
  708. */
  709. dacver = bios->data[daccmpoffset];
  710. dacheaderlen = bios->data[daccmpoffset + 1];
  711. if (dacver != 0x00 && dacver != 0x10) {
  712. NV_WARN(drm, "DAC load detection comparison table version "
  713. "%d.%d not known\n", dacver >> 4, dacver & 0xf);
  714. return -ENOSYS;
  715. }
  716. bios->dactestval = ROM32(bios->data[daccmpoffset + dacheaderlen]);
  717. bios->tvdactestval = ROM32(bios->data[daccmpoffset + dacheaderlen + 4]);
  718. return 0;
  719. }
  720. static int parse_bit_lvds_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  721. {
  722. /*
  723. * Parses the LVDS table segment that the bit entry points to.
  724. * Starting at bitentry->offset:
  725. *
  726. * offset + 0 (16 bits): LVDS strap xlate table pointer
  727. */
  728. struct nouveau_drm *drm = nouveau_drm(dev);
  729. if (bitentry->length != 2) {
  730. NV_ERROR(drm, "Do not understand BIT LVDS table\n");
  731. return -EINVAL;
  732. }
  733. /*
  734. * No idea if it's still called the LVDS manufacturer table, but
  735. * the concept's close enough.
  736. */
  737. bios->fp.lvdsmanufacturerpointer = ROM16(bios->data[bitentry->offset]);
  738. return 0;
  739. }
  740. static int
  741. parse_bit_M_tbl_entry(struct drm_device *dev, struct nvbios *bios,
  742. struct bit_entry *bitentry)
  743. {
  744. /*
  745. * offset + 2 (8 bits): number of options in an
  746. * INIT_RAM_RESTRICT_ZM_REG_GROUP opcode option set
  747. * offset + 3 (16 bits): pointer to strap xlate table for RAM
  748. * restrict option selection
  749. *
  750. * There's a bunch of bits in this table other than the RAM restrict
  751. * stuff that we don't use - their use currently unknown
  752. */
  753. /*
  754. * Older bios versions don't have a sufficiently long table for
  755. * what we want
  756. */
  757. if (bitentry->length < 0x5)
  758. return 0;
  759. if (bitentry->version < 2) {
  760. bios->ram_restrict_group_count = bios->data[bitentry->offset + 2];
  761. bios->ram_restrict_tbl_ptr = ROM16(bios->data[bitentry->offset + 3]);
  762. } else {
  763. bios->ram_restrict_group_count = bios->data[bitentry->offset + 0];
  764. bios->ram_restrict_tbl_ptr = ROM16(bios->data[bitentry->offset + 1]);
  765. }
  766. return 0;
  767. }
  768. static int parse_bit_tmds_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  769. {
  770. /*
  771. * Parses the pointer to the TMDS table
  772. *
  773. * Starting at bitentry->offset:
  774. *
  775. * offset + 0 (16 bits): TMDS table pointer
  776. *
  777. * The TMDS table is typically found just before the DCB table, with a
  778. * characteristic signature of 0x11,0x13 (1.1 being version, 0x13 being
  779. * length?)
  780. *
  781. * At offset +7 is a pointer to a script, which I don't know how to
  782. * run yet.
  783. * At offset +9 is a pointer to another script, likewise
  784. * Offset +11 has a pointer to a table where the first word is a pxclk
  785. * frequency and the second word a pointer to a script, which should be
  786. * run if the comparison pxclk frequency is less than the pxclk desired.
  787. * This repeats for decreasing comparison frequencies
  788. * Offset +13 has a pointer to a similar table
  789. * The selection of table (and possibly +7/+9 script) is dictated by
  790. * "or" from the DCB.
  791. */
  792. struct nouveau_drm *drm = nouveau_drm(dev);
  793. uint16_t tmdstableptr, script1, script2;
  794. if (bitentry->length != 2) {
  795. NV_ERROR(drm, "Do not understand BIT TMDS table\n");
  796. return -EINVAL;
  797. }
  798. tmdstableptr = ROM16(bios->data[bitentry->offset]);
  799. if (!tmdstableptr) {
  800. NV_INFO(drm, "Pointer to TMDS table not found\n");
  801. return -EINVAL;
  802. }
  803. NV_INFO(drm, "TMDS table version %d.%d\n",
  804. bios->data[tmdstableptr] >> 4, bios->data[tmdstableptr] & 0xf);
  805. /* nv50+ has v2.0, but we don't parse it atm */
  806. if (bios->data[tmdstableptr] != 0x11)
  807. return -ENOSYS;
  808. /*
  809. * These two scripts are odd: they don't seem to get run even when
  810. * they are not stubbed.
  811. */
  812. script1 = ROM16(bios->data[tmdstableptr + 7]);
  813. script2 = ROM16(bios->data[tmdstableptr + 9]);
  814. if (bios->data[script1] != 'q' || bios->data[script2] != 'q')
  815. NV_WARN(drm, "TMDS table script pointers not stubbed\n");
  816. bios->tmds.output0_script_ptr = ROM16(bios->data[tmdstableptr + 11]);
  817. bios->tmds.output1_script_ptr = ROM16(bios->data[tmdstableptr + 13]);
  818. return 0;
  819. }
  820. struct bit_table {
  821. const char id;
  822. int (* const parse_fn)(struct drm_device *, struct nvbios *, struct bit_entry *);
  823. };
  824. #define BIT_TABLE(id, funcid) ((struct bit_table){ id, parse_bit_##funcid##_tbl_entry })
  825. int
  826. bit_table(struct drm_device *dev, u8 id, struct bit_entry *bit)
  827. {
  828. struct nouveau_drm *drm = nouveau_drm(dev);
  829. struct nvbios *bios = &drm->vbios;
  830. u8 entries, *entry;
  831. if (bios->type != NVBIOS_BIT)
  832. return -ENODEV;
  833. entries = bios->data[bios->offset + 10];
  834. entry = &bios->data[bios->offset + 12];
  835. while (entries--) {
  836. if (entry[0] == id) {
  837. bit->id = entry[0];
  838. bit->version = entry[1];
  839. bit->length = ROM16(entry[2]);
  840. bit->offset = ROM16(entry[4]);
  841. bit->data = ROMPTR(dev, entry[4]);
  842. return 0;
  843. }
  844. entry += bios->data[bios->offset + 9];
  845. }
  846. return -ENOENT;
  847. }
  848. static int
  849. parse_bit_table(struct nvbios *bios, const uint16_t bitoffset,
  850. struct bit_table *table)
  851. {
  852. struct drm_device *dev = bios->dev;
  853. struct nouveau_drm *drm = nouveau_drm(dev);
  854. struct bit_entry bitentry;
  855. if (bit_table(dev, table->id, &bitentry) == 0)
  856. return table->parse_fn(dev, bios, &bitentry);
  857. NV_INFO(drm, "BIT table '%c' not found\n", table->id);
  858. return -ENOSYS;
  859. }
  860. static int
  861. parse_bit_structure(struct nvbios *bios, const uint16_t bitoffset)
  862. {
  863. int ret;
  864. /*
  865. * The only restriction on parsing order currently is having 'i' first
  866. * for use of bios->*_version or bios->feature_byte while parsing;
  867. * functions shouldn't be actually *doing* anything apart from pulling
  868. * data from the image into the bios struct, thus no interdependencies
  869. */
  870. ret = parse_bit_table(bios, bitoffset, &BIT_TABLE('i', i));
  871. if (ret) /* info? */
  872. return ret;
  873. if (bios->major_version >= 0x60) /* g80+ */
  874. parse_bit_table(bios, bitoffset, &BIT_TABLE('A', A));
  875. parse_bit_table(bios, bitoffset, &BIT_TABLE('D', display));
  876. ret = parse_bit_table(bios, bitoffset, &BIT_TABLE('I', init));
  877. if (ret)
  878. return ret;
  879. parse_bit_table(bios, bitoffset, &BIT_TABLE('M', M)); /* memory? */
  880. parse_bit_table(bios, bitoffset, &BIT_TABLE('L', lvds));
  881. parse_bit_table(bios, bitoffset, &BIT_TABLE('T', tmds));
  882. return 0;
  883. }
  884. static int parse_bmp_structure(struct drm_device *dev, struct nvbios *bios, unsigned int offset)
  885. {
  886. /*
  887. * Parses the BMP structure for useful things, but does not act on them
  888. *
  889. * offset + 5: BMP major version
  890. * offset + 6: BMP minor version
  891. * offset + 9: BMP feature byte
  892. * offset + 10: BCD encoded BIOS version
  893. *
  894. * offset + 18: init script table pointer (for bios versions < 5.10h)
  895. * offset + 20: extra init script table pointer (for bios
  896. * versions < 5.10h)
  897. *
  898. * offset + 24: memory init table pointer (used on early bios versions)
  899. * offset + 26: SDR memory sequencing setup data table
  900. * offset + 28: DDR memory sequencing setup data table
  901. *
  902. * offset + 54: index of I2C CRTC pair to use for CRT output
  903. * offset + 55: index of I2C CRTC pair to use for TV output
  904. * offset + 56: index of I2C CRTC pair to use for flat panel output
  905. * offset + 58: write CRTC index for I2C pair 0
  906. * offset + 59: read CRTC index for I2C pair 0
  907. * offset + 60: write CRTC index for I2C pair 1
  908. * offset + 61: read CRTC index for I2C pair 1
  909. *
  910. * offset + 67: maximum internal PLL frequency (single stage PLL)
  911. * offset + 71: minimum internal PLL frequency (single stage PLL)
  912. *
  913. * offset + 75: script table pointers, as described in
  914. * parse_script_table_pointers
  915. *
  916. * offset + 89: TMDS single link output A table pointer
  917. * offset + 91: TMDS single link output B table pointer
  918. * offset + 95: LVDS single link output A table pointer
  919. * offset + 105: flat panel timings table pointer
  920. * offset + 107: flat panel strapping translation table pointer
  921. * offset + 117: LVDS manufacturer panel config table pointer
  922. * offset + 119: LVDS manufacturer strapping translation table pointer
  923. *
  924. * offset + 142: PLL limits table pointer
  925. *
  926. * offset + 156: minimum pixel clock for LVDS dual link
  927. */
  928. struct nouveau_drm *drm = nouveau_drm(dev);
  929. uint8_t *bmp = &bios->data[offset], bmp_version_major, bmp_version_minor;
  930. uint16_t bmplength;
  931. uint16_t legacy_scripts_offset, legacy_i2c_offset;
  932. /* load needed defaults in case we can't parse this info */
  933. bios->digital_min_front_porch = 0x4b;
  934. bios->fmaxvco = 256000;
  935. bios->fminvco = 128000;
  936. bios->fp.duallink_transition_clk = 90000;
  937. bmp_version_major = bmp[5];
  938. bmp_version_minor = bmp[6];
  939. NV_INFO(drm, "BMP version %d.%d\n",
  940. bmp_version_major, bmp_version_minor);
  941. /*
  942. * Make sure that 0x36 is blank and can't be mistaken for a DCB
  943. * pointer on early versions
  944. */
  945. if (bmp_version_major < 5)
  946. *(uint16_t *)&bios->data[0x36] = 0;
  947. /*
  948. * Seems that the minor version was 1 for all major versions prior
  949. * to 5. Version 6 could theoretically exist, but I suspect BIT
  950. * happened instead.
  951. */
  952. if ((bmp_version_major < 5 && bmp_version_minor != 1) || bmp_version_major > 5) {
  953. NV_ERROR(drm, "You have an unsupported BMP version. "
  954. "Please send in your bios\n");
  955. return -ENOSYS;
  956. }
  957. if (bmp_version_major == 0)
  958. /* nothing that's currently useful in this version */
  959. return 0;
  960. else if (bmp_version_major == 1)
  961. bmplength = 44; /* exact for 1.01 */
  962. else if (bmp_version_major == 2)
  963. bmplength = 48; /* exact for 2.01 */
  964. else if (bmp_version_major == 3)
  965. bmplength = 54;
  966. /* guessed - mem init tables added in this version */
  967. else if (bmp_version_major == 4 || bmp_version_minor < 0x1)
  968. /* don't know if 5.0 exists... */
  969. bmplength = 62;
  970. /* guessed - BMP I2C indices added in version 4*/
  971. else if (bmp_version_minor < 0x6)
  972. bmplength = 67; /* exact for 5.01 */
  973. else if (bmp_version_minor < 0x10)
  974. bmplength = 75; /* exact for 5.06 */
  975. else if (bmp_version_minor == 0x10)
  976. bmplength = 89; /* exact for 5.10h */
  977. else if (bmp_version_minor < 0x14)
  978. bmplength = 118; /* exact for 5.11h */
  979. else if (bmp_version_minor < 0x24)
  980. /*
  981. * Not sure of version where pll limits came in;
  982. * certainly exist by 0x24 though.
  983. */
  984. /* length not exact: this is long enough to get lvds members */
  985. bmplength = 123;
  986. else if (bmp_version_minor < 0x27)
  987. /*
  988. * Length not exact: this is long enough to get pll limit
  989. * member
  990. */
  991. bmplength = 144;
  992. else
  993. /*
  994. * Length not exact: this is long enough to get dual link
  995. * transition clock.
  996. */
  997. bmplength = 158;
  998. /* checksum */
  999. if (nv_cksum(bmp, 8)) {
  1000. NV_ERROR(drm, "Bad BMP checksum\n");
  1001. return -EINVAL;
  1002. }
  1003. /*
  1004. * Bit 4 seems to indicate either a mobile bios or a quadro card --
  1005. * mobile behaviour consistent (nv11+), quadro only seen nv18gl-nv36gl
  1006. * (not nv10gl), bit 5 that the flat panel tables are present, and
  1007. * bit 6 a tv bios.
  1008. */
  1009. bios->feature_byte = bmp[9];
  1010. if (bmp_version_major < 5 || bmp_version_minor < 0x10)
  1011. bios->old_style_init = true;
  1012. legacy_scripts_offset = 18;
  1013. if (bmp_version_major < 2)
  1014. legacy_scripts_offset -= 4;
  1015. bios->init_script_tbls_ptr = ROM16(bmp[legacy_scripts_offset]);
  1016. bios->extra_init_script_tbl_ptr = ROM16(bmp[legacy_scripts_offset + 2]);
  1017. if (bmp_version_major > 2) { /* appears in BMP 3 */
  1018. bios->legacy.mem_init_tbl_ptr = ROM16(bmp[24]);
  1019. bios->legacy.sdr_seq_tbl_ptr = ROM16(bmp[26]);
  1020. bios->legacy.ddr_seq_tbl_ptr = ROM16(bmp[28]);
  1021. }
  1022. legacy_i2c_offset = 0x48; /* BMP version 2 & 3 */
  1023. if (bmplength > 61)
  1024. legacy_i2c_offset = offset + 54;
  1025. bios->legacy.i2c_indices.crt = bios->data[legacy_i2c_offset];
  1026. bios->legacy.i2c_indices.tv = bios->data[legacy_i2c_offset + 1];
  1027. bios->legacy.i2c_indices.panel = bios->data[legacy_i2c_offset + 2];
  1028. if (bmplength > 74) {
  1029. bios->fmaxvco = ROM32(bmp[67]);
  1030. bios->fminvco = ROM32(bmp[71]);
  1031. }
  1032. if (bmplength > 88)
  1033. parse_script_table_pointers(bios, offset + 75);
  1034. if (bmplength > 94) {
  1035. bios->tmds.output0_script_ptr = ROM16(bmp[89]);
  1036. bios->tmds.output1_script_ptr = ROM16(bmp[91]);
  1037. /*
  1038. * Never observed in use with lvds scripts, but is reused for
  1039. * 18/24 bit panel interface default for EDID equipped panels
  1040. * (if_is_24bit not set directly to avoid any oscillation).
  1041. */
  1042. bios->legacy.lvds_single_a_script_ptr = ROM16(bmp[95]);
  1043. }
  1044. if (bmplength > 108) {
  1045. bios->fp.fptablepointer = ROM16(bmp[105]);
  1046. bios->fp.fpxlatetableptr = ROM16(bmp[107]);
  1047. bios->fp.xlatwidth = 1;
  1048. }
  1049. if (bmplength > 120) {
  1050. bios->fp.lvdsmanufacturerpointer = ROM16(bmp[117]);
  1051. bios->fp.fpxlatemanufacturertableptr = ROM16(bmp[119]);
  1052. }
  1053. #if 0
  1054. if (bmplength > 143)
  1055. bios->pll_limit_tbl_ptr = ROM16(bmp[142]);
  1056. #endif
  1057. if (bmplength > 157)
  1058. bios->fp.duallink_transition_clk = ROM16(bmp[156]) * 10;
  1059. return 0;
  1060. }
  1061. static uint16_t findstr(uint8_t *data, int n, const uint8_t *str, int len)
  1062. {
  1063. int i, j;
  1064. for (i = 0; i <= (n - len); i++) {
  1065. for (j = 0; j < len; j++)
  1066. if (data[i + j] != str[j])
  1067. break;
  1068. if (j == len)
  1069. return i;
  1070. }
  1071. return 0;
  1072. }
  1073. void *
  1074. olddcb_table(struct drm_device *dev)
  1075. {
  1076. struct nouveau_drm *drm = nouveau_drm(dev);
  1077. u8 *dcb = NULL;
  1078. if (drm->client.device.info.family > NV_DEVICE_INFO_V0_TNT)
  1079. dcb = ROMPTR(dev, drm->vbios.data[0x36]);
  1080. if (!dcb) {
  1081. NV_WARN(drm, "No DCB data found in VBIOS\n");
  1082. return NULL;
  1083. }
  1084. if (dcb[0] >= 0x42) {
  1085. NV_WARN(drm, "DCB version 0x%02x unknown\n", dcb[0]);
  1086. return NULL;
  1087. } else
  1088. if (dcb[0] >= 0x30) {
  1089. if (ROM32(dcb[6]) == 0x4edcbdcb)
  1090. return dcb;
  1091. } else
  1092. if (dcb[0] >= 0x20) {
  1093. if (ROM32(dcb[4]) == 0x4edcbdcb)
  1094. return dcb;
  1095. } else
  1096. if (dcb[0] >= 0x15) {
  1097. if (!memcmp(&dcb[-7], "DEV_REC", 7))
  1098. return dcb;
  1099. } else {
  1100. /*
  1101. * v1.4 (some NV15/16, NV11+) seems the same as v1.5, but
  1102. * always has the same single (crt) entry, even when tv-out
  1103. * present, so the conclusion is this version cannot really
  1104. * be used.
  1105. *
  1106. * v1.2 tables (some NV6/10, and NV15+) normally have the
  1107. * same 5 entries, which are not specific to the card and so
  1108. * no use.
  1109. *
  1110. * v1.2 does have an I2C table that read_dcb_i2c_table can
  1111. * handle, but cards exist (nv11 in #14821) with a bad i2c
  1112. * table pointer, so use the indices parsed in
  1113. * parse_bmp_structure.
  1114. *
  1115. * v1.1 (NV5+, maybe some NV4) is entirely unhelpful
  1116. */
  1117. NV_WARN(drm, "No useful DCB data in VBIOS\n");
  1118. return NULL;
  1119. }
  1120. NV_WARN(drm, "DCB header validation failed\n");
  1121. return NULL;
  1122. }
  1123. void *
  1124. olddcb_outp(struct drm_device *dev, u8 idx)
  1125. {
  1126. u8 *dcb = olddcb_table(dev);
  1127. if (dcb && dcb[0] >= 0x30) {
  1128. if (idx < dcb[2])
  1129. return dcb + dcb[1] + (idx * dcb[3]);
  1130. } else
  1131. if (dcb && dcb[0] >= 0x20) {
  1132. u8 *i2c = ROMPTR(dev, dcb[2]);
  1133. u8 *ent = dcb + 8 + (idx * 8);
  1134. if (i2c && ent < i2c)
  1135. return ent;
  1136. } else
  1137. if (dcb && dcb[0] >= 0x15) {
  1138. u8 *i2c = ROMPTR(dev, dcb[2]);
  1139. u8 *ent = dcb + 4 + (idx * 10);
  1140. if (i2c && ent < i2c)
  1141. return ent;
  1142. }
  1143. return NULL;
  1144. }
  1145. int
  1146. olddcb_outp_foreach(struct drm_device *dev, void *data,
  1147. int (*exec)(struct drm_device *, void *, int idx, u8 *outp))
  1148. {
  1149. int ret, idx = -1;
  1150. u8 *outp = NULL;
  1151. while ((outp = olddcb_outp(dev, ++idx))) {
  1152. if (ROM32(outp[0]) == 0x00000000)
  1153. break; /* seen on an NV11 with DCB v1.5 */
  1154. if (ROM32(outp[0]) == 0xffffffff)
  1155. break; /* seen on an NV17 with DCB v2.0 */
  1156. if ((outp[0] & 0x0f) == DCB_OUTPUT_UNUSED)
  1157. continue;
  1158. if ((outp[0] & 0x0f) == DCB_OUTPUT_EOL)
  1159. break;
  1160. ret = exec(dev, data, idx, outp);
  1161. if (ret)
  1162. return ret;
  1163. }
  1164. return 0;
  1165. }
  1166. u8 *
  1167. olddcb_conntab(struct drm_device *dev)
  1168. {
  1169. u8 *dcb = olddcb_table(dev);
  1170. if (dcb && dcb[0] >= 0x30 && dcb[1] >= 0x16) {
  1171. u8 *conntab = ROMPTR(dev, dcb[0x14]);
  1172. if (conntab && conntab[0] >= 0x30 && conntab[0] <= 0x40)
  1173. return conntab;
  1174. }
  1175. return NULL;
  1176. }
  1177. u8 *
  1178. olddcb_conn(struct drm_device *dev, u8 idx)
  1179. {
  1180. u8 *conntab = olddcb_conntab(dev);
  1181. if (conntab && idx < conntab[2])
  1182. return conntab + conntab[1] + (idx * conntab[3]);
  1183. return NULL;
  1184. }
  1185. static struct dcb_output *new_dcb_entry(struct dcb_table *dcb)
  1186. {
  1187. struct dcb_output *entry = &dcb->entry[dcb->entries];
  1188. memset(entry, 0, sizeof(struct dcb_output));
  1189. entry->index = dcb->entries++;
  1190. return entry;
  1191. }
  1192. static void fabricate_dcb_output(struct dcb_table *dcb, int type, int i2c,
  1193. int heads, int or)
  1194. {
  1195. struct dcb_output *entry = new_dcb_entry(dcb);
  1196. entry->type = type;
  1197. entry->i2c_index = i2c;
  1198. entry->heads = heads;
  1199. if (type != DCB_OUTPUT_ANALOG)
  1200. entry->location = !DCB_LOC_ON_CHIP; /* ie OFF CHIP */
  1201. entry->or = or;
  1202. }
  1203. static bool
  1204. parse_dcb20_entry(struct drm_device *dev, struct dcb_table *dcb,
  1205. uint32_t conn, uint32_t conf, struct dcb_output *entry)
  1206. {
  1207. struct nouveau_drm *drm = nouveau_drm(dev);
  1208. int link = 0;
  1209. entry->type = conn & 0xf;
  1210. entry->i2c_index = (conn >> 4) & 0xf;
  1211. entry->heads = (conn >> 8) & 0xf;
  1212. entry->connector = (conn >> 12) & 0xf;
  1213. entry->bus = (conn >> 16) & 0xf;
  1214. entry->location = (conn >> 20) & 0x3;
  1215. entry->or = (conn >> 24) & 0xf;
  1216. switch (entry->type) {
  1217. case DCB_OUTPUT_ANALOG:
  1218. /*
  1219. * Although the rest of a CRT conf dword is usually
  1220. * zeros, mac biosen have stuff there so we must mask
  1221. */
  1222. entry->crtconf.maxfreq = (dcb->version < 0x30) ?
  1223. (conf & 0xffff) * 10 :
  1224. (conf & 0xff) * 10000;
  1225. break;
  1226. case DCB_OUTPUT_LVDS:
  1227. {
  1228. uint32_t mask;
  1229. if (conf & 0x1)
  1230. entry->lvdsconf.use_straps_for_mode = true;
  1231. if (dcb->version < 0x22) {
  1232. mask = ~0xd;
  1233. /*
  1234. * The laptop in bug 14567 lies and claims to not use
  1235. * straps when it does, so assume all DCB 2.0 laptops
  1236. * use straps, until a broken EDID using one is produced
  1237. */
  1238. entry->lvdsconf.use_straps_for_mode = true;
  1239. /*
  1240. * Both 0x4 and 0x8 show up in v2.0 tables; assume they
  1241. * mean the same thing (probably wrong, but might work)
  1242. */
  1243. if (conf & 0x4 || conf & 0x8)
  1244. entry->lvdsconf.use_power_scripts = true;
  1245. } else {
  1246. mask = ~0x7;
  1247. if (conf & 0x2)
  1248. entry->lvdsconf.use_acpi_for_edid = true;
  1249. if (conf & 0x4)
  1250. entry->lvdsconf.use_power_scripts = true;
  1251. entry->lvdsconf.sor.link = (conf & 0x00000030) >> 4;
  1252. link = entry->lvdsconf.sor.link;
  1253. }
  1254. if (conf & mask) {
  1255. /*
  1256. * Until we even try to use these on G8x, it's
  1257. * useless reporting unknown bits. They all are.
  1258. */
  1259. if (dcb->version >= 0x40)
  1260. break;
  1261. NV_ERROR(drm, "Unknown LVDS configuration bits, "
  1262. "please report\n");
  1263. }
  1264. break;
  1265. }
  1266. case DCB_OUTPUT_TV:
  1267. {
  1268. if (dcb->version >= 0x30)
  1269. entry->tvconf.has_component_output = conf & (0x8 << 4);
  1270. else
  1271. entry->tvconf.has_component_output = false;
  1272. break;
  1273. }
  1274. case DCB_OUTPUT_DP:
  1275. entry->dpconf.sor.link = (conf & 0x00000030) >> 4;
  1276. entry->extdev = (conf & 0x0000ff00) >> 8;
  1277. switch ((conf & 0x00e00000) >> 21) {
  1278. case 0:
  1279. entry->dpconf.link_bw = 162000;
  1280. break;
  1281. case 1:
  1282. entry->dpconf.link_bw = 270000;
  1283. break;
  1284. case 2:
  1285. entry->dpconf.link_bw = 540000;
  1286. break;
  1287. case 3:
  1288. default:
  1289. entry->dpconf.link_bw = 810000;
  1290. break;
  1291. }
  1292. switch ((conf & 0x0f000000) >> 24) {
  1293. case 0xf:
  1294. case 0x4:
  1295. entry->dpconf.link_nr = 4;
  1296. break;
  1297. case 0x3:
  1298. case 0x2:
  1299. entry->dpconf.link_nr = 2;
  1300. break;
  1301. default:
  1302. entry->dpconf.link_nr = 1;
  1303. break;
  1304. }
  1305. link = entry->dpconf.sor.link;
  1306. break;
  1307. case DCB_OUTPUT_TMDS:
  1308. if (dcb->version >= 0x40) {
  1309. entry->tmdsconf.sor.link = (conf & 0x00000030) >> 4;
  1310. entry->extdev = (conf & 0x0000ff00) >> 8;
  1311. link = entry->tmdsconf.sor.link;
  1312. }
  1313. else if (dcb->version >= 0x30)
  1314. entry->tmdsconf.slave_addr = (conf & 0x00000700) >> 8;
  1315. else if (dcb->version >= 0x22)
  1316. entry->tmdsconf.slave_addr = (conf & 0x00000070) >> 4;
  1317. break;
  1318. case DCB_OUTPUT_EOL:
  1319. /* weird g80 mobile type that "nv" treats as a terminator */
  1320. dcb->entries--;
  1321. return false;
  1322. default:
  1323. break;
  1324. }
  1325. if (dcb->version < 0x40) {
  1326. /* Normal entries consist of a single bit, but dual link has
  1327. * the next most significant bit set too
  1328. */
  1329. entry->duallink_possible =
  1330. ((1 << (ffs(entry->or) - 1)) * 3 == entry->or);
  1331. } else {
  1332. entry->duallink_possible = (entry->sorconf.link == 3);
  1333. }
  1334. /* unsure what DCB version introduces this, 3.0? */
  1335. if (conf & 0x100000)
  1336. entry->i2c_upper_default = true;
  1337. entry->hasht = (entry->extdev << 8) | (entry->location << 4) |
  1338. entry->type;
  1339. entry->hashm = (entry->heads << 8) | (link << 6) | entry->or;
  1340. return true;
  1341. }
  1342. static bool
  1343. parse_dcb15_entry(struct drm_device *dev, struct dcb_table *dcb,
  1344. uint32_t conn, uint32_t conf, struct dcb_output *entry)
  1345. {
  1346. struct nouveau_drm *drm = nouveau_drm(dev);
  1347. switch (conn & 0x0000000f) {
  1348. case 0:
  1349. entry->type = DCB_OUTPUT_ANALOG;
  1350. break;
  1351. case 1:
  1352. entry->type = DCB_OUTPUT_TV;
  1353. break;
  1354. case 2:
  1355. case 4:
  1356. if (conn & 0x10)
  1357. entry->type = DCB_OUTPUT_LVDS;
  1358. else
  1359. entry->type = DCB_OUTPUT_TMDS;
  1360. break;
  1361. case 3:
  1362. entry->type = DCB_OUTPUT_LVDS;
  1363. break;
  1364. default:
  1365. NV_ERROR(drm, "Unknown DCB type %d\n", conn & 0x0000000f);
  1366. return false;
  1367. }
  1368. entry->i2c_index = (conn & 0x0003c000) >> 14;
  1369. entry->heads = ((conn & 0x001c0000) >> 18) + 1;
  1370. entry->or = entry->heads; /* same as heads, hopefully safe enough */
  1371. entry->location = (conn & 0x01e00000) >> 21;
  1372. entry->bus = (conn & 0x0e000000) >> 25;
  1373. entry->duallink_possible = false;
  1374. switch (entry->type) {
  1375. case DCB_OUTPUT_ANALOG:
  1376. entry->crtconf.maxfreq = (conf & 0xffff) * 10;
  1377. break;
  1378. case DCB_OUTPUT_TV:
  1379. entry->tvconf.has_component_output = false;
  1380. break;
  1381. case DCB_OUTPUT_LVDS:
  1382. if ((conn & 0x00003f00) >> 8 != 0x10)
  1383. entry->lvdsconf.use_straps_for_mode = true;
  1384. entry->lvdsconf.use_power_scripts = true;
  1385. break;
  1386. default:
  1387. break;
  1388. }
  1389. return true;
  1390. }
  1391. static
  1392. void merge_like_dcb_entries(struct drm_device *dev, struct dcb_table *dcb)
  1393. {
  1394. /*
  1395. * DCB v2.0 lists each output combination separately.
  1396. * Here we merge compatible entries to have fewer outputs, with
  1397. * more options
  1398. */
  1399. struct nouveau_drm *drm = nouveau_drm(dev);
  1400. int i, newentries = 0;
  1401. for (i = 0; i < dcb->entries; i++) {
  1402. struct dcb_output *ient = &dcb->entry[i];
  1403. int j;
  1404. for (j = i + 1; j < dcb->entries; j++) {
  1405. struct dcb_output *jent = &dcb->entry[j];
  1406. if (jent->type == 100) /* already merged entry */
  1407. continue;
  1408. /* merge heads field when all other fields the same */
  1409. if (jent->i2c_index == ient->i2c_index &&
  1410. jent->type == ient->type &&
  1411. jent->location == ient->location &&
  1412. jent->or == ient->or) {
  1413. NV_INFO(drm, "Merging DCB entries %d and %d\n",
  1414. i, j);
  1415. ient->heads |= jent->heads;
  1416. jent->type = 100; /* dummy value */
  1417. }
  1418. }
  1419. }
  1420. /* Compact entries merged into others out of dcb */
  1421. for (i = 0; i < dcb->entries; i++) {
  1422. if (dcb->entry[i].type == 100)
  1423. continue;
  1424. if (newentries != i) {
  1425. dcb->entry[newentries] = dcb->entry[i];
  1426. dcb->entry[newentries].index = newentries;
  1427. }
  1428. newentries++;
  1429. }
  1430. dcb->entries = newentries;
  1431. }
  1432. static bool
  1433. apply_dcb_encoder_quirks(struct drm_device *dev, int idx, u32 *conn, u32 *conf)
  1434. {
  1435. struct nouveau_drm *drm = nouveau_drm(dev);
  1436. struct dcb_table *dcb = &drm->vbios.dcb;
  1437. /* Dell Precision M6300
  1438. * DCB entry 2: 02025312 00000010
  1439. * DCB entry 3: 02026312 00000020
  1440. *
  1441. * Identical, except apparently a different connector on a
  1442. * different SOR link. Not a clue how we're supposed to know
  1443. * which one is in use if it even shares an i2c line...
  1444. *
  1445. * Ignore the connector on the second SOR link to prevent
  1446. * nasty problems until this is sorted (assuming it's not a
  1447. * VBIOS bug).
  1448. */
  1449. if (nv_match_device(dev, 0x040d, 0x1028, 0x019b)) {
  1450. if (*conn == 0x02026312 && *conf == 0x00000020)
  1451. return false;
  1452. }
  1453. /* GeForce3 Ti 200
  1454. *
  1455. * DCB reports an LVDS output that should be TMDS:
  1456. * DCB entry 1: f2005014 ffffffff
  1457. */
  1458. if (nv_match_device(dev, 0x0201, 0x1462, 0x8851)) {
  1459. if (*conn == 0xf2005014 && *conf == 0xffffffff) {
  1460. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS, 1, 1, 1);
  1461. return false;
  1462. }
  1463. }
  1464. /* XFX GT-240X-YA
  1465. *
  1466. * So many things wrong here, replace the entire encoder table..
  1467. */
  1468. if (nv_match_device(dev, 0x0ca3, 0x1682, 0x3003)) {
  1469. if (idx == 0) {
  1470. *conn = 0x02001300; /* VGA, connector 1 */
  1471. *conf = 0x00000028;
  1472. } else
  1473. if (idx == 1) {
  1474. *conn = 0x01010312; /* DVI, connector 0 */
  1475. *conf = 0x00020030;
  1476. } else
  1477. if (idx == 2) {
  1478. *conn = 0x01010310; /* VGA, connector 0 */
  1479. *conf = 0x00000028;
  1480. } else
  1481. if (idx == 3) {
  1482. *conn = 0x02022362; /* HDMI, connector 2 */
  1483. *conf = 0x00020010;
  1484. } else {
  1485. *conn = 0x0000000e; /* EOL */
  1486. *conf = 0x00000000;
  1487. }
  1488. }
  1489. /* Some other twisted XFX board (rhbz#694914)
  1490. *
  1491. * The DVI/VGA encoder combo that's supposed to represent the
  1492. * DVI-I connector actually point at two different ones, and
  1493. * the HDMI connector ends up paired with the VGA instead.
  1494. *
  1495. * Connector table is missing anything for VGA at all, pointing it
  1496. * an invalid conntab entry 2 so we figure it out ourself.
  1497. */
  1498. if (nv_match_device(dev, 0x0615, 0x1682, 0x2605)) {
  1499. if (idx == 0) {
  1500. *conn = 0x02002300; /* VGA, connector 2 */
  1501. *conf = 0x00000028;
  1502. } else
  1503. if (idx == 1) {
  1504. *conn = 0x01010312; /* DVI, connector 0 */
  1505. *conf = 0x00020030;
  1506. } else
  1507. if (idx == 2) {
  1508. *conn = 0x04020310; /* VGA, connector 0 */
  1509. *conf = 0x00000028;
  1510. } else
  1511. if (idx == 3) {
  1512. *conn = 0x02021322; /* HDMI, connector 1 */
  1513. *conf = 0x00020010;
  1514. } else {
  1515. *conn = 0x0000000e; /* EOL */
  1516. *conf = 0x00000000;
  1517. }
  1518. }
  1519. /* fdo#50830: connector indices for VGA and DVI-I are backwards */
  1520. if (nv_match_device(dev, 0x0421, 0x3842, 0xc793)) {
  1521. if (idx == 0 && *conn == 0x02000300)
  1522. *conn = 0x02011300;
  1523. else
  1524. if (idx == 1 && *conn == 0x04011310)
  1525. *conn = 0x04000310;
  1526. else
  1527. if (idx == 2 && *conn == 0x02011312)
  1528. *conn = 0x02000312;
  1529. }
  1530. return true;
  1531. }
  1532. static void
  1533. fabricate_dcb_encoder_table(struct drm_device *dev, struct nvbios *bios)
  1534. {
  1535. struct dcb_table *dcb = &bios->dcb;
  1536. int all_heads = (nv_two_heads(dev) ? 3 : 1);
  1537. #ifdef __powerpc__
  1538. /* Apple iMac G4 NV17 */
  1539. if (of_machine_is_compatible("PowerMac4,5")) {
  1540. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS, 0, all_heads, 1);
  1541. fabricate_dcb_output(dcb, DCB_OUTPUT_ANALOG, 1, all_heads, 2);
  1542. return;
  1543. }
  1544. #endif
  1545. /* Make up some sane defaults */
  1546. fabricate_dcb_output(dcb, DCB_OUTPUT_ANALOG,
  1547. bios->legacy.i2c_indices.crt, 1, 1);
  1548. if (nv04_tv_identify(dev, bios->legacy.i2c_indices.tv) >= 0)
  1549. fabricate_dcb_output(dcb, DCB_OUTPUT_TV,
  1550. bios->legacy.i2c_indices.tv,
  1551. all_heads, 0);
  1552. else if (bios->tmds.output0_script_ptr ||
  1553. bios->tmds.output1_script_ptr)
  1554. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS,
  1555. bios->legacy.i2c_indices.panel,
  1556. all_heads, 1);
  1557. }
  1558. static int
  1559. parse_dcb_entry(struct drm_device *dev, void *data, int idx, u8 *outp)
  1560. {
  1561. struct nouveau_drm *drm = nouveau_drm(dev);
  1562. struct dcb_table *dcb = &drm->vbios.dcb;
  1563. u32 conf = (dcb->version >= 0x20) ? ROM32(outp[4]) : ROM32(outp[6]);
  1564. u32 conn = ROM32(outp[0]);
  1565. bool ret;
  1566. if (apply_dcb_encoder_quirks(dev, idx, &conn, &conf)) {
  1567. struct dcb_output *entry = new_dcb_entry(dcb);
  1568. NV_INFO(drm, "DCB outp %02d: %08x %08x\n", idx, conn, conf);
  1569. if (dcb->version >= 0x20)
  1570. ret = parse_dcb20_entry(dev, dcb, conn, conf, entry);
  1571. else
  1572. ret = parse_dcb15_entry(dev, dcb, conn, conf, entry);
  1573. entry->id = idx;
  1574. if (!ret)
  1575. return 1; /* stop parsing */
  1576. /* Ignore the I2C index for on-chip TV-out, as there
  1577. * are cards with bogus values (nv31m in bug 23212),
  1578. * and it's otherwise useless.
  1579. */
  1580. if (entry->type == DCB_OUTPUT_TV &&
  1581. entry->location == DCB_LOC_ON_CHIP)
  1582. entry->i2c_index = 0x0f;
  1583. }
  1584. return 0;
  1585. }
  1586. static void
  1587. dcb_fake_connectors(struct nvbios *bios)
  1588. {
  1589. struct dcb_table *dcbt = &bios->dcb;
  1590. u8 map[16] = { };
  1591. int i, idx = 0;
  1592. /* heuristic: if we ever get a non-zero connector field, assume
  1593. * that all the indices are valid and we don't need fake them.
  1594. *
  1595. * and, as usual, a blacklist of boards with bad bios data..
  1596. */
  1597. if (!nv_match_device(bios->dev, 0x0392, 0x107d, 0x20a2)) {
  1598. for (i = 0; i < dcbt->entries; i++) {
  1599. if (dcbt->entry[i].connector)
  1600. return;
  1601. }
  1602. }
  1603. /* no useful connector info available, we need to make it up
  1604. * ourselves. the rule here is: anything on the same i2c bus
  1605. * is considered to be on the same connector. any output
  1606. * without an associated i2c bus is assigned its own unique
  1607. * connector index.
  1608. */
  1609. for (i = 0; i < dcbt->entries; i++) {
  1610. u8 i2c = dcbt->entry[i].i2c_index;
  1611. if (i2c == 0x0f) {
  1612. dcbt->entry[i].connector = idx++;
  1613. } else {
  1614. if (!map[i2c])
  1615. map[i2c] = ++idx;
  1616. dcbt->entry[i].connector = map[i2c] - 1;
  1617. }
  1618. }
  1619. /* if we created more than one connector, destroy the connector
  1620. * table - just in case it has random, rather than stub, entries.
  1621. */
  1622. if (i > 1) {
  1623. u8 *conntab = olddcb_conntab(bios->dev);
  1624. if (conntab)
  1625. conntab[0] = 0x00;
  1626. }
  1627. }
  1628. static int
  1629. parse_dcb_table(struct drm_device *dev, struct nvbios *bios)
  1630. {
  1631. struct nouveau_drm *drm = nouveau_drm(dev);
  1632. struct dcb_table *dcb = &bios->dcb;
  1633. u8 *dcbt, *conn;
  1634. int idx;
  1635. dcbt = olddcb_table(dev);
  1636. if (!dcbt) {
  1637. /* handle pre-DCB boards */
  1638. if (bios->type == NVBIOS_BMP) {
  1639. fabricate_dcb_encoder_table(dev, bios);
  1640. return 0;
  1641. }
  1642. return -EINVAL;
  1643. }
  1644. NV_INFO(drm, "DCB version %d.%d\n", dcbt[0] >> 4, dcbt[0] & 0xf);
  1645. dcb->version = dcbt[0];
  1646. olddcb_outp_foreach(dev, NULL, parse_dcb_entry);
  1647. /*
  1648. * apart for v2.1+ not being known for requiring merging, this
  1649. * guarantees dcbent->index is the index of the entry in the rom image
  1650. */
  1651. if (dcb->version < 0x21)
  1652. merge_like_dcb_entries(dev, dcb);
  1653. /* dump connector table entries to log, if any exist */
  1654. idx = -1;
  1655. while ((conn = olddcb_conn(dev, ++idx))) {
  1656. if (conn[0] != 0xff) {
  1657. if (olddcb_conntab(dev)[3] < 4)
  1658. NV_INFO(drm, "DCB conn %02d: %04x\n",
  1659. idx, ROM16(conn[0]));
  1660. else
  1661. NV_INFO(drm, "DCB conn %02d: %08x\n",
  1662. idx, ROM32(conn[0]));
  1663. }
  1664. }
  1665. dcb_fake_connectors(bios);
  1666. return 0;
  1667. }
  1668. static int load_nv17_hwsq_ucode_entry(struct drm_device *dev, struct nvbios *bios, uint16_t hwsq_offset, int entry)
  1669. {
  1670. /*
  1671. * The header following the "HWSQ" signature has the number of entries,
  1672. * and the entry size
  1673. *
  1674. * An entry consists of a dword to write to the sequencer control reg
  1675. * (0x00001304), followed by the ucode bytes, written sequentially,
  1676. * starting at reg 0x00001400
  1677. */
  1678. struct nouveau_drm *drm = nouveau_drm(dev);
  1679. struct nvif_object *device = &drm->client.device.object;
  1680. uint8_t bytes_to_write;
  1681. uint16_t hwsq_entry_offset;
  1682. int i;
  1683. if (bios->data[hwsq_offset] <= entry) {
  1684. NV_ERROR(drm, "Too few entries in HW sequencer table for "
  1685. "requested entry\n");
  1686. return -ENOENT;
  1687. }
  1688. bytes_to_write = bios->data[hwsq_offset + 1];
  1689. if (bytes_to_write != 36) {
  1690. NV_ERROR(drm, "Unknown HW sequencer entry size\n");
  1691. return -EINVAL;
  1692. }
  1693. NV_INFO(drm, "Loading NV17 power sequencing microcode\n");
  1694. hwsq_entry_offset = hwsq_offset + 2 + entry * bytes_to_write;
  1695. /* set sequencer control */
  1696. nvif_wr32(device, 0x00001304, ROM32(bios->data[hwsq_entry_offset]));
  1697. bytes_to_write -= 4;
  1698. /* write ucode */
  1699. for (i = 0; i < bytes_to_write; i += 4)
  1700. nvif_wr32(device, 0x00001400 + i, ROM32(bios->data[hwsq_entry_offset + i + 4]));
  1701. /* twiddle NV_PBUS_DEBUG_4 */
  1702. nvif_wr32(device, NV_PBUS_DEBUG_4, nvif_rd32(device, NV_PBUS_DEBUG_4) | 0x18);
  1703. return 0;
  1704. }
  1705. static int load_nv17_hw_sequencer_ucode(struct drm_device *dev,
  1706. struct nvbios *bios)
  1707. {
  1708. /*
  1709. * BMP based cards, from NV17, need a microcode loading to correctly
  1710. * control the GPIO etc for LVDS panels
  1711. *
  1712. * BIT based cards seem to do this directly in the init scripts
  1713. *
  1714. * The microcode entries are found by the "HWSQ" signature.
  1715. */
  1716. static const uint8_t hwsq_signature[] = { 'H', 'W', 'S', 'Q' };
  1717. const int sz = sizeof(hwsq_signature);
  1718. int hwsq_offset;
  1719. hwsq_offset = findstr(bios->data, bios->length, hwsq_signature, sz);
  1720. if (!hwsq_offset)
  1721. return 0;
  1722. /* always use entry 0? */
  1723. return load_nv17_hwsq_ucode_entry(dev, bios, hwsq_offset + sz, 0);
  1724. }
  1725. uint8_t *nouveau_bios_embedded_edid(struct drm_device *dev)
  1726. {
  1727. struct nouveau_drm *drm = nouveau_drm(dev);
  1728. struct nvbios *bios = &drm->vbios;
  1729. static const uint8_t edid_sig[] = {
  1730. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00 };
  1731. uint16_t offset = 0;
  1732. uint16_t newoffset;
  1733. int searchlen = NV_PROM_SIZE;
  1734. if (bios->fp.edid)
  1735. return bios->fp.edid;
  1736. while (searchlen) {
  1737. newoffset = findstr(&bios->data[offset], searchlen,
  1738. edid_sig, 8);
  1739. if (!newoffset)
  1740. return NULL;
  1741. offset += newoffset;
  1742. if (!nv_cksum(&bios->data[offset], EDID1_LEN))
  1743. break;
  1744. searchlen -= offset;
  1745. offset++;
  1746. }
  1747. NV_INFO(drm, "Found EDID in BIOS\n");
  1748. return bios->fp.edid = &bios->data[offset];
  1749. }
  1750. static bool NVInitVBIOS(struct drm_device *dev)
  1751. {
  1752. struct nouveau_drm *drm = nouveau_drm(dev);
  1753. struct nvkm_bios *bios = nvxx_bios(&drm->client.device);
  1754. struct nvbios *legacy = &drm->vbios;
  1755. memset(legacy, 0, sizeof(struct nvbios));
  1756. spin_lock_init(&legacy->lock);
  1757. legacy->dev = dev;
  1758. legacy->data = bios->data;
  1759. legacy->length = bios->size;
  1760. legacy->major_version = bios->version.major;
  1761. legacy->chip_version = bios->version.chip;
  1762. if (bios->bit_offset) {
  1763. legacy->type = NVBIOS_BIT;
  1764. legacy->offset = bios->bit_offset;
  1765. return !parse_bit_structure(legacy, legacy->offset + 6);
  1766. } else
  1767. if (bios->bmp_offset) {
  1768. legacy->type = NVBIOS_BMP;
  1769. legacy->offset = bios->bmp_offset;
  1770. return !parse_bmp_structure(dev, legacy, legacy->offset);
  1771. }
  1772. return false;
  1773. }
  1774. int
  1775. nouveau_run_vbios_init(struct drm_device *dev)
  1776. {
  1777. struct nouveau_drm *drm = nouveau_drm(dev);
  1778. struct nvbios *bios = &drm->vbios;
  1779. /* Reset the BIOS head to 0. */
  1780. bios->state.crtchead = 0;
  1781. if (bios->major_version < 5) /* BMP only */
  1782. load_nv17_hw_sequencer_ucode(dev, bios);
  1783. if (bios->execute) {
  1784. bios->fp.last_script_invoc = 0;
  1785. bios->fp.lvds_init_run = false;
  1786. }
  1787. return 0;
  1788. }
  1789. static bool
  1790. nouveau_bios_posted(struct drm_device *dev)
  1791. {
  1792. struct nouveau_drm *drm = nouveau_drm(dev);
  1793. unsigned htotal;
  1794. if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
  1795. return true;
  1796. htotal = NVReadVgaCrtc(dev, 0, 0x06);
  1797. htotal |= (NVReadVgaCrtc(dev, 0, 0x07) & 0x01) << 8;
  1798. htotal |= (NVReadVgaCrtc(dev, 0, 0x07) & 0x20) << 4;
  1799. htotal |= (NVReadVgaCrtc(dev, 0, 0x25) & 0x01) << 10;
  1800. htotal |= (NVReadVgaCrtc(dev, 0, 0x41) & 0x01) << 11;
  1801. return (htotal != 0);
  1802. }
  1803. int
  1804. nouveau_bios_init(struct drm_device *dev)
  1805. {
  1806. struct nouveau_drm *drm = nouveau_drm(dev);
  1807. struct nvbios *bios = &drm->vbios;
  1808. int ret;
  1809. /* only relevant for PCI devices */
  1810. if (!dev_is_pci(dev->dev))
  1811. return 0;
  1812. if (!NVInitVBIOS(dev))
  1813. return -ENODEV;
  1814. ret = parse_dcb_table(dev, bios);
  1815. if (ret)
  1816. return ret;
  1817. if (!bios->major_version) /* we don't run version 0 bios */
  1818. return 0;
  1819. /* init script execution disabled */
  1820. bios->execute = false;
  1821. /* ... unless card isn't POSTed already */
  1822. if (!nouveau_bios_posted(dev)) {
  1823. NV_INFO(drm, "Adaptor not initialised, "
  1824. "running VBIOS init tables.\n");
  1825. bios->execute = true;
  1826. }
  1827. ret = nouveau_run_vbios_init(dev);
  1828. if (ret)
  1829. return ret;
  1830. /* feature_byte on BMP is poor, but init always sets CR4B */
  1831. if (bios->major_version < 5)
  1832. bios->is_mobile = NVReadVgaCrtc(dev, 0, NV_CIO_CRE_4B) & 0x40;
  1833. /* all BIT systems need p_f_m_t for digital_min_front_porch */
  1834. if (bios->is_mobile || bios->major_version >= 5)
  1835. ret = parse_fp_mode_table(dev, bios);
  1836. /* allow subsequent scripts to execute */
  1837. bios->execute = true;
  1838. return 0;
  1839. }
  1840. void
  1841. nouveau_bios_takedown(struct drm_device *dev)
  1842. {
  1843. }