lcdif_regs.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright (C) 2022 Marek Vasut <[email protected]>
  4. *
  5. * i.MX8MP/i.MXRT LCDIF LCD controller driver.
  6. */
  7. #ifndef __LCDIF_REGS_H__
  8. #define __LCDIF_REGS_H__
  9. #define REG_SET 4
  10. #define REG_CLR 8
  11. /* V8 register set */
  12. #define LCDC_V8_CTRL 0x00
  13. #define LCDC_V8_DISP_PARA 0x10
  14. #define LCDC_V8_DISP_SIZE 0x14
  15. #define LCDC_V8_HSYN_PARA 0x18
  16. #define LCDC_V8_VSYN_PARA 0x1c
  17. #define LCDC_V8_VSYN_HSYN_WIDTH 0x20
  18. #define LCDC_V8_INT_STATUS_D0 0x24
  19. #define LCDC_V8_INT_ENABLE_D0 0x28
  20. #define LCDC_V8_INT_STATUS_D1 0x30
  21. #define LCDC_V8_INT_ENABLE_D1 0x34
  22. #define LCDC_V8_CTRLDESCL0_1 0x200
  23. #define LCDC_V8_CTRLDESCL0_3 0x208
  24. #define LCDC_V8_CTRLDESCL_LOW0_4 0x20c
  25. #define LCDC_V8_CTRLDESCL_HIGH0_4 0x210
  26. #define LCDC_V8_CTRLDESCL0_5 0x214
  27. #define LCDC_V8_CSC0_CTRL 0x21c
  28. #define LCDC_V8_CSC0_COEF0 0x220
  29. #define LCDC_V8_CSC0_COEF1 0x224
  30. #define LCDC_V8_CSC0_COEF2 0x228
  31. #define LCDC_V8_CSC0_COEF3 0x22c
  32. #define LCDC_V8_CSC0_COEF4 0x230
  33. #define LCDC_V8_CSC0_COEF5 0x234
  34. #define LCDC_V8_PANIC0_THRES 0x238
  35. #define CTRL_SFTRST BIT(31)
  36. #define CTRL_CLKGATE BIT(30)
  37. #define CTRL_BYPASS_COUNT BIT(19)
  38. #define CTRL_VSYNC_MODE BIT(18)
  39. #define CTRL_DOTCLK_MODE BIT(17)
  40. #define CTRL_DATA_SELECT BIT(16)
  41. #define CTRL_BUS_WIDTH_16 (0 << 10)
  42. #define CTRL_BUS_WIDTH_8 (1 << 10)
  43. #define CTRL_BUS_WIDTH_18 (2 << 10)
  44. #define CTRL_BUS_WIDTH_24 (3 << 10)
  45. #define CTRL_BUS_WIDTH_MASK (0x3 << 10)
  46. #define CTRL_WORD_LENGTH_16 (0 << 8)
  47. #define CTRL_WORD_LENGTH_8 (1 << 8)
  48. #define CTRL_WORD_LENGTH_18 (2 << 8)
  49. #define CTRL_WORD_LENGTH_24 (3 << 8)
  50. #define CTRL_MASTER BIT(5)
  51. #define CTRL_DF16 BIT(3)
  52. #define CTRL_DF18 BIT(2)
  53. #define CTRL_DF24 BIT(1)
  54. #define CTRL_RUN BIT(0)
  55. #define CTRL1_RECOVER_ON_UNDERFLOW BIT(24)
  56. #define CTRL1_FIFO_CLEAR BIT(21)
  57. #define CTRL1_SET_BYTE_PACKAGING(x) (((x) & 0xf) << 16)
  58. #define CTRL1_GET_BYTE_PACKAGING(x) (((x) >> 16) & 0xf)
  59. #define CTRL1_CUR_FRAME_DONE_IRQ_EN BIT(13)
  60. #define CTRL1_CUR_FRAME_DONE_IRQ BIT(9)
  61. #define CTRL2_SET_OUTSTANDING_REQS_1 0
  62. #define CTRL2_SET_OUTSTANDING_REQS_2 (0x1 << 21)
  63. #define CTRL2_SET_OUTSTANDING_REQS_4 (0x2 << 21)
  64. #define CTRL2_SET_OUTSTANDING_REQS_8 (0x3 << 21)
  65. #define CTRL2_SET_OUTSTANDING_REQS_16 (0x4 << 21)
  66. #define CTRL2_SET_OUTSTANDING_REQS_MASK (0x7 << 21)
  67. #define TRANSFER_COUNT_SET_VCOUNT(x) (((x) & 0xffff) << 16)
  68. #define TRANSFER_COUNT_GET_VCOUNT(x) (((x) >> 16) & 0xffff)
  69. #define TRANSFER_COUNT_SET_HCOUNT(x) ((x) & 0xffff)
  70. #define TRANSFER_COUNT_GET_HCOUNT(x) ((x) & 0xffff)
  71. #define VDCTRL0_ENABLE_PRESENT BIT(28)
  72. #define VDCTRL0_VSYNC_ACT_HIGH BIT(27)
  73. #define VDCTRL0_HSYNC_ACT_HIGH BIT(26)
  74. #define VDCTRL0_DOTCLK_ACT_FALLING BIT(25)
  75. #define VDCTRL0_ENABLE_ACT_HIGH BIT(24)
  76. #define VDCTRL0_VSYNC_PERIOD_UNIT BIT(21)
  77. #define VDCTRL0_VSYNC_PULSE_WIDTH_UNIT BIT(20)
  78. #define VDCTRL0_HALF_LINE BIT(19)
  79. #define VDCTRL0_HALF_LINE_MODE BIT(18)
  80. #define VDCTRL0_SET_VSYNC_PULSE_WIDTH(x) ((x) & 0x3ffff)
  81. #define VDCTRL0_GET_VSYNC_PULSE_WIDTH(x) ((x) & 0x3ffff)
  82. #define VDCTRL2_SET_HSYNC_PERIOD(x) ((x) & 0x3ffff)
  83. #define VDCTRL2_GET_HSYNC_PERIOD(x) ((x) & 0x3ffff)
  84. #define VDCTRL3_MUX_SYNC_SIGNALS BIT(29)
  85. #define VDCTRL3_VSYNC_ONLY BIT(28)
  86. #define SET_HOR_WAIT_CNT(x) (((x) & 0xfff) << 16)
  87. #define GET_HOR_WAIT_CNT(x) (((x) >> 16) & 0xfff)
  88. #define SET_VERT_WAIT_CNT(x) ((x) & 0xffff)
  89. #define GET_VERT_WAIT_CNT(x) ((x) & 0xffff)
  90. #define VDCTRL4_SET_DOTCLK_DLY(x) (((x) & 0x7) << 29) /* v4 only */
  91. #define VDCTRL4_GET_DOTCLK_DLY(x) (((x) >> 29) & 0x7) /* v4 only */
  92. #define VDCTRL4_SYNC_SIGNALS_ON BIT(18)
  93. #define SET_DOTCLK_H_VALID_DATA_CNT(x) ((x) & 0x3ffff)
  94. #define DEBUG0_HSYNC BIT(26)
  95. #define DEBUG0_VSYNC BIT(25)
  96. #define AS_CTRL_PS_DISABLE BIT(23)
  97. #define AS_CTRL_ALPHA_INVERT BIT(20)
  98. #define AS_CTRL_ALPHA(a) (((a) & 0xff) << 8)
  99. #define AS_CTRL_FORMAT_RGB565 (0xe << 4)
  100. #define AS_CTRL_FORMAT_RGB444 (0xd << 4)
  101. #define AS_CTRL_FORMAT_RGB555 (0xc << 4)
  102. #define AS_CTRL_FORMAT_ARGB4444 (0x9 << 4)
  103. #define AS_CTRL_FORMAT_ARGB1555 (0x8 << 4)
  104. #define AS_CTRL_FORMAT_RGB888 (0x4 << 4)
  105. #define AS_CTRL_FORMAT_ARGB8888 (0x0 << 4)
  106. #define AS_CTRL_ENABLE_COLORKEY BIT(3)
  107. #define AS_CTRL_ALPHA_CTRL_ROP (3 << 1)
  108. #define AS_CTRL_ALPHA_CTRL_MULTIPLY (2 << 1)
  109. #define AS_CTRL_ALPHA_CTRL_OVERRIDE (1 << 1)
  110. #define AS_CTRL_ALPHA_CTRL_EMBEDDED (0 << 1)
  111. #define AS_CTRL_AS_ENABLE BIT(0)
  112. /* V8 register set */
  113. #define CTRL_SW_RESET BIT(31)
  114. #define CTRL_FETCH_START_OPTION_FPV 0
  115. #define CTRL_FETCH_START_OPTION_PWV BIT(8)
  116. #define CTRL_FETCH_START_OPTION_BPV BIT(9)
  117. #define CTRL_FETCH_START_OPTION_RESV GENMASK(9, 8)
  118. #define CTRL_FETCH_START_OPTION_MASK GENMASK(9, 8)
  119. #define CTRL_NEG BIT(4)
  120. #define CTRL_INV_PXCK BIT(3)
  121. #define CTRL_INV_DE BIT(2)
  122. #define CTRL_INV_VS BIT(1)
  123. #define CTRL_INV_HS BIT(0)
  124. #define DISP_PARA_DISP_ON BIT(31)
  125. #define DISP_PARA_SWAP_EN BIT(30)
  126. #define DISP_PARA_LINE_PATTERN_UYVY_H (GENMASK(29, 28) | BIT(26))
  127. #define DISP_PARA_LINE_PATTERN_RGB565 GENMASK(28, 26)
  128. #define DISP_PARA_LINE_PATTERN_RGB888 0
  129. #define DISP_PARA_LINE_PATTERN_MASK GENMASK(29, 26)
  130. #define DISP_PARA_DISP_MODE_MASK GENMASK(25, 24)
  131. #define DISP_PARA_BGND_R_MASK GENMASK(23, 16)
  132. #define DISP_PARA_BGND_G_MASK GENMASK(15, 8)
  133. #define DISP_PARA_BGND_B_MASK GENMASK(7, 0)
  134. #define DISP_SIZE_DELTA_Y(n) (((n) & 0xffff) << 16)
  135. #define DISP_SIZE_DELTA_Y_MASK GENMASK(31, 16)
  136. #define DISP_SIZE_DELTA_X(n) ((n) & 0xffff)
  137. #define DISP_SIZE_DELTA_X_MASK GENMASK(15, 0)
  138. #define HSYN_PARA_BP_H(n) (((n) & 0xffff) << 16)
  139. #define HSYN_PARA_BP_H_MASK GENMASK(31, 16)
  140. #define HSYN_PARA_FP_H(n) ((n) & 0xffff)
  141. #define HSYN_PARA_FP_H_MASK GENMASK(15, 0)
  142. #define VSYN_PARA_BP_V(n) (((n) & 0xffff) << 16)
  143. #define VSYN_PARA_BP_V_MASK GENMASK(31, 16)
  144. #define VSYN_PARA_FP_V(n) ((n) & 0xffff)
  145. #define VSYN_PARA_FP_V_MASK GENMASK(15, 0)
  146. #define VSYN_HSYN_WIDTH_PW_V(n) (((n) & 0xffff) << 16)
  147. #define VSYN_HSYN_WIDTH_PW_V_MASK GENMASK(31, 16)
  148. #define VSYN_HSYN_WIDTH_PW_H(n) ((n) & 0xffff)
  149. #define VSYN_HSYN_WIDTH_PW_H_MASK GENMASK(15, 0)
  150. #define INT_STATUS_D0_FIFO_EMPTY BIT(24)
  151. #define INT_STATUS_D0_DMA_DONE BIT(16)
  152. #define INT_STATUS_D0_DMA_ERR BIT(8)
  153. #define INT_STATUS_D0_VS_BLANK BIT(2)
  154. #define INT_STATUS_D0_UNDERRUN BIT(1)
  155. #define INT_STATUS_D0_VSYNC BIT(0)
  156. #define INT_ENABLE_D0_FIFO_EMPTY_EN BIT(24)
  157. #define INT_ENABLE_D0_DMA_DONE_EN BIT(16)
  158. #define INT_ENABLE_D0_DMA_ERR_EN BIT(8)
  159. #define INT_ENABLE_D0_VS_BLANK_EN BIT(2)
  160. #define INT_ENABLE_D0_UNDERRUN_EN BIT(1)
  161. #define INT_ENABLE_D0_VSYNC_EN BIT(0)
  162. #define INT_STATUS_D1_PLANE_PANIC BIT(0)
  163. #define INT_ENABLE_D1_PLANE_PANIC_EN BIT(0)
  164. #define CTRLDESCL0_1_HEIGHT(n) (((n) & 0xffff) << 16)
  165. #define CTRLDESCL0_1_HEIGHT_MASK GENMASK(31, 16)
  166. #define CTRLDESCL0_1_WIDTH(n) ((n) & 0xffff)
  167. #define CTRLDESCL0_1_WIDTH_MASK GENMASK(15, 0)
  168. #define CTRLDESCL0_3_P_SIZE(n) (((n) << 20) & CTRLDESCL0_3_P_SIZE_MASK)
  169. #define CTRLDESCL0_3_P_SIZE_MASK GENMASK(22, 20)
  170. #define CTRLDESCL0_3_T_SIZE(n) (((n) << 16) & CTRLDESCL0_3_T_SIZE_MASK)
  171. #define CTRLDESCL0_3_T_SIZE_MASK GENMASK(17, 16)
  172. #define CTRLDESCL0_3_PITCH(n) ((n) & 0xffff)
  173. #define CTRLDESCL0_3_PITCH_MASK GENMASK(15, 0)
  174. #define CTRLDESCL_HIGH0_4_ADDR_HIGH(n) ((n) & 0xf)
  175. #define CTRLDESCL_HIGH0_4_ADDR_HIGH_MASK GENMASK(3, 0)
  176. #define CTRLDESCL0_5_EN BIT(31)
  177. #define CTRLDESCL0_5_SHADOW_LOAD_EN BIT(30)
  178. #define CTRLDESCL0_5_BPP_16_RGB565 BIT(26)
  179. #define CTRLDESCL0_5_BPP_16_ARGB1555 (BIT(26) | BIT(24))
  180. #define CTRLDESCL0_5_BPP_16_ARGB4444 (BIT(26) | BIT(25))
  181. #define CTRLDESCL0_5_BPP_YCbCr422 (BIT(26) | BIT(25) | BIT(24))
  182. #define CTRLDESCL0_5_BPP_24_RGB888 BIT(27)
  183. #define CTRLDESCL0_5_BPP_32_ARGB8888 (BIT(27) | BIT(24))
  184. #define CTRLDESCL0_5_BPP_32_ABGR8888 (BIT(27) | BIT(25))
  185. #define CTRLDESCL0_5_BPP_MASK GENMASK(27, 24)
  186. #define CTRLDESCL0_5_YUV_FORMAT_Y2VY1U 0
  187. #define CTRLDESCL0_5_YUV_FORMAT_Y2UY1V BIT(14)
  188. #define CTRLDESCL0_5_YUV_FORMAT_VY2UY1 BIT(15)
  189. #define CTRLDESCL0_5_YUV_FORMAT_UY2VY1 (BIT(15) | BIT(14))
  190. #define CTRLDESCL0_5_YUV_FORMAT_MASK GENMASK(15, 14)
  191. #define CSC0_CTRL_CSC_MODE_RGB2YCbCr GENMASK(2, 1)
  192. #define CSC0_CTRL_CSC_MODE_MASK GENMASK(2, 1)
  193. #define CSC0_CTRL_BYPASS BIT(0)
  194. #define CSC0_COEF0_A2(n) (((n) << 16) & CSC0_COEF0_A2_MASK)
  195. #define CSC0_COEF0_A2_MASK GENMASK(26, 16)
  196. #define CSC0_COEF0_A1(n) ((n) & CSC0_COEF0_A1_MASK)
  197. #define CSC0_COEF0_A1_MASK GENMASK(10, 0)
  198. #define CSC0_COEF1_B1(n) (((n) << 16) & CSC0_COEF1_B1_MASK)
  199. #define CSC0_COEF1_B1_MASK GENMASK(26, 16)
  200. #define CSC0_COEF1_A3(n) ((n) & CSC0_COEF1_A3_MASK)
  201. #define CSC0_COEF1_A3_MASK GENMASK(10, 0)
  202. #define CSC0_COEF2_B3(n) (((n) << 16) & CSC0_COEF2_B3_MASK)
  203. #define CSC0_COEF2_B3_MASK GENMASK(26, 16)
  204. #define CSC0_COEF2_B2(n) ((n) & CSC0_COEF2_B2_MASK)
  205. #define CSC0_COEF2_B2_MASK GENMASK(10, 0)
  206. #define CSC0_COEF3_C2(n) (((n) << 16) & CSC0_COEF3_C2_MASK)
  207. #define CSC0_COEF3_C2_MASK GENMASK(26, 16)
  208. #define CSC0_COEF3_C1(n) ((n) & CSC0_COEF3_C1_MASK)
  209. #define CSC0_COEF3_C1_MASK GENMASK(10, 0)
  210. #define CSC0_COEF4_D1(n) (((n) << 16) & CSC0_COEF4_D1_MASK)
  211. #define CSC0_COEF4_D1_MASK GENMASK(24, 16)
  212. #define CSC0_COEF4_C3(n) ((n) & CSC0_COEF4_C3_MASK)
  213. #define CSC0_COEF4_C3_MASK GENMASK(10, 0)
  214. #define CSC0_COEF5_D3(n) (((n) << 16) & CSC0_COEF5_D3_MASK)
  215. #define CSC0_COEF5_D3_MASK GENMASK(24, 16)
  216. #define CSC0_COEF5_D2(n) ((n) & CSC0_COEF5_D2_MASK)
  217. #define CSC0_COEF5_D2_MASK GENMASK(8, 0)
  218. #define PANIC0_THRES_LOW_MASK GENMASK(24, 16)
  219. #define PANIC0_THRES_HIGH_MASK GENMASK(8, 0)
  220. #define PANIC0_THRES_MAX 511
  221. #define LCDIF_MIN_XRES 120
  222. #define LCDIF_MIN_YRES 120
  223. #define LCDIF_MAX_XRES 0xffff
  224. #define LCDIF_MAX_YRES 0xffff
  225. #endif /* __LCDIF_REGS_H__ */