msm_ringbuffer.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. */
  6. #include "msm_ringbuffer.h"
  7. #include "msm_gpu.h"
  8. static uint num_hw_submissions = 8;
  9. MODULE_PARM_DESC(num_hw_submissions, "The max # of jobs to write into ringbuffer (default 8)");
  10. module_param(num_hw_submissions, uint, 0600);
  11. static struct dma_fence *msm_job_run(struct drm_sched_job *job)
  12. {
  13. struct msm_gem_submit *submit = to_msm_submit(job);
  14. struct msm_fence_context *fctx = submit->ring->fctx;
  15. struct msm_gpu *gpu = submit->gpu;
  16. int i;
  17. submit->hw_fence = msm_fence_alloc(fctx);
  18. for (i = 0; i < submit->nr_bos; i++) {
  19. struct drm_gem_object *obj = &submit->bos[i].obj->base;
  20. msm_gem_lock(obj);
  21. msm_gem_unpin_vma_fenced(submit->bos[i].vma, fctx);
  22. msm_gem_unpin_locked(obj);
  23. submit->bos[i].flags &= ~(BO_VMA_PINNED | BO_OBJ_PINNED);
  24. msm_gem_unlock(obj);
  25. }
  26. /* TODO move submit path over to using a per-ring lock.. */
  27. mutex_lock(&gpu->lock);
  28. msm_gpu_submit(gpu, submit);
  29. mutex_unlock(&gpu->lock);
  30. return dma_fence_get(submit->hw_fence);
  31. }
  32. static void msm_job_free(struct drm_sched_job *job)
  33. {
  34. struct msm_gem_submit *submit = to_msm_submit(job);
  35. drm_sched_job_cleanup(job);
  36. msm_gem_submit_put(submit);
  37. }
  38. static const struct drm_sched_backend_ops msm_sched_ops = {
  39. .run_job = msm_job_run,
  40. .free_job = msm_job_free
  41. };
  42. struct msm_ringbuffer *msm_ringbuffer_new(struct msm_gpu *gpu, int id,
  43. void *memptrs, uint64_t memptrs_iova)
  44. {
  45. struct msm_ringbuffer *ring;
  46. long sched_timeout;
  47. char name[32];
  48. int ret;
  49. /* We assume everwhere that MSM_GPU_RINGBUFFER_SZ is a power of 2 */
  50. BUILD_BUG_ON(!is_power_of_2(MSM_GPU_RINGBUFFER_SZ));
  51. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  52. if (!ring) {
  53. ret = -ENOMEM;
  54. goto fail;
  55. }
  56. ring->gpu = gpu;
  57. ring->id = id;
  58. ring->start = msm_gem_kernel_new(gpu->dev, MSM_GPU_RINGBUFFER_SZ,
  59. check_apriv(gpu, MSM_BO_WC | MSM_BO_GPU_READONLY),
  60. gpu->aspace, &ring->bo, &ring->iova);
  61. if (IS_ERR(ring->start)) {
  62. ret = PTR_ERR(ring->start);
  63. ring->start = NULL;
  64. goto fail;
  65. }
  66. msm_gem_object_set_name(ring->bo, "ring%d", id);
  67. ring->end = ring->start + (MSM_GPU_RINGBUFFER_SZ >> 2);
  68. ring->next = ring->start;
  69. ring->cur = ring->start;
  70. ring->memptrs = memptrs;
  71. ring->memptrs_iova = memptrs_iova;
  72. /* currently managing hangcheck ourselves: */
  73. sched_timeout = MAX_SCHEDULE_TIMEOUT;
  74. ret = drm_sched_init(&ring->sched, &msm_sched_ops,
  75. num_hw_submissions, 0, sched_timeout,
  76. NULL, NULL, to_msm_bo(ring->bo)->name, gpu->dev->dev);
  77. if (ret) {
  78. goto fail;
  79. }
  80. INIT_LIST_HEAD(&ring->submits);
  81. spin_lock_init(&ring->submit_lock);
  82. spin_lock_init(&ring->preempt_lock);
  83. snprintf(name, sizeof(name), "gpu-ring-%d", ring->id);
  84. ring->fctx = msm_fence_context_alloc(gpu->dev, &ring->memptrs->fence, name);
  85. return ring;
  86. fail:
  87. msm_ringbuffer_destroy(ring);
  88. return ERR_PTR(ret);
  89. }
  90. void msm_ringbuffer_destroy(struct msm_ringbuffer *ring)
  91. {
  92. if (IS_ERR_OR_NULL(ring))
  93. return;
  94. drm_sched_fini(&ring->sched);
  95. msm_fence_context_free(ring->fctx);
  96. msm_gem_kernel_put(ring->bo, ring->gpu->aspace);
  97. kfree(ring);
  98. }