msm_mdss.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * SPDX-License-Identifier: GPL-2.0
  3. * Copyright (c) 2018, The Linux Foundation
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/interconnect.h>
  8. #include <linux/irq.h>
  9. #include <linux/irqchip.h>
  10. #include <linux/irqdesc.h>
  11. #include <linux/irqchip/chained_irq.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/reset.h>
  14. #include "msm_drv.h"
  15. #include "msm_kms.h"
  16. /* for DPU_HW_* defines */
  17. #include "disp/dpu1/dpu_hw_catalog.h"
  18. #define HW_REV 0x0
  19. #define HW_INTR_STATUS 0x0010
  20. #define UBWC_STATIC 0x144
  21. #define UBWC_CTRL_2 0x150
  22. #define UBWC_PREDICTION_MODE 0x154
  23. #define MIN_IB_BW 400000000UL /* Min ib vote 400MB */
  24. struct msm_mdss {
  25. struct device *dev;
  26. void __iomem *mmio;
  27. struct clk_bulk_data *clocks;
  28. size_t num_clocks;
  29. bool is_mdp5;
  30. struct {
  31. unsigned long enabled_mask;
  32. struct irq_domain *domain;
  33. } irq_controller;
  34. struct icc_path *path[2];
  35. u32 num_paths;
  36. };
  37. static int msm_mdss_parse_data_bus_icc_path(struct device *dev,
  38. struct msm_mdss *msm_mdss)
  39. {
  40. struct icc_path *path0;
  41. struct icc_path *path1;
  42. path0 = of_icc_get(dev, "mdp0-mem");
  43. if (IS_ERR_OR_NULL(path0))
  44. return PTR_ERR_OR_ZERO(path0);
  45. msm_mdss->path[0] = path0;
  46. msm_mdss->num_paths = 1;
  47. path1 = of_icc_get(dev, "mdp1-mem");
  48. if (!IS_ERR_OR_NULL(path1)) {
  49. msm_mdss->path[1] = path1;
  50. msm_mdss->num_paths++;
  51. }
  52. return 0;
  53. }
  54. static void msm_mdss_put_icc_path(void *data)
  55. {
  56. struct msm_mdss *msm_mdss = data;
  57. int i;
  58. for (i = 0; i < msm_mdss->num_paths; i++)
  59. icc_put(msm_mdss->path[i]);
  60. }
  61. static void msm_mdss_icc_request_bw(struct msm_mdss *msm_mdss, unsigned long bw)
  62. {
  63. int i;
  64. for (i = 0; i < msm_mdss->num_paths; i++)
  65. icc_set_bw(msm_mdss->path[i], 0, Bps_to_icc(bw));
  66. }
  67. static void msm_mdss_irq(struct irq_desc *desc)
  68. {
  69. struct msm_mdss *msm_mdss = irq_desc_get_handler_data(desc);
  70. struct irq_chip *chip = irq_desc_get_chip(desc);
  71. u32 interrupts;
  72. chained_irq_enter(chip, desc);
  73. interrupts = readl_relaxed(msm_mdss->mmio + HW_INTR_STATUS);
  74. while (interrupts) {
  75. irq_hw_number_t hwirq = fls(interrupts) - 1;
  76. int rc;
  77. rc = generic_handle_domain_irq(msm_mdss->irq_controller.domain,
  78. hwirq);
  79. if (rc < 0) {
  80. dev_err(msm_mdss->dev, "handle irq fail: irq=%lu rc=%d\n",
  81. hwirq, rc);
  82. break;
  83. }
  84. interrupts &= ~(1 << hwirq);
  85. }
  86. chained_irq_exit(chip, desc);
  87. }
  88. static void msm_mdss_irq_mask(struct irq_data *irqd)
  89. {
  90. struct msm_mdss *msm_mdss = irq_data_get_irq_chip_data(irqd);
  91. /* memory barrier */
  92. smp_mb__before_atomic();
  93. clear_bit(irqd->hwirq, &msm_mdss->irq_controller.enabled_mask);
  94. /* memory barrier */
  95. smp_mb__after_atomic();
  96. }
  97. static void msm_mdss_irq_unmask(struct irq_data *irqd)
  98. {
  99. struct msm_mdss *msm_mdss = irq_data_get_irq_chip_data(irqd);
  100. /* memory barrier */
  101. smp_mb__before_atomic();
  102. set_bit(irqd->hwirq, &msm_mdss->irq_controller.enabled_mask);
  103. /* memory barrier */
  104. smp_mb__after_atomic();
  105. }
  106. static struct irq_chip msm_mdss_irq_chip = {
  107. .name = "msm_mdss",
  108. .irq_mask = msm_mdss_irq_mask,
  109. .irq_unmask = msm_mdss_irq_unmask,
  110. };
  111. static struct lock_class_key msm_mdss_lock_key, msm_mdss_request_key;
  112. static int msm_mdss_irqdomain_map(struct irq_domain *domain,
  113. unsigned int irq, irq_hw_number_t hwirq)
  114. {
  115. struct msm_mdss *msm_mdss = domain->host_data;
  116. irq_set_lockdep_class(irq, &msm_mdss_lock_key, &msm_mdss_request_key);
  117. irq_set_chip_and_handler(irq, &msm_mdss_irq_chip, handle_level_irq);
  118. return irq_set_chip_data(irq, msm_mdss);
  119. }
  120. static const struct irq_domain_ops msm_mdss_irqdomain_ops = {
  121. .map = msm_mdss_irqdomain_map,
  122. .xlate = irq_domain_xlate_onecell,
  123. };
  124. static int _msm_mdss_irq_domain_add(struct msm_mdss *msm_mdss)
  125. {
  126. struct device *dev;
  127. struct irq_domain *domain;
  128. dev = msm_mdss->dev;
  129. domain = irq_domain_add_linear(dev->of_node, 32,
  130. &msm_mdss_irqdomain_ops, msm_mdss);
  131. if (!domain) {
  132. dev_err(dev, "failed to add irq_domain\n");
  133. return -EINVAL;
  134. }
  135. msm_mdss->irq_controller.enabled_mask = 0;
  136. msm_mdss->irq_controller.domain = domain;
  137. return 0;
  138. }
  139. static int msm_mdss_enable(struct msm_mdss *msm_mdss)
  140. {
  141. int ret;
  142. /*
  143. * Several components have AXI clocks that can only be turned on if
  144. * the interconnect is enabled (non-zero bandwidth). Let's make sure
  145. * that the interconnects are at least at a minimum amount.
  146. */
  147. msm_mdss_icc_request_bw(msm_mdss, MIN_IB_BW);
  148. ret = clk_bulk_prepare_enable(msm_mdss->num_clocks, msm_mdss->clocks);
  149. if (ret) {
  150. dev_err(msm_mdss->dev, "clock enable failed, ret:%d\n", ret);
  151. return ret;
  152. }
  153. /*
  154. * HW_REV requires MDSS_MDP_CLK, which is not enabled by the mdss on
  155. * mdp5 hardware. Skip reading it for now.
  156. */
  157. if (msm_mdss->is_mdp5)
  158. return 0;
  159. /*
  160. * ubwc config is part of the "mdss" region which is not accessible
  161. * from the rest of the driver. hardcode known configurations here
  162. */
  163. switch (readl_relaxed(msm_mdss->mmio + HW_REV)) {
  164. case DPU_HW_VER_500:
  165. case DPU_HW_VER_501:
  166. writel_relaxed(0x420, msm_mdss->mmio + UBWC_STATIC);
  167. break;
  168. case DPU_HW_VER_600:
  169. /* TODO: 0x102e for LP_DDR4 */
  170. writel_relaxed(0x103e, msm_mdss->mmio + UBWC_STATIC);
  171. writel_relaxed(2, msm_mdss->mmio + UBWC_CTRL_2);
  172. writel_relaxed(1, msm_mdss->mmio + UBWC_PREDICTION_MODE);
  173. break;
  174. case DPU_HW_VER_620:
  175. writel_relaxed(0x1e, msm_mdss->mmio + UBWC_STATIC);
  176. break;
  177. case DPU_HW_VER_720:
  178. writel_relaxed(0x101e, msm_mdss->mmio + UBWC_STATIC);
  179. break;
  180. }
  181. return ret;
  182. }
  183. static int msm_mdss_disable(struct msm_mdss *msm_mdss)
  184. {
  185. clk_bulk_disable_unprepare(msm_mdss->num_clocks, msm_mdss->clocks);
  186. msm_mdss_icc_request_bw(msm_mdss, 0);
  187. return 0;
  188. }
  189. static void msm_mdss_destroy(struct msm_mdss *msm_mdss)
  190. {
  191. struct platform_device *pdev = to_platform_device(msm_mdss->dev);
  192. int irq;
  193. pm_runtime_suspend(msm_mdss->dev);
  194. pm_runtime_disable(msm_mdss->dev);
  195. irq_domain_remove(msm_mdss->irq_controller.domain);
  196. msm_mdss->irq_controller.domain = NULL;
  197. irq = platform_get_irq(pdev, 0);
  198. irq_set_chained_handler_and_data(irq, NULL, NULL);
  199. }
  200. static int msm_mdss_reset(struct device *dev)
  201. {
  202. struct reset_control *reset;
  203. reset = reset_control_get_optional_exclusive(dev, NULL);
  204. if (!reset) {
  205. /* Optional reset not specified */
  206. return 0;
  207. } else if (IS_ERR(reset)) {
  208. return dev_err_probe(dev, PTR_ERR(reset),
  209. "failed to acquire mdss reset\n");
  210. }
  211. reset_control_assert(reset);
  212. /*
  213. * Tests indicate that reset has to be held for some period of time,
  214. * make it one frame in a typical system
  215. */
  216. msleep(20);
  217. reset_control_deassert(reset);
  218. reset_control_put(reset);
  219. return 0;
  220. }
  221. /*
  222. * MDP5 MDSS uses at most three specified clocks.
  223. */
  224. #define MDP5_MDSS_NUM_CLOCKS 3
  225. static int mdp5_mdss_parse_clock(struct platform_device *pdev, struct clk_bulk_data **clocks)
  226. {
  227. struct clk_bulk_data *bulk;
  228. int num_clocks = 0;
  229. int ret;
  230. if (!pdev)
  231. return -EINVAL;
  232. bulk = devm_kcalloc(&pdev->dev, MDP5_MDSS_NUM_CLOCKS, sizeof(struct clk_bulk_data), GFP_KERNEL);
  233. if (!bulk)
  234. return -ENOMEM;
  235. bulk[num_clocks++].id = "iface";
  236. bulk[num_clocks++].id = "bus";
  237. bulk[num_clocks++].id = "vsync";
  238. ret = devm_clk_bulk_get_optional(&pdev->dev, num_clocks, bulk);
  239. if (ret)
  240. return ret;
  241. *clocks = bulk;
  242. return num_clocks;
  243. }
  244. static struct msm_mdss *msm_mdss_init(struct platform_device *pdev, bool is_mdp5)
  245. {
  246. struct msm_mdss *msm_mdss;
  247. int ret;
  248. int irq;
  249. ret = msm_mdss_reset(&pdev->dev);
  250. if (ret)
  251. return ERR_PTR(ret);
  252. msm_mdss = devm_kzalloc(&pdev->dev, sizeof(*msm_mdss), GFP_KERNEL);
  253. if (!msm_mdss)
  254. return ERR_PTR(-ENOMEM);
  255. msm_mdss->mmio = devm_platform_ioremap_resource_byname(pdev, is_mdp5 ? "mdss_phys" : "mdss");
  256. if (IS_ERR(msm_mdss->mmio))
  257. return ERR_CAST(msm_mdss->mmio);
  258. dev_dbg(&pdev->dev, "mapped mdss address space @%pK\n", msm_mdss->mmio);
  259. ret = msm_mdss_parse_data_bus_icc_path(&pdev->dev, msm_mdss);
  260. if (ret)
  261. return ERR_PTR(ret);
  262. ret = devm_add_action_or_reset(&pdev->dev, msm_mdss_put_icc_path, msm_mdss);
  263. if (ret)
  264. return ERR_PTR(ret);
  265. if (is_mdp5)
  266. ret = mdp5_mdss_parse_clock(pdev, &msm_mdss->clocks);
  267. else
  268. ret = devm_clk_bulk_get_all(&pdev->dev, &msm_mdss->clocks);
  269. if (ret < 0) {
  270. dev_err(&pdev->dev, "failed to parse clocks, ret=%d\n", ret);
  271. return ERR_PTR(ret);
  272. }
  273. msm_mdss->num_clocks = ret;
  274. msm_mdss->is_mdp5 = is_mdp5;
  275. msm_mdss->dev = &pdev->dev;
  276. irq = platform_get_irq(pdev, 0);
  277. if (irq < 0)
  278. return ERR_PTR(irq);
  279. ret = _msm_mdss_irq_domain_add(msm_mdss);
  280. if (ret)
  281. return ERR_PTR(ret);
  282. irq_set_chained_handler_and_data(irq, msm_mdss_irq,
  283. msm_mdss);
  284. pm_runtime_enable(&pdev->dev);
  285. return msm_mdss;
  286. }
  287. static int __maybe_unused mdss_runtime_suspend(struct device *dev)
  288. {
  289. struct msm_mdss *mdss = dev_get_drvdata(dev);
  290. DBG("");
  291. return msm_mdss_disable(mdss);
  292. }
  293. static int __maybe_unused mdss_runtime_resume(struct device *dev)
  294. {
  295. struct msm_mdss *mdss = dev_get_drvdata(dev);
  296. DBG("");
  297. return msm_mdss_enable(mdss);
  298. }
  299. static int __maybe_unused mdss_pm_suspend(struct device *dev)
  300. {
  301. if (pm_runtime_suspended(dev))
  302. return 0;
  303. return mdss_runtime_suspend(dev);
  304. }
  305. static int __maybe_unused mdss_pm_resume(struct device *dev)
  306. {
  307. if (pm_runtime_suspended(dev))
  308. return 0;
  309. return mdss_runtime_resume(dev);
  310. }
  311. static const struct dev_pm_ops mdss_pm_ops = {
  312. SET_SYSTEM_SLEEP_PM_OPS(mdss_pm_suspend, mdss_pm_resume)
  313. SET_RUNTIME_PM_OPS(mdss_runtime_suspend, mdss_runtime_resume, NULL)
  314. };
  315. static int mdss_probe(struct platform_device *pdev)
  316. {
  317. struct msm_mdss *mdss;
  318. bool is_mdp5 = of_device_is_compatible(pdev->dev.of_node, "qcom,mdss");
  319. struct device *dev = &pdev->dev;
  320. int ret;
  321. mdss = msm_mdss_init(pdev, is_mdp5);
  322. if (IS_ERR(mdss))
  323. return PTR_ERR(mdss);
  324. platform_set_drvdata(pdev, mdss);
  325. /*
  326. * MDP5/DPU based devices don't have a flat hierarchy. There is a top
  327. * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
  328. * Populate the children devices, find the MDP5/DPU node, and then add
  329. * the interfaces to our components list.
  330. */
  331. ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
  332. if (ret) {
  333. DRM_DEV_ERROR(dev, "failed to populate children devices\n");
  334. msm_mdss_destroy(mdss);
  335. return ret;
  336. }
  337. return 0;
  338. }
  339. static int mdss_remove(struct platform_device *pdev)
  340. {
  341. struct msm_mdss *mdss = platform_get_drvdata(pdev);
  342. of_platform_depopulate(&pdev->dev);
  343. msm_mdss_destroy(mdss);
  344. return 0;
  345. }
  346. static const struct of_device_id mdss_dt_match[] = {
  347. { .compatible = "qcom,mdss" },
  348. { .compatible = "qcom,msm8998-mdss" },
  349. { .compatible = "qcom,qcm2290-mdss" },
  350. { .compatible = "qcom,sdm845-mdss" },
  351. { .compatible = "qcom,sc7180-mdss" },
  352. { .compatible = "qcom,sc7280-mdss" },
  353. { .compatible = "qcom,sc8180x-mdss" },
  354. { .compatible = "qcom,sm8150-mdss" },
  355. { .compatible = "qcom,sm8250-mdss" },
  356. {}
  357. };
  358. MODULE_DEVICE_TABLE(of, mdss_dt_match);
  359. static struct platform_driver mdss_platform_driver = {
  360. .probe = mdss_probe,
  361. .remove = mdss_remove,
  362. .driver = {
  363. .name = "msm-mdss",
  364. .of_match_table = mdss_dt_match,
  365. .pm = &mdss_pm_ops,
  366. },
  367. };
  368. void __init msm_mdss_register(void)
  369. {
  370. platform_driver_register(&mdss_platform_driver);
  371. }
  372. void __exit msm_mdss_unregister(void)
  373. {
  374. platform_driver_unregister(&mdss_platform_driver);
  375. }