123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474 |
- /*
- * SPDX-License-Identifier: GPL-2.0
- * Copyright (c) 2018, The Linux Foundation
- */
- #include <linux/clk.h>
- #include <linux/delay.h>
- #include <linux/interconnect.h>
- #include <linux/irq.h>
- #include <linux/irqchip.h>
- #include <linux/irqdesc.h>
- #include <linux/irqchip/chained_irq.h>
- #include <linux/pm_runtime.h>
- #include <linux/reset.h>
- #include "msm_drv.h"
- #include "msm_kms.h"
- /* for DPU_HW_* defines */
- #include "disp/dpu1/dpu_hw_catalog.h"
- #define HW_REV 0x0
- #define HW_INTR_STATUS 0x0010
- #define UBWC_STATIC 0x144
- #define UBWC_CTRL_2 0x150
- #define UBWC_PREDICTION_MODE 0x154
- #define MIN_IB_BW 400000000UL /* Min ib vote 400MB */
- struct msm_mdss {
- struct device *dev;
- void __iomem *mmio;
- struct clk_bulk_data *clocks;
- size_t num_clocks;
- bool is_mdp5;
- struct {
- unsigned long enabled_mask;
- struct irq_domain *domain;
- } irq_controller;
- struct icc_path *path[2];
- u32 num_paths;
- };
- static int msm_mdss_parse_data_bus_icc_path(struct device *dev,
- struct msm_mdss *msm_mdss)
- {
- struct icc_path *path0;
- struct icc_path *path1;
- path0 = of_icc_get(dev, "mdp0-mem");
- if (IS_ERR_OR_NULL(path0))
- return PTR_ERR_OR_ZERO(path0);
- msm_mdss->path[0] = path0;
- msm_mdss->num_paths = 1;
- path1 = of_icc_get(dev, "mdp1-mem");
- if (!IS_ERR_OR_NULL(path1)) {
- msm_mdss->path[1] = path1;
- msm_mdss->num_paths++;
- }
- return 0;
- }
- static void msm_mdss_put_icc_path(void *data)
- {
- struct msm_mdss *msm_mdss = data;
- int i;
- for (i = 0; i < msm_mdss->num_paths; i++)
- icc_put(msm_mdss->path[i]);
- }
- static void msm_mdss_icc_request_bw(struct msm_mdss *msm_mdss, unsigned long bw)
- {
- int i;
- for (i = 0; i < msm_mdss->num_paths; i++)
- icc_set_bw(msm_mdss->path[i], 0, Bps_to_icc(bw));
- }
- static void msm_mdss_irq(struct irq_desc *desc)
- {
- struct msm_mdss *msm_mdss = irq_desc_get_handler_data(desc);
- struct irq_chip *chip = irq_desc_get_chip(desc);
- u32 interrupts;
- chained_irq_enter(chip, desc);
- interrupts = readl_relaxed(msm_mdss->mmio + HW_INTR_STATUS);
- while (interrupts) {
- irq_hw_number_t hwirq = fls(interrupts) - 1;
- int rc;
- rc = generic_handle_domain_irq(msm_mdss->irq_controller.domain,
- hwirq);
- if (rc < 0) {
- dev_err(msm_mdss->dev, "handle irq fail: irq=%lu rc=%d\n",
- hwirq, rc);
- break;
- }
- interrupts &= ~(1 << hwirq);
- }
- chained_irq_exit(chip, desc);
- }
- static void msm_mdss_irq_mask(struct irq_data *irqd)
- {
- struct msm_mdss *msm_mdss = irq_data_get_irq_chip_data(irqd);
- /* memory barrier */
- smp_mb__before_atomic();
- clear_bit(irqd->hwirq, &msm_mdss->irq_controller.enabled_mask);
- /* memory barrier */
- smp_mb__after_atomic();
- }
- static void msm_mdss_irq_unmask(struct irq_data *irqd)
- {
- struct msm_mdss *msm_mdss = irq_data_get_irq_chip_data(irqd);
- /* memory barrier */
- smp_mb__before_atomic();
- set_bit(irqd->hwirq, &msm_mdss->irq_controller.enabled_mask);
- /* memory barrier */
- smp_mb__after_atomic();
- }
- static struct irq_chip msm_mdss_irq_chip = {
- .name = "msm_mdss",
- .irq_mask = msm_mdss_irq_mask,
- .irq_unmask = msm_mdss_irq_unmask,
- };
- static struct lock_class_key msm_mdss_lock_key, msm_mdss_request_key;
- static int msm_mdss_irqdomain_map(struct irq_domain *domain,
- unsigned int irq, irq_hw_number_t hwirq)
- {
- struct msm_mdss *msm_mdss = domain->host_data;
- irq_set_lockdep_class(irq, &msm_mdss_lock_key, &msm_mdss_request_key);
- irq_set_chip_and_handler(irq, &msm_mdss_irq_chip, handle_level_irq);
- return irq_set_chip_data(irq, msm_mdss);
- }
- static const struct irq_domain_ops msm_mdss_irqdomain_ops = {
- .map = msm_mdss_irqdomain_map,
- .xlate = irq_domain_xlate_onecell,
- };
- static int _msm_mdss_irq_domain_add(struct msm_mdss *msm_mdss)
- {
- struct device *dev;
- struct irq_domain *domain;
- dev = msm_mdss->dev;
- domain = irq_domain_add_linear(dev->of_node, 32,
- &msm_mdss_irqdomain_ops, msm_mdss);
- if (!domain) {
- dev_err(dev, "failed to add irq_domain\n");
- return -EINVAL;
- }
- msm_mdss->irq_controller.enabled_mask = 0;
- msm_mdss->irq_controller.domain = domain;
- return 0;
- }
- static int msm_mdss_enable(struct msm_mdss *msm_mdss)
- {
- int ret;
- /*
- * Several components have AXI clocks that can only be turned on if
- * the interconnect is enabled (non-zero bandwidth). Let's make sure
- * that the interconnects are at least at a minimum amount.
- */
- msm_mdss_icc_request_bw(msm_mdss, MIN_IB_BW);
- ret = clk_bulk_prepare_enable(msm_mdss->num_clocks, msm_mdss->clocks);
- if (ret) {
- dev_err(msm_mdss->dev, "clock enable failed, ret:%d\n", ret);
- return ret;
- }
- /*
- * HW_REV requires MDSS_MDP_CLK, which is not enabled by the mdss on
- * mdp5 hardware. Skip reading it for now.
- */
- if (msm_mdss->is_mdp5)
- return 0;
- /*
- * ubwc config is part of the "mdss" region which is not accessible
- * from the rest of the driver. hardcode known configurations here
- */
- switch (readl_relaxed(msm_mdss->mmio + HW_REV)) {
- case DPU_HW_VER_500:
- case DPU_HW_VER_501:
- writel_relaxed(0x420, msm_mdss->mmio + UBWC_STATIC);
- break;
- case DPU_HW_VER_600:
- /* TODO: 0x102e for LP_DDR4 */
- writel_relaxed(0x103e, msm_mdss->mmio + UBWC_STATIC);
- writel_relaxed(2, msm_mdss->mmio + UBWC_CTRL_2);
- writel_relaxed(1, msm_mdss->mmio + UBWC_PREDICTION_MODE);
- break;
- case DPU_HW_VER_620:
- writel_relaxed(0x1e, msm_mdss->mmio + UBWC_STATIC);
- break;
- case DPU_HW_VER_720:
- writel_relaxed(0x101e, msm_mdss->mmio + UBWC_STATIC);
- break;
- }
- return ret;
- }
- static int msm_mdss_disable(struct msm_mdss *msm_mdss)
- {
- clk_bulk_disable_unprepare(msm_mdss->num_clocks, msm_mdss->clocks);
- msm_mdss_icc_request_bw(msm_mdss, 0);
- return 0;
- }
- static void msm_mdss_destroy(struct msm_mdss *msm_mdss)
- {
- struct platform_device *pdev = to_platform_device(msm_mdss->dev);
- int irq;
- pm_runtime_suspend(msm_mdss->dev);
- pm_runtime_disable(msm_mdss->dev);
- irq_domain_remove(msm_mdss->irq_controller.domain);
- msm_mdss->irq_controller.domain = NULL;
- irq = platform_get_irq(pdev, 0);
- irq_set_chained_handler_and_data(irq, NULL, NULL);
- }
- static int msm_mdss_reset(struct device *dev)
- {
- struct reset_control *reset;
- reset = reset_control_get_optional_exclusive(dev, NULL);
- if (!reset) {
- /* Optional reset not specified */
- return 0;
- } else if (IS_ERR(reset)) {
- return dev_err_probe(dev, PTR_ERR(reset),
- "failed to acquire mdss reset\n");
- }
- reset_control_assert(reset);
- /*
- * Tests indicate that reset has to be held for some period of time,
- * make it one frame in a typical system
- */
- msleep(20);
- reset_control_deassert(reset);
- reset_control_put(reset);
- return 0;
- }
- /*
- * MDP5 MDSS uses at most three specified clocks.
- */
- #define MDP5_MDSS_NUM_CLOCKS 3
- static int mdp5_mdss_parse_clock(struct platform_device *pdev, struct clk_bulk_data **clocks)
- {
- struct clk_bulk_data *bulk;
- int num_clocks = 0;
- int ret;
- if (!pdev)
- return -EINVAL;
- bulk = devm_kcalloc(&pdev->dev, MDP5_MDSS_NUM_CLOCKS, sizeof(struct clk_bulk_data), GFP_KERNEL);
- if (!bulk)
- return -ENOMEM;
- bulk[num_clocks++].id = "iface";
- bulk[num_clocks++].id = "bus";
- bulk[num_clocks++].id = "vsync";
- ret = devm_clk_bulk_get_optional(&pdev->dev, num_clocks, bulk);
- if (ret)
- return ret;
- *clocks = bulk;
- return num_clocks;
- }
- static struct msm_mdss *msm_mdss_init(struct platform_device *pdev, bool is_mdp5)
- {
- struct msm_mdss *msm_mdss;
- int ret;
- int irq;
- ret = msm_mdss_reset(&pdev->dev);
- if (ret)
- return ERR_PTR(ret);
- msm_mdss = devm_kzalloc(&pdev->dev, sizeof(*msm_mdss), GFP_KERNEL);
- if (!msm_mdss)
- return ERR_PTR(-ENOMEM);
- msm_mdss->mmio = devm_platform_ioremap_resource_byname(pdev, is_mdp5 ? "mdss_phys" : "mdss");
- if (IS_ERR(msm_mdss->mmio))
- return ERR_CAST(msm_mdss->mmio);
- dev_dbg(&pdev->dev, "mapped mdss address space @%pK\n", msm_mdss->mmio);
- ret = msm_mdss_parse_data_bus_icc_path(&pdev->dev, msm_mdss);
- if (ret)
- return ERR_PTR(ret);
- ret = devm_add_action_or_reset(&pdev->dev, msm_mdss_put_icc_path, msm_mdss);
- if (ret)
- return ERR_PTR(ret);
- if (is_mdp5)
- ret = mdp5_mdss_parse_clock(pdev, &msm_mdss->clocks);
- else
- ret = devm_clk_bulk_get_all(&pdev->dev, &msm_mdss->clocks);
- if (ret < 0) {
- dev_err(&pdev->dev, "failed to parse clocks, ret=%d\n", ret);
- return ERR_PTR(ret);
- }
- msm_mdss->num_clocks = ret;
- msm_mdss->is_mdp5 = is_mdp5;
- msm_mdss->dev = &pdev->dev;
- irq = platform_get_irq(pdev, 0);
- if (irq < 0)
- return ERR_PTR(irq);
- ret = _msm_mdss_irq_domain_add(msm_mdss);
- if (ret)
- return ERR_PTR(ret);
- irq_set_chained_handler_and_data(irq, msm_mdss_irq,
- msm_mdss);
- pm_runtime_enable(&pdev->dev);
- return msm_mdss;
- }
- static int __maybe_unused mdss_runtime_suspend(struct device *dev)
- {
- struct msm_mdss *mdss = dev_get_drvdata(dev);
- DBG("");
- return msm_mdss_disable(mdss);
- }
- static int __maybe_unused mdss_runtime_resume(struct device *dev)
- {
- struct msm_mdss *mdss = dev_get_drvdata(dev);
- DBG("");
- return msm_mdss_enable(mdss);
- }
- static int __maybe_unused mdss_pm_suspend(struct device *dev)
- {
- if (pm_runtime_suspended(dev))
- return 0;
- return mdss_runtime_suspend(dev);
- }
- static int __maybe_unused mdss_pm_resume(struct device *dev)
- {
- if (pm_runtime_suspended(dev))
- return 0;
- return mdss_runtime_resume(dev);
- }
- static const struct dev_pm_ops mdss_pm_ops = {
- SET_SYSTEM_SLEEP_PM_OPS(mdss_pm_suspend, mdss_pm_resume)
- SET_RUNTIME_PM_OPS(mdss_runtime_suspend, mdss_runtime_resume, NULL)
- };
- static int mdss_probe(struct platform_device *pdev)
- {
- struct msm_mdss *mdss;
- bool is_mdp5 = of_device_is_compatible(pdev->dev.of_node, "qcom,mdss");
- struct device *dev = &pdev->dev;
- int ret;
- mdss = msm_mdss_init(pdev, is_mdp5);
- if (IS_ERR(mdss))
- return PTR_ERR(mdss);
- platform_set_drvdata(pdev, mdss);
- /*
- * MDP5/DPU based devices don't have a flat hierarchy. There is a top
- * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
- * Populate the children devices, find the MDP5/DPU node, and then add
- * the interfaces to our components list.
- */
- ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
- if (ret) {
- DRM_DEV_ERROR(dev, "failed to populate children devices\n");
- msm_mdss_destroy(mdss);
- return ret;
- }
- return 0;
- }
- static int mdss_remove(struct platform_device *pdev)
- {
- struct msm_mdss *mdss = platform_get_drvdata(pdev);
- of_platform_depopulate(&pdev->dev);
- msm_mdss_destroy(mdss);
- return 0;
- }
- static const struct of_device_id mdss_dt_match[] = {
- { .compatible = "qcom,mdss" },
- { .compatible = "qcom,msm8998-mdss" },
- { .compatible = "qcom,qcm2290-mdss" },
- { .compatible = "qcom,sdm845-mdss" },
- { .compatible = "qcom,sc7180-mdss" },
- { .compatible = "qcom,sc7280-mdss" },
- { .compatible = "qcom,sc8180x-mdss" },
- { .compatible = "qcom,sm8150-mdss" },
- { .compatible = "qcom,sm8250-mdss" },
- {}
- };
- MODULE_DEVICE_TABLE(of, mdss_dt_match);
- static struct platform_driver mdss_platform_driver = {
- .probe = mdss_probe,
- .remove = mdss_remove,
- .driver = {
- .name = "msm-mdss",
- .of_match_table = mdss_dt_match,
- .pm = &mdss_pm_ops,
- },
- };
- void __init msm_mdss_register(void)
- {
- platform_driver_register(&mdss_platform_driver);
- }
- void __exit msm_mdss_unregister(void)
- {
- platform_driver_unregister(&mdss_platform_driver);
- }
|