msm_drv.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2018, 2020-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. */
  7. #include <linux/dma-mapping.h>
  8. #include <linux/fault-inject.h>
  9. #include <linux/kthread.h>
  10. #include <linux/sched/mm.h>
  11. #include <linux/uaccess.h>
  12. #include <uapi/linux/sched/types.h>
  13. #include <drm/drm_bridge.h>
  14. #include <drm/drm_drv.h>
  15. #include <drm/drm_file.h>
  16. #include <drm/drm_ioctl.h>
  17. #include <drm/drm_prime.h>
  18. #include <drm/drm_of.h>
  19. #include <drm/drm_vblank.h>
  20. #include "disp/msm_disp_snapshot.h"
  21. #include "msm_drv.h"
  22. #include "msm_debugfs.h"
  23. #include "msm_fence.h"
  24. #include "msm_gem.h"
  25. #include "msm_gpu.h"
  26. #include "msm_kms.h"
  27. #include "msm_mmu.h"
  28. #include "adreno/adreno_gpu.h"
  29. /*
  30. * MSM driver version:
  31. * - 1.0.0 - initial interface
  32. * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
  33. * - 1.2.0 - adds explicit fence support for submit ioctl
  34. * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
  35. * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
  36. * MSM_GEM_INFO ioctl.
  37. * - 1.4.0 - softpin, MSM_RELOC_BO_DUMP, and GEM_INFO support to set/get
  38. * GEM object's debug name
  39. * - 1.5.0 - Add SUBMITQUERY_QUERY ioctl
  40. * - 1.6.0 - Syncobj support
  41. * - 1.7.0 - Add MSM_PARAM_SUSPENDS to access suspend count
  42. * - 1.8.0 - Add MSM_BO_CACHED_COHERENT for supported GPUs (a6xx)
  43. * - 1.9.0 - Add MSM_SUBMIT_FENCE_SN_IN
  44. */
  45. #define MSM_VERSION_MAJOR 1
  46. #define MSM_VERSION_MINOR 9
  47. #define MSM_VERSION_PATCHLEVEL 0
  48. static void msm_deinit_vram(struct drm_device *ddev);
  49. static const struct drm_mode_config_funcs mode_config_funcs = {
  50. .fb_create = msm_framebuffer_create,
  51. .output_poll_changed = drm_fb_helper_output_poll_changed,
  52. .atomic_check = drm_atomic_helper_check,
  53. .atomic_commit = drm_atomic_helper_commit,
  54. };
  55. static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
  56. .atomic_commit_tail = msm_atomic_commit_tail,
  57. };
  58. #ifdef CONFIG_DRM_FBDEV_EMULATION
  59. static bool fbdev = true;
  60. MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
  61. module_param(fbdev, bool, 0600);
  62. #endif
  63. static char *vram = "16m";
  64. MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  65. module_param(vram, charp, 0);
  66. bool dumpstate;
  67. MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
  68. module_param(dumpstate, bool, 0600);
  69. static bool modeset = true;
  70. MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
  71. module_param(modeset, bool, 0600);
  72. #ifdef CONFIG_FAULT_INJECTION
  73. DECLARE_FAULT_ATTR(fail_gem_alloc);
  74. DECLARE_FAULT_ATTR(fail_gem_iova);
  75. #endif
  76. static irqreturn_t msm_irq(int irq, void *arg)
  77. {
  78. struct drm_device *dev = arg;
  79. struct msm_drm_private *priv = dev->dev_private;
  80. struct msm_kms *kms = priv->kms;
  81. BUG_ON(!kms);
  82. return kms->funcs->irq(kms);
  83. }
  84. static void msm_irq_preinstall(struct drm_device *dev)
  85. {
  86. struct msm_drm_private *priv = dev->dev_private;
  87. struct msm_kms *kms = priv->kms;
  88. BUG_ON(!kms);
  89. kms->funcs->irq_preinstall(kms);
  90. }
  91. static int msm_irq_postinstall(struct drm_device *dev)
  92. {
  93. struct msm_drm_private *priv = dev->dev_private;
  94. struct msm_kms *kms = priv->kms;
  95. BUG_ON(!kms);
  96. if (kms->funcs->irq_postinstall)
  97. return kms->funcs->irq_postinstall(kms);
  98. return 0;
  99. }
  100. static int msm_irq_install(struct drm_device *dev, unsigned int irq)
  101. {
  102. struct msm_drm_private *priv = dev->dev_private;
  103. struct msm_kms *kms = priv->kms;
  104. int ret;
  105. if (irq == IRQ_NOTCONNECTED)
  106. return -ENOTCONN;
  107. msm_irq_preinstall(dev);
  108. ret = request_irq(irq, msm_irq, 0, dev->driver->name, dev);
  109. if (ret)
  110. return ret;
  111. kms->irq_requested = true;
  112. ret = msm_irq_postinstall(dev);
  113. if (ret) {
  114. free_irq(irq, dev);
  115. return ret;
  116. }
  117. return 0;
  118. }
  119. static void msm_irq_uninstall(struct drm_device *dev)
  120. {
  121. struct msm_drm_private *priv = dev->dev_private;
  122. struct msm_kms *kms = priv->kms;
  123. kms->funcs->irq_uninstall(kms);
  124. if (kms->irq_requested)
  125. free_irq(kms->irq, dev);
  126. }
  127. struct msm_vblank_work {
  128. struct work_struct work;
  129. int crtc_id;
  130. bool enable;
  131. struct msm_drm_private *priv;
  132. };
  133. static void vblank_ctrl_worker(struct work_struct *work)
  134. {
  135. struct msm_vblank_work *vbl_work = container_of(work,
  136. struct msm_vblank_work, work);
  137. struct msm_drm_private *priv = vbl_work->priv;
  138. struct msm_kms *kms = priv->kms;
  139. if (vbl_work->enable)
  140. kms->funcs->enable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
  141. else
  142. kms->funcs->disable_vblank(kms, priv->crtcs[vbl_work->crtc_id]);
  143. kfree(vbl_work);
  144. }
  145. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  146. int crtc_id, bool enable)
  147. {
  148. struct msm_vblank_work *vbl_work;
  149. vbl_work = kzalloc(sizeof(*vbl_work), GFP_ATOMIC);
  150. if (!vbl_work)
  151. return -ENOMEM;
  152. INIT_WORK(&vbl_work->work, vblank_ctrl_worker);
  153. vbl_work->crtc_id = crtc_id;
  154. vbl_work->enable = enable;
  155. vbl_work->priv = priv;
  156. queue_work(priv->wq, &vbl_work->work);
  157. return 0;
  158. }
  159. static int msm_drm_uninit(struct device *dev)
  160. {
  161. struct platform_device *pdev = to_platform_device(dev);
  162. struct msm_drm_private *priv = platform_get_drvdata(pdev);
  163. struct drm_device *ddev = priv->dev;
  164. struct msm_kms *kms = priv->kms;
  165. int i;
  166. /*
  167. * Shutdown the hw if we're far enough along where things might be on.
  168. * If we run this too early, we'll end up panicking in any variety of
  169. * places. Since we don't register the drm device until late in
  170. * msm_drm_init, drm_dev->registered is used as an indicator that the
  171. * shutdown will be successful.
  172. */
  173. if (ddev->registered) {
  174. drm_dev_unregister(ddev);
  175. drm_atomic_helper_shutdown(ddev);
  176. }
  177. /* We must cancel and cleanup any pending vblank enable/disable
  178. * work before msm_irq_uninstall() to avoid work re-enabling an
  179. * irq after uninstall has disabled it.
  180. */
  181. flush_workqueue(priv->wq);
  182. /* clean up event worker threads */
  183. for (i = 0; i < priv->num_crtcs; i++) {
  184. if (priv->event_thread[i].worker)
  185. kthread_destroy_worker(priv->event_thread[i].worker);
  186. }
  187. msm_gem_shrinker_cleanup(ddev);
  188. drm_kms_helper_poll_fini(ddev);
  189. msm_perf_debugfs_cleanup(priv);
  190. msm_rd_debugfs_cleanup(priv);
  191. #ifdef CONFIG_DRM_FBDEV_EMULATION
  192. if (fbdev && priv->fbdev)
  193. msm_fbdev_free(ddev);
  194. #endif
  195. if (kms)
  196. msm_disp_snapshot_destroy(ddev);
  197. drm_mode_config_cleanup(ddev);
  198. for (i = 0; i < priv->num_bridges; i++)
  199. drm_bridge_remove(priv->bridges[i]);
  200. priv->num_bridges = 0;
  201. if (kms) {
  202. pm_runtime_get_sync(dev);
  203. msm_irq_uninstall(ddev);
  204. pm_runtime_put_sync(dev);
  205. }
  206. if (kms && kms->funcs)
  207. kms->funcs->destroy(kms);
  208. msm_deinit_vram(ddev);
  209. component_unbind_all(dev, ddev);
  210. ddev->dev_private = NULL;
  211. drm_dev_put(ddev);
  212. destroy_workqueue(priv->wq);
  213. return 0;
  214. }
  215. #include <linux/of_address.h>
  216. struct msm_gem_address_space *msm_kms_init_aspace(struct drm_device *dev)
  217. {
  218. struct iommu_domain *domain;
  219. struct msm_gem_address_space *aspace;
  220. struct msm_mmu *mmu;
  221. struct device *mdp_dev = dev->dev;
  222. struct device *mdss_dev = mdp_dev->parent;
  223. struct device *iommu_dev;
  224. /*
  225. * IOMMUs can be a part of MDSS device tree binding, or the
  226. * MDP/DPU device.
  227. */
  228. if (device_iommu_mapped(mdp_dev))
  229. iommu_dev = mdp_dev;
  230. else
  231. iommu_dev = mdss_dev;
  232. domain = iommu_domain_alloc(iommu_dev->bus);
  233. if (!domain) {
  234. drm_info(dev, "no IOMMU, fallback to phys contig buffers for scanout\n");
  235. return NULL;
  236. }
  237. mmu = msm_iommu_new(iommu_dev, domain);
  238. if (IS_ERR(mmu)) {
  239. iommu_domain_free(domain);
  240. return ERR_CAST(mmu);
  241. }
  242. aspace = msm_gem_address_space_create(mmu, "mdp_kms",
  243. 0x1000, 0x100000000 - 0x1000);
  244. if (IS_ERR(aspace))
  245. mmu->funcs->destroy(mmu);
  246. return aspace;
  247. }
  248. bool msm_use_mmu(struct drm_device *dev)
  249. {
  250. struct msm_drm_private *priv = dev->dev_private;
  251. /*
  252. * a2xx comes with its own MMU
  253. * On other platforms IOMMU can be declared specified either for the
  254. * MDP/DPU device or for its parent, MDSS device.
  255. */
  256. return priv->is_a2xx ||
  257. device_iommu_mapped(dev->dev) ||
  258. device_iommu_mapped(dev->dev->parent);
  259. }
  260. static int msm_init_vram(struct drm_device *dev)
  261. {
  262. struct msm_drm_private *priv = dev->dev_private;
  263. struct device_node *node;
  264. unsigned long size = 0;
  265. int ret = 0;
  266. /* In the device-tree world, we could have a 'memory-region'
  267. * phandle, which gives us a link to our "vram". Allocating
  268. * is all nicely abstracted behind the dma api, but we need
  269. * to know the entire size to allocate it all in one go. There
  270. * are two cases:
  271. * 1) device with no IOMMU, in which case we need exclusive
  272. * access to a VRAM carveout big enough for all gpu
  273. * buffers
  274. * 2) device with IOMMU, but where the bootloader puts up
  275. * a splash screen. In this case, the VRAM carveout
  276. * need only be large enough for fbdev fb. But we need
  277. * exclusive access to the buffer to avoid the kernel
  278. * using those pages for other purposes (which appears
  279. * as corruption on screen before we have a chance to
  280. * load and do initial modeset)
  281. */
  282. node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
  283. if (node) {
  284. struct resource r;
  285. ret = of_address_to_resource(node, 0, &r);
  286. of_node_put(node);
  287. if (ret)
  288. return ret;
  289. size = r.end - r.start + 1;
  290. DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
  291. /* if we have no IOMMU, then we need to use carveout allocator.
  292. * Grab the entire DMA chunk carved out in early startup in
  293. * mach-msm:
  294. */
  295. } else if (!msm_use_mmu(dev)) {
  296. DRM_INFO("using %s VRAM carveout\n", vram);
  297. size = memparse(vram, NULL);
  298. }
  299. if (size) {
  300. unsigned long attrs = 0;
  301. void *p;
  302. priv->vram.size = size;
  303. drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
  304. spin_lock_init(&priv->vram.lock);
  305. attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
  306. attrs |= DMA_ATTR_WRITE_COMBINE;
  307. /* note that for no-kernel-mapping, the vaddr returned
  308. * is bogus, but non-null if allocation succeeded:
  309. */
  310. p = dma_alloc_attrs(dev->dev, size,
  311. &priv->vram.paddr, GFP_KERNEL, attrs);
  312. if (!p) {
  313. DRM_DEV_ERROR(dev->dev, "failed to allocate VRAM\n");
  314. priv->vram.paddr = 0;
  315. return -ENOMEM;
  316. }
  317. DRM_DEV_INFO(dev->dev, "VRAM: %08x->%08x\n",
  318. (uint32_t)priv->vram.paddr,
  319. (uint32_t)(priv->vram.paddr + size));
  320. }
  321. return ret;
  322. }
  323. static void msm_deinit_vram(struct drm_device *ddev)
  324. {
  325. struct msm_drm_private *priv = ddev->dev_private;
  326. unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
  327. if (!priv->vram.paddr)
  328. return;
  329. drm_mm_takedown(&priv->vram.mm);
  330. dma_free_attrs(ddev->dev, priv->vram.size, NULL, priv->vram.paddr,
  331. attrs);
  332. }
  333. static int msm_drm_init(struct device *dev, const struct drm_driver *drv)
  334. {
  335. struct msm_drm_private *priv = dev_get_drvdata(dev);
  336. struct drm_device *ddev;
  337. struct msm_kms *kms;
  338. int ret, i;
  339. if (drm_firmware_drivers_only())
  340. return -ENODEV;
  341. ddev = drm_dev_alloc(drv, dev);
  342. if (IS_ERR(ddev)) {
  343. DRM_DEV_ERROR(dev, "failed to allocate drm_device\n");
  344. return PTR_ERR(ddev);
  345. }
  346. ddev->dev_private = priv;
  347. priv->dev = ddev;
  348. priv->wq = alloc_ordered_workqueue("msm", 0);
  349. if (!priv->wq) {
  350. ret = -ENOMEM;
  351. goto err_put_dev;
  352. }
  353. INIT_LIST_HEAD(&priv->objects);
  354. mutex_init(&priv->obj_lock);
  355. /*
  356. * Initialize the LRUs:
  357. */
  358. mutex_init(&priv->lru.lock);
  359. drm_gem_lru_init(&priv->lru.unbacked, &priv->lru.lock);
  360. drm_gem_lru_init(&priv->lru.pinned, &priv->lru.lock);
  361. drm_gem_lru_init(&priv->lru.willneed, &priv->lru.lock);
  362. drm_gem_lru_init(&priv->lru.dontneed, &priv->lru.lock);
  363. /* Teach lockdep about lock ordering wrt. shrinker: */
  364. fs_reclaim_acquire(GFP_KERNEL);
  365. might_lock(&priv->lru.lock);
  366. fs_reclaim_release(GFP_KERNEL);
  367. drm_mode_config_init(ddev);
  368. ret = msm_init_vram(ddev);
  369. if (ret)
  370. goto err_cleanup_mode_config;
  371. /* Bind all our sub-components: */
  372. ret = component_bind_all(dev, ddev);
  373. if (ret)
  374. goto err_deinit_vram;
  375. dma_set_max_seg_size(dev, UINT_MAX);
  376. msm_gem_shrinker_init(ddev);
  377. if (priv->kms_init) {
  378. ret = priv->kms_init(ddev);
  379. if (ret) {
  380. DRM_DEV_ERROR(dev, "failed to load kms\n");
  381. priv->kms = NULL;
  382. goto err_msm_uninit;
  383. }
  384. kms = priv->kms;
  385. } else {
  386. /* valid only for the dummy headless case, where of_node=NULL */
  387. WARN_ON(dev->of_node);
  388. kms = NULL;
  389. }
  390. /* Enable normalization of plane zpos */
  391. ddev->mode_config.normalize_zpos = true;
  392. if (kms) {
  393. kms->dev = ddev;
  394. ret = kms->funcs->hw_init(kms);
  395. if (ret) {
  396. DRM_DEV_ERROR(dev, "kms hw init failed: %d\n", ret);
  397. goto err_msm_uninit;
  398. }
  399. }
  400. drm_helper_move_panel_connectors_to_head(ddev);
  401. ddev->mode_config.funcs = &mode_config_funcs;
  402. ddev->mode_config.helper_private = &mode_config_helper_funcs;
  403. for (i = 0; i < priv->num_crtcs; i++) {
  404. /* initialize event thread */
  405. priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
  406. priv->event_thread[i].dev = ddev;
  407. priv->event_thread[i].worker = kthread_create_worker(0,
  408. "crtc_event:%d", priv->event_thread[i].crtc_id);
  409. if (IS_ERR(priv->event_thread[i].worker)) {
  410. ret = PTR_ERR(priv->event_thread[i].worker);
  411. DRM_DEV_ERROR(dev, "failed to create crtc_event kthread\n");
  412. priv->event_thread[i].worker = NULL;
  413. goto err_msm_uninit;
  414. }
  415. sched_set_fifo(priv->event_thread[i].worker->task);
  416. }
  417. ret = drm_vblank_init(ddev, priv->num_crtcs);
  418. if (ret < 0) {
  419. DRM_DEV_ERROR(dev, "failed to initialize vblank\n");
  420. goto err_msm_uninit;
  421. }
  422. if (kms) {
  423. pm_runtime_get_sync(dev);
  424. ret = msm_irq_install(ddev, kms->irq);
  425. pm_runtime_put_sync(dev);
  426. if (ret < 0) {
  427. DRM_DEV_ERROR(dev, "failed to install IRQ handler\n");
  428. goto err_msm_uninit;
  429. }
  430. }
  431. ret = drm_dev_register(ddev, 0);
  432. if (ret)
  433. goto err_msm_uninit;
  434. if (kms) {
  435. ret = msm_disp_snapshot_init(ddev);
  436. if (ret)
  437. DRM_DEV_ERROR(dev, "msm_disp_snapshot_init failed ret = %d\n", ret);
  438. }
  439. drm_mode_config_reset(ddev);
  440. #ifdef CONFIG_DRM_FBDEV_EMULATION
  441. if (kms && fbdev)
  442. priv->fbdev = msm_fbdev_init(ddev);
  443. #endif
  444. ret = msm_debugfs_late_init(ddev);
  445. if (ret)
  446. goto err_msm_uninit;
  447. drm_kms_helper_poll_init(ddev);
  448. return 0;
  449. err_msm_uninit:
  450. msm_drm_uninit(dev);
  451. return ret;
  452. err_deinit_vram:
  453. msm_deinit_vram(ddev);
  454. err_cleanup_mode_config:
  455. drm_mode_config_cleanup(ddev);
  456. destroy_workqueue(priv->wq);
  457. err_put_dev:
  458. drm_dev_put(ddev);
  459. return ret;
  460. }
  461. /*
  462. * DRM operations:
  463. */
  464. static void load_gpu(struct drm_device *dev)
  465. {
  466. static DEFINE_MUTEX(init_lock);
  467. struct msm_drm_private *priv = dev->dev_private;
  468. mutex_lock(&init_lock);
  469. if (!priv->gpu)
  470. priv->gpu = adreno_load_gpu(dev);
  471. mutex_unlock(&init_lock);
  472. }
  473. static int context_init(struct drm_device *dev, struct drm_file *file)
  474. {
  475. static atomic_t ident = ATOMIC_INIT(0);
  476. struct msm_drm_private *priv = dev->dev_private;
  477. struct msm_file_private *ctx;
  478. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  479. if (!ctx)
  480. return -ENOMEM;
  481. INIT_LIST_HEAD(&ctx->submitqueues);
  482. rwlock_init(&ctx->queuelock);
  483. kref_init(&ctx->ref);
  484. msm_submitqueue_init(dev, ctx);
  485. ctx->aspace = msm_gpu_create_private_address_space(priv->gpu, current);
  486. file->driver_priv = ctx;
  487. ctx->seqno = atomic_inc_return(&ident);
  488. return 0;
  489. }
  490. static int msm_open(struct drm_device *dev, struct drm_file *file)
  491. {
  492. /* For now, load gpu on open.. to avoid the requirement of having
  493. * firmware in the initrd.
  494. */
  495. load_gpu(dev);
  496. return context_init(dev, file);
  497. }
  498. static void context_close(struct msm_file_private *ctx)
  499. {
  500. msm_submitqueue_close(ctx);
  501. msm_file_private_put(ctx);
  502. }
  503. static void msm_postclose(struct drm_device *dev, struct drm_file *file)
  504. {
  505. struct msm_drm_private *priv = dev->dev_private;
  506. struct msm_file_private *ctx = file->driver_priv;
  507. /*
  508. * It is not possible to set sysprof param to non-zero if gpu
  509. * is not initialized:
  510. */
  511. if (priv->gpu)
  512. msm_file_private_set_sysprof(ctx, priv->gpu, 0);
  513. context_close(ctx);
  514. }
  515. int msm_crtc_enable_vblank(struct drm_crtc *crtc)
  516. {
  517. struct drm_device *dev = crtc->dev;
  518. unsigned int pipe = crtc->index;
  519. struct msm_drm_private *priv = dev->dev_private;
  520. struct msm_kms *kms = priv->kms;
  521. if (!kms)
  522. return -ENXIO;
  523. drm_dbg_vbl(dev, "crtc=%u", pipe);
  524. return vblank_ctrl_queue_work(priv, pipe, true);
  525. }
  526. void msm_crtc_disable_vblank(struct drm_crtc *crtc)
  527. {
  528. struct drm_device *dev = crtc->dev;
  529. unsigned int pipe = crtc->index;
  530. struct msm_drm_private *priv = dev->dev_private;
  531. struct msm_kms *kms = priv->kms;
  532. if (!kms)
  533. return;
  534. drm_dbg_vbl(dev, "crtc=%u", pipe);
  535. vblank_ctrl_queue_work(priv, pipe, false);
  536. }
  537. /*
  538. * DRM ioctls:
  539. */
  540. static int msm_ioctl_get_param(struct drm_device *dev, void *data,
  541. struct drm_file *file)
  542. {
  543. struct msm_drm_private *priv = dev->dev_private;
  544. struct drm_msm_param *args = data;
  545. struct msm_gpu *gpu;
  546. /* for now, we just have 3d pipe.. eventually this would need to
  547. * be more clever to dispatch to appropriate gpu module:
  548. */
  549. if ((args->pipe != MSM_PIPE_3D0) || (args->pad != 0))
  550. return -EINVAL;
  551. gpu = priv->gpu;
  552. if (!gpu)
  553. return -ENXIO;
  554. return gpu->funcs->get_param(gpu, file->driver_priv,
  555. args->param, &args->value, &args->len);
  556. }
  557. static int msm_ioctl_set_param(struct drm_device *dev, void *data,
  558. struct drm_file *file)
  559. {
  560. struct msm_drm_private *priv = dev->dev_private;
  561. struct drm_msm_param *args = data;
  562. struct msm_gpu *gpu;
  563. if ((args->pipe != MSM_PIPE_3D0) || (args->pad != 0))
  564. return -EINVAL;
  565. gpu = priv->gpu;
  566. if (!gpu)
  567. return -ENXIO;
  568. return gpu->funcs->set_param(gpu, file->driver_priv,
  569. args->param, args->value, args->len);
  570. }
  571. static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
  572. struct drm_file *file)
  573. {
  574. struct drm_msm_gem_new *args = data;
  575. uint32_t flags = args->flags;
  576. if (args->flags & ~MSM_BO_FLAGS) {
  577. DRM_ERROR("invalid flags: %08x\n", args->flags);
  578. return -EINVAL;
  579. }
  580. /*
  581. * Uncached CPU mappings are deprecated, as of:
  582. *
  583. * 9ef364432db4 ("drm/msm: deprecate MSM_BO_UNCACHED (map as writecombine instead)")
  584. *
  585. * So promote them to WC.
  586. */
  587. if (flags & MSM_BO_UNCACHED) {
  588. flags &= ~MSM_BO_CACHED;
  589. flags |= MSM_BO_WC;
  590. }
  591. if (should_fail(&fail_gem_alloc, args->size))
  592. return -ENOMEM;
  593. return msm_gem_new_handle(dev, file, args->size,
  594. args->flags, &args->handle, NULL);
  595. }
  596. static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
  597. {
  598. return ktime_set(timeout.tv_sec, timeout.tv_nsec);
  599. }
  600. static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  601. struct drm_file *file)
  602. {
  603. struct drm_msm_gem_cpu_prep *args = data;
  604. struct drm_gem_object *obj;
  605. ktime_t timeout = to_ktime(args->timeout);
  606. int ret;
  607. if (args->op & ~MSM_PREP_FLAGS) {
  608. DRM_ERROR("invalid op: %08x\n", args->op);
  609. return -EINVAL;
  610. }
  611. obj = drm_gem_object_lookup(file, args->handle);
  612. if (!obj)
  613. return -ENOENT;
  614. ret = msm_gem_cpu_prep(obj, args->op, &timeout);
  615. drm_gem_object_put(obj);
  616. return ret;
  617. }
  618. static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  619. struct drm_file *file)
  620. {
  621. struct drm_msm_gem_cpu_fini *args = data;
  622. struct drm_gem_object *obj;
  623. int ret;
  624. obj = drm_gem_object_lookup(file, args->handle);
  625. if (!obj)
  626. return -ENOENT;
  627. ret = msm_gem_cpu_fini(obj);
  628. drm_gem_object_put(obj);
  629. return ret;
  630. }
  631. static int msm_ioctl_gem_info_iova(struct drm_device *dev,
  632. struct drm_file *file, struct drm_gem_object *obj,
  633. uint64_t *iova)
  634. {
  635. struct msm_drm_private *priv = dev->dev_private;
  636. struct msm_file_private *ctx = file->driver_priv;
  637. if (!priv->gpu)
  638. return -EINVAL;
  639. if (should_fail(&fail_gem_iova, obj->size))
  640. return -ENOMEM;
  641. /*
  642. * Don't pin the memory here - just get an address so that userspace can
  643. * be productive
  644. */
  645. return msm_gem_get_iova(obj, ctx->aspace, iova);
  646. }
  647. static int msm_ioctl_gem_info_set_iova(struct drm_device *dev,
  648. struct drm_file *file, struct drm_gem_object *obj,
  649. uint64_t iova)
  650. {
  651. struct msm_drm_private *priv = dev->dev_private;
  652. struct msm_file_private *ctx = file->driver_priv;
  653. if (!priv->gpu)
  654. return -EINVAL;
  655. /* Only supported if per-process address space is supported: */
  656. if (priv->gpu->aspace == ctx->aspace)
  657. return -EOPNOTSUPP;
  658. if (should_fail(&fail_gem_iova, obj->size))
  659. return -ENOMEM;
  660. return msm_gem_set_iova(obj, ctx->aspace, iova);
  661. }
  662. static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
  663. struct drm_file *file)
  664. {
  665. struct drm_msm_gem_info *args = data;
  666. struct drm_gem_object *obj;
  667. struct msm_gem_object *msm_obj;
  668. int i, ret = 0;
  669. if (args->pad)
  670. return -EINVAL;
  671. switch (args->info) {
  672. case MSM_INFO_GET_OFFSET:
  673. case MSM_INFO_GET_IOVA:
  674. case MSM_INFO_SET_IOVA:
  675. /* value returned as immediate, not pointer, so len==0: */
  676. if (args->len)
  677. return -EINVAL;
  678. break;
  679. case MSM_INFO_SET_NAME:
  680. case MSM_INFO_GET_NAME:
  681. break;
  682. default:
  683. return -EINVAL;
  684. }
  685. obj = drm_gem_object_lookup(file, args->handle);
  686. if (!obj)
  687. return -ENOENT;
  688. msm_obj = to_msm_bo(obj);
  689. switch (args->info) {
  690. case MSM_INFO_GET_OFFSET:
  691. args->value = msm_gem_mmap_offset(obj);
  692. break;
  693. case MSM_INFO_GET_IOVA:
  694. ret = msm_ioctl_gem_info_iova(dev, file, obj, &args->value);
  695. break;
  696. case MSM_INFO_SET_IOVA:
  697. ret = msm_ioctl_gem_info_set_iova(dev, file, obj, args->value);
  698. break;
  699. case MSM_INFO_SET_NAME:
  700. /* length check should leave room for terminating null: */
  701. if (args->len >= sizeof(msm_obj->name)) {
  702. ret = -EINVAL;
  703. break;
  704. }
  705. if (copy_from_user(msm_obj->name, u64_to_user_ptr(args->value),
  706. args->len)) {
  707. msm_obj->name[0] = '\0';
  708. ret = -EFAULT;
  709. break;
  710. }
  711. msm_obj->name[args->len] = '\0';
  712. for (i = 0; i < args->len; i++) {
  713. if (!isprint(msm_obj->name[i])) {
  714. msm_obj->name[i] = '\0';
  715. break;
  716. }
  717. }
  718. break;
  719. case MSM_INFO_GET_NAME:
  720. if (args->value && (args->len < strlen(msm_obj->name))) {
  721. ret = -EINVAL;
  722. break;
  723. }
  724. args->len = strlen(msm_obj->name);
  725. if (args->value) {
  726. if (copy_to_user(u64_to_user_ptr(args->value),
  727. msm_obj->name, args->len))
  728. ret = -EFAULT;
  729. }
  730. break;
  731. }
  732. drm_gem_object_put(obj);
  733. return ret;
  734. }
  735. static int wait_fence(struct msm_gpu_submitqueue *queue, uint32_t fence_id,
  736. ktime_t timeout)
  737. {
  738. struct dma_fence *fence;
  739. int ret;
  740. if (fence_after(fence_id, queue->last_fence)) {
  741. DRM_ERROR_RATELIMITED("waiting on invalid fence: %u (of %u)\n",
  742. fence_id, queue->last_fence);
  743. return -EINVAL;
  744. }
  745. /*
  746. * Map submitqueue scoped "seqno" (which is actually an idr key)
  747. * back to underlying dma-fence
  748. *
  749. * The fence is removed from the fence_idr when the submit is
  750. * retired, so if the fence is not found it means there is nothing
  751. * to wait for
  752. */
  753. spin_lock(&queue->idr_lock);
  754. fence = idr_find(&queue->fence_idr, fence_id);
  755. if (fence)
  756. fence = dma_fence_get_rcu(fence);
  757. spin_unlock(&queue->idr_lock);
  758. if (!fence)
  759. return 0;
  760. ret = dma_fence_wait_timeout(fence, true, timeout_to_jiffies(&timeout));
  761. if (ret == 0) {
  762. ret = -ETIMEDOUT;
  763. } else if (ret != -ERESTARTSYS) {
  764. ret = 0;
  765. }
  766. dma_fence_put(fence);
  767. return ret;
  768. }
  769. static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
  770. struct drm_file *file)
  771. {
  772. struct msm_drm_private *priv = dev->dev_private;
  773. struct drm_msm_wait_fence *args = data;
  774. struct msm_gpu_submitqueue *queue;
  775. int ret;
  776. if (args->pad) {
  777. DRM_ERROR("invalid pad: %08x\n", args->pad);
  778. return -EINVAL;
  779. }
  780. if (!priv->gpu)
  781. return 0;
  782. queue = msm_submitqueue_get(file->driver_priv, args->queueid);
  783. if (!queue)
  784. return -ENOENT;
  785. ret = wait_fence(queue, args->fence, to_ktime(args->timeout));
  786. msm_submitqueue_put(queue);
  787. return ret;
  788. }
  789. static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
  790. struct drm_file *file)
  791. {
  792. struct drm_msm_gem_madvise *args = data;
  793. struct drm_gem_object *obj;
  794. int ret;
  795. switch (args->madv) {
  796. case MSM_MADV_DONTNEED:
  797. case MSM_MADV_WILLNEED:
  798. break;
  799. default:
  800. return -EINVAL;
  801. }
  802. obj = drm_gem_object_lookup(file, args->handle);
  803. if (!obj) {
  804. return -ENOENT;
  805. }
  806. ret = msm_gem_madvise(obj, args->madv);
  807. if (ret >= 0) {
  808. args->retained = ret;
  809. ret = 0;
  810. }
  811. drm_gem_object_put(obj);
  812. return ret;
  813. }
  814. static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
  815. struct drm_file *file)
  816. {
  817. struct drm_msm_submitqueue *args = data;
  818. if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
  819. return -EINVAL;
  820. return msm_submitqueue_create(dev, file->driver_priv, args->prio,
  821. args->flags, &args->id);
  822. }
  823. static int msm_ioctl_submitqueue_query(struct drm_device *dev, void *data,
  824. struct drm_file *file)
  825. {
  826. return msm_submitqueue_query(dev, file->driver_priv, data);
  827. }
  828. static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
  829. struct drm_file *file)
  830. {
  831. u32 id = *(u32 *) data;
  832. return msm_submitqueue_remove(file->driver_priv, id);
  833. }
  834. static const struct drm_ioctl_desc msm_ioctls[] = {
  835. DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_RENDER_ALLOW),
  836. DRM_IOCTL_DEF_DRV(MSM_SET_PARAM, msm_ioctl_set_param, DRM_RENDER_ALLOW),
  837. DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_RENDER_ALLOW),
  838. DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_RENDER_ALLOW),
  839. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_RENDER_ALLOW),
  840. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_RENDER_ALLOW),
  841. DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_RENDER_ALLOW),
  842. DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_RENDER_ALLOW),
  843. DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_RENDER_ALLOW),
  844. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_RENDER_ALLOW),
  845. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_RENDER_ALLOW),
  846. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_QUERY, msm_ioctl_submitqueue_query, DRM_RENDER_ALLOW),
  847. };
  848. static void msm_fop_show_fdinfo(struct seq_file *m, struct file *f)
  849. {
  850. struct drm_file *file = f->private_data;
  851. struct drm_device *dev = file->minor->dev;
  852. struct msm_drm_private *priv = dev->dev_private;
  853. struct drm_printer p = drm_seq_file_printer(m);
  854. if (!priv->gpu)
  855. return;
  856. msm_gpu_show_fdinfo(priv->gpu, file->driver_priv, &p);
  857. }
  858. static const struct file_operations fops = {
  859. .owner = THIS_MODULE,
  860. DRM_GEM_FOPS,
  861. .show_fdinfo = msm_fop_show_fdinfo,
  862. };
  863. static const struct drm_driver msm_driver = {
  864. .driver_features = DRIVER_GEM |
  865. DRIVER_RENDER |
  866. DRIVER_ATOMIC |
  867. DRIVER_MODESET |
  868. DRIVER_SYNCOBJ,
  869. .open = msm_open,
  870. .postclose = msm_postclose,
  871. .lastclose = drm_fb_helper_lastclose,
  872. .dumb_create = msm_gem_dumb_create,
  873. .dumb_map_offset = msm_gem_dumb_map_offset,
  874. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  875. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  876. .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
  877. .gem_prime_mmap = msm_gem_prime_mmap,
  878. #ifdef CONFIG_DEBUG_FS
  879. .debugfs_init = msm_debugfs_init,
  880. #endif
  881. .ioctls = msm_ioctls,
  882. .num_ioctls = ARRAY_SIZE(msm_ioctls),
  883. .fops = &fops,
  884. .name = "msm",
  885. .desc = "MSM Snapdragon DRM",
  886. .date = "20130625",
  887. .major = MSM_VERSION_MAJOR,
  888. .minor = MSM_VERSION_MINOR,
  889. .patchlevel = MSM_VERSION_PATCHLEVEL,
  890. };
  891. int msm_pm_prepare(struct device *dev)
  892. {
  893. struct msm_drm_private *priv = dev_get_drvdata(dev);
  894. struct drm_device *ddev = priv ? priv->dev : NULL;
  895. if (!priv || !priv->kms)
  896. return 0;
  897. return drm_mode_config_helper_suspend(ddev);
  898. }
  899. void msm_pm_complete(struct device *dev)
  900. {
  901. struct msm_drm_private *priv = dev_get_drvdata(dev);
  902. struct drm_device *ddev = priv ? priv->dev : NULL;
  903. if (!priv || !priv->kms)
  904. return;
  905. drm_mode_config_helper_resume(ddev);
  906. }
  907. static const struct dev_pm_ops msm_pm_ops = {
  908. .prepare = msm_pm_prepare,
  909. .complete = msm_pm_complete,
  910. };
  911. /*
  912. * Componentized driver support:
  913. */
  914. /*
  915. * Identify what components need to be added by parsing what remote-endpoints
  916. * our MDP output ports are connected to. In the case of LVDS on MDP4, there
  917. * is no external component that we need to add since LVDS is within MDP4
  918. * itself.
  919. */
  920. static int add_components_mdp(struct device *master_dev,
  921. struct component_match **matchptr)
  922. {
  923. struct device_node *np = master_dev->of_node;
  924. struct device_node *ep_node;
  925. for_each_endpoint_of_node(np, ep_node) {
  926. struct device_node *intf;
  927. struct of_endpoint ep;
  928. int ret;
  929. ret = of_graph_parse_endpoint(ep_node, &ep);
  930. if (ret) {
  931. DRM_DEV_ERROR(master_dev, "unable to parse port endpoint\n");
  932. of_node_put(ep_node);
  933. return ret;
  934. }
  935. /*
  936. * The LCDC/LVDS port on MDP4 is a speacial case where the
  937. * remote-endpoint isn't a component that we need to add
  938. */
  939. if (of_device_is_compatible(np, "qcom,mdp4") &&
  940. ep.port == 0)
  941. continue;
  942. /*
  943. * It's okay if some of the ports don't have a remote endpoint
  944. * specified. It just means that the port isn't connected to
  945. * any external interface.
  946. */
  947. intf = of_graph_get_remote_port_parent(ep_node);
  948. if (!intf)
  949. continue;
  950. if (of_device_is_available(intf))
  951. drm_of_component_match_add(master_dev, matchptr,
  952. component_compare_of, intf);
  953. of_node_put(intf);
  954. }
  955. return 0;
  956. }
  957. /*
  958. * We don't know what's the best binding to link the gpu with the drm device.
  959. * Fow now, we just hunt for all the possible gpus that we support, and add them
  960. * as components.
  961. */
  962. static const struct of_device_id msm_gpu_match[] = {
  963. { .compatible = "qcom,adreno" },
  964. { .compatible = "qcom,adreno-3xx" },
  965. { .compatible = "amd,imageon" },
  966. { .compatible = "qcom,kgsl-3d0" },
  967. { },
  968. };
  969. static int add_gpu_components(struct device *dev,
  970. struct component_match **matchptr)
  971. {
  972. struct device_node *np;
  973. np = of_find_matching_node(NULL, msm_gpu_match);
  974. if (!np)
  975. return 0;
  976. if (of_device_is_available(np))
  977. drm_of_component_match_add(dev, matchptr, component_compare_of, np);
  978. of_node_put(np);
  979. return 0;
  980. }
  981. static int msm_drm_bind(struct device *dev)
  982. {
  983. return msm_drm_init(dev, &msm_driver);
  984. }
  985. static void msm_drm_unbind(struct device *dev)
  986. {
  987. msm_drm_uninit(dev);
  988. }
  989. const struct component_master_ops msm_drm_ops = {
  990. .bind = msm_drm_bind,
  991. .unbind = msm_drm_unbind,
  992. };
  993. int msm_drv_probe(struct device *master_dev,
  994. int (*kms_init)(struct drm_device *dev))
  995. {
  996. struct msm_drm_private *priv;
  997. struct component_match *match = NULL;
  998. int ret;
  999. priv = devm_kzalloc(master_dev, sizeof(*priv), GFP_KERNEL);
  1000. if (!priv)
  1001. return -ENOMEM;
  1002. priv->kms_init = kms_init;
  1003. dev_set_drvdata(master_dev, priv);
  1004. /* Add mdp components if we have KMS. */
  1005. if (kms_init) {
  1006. ret = add_components_mdp(master_dev, &match);
  1007. if (ret)
  1008. return ret;
  1009. }
  1010. ret = add_gpu_components(master_dev, &match);
  1011. if (ret)
  1012. return ret;
  1013. /* on all devices that I am aware of, iommu's which can map
  1014. * any address the cpu can see are used:
  1015. */
  1016. ret = dma_set_mask_and_coherent(master_dev, ~0);
  1017. if (ret)
  1018. return ret;
  1019. ret = component_master_add_with_match(master_dev, &msm_drm_ops, match);
  1020. if (ret)
  1021. return ret;
  1022. return 0;
  1023. }
  1024. /*
  1025. * Platform driver:
  1026. * Used only for headlesss GPU instances
  1027. */
  1028. static int msm_pdev_probe(struct platform_device *pdev)
  1029. {
  1030. return msm_drv_probe(&pdev->dev, NULL);
  1031. }
  1032. static int msm_pdev_remove(struct platform_device *pdev)
  1033. {
  1034. component_master_del(&pdev->dev, &msm_drm_ops);
  1035. return 0;
  1036. }
  1037. void msm_drv_shutdown(struct platform_device *pdev)
  1038. {
  1039. struct msm_drm_private *priv = platform_get_drvdata(pdev);
  1040. struct drm_device *drm = priv ? priv->dev : NULL;
  1041. /*
  1042. * Shutdown the hw if we're far enough along where things might be on.
  1043. * If we run this too early, we'll end up panicking in any variety of
  1044. * places. Since we don't register the drm device until late in
  1045. * msm_drm_init, drm_dev->registered is used as an indicator that the
  1046. * shutdown will be successful.
  1047. */
  1048. if (drm && drm->registered && priv->kms)
  1049. drm_atomic_helper_shutdown(drm);
  1050. }
  1051. static struct platform_driver msm_platform_driver = {
  1052. .probe = msm_pdev_probe,
  1053. .remove = msm_pdev_remove,
  1054. .shutdown = msm_drv_shutdown,
  1055. .driver = {
  1056. .name = "msm",
  1057. .pm = &msm_pm_ops,
  1058. },
  1059. };
  1060. static int __init msm_drm_register(void)
  1061. {
  1062. if (!modeset)
  1063. return -EINVAL;
  1064. DBG("init");
  1065. msm_mdp_register();
  1066. msm_dpu_register();
  1067. msm_dsi_register();
  1068. msm_hdmi_register();
  1069. msm_dp_register();
  1070. adreno_register();
  1071. msm_mdp4_register();
  1072. msm_mdss_register();
  1073. return platform_driver_register(&msm_platform_driver);
  1074. }
  1075. static void __exit msm_drm_unregister(void)
  1076. {
  1077. DBG("fini");
  1078. platform_driver_unregister(&msm_platform_driver);
  1079. msm_mdss_unregister();
  1080. msm_mdp4_unregister();
  1081. msm_dp_unregister();
  1082. msm_hdmi_unregister();
  1083. adreno_unregister();
  1084. msm_dsi_unregister();
  1085. msm_mdp_unregister();
  1086. msm_dpu_unregister();
  1087. }
  1088. module_init(msm_drm_register);
  1089. module_exit(msm_drm_unregister);
  1090. MODULE_AUTHOR("Rob Clark <[email protected]");
  1091. MODULE_DESCRIPTION("MSM DRM Driver");
  1092. MODULE_LICENSE("GPL");