a6xx.xml.h 309 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780
  1. #ifndef A6XX_XML
  2. #define A6XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno.xml ( 594 bytes, from 2021-01-30 18:25:22)
  9. - /home/robclark/tmp/mesa/src/freedreno/registers/freedreno_copyright.xml ( 1572 bytes, from 2020-12-31 19:26:32)
  10. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a2xx.xml ( 90810 bytes, from 2021-06-21 15:24:24)
  11. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_common.xml ( 14609 bytes, from 2021-11-24 23:05:10)
  12. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_pm4.xml ( 69086 bytes, from 2022-03-03 16:41:33)
  13. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a3xx.xml ( 84231 bytes, from 2021-11-24 23:05:10)
  14. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a4xx.xml ( 113358 bytes, from 2022-01-31 23:06:21)
  15. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a5xx.xml ( 149512 bytes, from 2022-01-31 23:06:21)
  16. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a6xx.xml ( 184954 bytes, from 2022-03-03 16:41:33)
  17. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a6xx_gmu.xml ( 11331 bytes, from 2021-07-22 15:21:56)
  18. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/ocmem.xml ( 1773 bytes, from 2021-01-30 18:25:22)
  19. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_control_regs.xml ( 6038 bytes, from 2021-07-22 15:21:56)
  20. - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_pipe_regs.xml ( 2924 bytes, from 2021-07-22 15:21:56)
  21. Copyright (C) 2013-2022 by the following authors:
  22. - Rob Clark <[email protected]> (robclark)
  23. - Ilia Mirkin <[email protected]> (imirkin)
  24. Permission is hereby granted, free of charge, to any person obtaining
  25. a copy of this software and associated documentation files (the
  26. "Software"), to deal in the Software without restriction, including
  27. without limitation the rights to use, copy, modify, merge, publish,
  28. distribute, sublicense, and/or sell copies of the Software, and to
  29. permit persons to whom the Software is furnished to do so, subject to
  30. the following conditions:
  31. The above copyright notice and this permission notice (including the
  32. next paragraph) shall be included in all copies or substantial
  33. portions of the Software.
  34. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  35. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  36. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  37. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  38. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  39. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  40. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  41. */
  42. enum a6xx_tile_mode {
  43. TILE6_LINEAR = 0,
  44. TILE6_2 = 2,
  45. TILE6_3 = 3,
  46. };
  47. enum a6xx_format {
  48. FMT6_A8_UNORM = 2,
  49. FMT6_8_UNORM = 3,
  50. FMT6_8_SNORM = 4,
  51. FMT6_8_UINT = 5,
  52. FMT6_8_SINT = 6,
  53. FMT6_4_4_4_4_UNORM = 8,
  54. FMT6_5_5_5_1_UNORM = 10,
  55. FMT6_1_5_5_5_UNORM = 12,
  56. FMT6_5_6_5_UNORM = 14,
  57. FMT6_8_8_UNORM = 15,
  58. FMT6_8_8_SNORM = 16,
  59. FMT6_8_8_UINT = 17,
  60. FMT6_8_8_SINT = 18,
  61. FMT6_L8_A8_UNORM = 19,
  62. FMT6_16_UNORM = 21,
  63. FMT6_16_SNORM = 22,
  64. FMT6_16_FLOAT = 23,
  65. FMT6_16_UINT = 24,
  66. FMT6_16_SINT = 25,
  67. FMT6_8_8_8_UNORM = 33,
  68. FMT6_8_8_8_SNORM = 34,
  69. FMT6_8_8_8_UINT = 35,
  70. FMT6_8_8_8_SINT = 36,
  71. FMT6_8_8_8_8_UNORM = 48,
  72. FMT6_8_8_8_X8_UNORM = 49,
  73. FMT6_8_8_8_8_SNORM = 50,
  74. FMT6_8_8_8_8_UINT = 51,
  75. FMT6_8_8_8_8_SINT = 52,
  76. FMT6_9_9_9_E5_FLOAT = 53,
  77. FMT6_10_10_10_2_UNORM = 54,
  78. FMT6_10_10_10_2_UNORM_DEST = 55,
  79. FMT6_10_10_10_2_SNORM = 57,
  80. FMT6_10_10_10_2_UINT = 58,
  81. FMT6_10_10_10_2_SINT = 59,
  82. FMT6_11_11_10_FLOAT = 66,
  83. FMT6_16_16_UNORM = 67,
  84. FMT6_16_16_SNORM = 68,
  85. FMT6_16_16_FLOAT = 69,
  86. FMT6_16_16_UINT = 70,
  87. FMT6_16_16_SINT = 71,
  88. FMT6_32_UNORM = 72,
  89. FMT6_32_SNORM = 73,
  90. FMT6_32_FLOAT = 74,
  91. FMT6_32_UINT = 75,
  92. FMT6_32_SINT = 76,
  93. FMT6_32_FIXED = 77,
  94. FMT6_16_16_16_UNORM = 88,
  95. FMT6_16_16_16_SNORM = 89,
  96. FMT6_16_16_16_FLOAT = 90,
  97. FMT6_16_16_16_UINT = 91,
  98. FMT6_16_16_16_SINT = 92,
  99. FMT6_16_16_16_16_UNORM = 96,
  100. FMT6_16_16_16_16_SNORM = 97,
  101. FMT6_16_16_16_16_FLOAT = 98,
  102. FMT6_16_16_16_16_UINT = 99,
  103. FMT6_16_16_16_16_SINT = 100,
  104. FMT6_32_32_UNORM = 101,
  105. FMT6_32_32_SNORM = 102,
  106. FMT6_32_32_FLOAT = 103,
  107. FMT6_32_32_UINT = 104,
  108. FMT6_32_32_SINT = 105,
  109. FMT6_32_32_FIXED = 106,
  110. FMT6_32_32_32_UNORM = 112,
  111. FMT6_32_32_32_SNORM = 113,
  112. FMT6_32_32_32_UINT = 114,
  113. FMT6_32_32_32_SINT = 115,
  114. FMT6_32_32_32_FLOAT = 116,
  115. FMT6_32_32_32_FIXED = 117,
  116. FMT6_32_32_32_32_UNORM = 128,
  117. FMT6_32_32_32_32_SNORM = 129,
  118. FMT6_32_32_32_32_FLOAT = 130,
  119. FMT6_32_32_32_32_UINT = 131,
  120. FMT6_32_32_32_32_SINT = 132,
  121. FMT6_32_32_32_32_FIXED = 133,
  122. FMT6_G8R8B8R8_422_UNORM = 140,
  123. FMT6_R8G8R8B8_422_UNORM = 141,
  124. FMT6_R8_G8B8_2PLANE_420_UNORM = 142,
  125. FMT6_NV21 = 143,
  126. FMT6_R8_G8_B8_3PLANE_420_UNORM = 144,
  127. FMT6_Z24_UNORM_S8_UINT_AS_R8G8B8A8 = 145,
  128. FMT6_NV12_Y = 148,
  129. FMT6_NV12_UV = 149,
  130. FMT6_NV12_VU = 150,
  131. FMT6_NV12_4R = 151,
  132. FMT6_NV12_4R_Y = 152,
  133. FMT6_NV12_4R_UV = 153,
  134. FMT6_P010 = 154,
  135. FMT6_P010_Y = 155,
  136. FMT6_P010_UV = 156,
  137. FMT6_TP10 = 157,
  138. FMT6_TP10_Y = 158,
  139. FMT6_TP10_UV = 159,
  140. FMT6_Z24_UNORM_S8_UINT = 160,
  141. FMT6_ETC2_RG11_UNORM = 171,
  142. FMT6_ETC2_RG11_SNORM = 172,
  143. FMT6_ETC2_R11_UNORM = 173,
  144. FMT6_ETC2_R11_SNORM = 174,
  145. FMT6_ETC1 = 175,
  146. FMT6_ETC2_RGB8 = 176,
  147. FMT6_ETC2_RGBA8 = 177,
  148. FMT6_ETC2_RGB8A1 = 178,
  149. FMT6_DXT1 = 179,
  150. FMT6_DXT3 = 180,
  151. FMT6_DXT5 = 181,
  152. FMT6_RGTC1_UNORM = 183,
  153. FMT6_RGTC1_SNORM = 184,
  154. FMT6_RGTC2_UNORM = 187,
  155. FMT6_RGTC2_SNORM = 188,
  156. FMT6_BPTC_UFLOAT = 190,
  157. FMT6_BPTC_FLOAT = 191,
  158. FMT6_BPTC = 192,
  159. FMT6_ASTC_4x4 = 193,
  160. FMT6_ASTC_5x4 = 194,
  161. FMT6_ASTC_5x5 = 195,
  162. FMT6_ASTC_6x5 = 196,
  163. FMT6_ASTC_6x6 = 197,
  164. FMT6_ASTC_8x5 = 198,
  165. FMT6_ASTC_8x6 = 199,
  166. FMT6_ASTC_8x8 = 200,
  167. FMT6_ASTC_10x5 = 201,
  168. FMT6_ASTC_10x6 = 202,
  169. FMT6_ASTC_10x8 = 203,
  170. FMT6_ASTC_10x10 = 204,
  171. FMT6_ASTC_12x10 = 205,
  172. FMT6_ASTC_12x12 = 206,
  173. FMT6_Z24_UINT_S8_UINT = 234,
  174. FMT6_NONE = 255,
  175. };
  176. enum a6xx_polygon_mode {
  177. POLYMODE6_POINTS = 1,
  178. POLYMODE6_LINES = 2,
  179. POLYMODE6_TRIANGLES = 3,
  180. };
  181. enum a6xx_depth_format {
  182. DEPTH6_NONE = 0,
  183. DEPTH6_16 = 1,
  184. DEPTH6_24_8 = 2,
  185. DEPTH6_32 = 4,
  186. };
  187. enum a6xx_shader_id {
  188. A6XX_TP0_TMO_DATA = 9,
  189. A6XX_TP0_SMO_DATA = 10,
  190. A6XX_TP0_MIPMAP_BASE_DATA = 11,
  191. A6XX_TP1_TMO_DATA = 25,
  192. A6XX_TP1_SMO_DATA = 26,
  193. A6XX_TP1_MIPMAP_BASE_DATA = 27,
  194. A6XX_SP_INST_DATA = 41,
  195. A6XX_SP_LB_0_DATA = 42,
  196. A6XX_SP_LB_1_DATA = 43,
  197. A6XX_SP_LB_2_DATA = 44,
  198. A6XX_SP_LB_3_DATA = 45,
  199. A6XX_SP_LB_4_DATA = 46,
  200. A6XX_SP_LB_5_DATA = 47,
  201. A6XX_SP_CB_BINDLESS_DATA = 48,
  202. A6XX_SP_CB_LEGACY_DATA = 49,
  203. A6XX_SP_UAV_DATA = 50,
  204. A6XX_SP_INST_TAG = 51,
  205. A6XX_SP_CB_BINDLESS_TAG = 52,
  206. A6XX_SP_TMO_UMO_TAG = 53,
  207. A6XX_SP_SMO_TAG = 54,
  208. A6XX_SP_STATE_DATA = 55,
  209. A6XX_HLSQ_CHUNK_CVS_RAM = 73,
  210. A6XX_HLSQ_CHUNK_CPS_RAM = 74,
  211. A6XX_HLSQ_CHUNK_CVS_RAM_TAG = 75,
  212. A6XX_HLSQ_CHUNK_CPS_RAM_TAG = 76,
  213. A6XX_HLSQ_ICB_CVS_CB_BASE_TAG = 77,
  214. A6XX_HLSQ_ICB_CPS_CB_BASE_TAG = 78,
  215. A6XX_HLSQ_CVS_MISC_RAM = 80,
  216. A6XX_HLSQ_CPS_MISC_RAM = 81,
  217. A6XX_HLSQ_INST_RAM = 82,
  218. A6XX_HLSQ_GFX_CVS_CONST_RAM = 83,
  219. A6XX_HLSQ_GFX_CPS_CONST_RAM = 84,
  220. A6XX_HLSQ_CVS_MISC_RAM_TAG = 85,
  221. A6XX_HLSQ_CPS_MISC_RAM_TAG = 86,
  222. A6XX_HLSQ_INST_RAM_TAG = 87,
  223. A6XX_HLSQ_GFX_CVS_CONST_RAM_TAG = 88,
  224. A6XX_HLSQ_GFX_CPS_CONST_RAM_TAG = 89,
  225. A6XX_HLSQ_PWR_REST_RAM = 90,
  226. A6XX_HLSQ_PWR_REST_TAG = 91,
  227. A6XX_HLSQ_DATAPATH_META = 96,
  228. A6XX_HLSQ_FRONTEND_META = 97,
  229. A6XX_HLSQ_INDIRECT_META = 98,
  230. A6XX_HLSQ_BACKEND_META = 99,
  231. };
  232. enum a6xx_debugbus_id {
  233. A6XX_DBGBUS_CP = 1,
  234. A6XX_DBGBUS_RBBM = 2,
  235. A6XX_DBGBUS_VBIF = 3,
  236. A6XX_DBGBUS_HLSQ = 4,
  237. A6XX_DBGBUS_UCHE = 5,
  238. A6XX_DBGBUS_DPM = 6,
  239. A6XX_DBGBUS_TESS = 7,
  240. A6XX_DBGBUS_PC = 8,
  241. A6XX_DBGBUS_VFDP = 9,
  242. A6XX_DBGBUS_VPC = 10,
  243. A6XX_DBGBUS_TSE = 11,
  244. A6XX_DBGBUS_RAS = 12,
  245. A6XX_DBGBUS_VSC = 13,
  246. A6XX_DBGBUS_COM = 14,
  247. A6XX_DBGBUS_LRZ = 16,
  248. A6XX_DBGBUS_A2D = 17,
  249. A6XX_DBGBUS_CCUFCHE = 18,
  250. A6XX_DBGBUS_GMU_CX = 19,
  251. A6XX_DBGBUS_RBP = 20,
  252. A6XX_DBGBUS_DCS = 21,
  253. A6XX_DBGBUS_DBGC = 22,
  254. A6XX_DBGBUS_CX = 23,
  255. A6XX_DBGBUS_GMU_GX = 24,
  256. A6XX_DBGBUS_TPFCHE = 25,
  257. A6XX_DBGBUS_GBIF_GX = 26,
  258. A6XX_DBGBUS_GPC = 29,
  259. A6XX_DBGBUS_LARC = 30,
  260. A6XX_DBGBUS_HLSQ_SPTP = 31,
  261. A6XX_DBGBUS_RB_0 = 32,
  262. A6XX_DBGBUS_RB_1 = 33,
  263. A6XX_DBGBUS_UCHE_WRAPPER = 36,
  264. A6XX_DBGBUS_CCU_0 = 40,
  265. A6XX_DBGBUS_CCU_1 = 41,
  266. A6XX_DBGBUS_VFD_0 = 56,
  267. A6XX_DBGBUS_VFD_1 = 57,
  268. A6XX_DBGBUS_VFD_2 = 58,
  269. A6XX_DBGBUS_VFD_3 = 59,
  270. A6XX_DBGBUS_SP_0 = 64,
  271. A6XX_DBGBUS_SP_1 = 65,
  272. A6XX_DBGBUS_TPL1_0 = 72,
  273. A6XX_DBGBUS_TPL1_1 = 73,
  274. A6XX_DBGBUS_TPL1_2 = 74,
  275. A6XX_DBGBUS_TPL1_3 = 75,
  276. };
  277. enum a6xx_cp_perfcounter_select {
  278. PERF_CP_ALWAYS_COUNT = 0,
  279. PERF_CP_BUSY_GFX_CORE_IDLE = 1,
  280. PERF_CP_BUSY_CYCLES = 2,
  281. PERF_CP_NUM_PREEMPTIONS = 3,
  282. PERF_CP_PREEMPTION_REACTION_DELAY = 4,
  283. PERF_CP_PREEMPTION_SWITCH_OUT_TIME = 5,
  284. PERF_CP_PREEMPTION_SWITCH_IN_TIME = 6,
  285. PERF_CP_DEAD_DRAWS_IN_BIN_RENDER = 7,
  286. PERF_CP_PREDICATED_DRAWS_KILLED = 8,
  287. PERF_CP_MODE_SWITCH = 9,
  288. PERF_CP_ZPASS_DONE = 10,
  289. PERF_CP_CONTEXT_DONE = 11,
  290. PERF_CP_CACHE_FLUSH = 12,
  291. PERF_CP_LONG_PREEMPTIONS = 13,
  292. PERF_CP_SQE_I_CACHE_STARVE = 14,
  293. PERF_CP_SQE_IDLE = 15,
  294. PERF_CP_SQE_PM4_STARVE_RB_IB = 16,
  295. PERF_CP_SQE_PM4_STARVE_SDS = 17,
  296. PERF_CP_SQE_MRB_STARVE = 18,
  297. PERF_CP_SQE_RRB_STARVE = 19,
  298. PERF_CP_SQE_VSD_STARVE = 20,
  299. PERF_CP_VSD_DECODE_STARVE = 21,
  300. PERF_CP_SQE_PIPE_OUT_STALL = 22,
  301. PERF_CP_SQE_SYNC_STALL = 23,
  302. PERF_CP_SQE_PM4_WFI_STALL = 24,
  303. PERF_CP_SQE_SYS_WFI_STALL = 25,
  304. PERF_CP_SQE_T4_EXEC = 26,
  305. PERF_CP_SQE_LOAD_STATE_EXEC = 27,
  306. PERF_CP_SQE_SAVE_SDS_STATE = 28,
  307. PERF_CP_SQE_DRAW_EXEC = 29,
  308. PERF_CP_SQE_CTXT_REG_BUNCH_EXEC = 30,
  309. PERF_CP_SQE_EXEC_PROFILED = 31,
  310. PERF_CP_MEMORY_POOL_EMPTY = 32,
  311. PERF_CP_MEMORY_POOL_SYNC_STALL = 33,
  312. PERF_CP_MEMORY_POOL_ABOVE_THRESH = 34,
  313. PERF_CP_AHB_WR_STALL_PRE_DRAWS = 35,
  314. PERF_CP_AHB_STALL_SQE_GMU = 36,
  315. PERF_CP_AHB_STALL_SQE_WR_OTHER = 37,
  316. PERF_CP_AHB_STALL_SQE_RD_OTHER = 38,
  317. PERF_CP_CLUSTER0_EMPTY = 39,
  318. PERF_CP_CLUSTER1_EMPTY = 40,
  319. PERF_CP_CLUSTER2_EMPTY = 41,
  320. PERF_CP_CLUSTER3_EMPTY = 42,
  321. PERF_CP_CLUSTER4_EMPTY = 43,
  322. PERF_CP_CLUSTER5_EMPTY = 44,
  323. PERF_CP_PM4_DATA = 45,
  324. PERF_CP_PM4_HEADERS = 46,
  325. PERF_CP_VBIF_READ_BEATS = 47,
  326. PERF_CP_VBIF_WRITE_BEATS = 48,
  327. PERF_CP_SQE_INSTR_COUNTER = 49,
  328. };
  329. enum a6xx_rbbm_perfcounter_select {
  330. PERF_RBBM_ALWAYS_COUNT = 0,
  331. PERF_RBBM_ALWAYS_ON = 1,
  332. PERF_RBBM_TSE_BUSY = 2,
  333. PERF_RBBM_RAS_BUSY = 3,
  334. PERF_RBBM_PC_DCALL_BUSY = 4,
  335. PERF_RBBM_PC_VSD_BUSY = 5,
  336. PERF_RBBM_STATUS_MASKED = 6,
  337. PERF_RBBM_COM_BUSY = 7,
  338. PERF_RBBM_DCOM_BUSY = 8,
  339. PERF_RBBM_VBIF_BUSY = 9,
  340. PERF_RBBM_VSC_BUSY = 10,
  341. PERF_RBBM_TESS_BUSY = 11,
  342. PERF_RBBM_UCHE_BUSY = 12,
  343. PERF_RBBM_HLSQ_BUSY = 13,
  344. };
  345. enum a6xx_pc_perfcounter_select {
  346. PERF_PC_BUSY_CYCLES = 0,
  347. PERF_PC_WORKING_CYCLES = 1,
  348. PERF_PC_STALL_CYCLES_VFD = 2,
  349. PERF_PC_STALL_CYCLES_TSE = 3,
  350. PERF_PC_STALL_CYCLES_VPC = 4,
  351. PERF_PC_STALL_CYCLES_UCHE = 5,
  352. PERF_PC_STALL_CYCLES_TESS = 6,
  353. PERF_PC_STALL_CYCLES_TSE_ONLY = 7,
  354. PERF_PC_STALL_CYCLES_VPC_ONLY = 8,
  355. PERF_PC_PASS1_TF_STALL_CYCLES = 9,
  356. PERF_PC_STARVE_CYCLES_FOR_INDEX = 10,
  357. PERF_PC_STARVE_CYCLES_FOR_TESS_FACTOR = 11,
  358. PERF_PC_STARVE_CYCLES_FOR_VIZ_STREAM = 12,
  359. PERF_PC_STARVE_CYCLES_FOR_POSITION = 13,
  360. PERF_PC_STARVE_CYCLES_DI = 14,
  361. PERF_PC_VIS_STREAMS_LOADED = 15,
  362. PERF_PC_INSTANCES = 16,
  363. PERF_PC_VPC_PRIMITIVES = 17,
  364. PERF_PC_DEAD_PRIM = 18,
  365. PERF_PC_LIVE_PRIM = 19,
  366. PERF_PC_VERTEX_HITS = 20,
  367. PERF_PC_IA_VERTICES = 21,
  368. PERF_PC_IA_PRIMITIVES = 22,
  369. PERF_PC_GS_PRIMITIVES = 23,
  370. PERF_PC_HS_INVOCATIONS = 24,
  371. PERF_PC_DS_INVOCATIONS = 25,
  372. PERF_PC_VS_INVOCATIONS = 26,
  373. PERF_PC_GS_INVOCATIONS = 27,
  374. PERF_PC_DS_PRIMITIVES = 28,
  375. PERF_PC_VPC_POS_DATA_TRANSACTION = 29,
  376. PERF_PC_3D_DRAWCALLS = 30,
  377. PERF_PC_2D_DRAWCALLS = 31,
  378. PERF_PC_NON_DRAWCALL_GLOBAL_EVENTS = 32,
  379. PERF_TESS_BUSY_CYCLES = 33,
  380. PERF_TESS_WORKING_CYCLES = 34,
  381. PERF_TESS_STALL_CYCLES_PC = 35,
  382. PERF_TESS_STARVE_CYCLES_PC = 36,
  383. PERF_PC_TSE_TRANSACTION = 37,
  384. PERF_PC_TSE_VERTEX = 38,
  385. PERF_PC_TESS_PC_UV_TRANS = 39,
  386. PERF_PC_TESS_PC_UV_PATCHES = 40,
  387. PERF_PC_TESS_FACTOR_TRANS = 41,
  388. };
  389. enum a6xx_vfd_perfcounter_select {
  390. PERF_VFD_BUSY_CYCLES = 0,
  391. PERF_VFD_STALL_CYCLES_UCHE = 1,
  392. PERF_VFD_STALL_CYCLES_VPC_ALLOC = 2,
  393. PERF_VFD_STALL_CYCLES_SP_INFO = 3,
  394. PERF_VFD_STALL_CYCLES_SP_ATTR = 4,
  395. PERF_VFD_STARVE_CYCLES_UCHE = 5,
  396. PERF_VFD_RBUFFER_FULL = 6,
  397. PERF_VFD_ATTR_INFO_FIFO_FULL = 7,
  398. PERF_VFD_DECODED_ATTRIBUTE_BYTES = 8,
  399. PERF_VFD_NUM_ATTRIBUTES = 9,
  400. PERF_VFD_UPPER_SHADER_FIBERS = 10,
  401. PERF_VFD_LOWER_SHADER_FIBERS = 11,
  402. PERF_VFD_MODE_0_FIBERS = 12,
  403. PERF_VFD_MODE_1_FIBERS = 13,
  404. PERF_VFD_MODE_2_FIBERS = 14,
  405. PERF_VFD_MODE_3_FIBERS = 15,
  406. PERF_VFD_MODE_4_FIBERS = 16,
  407. PERF_VFD_TOTAL_VERTICES = 17,
  408. PERF_VFDP_STALL_CYCLES_VFD = 18,
  409. PERF_VFDP_STALL_CYCLES_VFD_INDEX = 19,
  410. PERF_VFDP_STALL_CYCLES_VFD_PROG = 20,
  411. PERF_VFDP_STARVE_CYCLES_PC = 21,
  412. PERF_VFDP_VS_STAGE_WAVES = 22,
  413. };
  414. enum a6xx_hlsq_perfcounter_select {
  415. PERF_HLSQ_BUSY_CYCLES = 0,
  416. PERF_HLSQ_STALL_CYCLES_UCHE = 1,
  417. PERF_HLSQ_STALL_CYCLES_SP_STATE = 2,
  418. PERF_HLSQ_STALL_CYCLES_SP_FS_STAGE = 3,
  419. PERF_HLSQ_UCHE_LATENCY_CYCLES = 4,
  420. PERF_HLSQ_UCHE_LATENCY_COUNT = 5,
  421. PERF_HLSQ_FS_STAGE_1X_WAVES = 6,
  422. PERF_HLSQ_FS_STAGE_2X_WAVES = 7,
  423. PERF_HLSQ_QUADS = 8,
  424. PERF_HLSQ_CS_INVOCATIONS = 9,
  425. PERF_HLSQ_COMPUTE_DRAWCALLS = 10,
  426. PERF_HLSQ_FS_DATA_WAIT_PROGRAMMING = 11,
  427. PERF_HLSQ_DUAL_FS_PROG_ACTIVE = 12,
  428. PERF_HLSQ_DUAL_VS_PROG_ACTIVE = 13,
  429. PERF_HLSQ_FS_BATCH_COUNT_ZERO = 14,
  430. PERF_HLSQ_VS_BATCH_COUNT_ZERO = 15,
  431. PERF_HLSQ_WAVE_PENDING_NO_QUAD = 16,
  432. PERF_HLSQ_WAVE_PENDING_NO_PRIM_BASE = 17,
  433. PERF_HLSQ_STALL_CYCLES_VPC = 18,
  434. PERF_HLSQ_PIXELS = 19,
  435. PERF_HLSQ_DRAW_MODE_SWITCH_VSFS_SYNC = 20,
  436. };
  437. enum a6xx_vpc_perfcounter_select {
  438. PERF_VPC_BUSY_CYCLES = 0,
  439. PERF_VPC_WORKING_CYCLES = 1,
  440. PERF_VPC_STALL_CYCLES_UCHE = 2,
  441. PERF_VPC_STALL_CYCLES_VFD_WACK = 3,
  442. PERF_VPC_STALL_CYCLES_HLSQ_PRIM_ALLOC = 4,
  443. PERF_VPC_STALL_CYCLES_PC = 5,
  444. PERF_VPC_STALL_CYCLES_SP_LM = 6,
  445. PERF_VPC_STARVE_CYCLES_SP = 7,
  446. PERF_VPC_STARVE_CYCLES_LRZ = 8,
  447. PERF_VPC_PC_PRIMITIVES = 9,
  448. PERF_VPC_SP_COMPONENTS = 10,
  449. PERF_VPC_STALL_CYCLES_VPCRAM_POS = 11,
  450. PERF_VPC_LRZ_ASSIGN_PRIMITIVES = 12,
  451. PERF_VPC_RB_VISIBLE_PRIMITIVES = 13,
  452. PERF_VPC_LM_TRANSACTION = 14,
  453. PERF_VPC_STREAMOUT_TRANSACTION = 15,
  454. PERF_VPC_VS_BUSY_CYCLES = 16,
  455. PERF_VPC_PS_BUSY_CYCLES = 17,
  456. PERF_VPC_VS_WORKING_CYCLES = 18,
  457. PERF_VPC_PS_WORKING_CYCLES = 19,
  458. PERF_VPC_STARVE_CYCLES_RB = 20,
  459. PERF_VPC_NUM_VPCRAM_READ_POS = 21,
  460. PERF_VPC_WIT_FULL_CYCLES = 22,
  461. PERF_VPC_VPCRAM_FULL_CYCLES = 23,
  462. PERF_VPC_LM_FULL_WAIT_FOR_INTP_END = 24,
  463. PERF_VPC_NUM_VPCRAM_WRITE = 25,
  464. PERF_VPC_NUM_VPCRAM_READ_SO = 26,
  465. PERF_VPC_NUM_ATTR_REQ_LM = 27,
  466. };
  467. enum a6xx_tse_perfcounter_select {
  468. PERF_TSE_BUSY_CYCLES = 0,
  469. PERF_TSE_CLIPPING_CYCLES = 1,
  470. PERF_TSE_STALL_CYCLES_RAS = 2,
  471. PERF_TSE_STALL_CYCLES_LRZ_BARYPLANE = 3,
  472. PERF_TSE_STALL_CYCLES_LRZ_ZPLANE = 4,
  473. PERF_TSE_STARVE_CYCLES_PC = 5,
  474. PERF_TSE_INPUT_PRIM = 6,
  475. PERF_TSE_INPUT_NULL_PRIM = 7,
  476. PERF_TSE_TRIVAL_REJ_PRIM = 8,
  477. PERF_TSE_CLIPPED_PRIM = 9,
  478. PERF_TSE_ZERO_AREA_PRIM = 10,
  479. PERF_TSE_FACENESS_CULLED_PRIM = 11,
  480. PERF_TSE_ZERO_PIXEL_PRIM = 12,
  481. PERF_TSE_OUTPUT_NULL_PRIM = 13,
  482. PERF_TSE_OUTPUT_VISIBLE_PRIM = 14,
  483. PERF_TSE_CINVOCATION = 15,
  484. PERF_TSE_CPRIMITIVES = 16,
  485. PERF_TSE_2D_INPUT_PRIM = 17,
  486. PERF_TSE_2D_ALIVE_CYCLES = 18,
  487. PERF_TSE_CLIP_PLANES = 19,
  488. };
  489. enum a6xx_ras_perfcounter_select {
  490. PERF_RAS_BUSY_CYCLES = 0,
  491. PERF_RAS_SUPERTILE_ACTIVE_CYCLES = 1,
  492. PERF_RAS_STALL_CYCLES_LRZ = 2,
  493. PERF_RAS_STARVE_CYCLES_TSE = 3,
  494. PERF_RAS_SUPER_TILES = 4,
  495. PERF_RAS_8X4_TILES = 5,
  496. PERF_RAS_MASKGEN_ACTIVE = 6,
  497. PERF_RAS_FULLY_COVERED_SUPER_TILES = 7,
  498. PERF_RAS_FULLY_COVERED_8X4_TILES = 8,
  499. PERF_RAS_PRIM_KILLED_INVISILBE = 9,
  500. PERF_RAS_SUPERTILE_GEN_ACTIVE_CYCLES = 10,
  501. PERF_RAS_LRZ_INTF_WORKING_CYCLES = 11,
  502. PERF_RAS_BLOCKS = 12,
  503. };
  504. enum a6xx_uche_perfcounter_select {
  505. PERF_UCHE_BUSY_CYCLES = 0,
  506. PERF_UCHE_STALL_CYCLES_ARBITER = 1,
  507. PERF_UCHE_VBIF_LATENCY_CYCLES = 2,
  508. PERF_UCHE_VBIF_LATENCY_SAMPLES = 3,
  509. PERF_UCHE_VBIF_READ_BEATS_TP = 4,
  510. PERF_UCHE_VBIF_READ_BEATS_VFD = 5,
  511. PERF_UCHE_VBIF_READ_BEATS_HLSQ = 6,
  512. PERF_UCHE_VBIF_READ_BEATS_LRZ = 7,
  513. PERF_UCHE_VBIF_READ_BEATS_SP = 8,
  514. PERF_UCHE_READ_REQUESTS_TP = 9,
  515. PERF_UCHE_READ_REQUESTS_VFD = 10,
  516. PERF_UCHE_READ_REQUESTS_HLSQ = 11,
  517. PERF_UCHE_READ_REQUESTS_LRZ = 12,
  518. PERF_UCHE_READ_REQUESTS_SP = 13,
  519. PERF_UCHE_WRITE_REQUESTS_LRZ = 14,
  520. PERF_UCHE_WRITE_REQUESTS_SP = 15,
  521. PERF_UCHE_WRITE_REQUESTS_VPC = 16,
  522. PERF_UCHE_WRITE_REQUESTS_VSC = 17,
  523. PERF_UCHE_EVICTS = 18,
  524. PERF_UCHE_BANK_REQ0 = 19,
  525. PERF_UCHE_BANK_REQ1 = 20,
  526. PERF_UCHE_BANK_REQ2 = 21,
  527. PERF_UCHE_BANK_REQ3 = 22,
  528. PERF_UCHE_BANK_REQ4 = 23,
  529. PERF_UCHE_BANK_REQ5 = 24,
  530. PERF_UCHE_BANK_REQ6 = 25,
  531. PERF_UCHE_BANK_REQ7 = 26,
  532. PERF_UCHE_VBIF_READ_BEATS_CH0 = 27,
  533. PERF_UCHE_VBIF_READ_BEATS_CH1 = 28,
  534. PERF_UCHE_GMEM_READ_BEATS = 29,
  535. PERF_UCHE_TPH_REF_FULL = 30,
  536. PERF_UCHE_TPH_VICTIM_FULL = 31,
  537. PERF_UCHE_TPH_EXT_FULL = 32,
  538. PERF_UCHE_VBIF_STALL_WRITE_DATA = 33,
  539. PERF_UCHE_DCMP_LATENCY_SAMPLES = 34,
  540. PERF_UCHE_DCMP_LATENCY_CYCLES = 35,
  541. PERF_UCHE_VBIF_READ_BEATS_PC = 36,
  542. PERF_UCHE_READ_REQUESTS_PC = 37,
  543. PERF_UCHE_RAM_READ_REQ = 38,
  544. PERF_UCHE_RAM_WRITE_REQ = 39,
  545. };
  546. enum a6xx_tp_perfcounter_select {
  547. PERF_TP_BUSY_CYCLES = 0,
  548. PERF_TP_STALL_CYCLES_UCHE = 1,
  549. PERF_TP_LATENCY_CYCLES = 2,
  550. PERF_TP_LATENCY_TRANS = 3,
  551. PERF_TP_FLAG_CACHE_REQUEST_SAMPLES = 4,
  552. PERF_TP_FLAG_CACHE_REQUEST_LATENCY = 5,
  553. PERF_TP_L1_CACHELINE_REQUESTS = 6,
  554. PERF_TP_L1_CACHELINE_MISSES = 7,
  555. PERF_TP_SP_TP_TRANS = 8,
  556. PERF_TP_TP_SP_TRANS = 9,
  557. PERF_TP_OUTPUT_PIXELS = 10,
  558. PERF_TP_FILTER_WORKLOAD_16BIT = 11,
  559. PERF_TP_FILTER_WORKLOAD_32BIT = 12,
  560. PERF_TP_QUADS_RECEIVED = 13,
  561. PERF_TP_QUADS_OFFSET = 14,
  562. PERF_TP_QUADS_SHADOW = 15,
  563. PERF_TP_QUADS_ARRAY = 16,
  564. PERF_TP_QUADS_GRADIENT = 17,
  565. PERF_TP_QUADS_1D = 18,
  566. PERF_TP_QUADS_2D = 19,
  567. PERF_TP_QUADS_BUFFER = 20,
  568. PERF_TP_QUADS_3D = 21,
  569. PERF_TP_QUADS_CUBE = 22,
  570. PERF_TP_DIVERGENT_QUADS_RECEIVED = 23,
  571. PERF_TP_PRT_NON_RESIDENT_EVENTS = 24,
  572. PERF_TP_OUTPUT_PIXELS_POINT = 25,
  573. PERF_TP_OUTPUT_PIXELS_BILINEAR = 26,
  574. PERF_TP_OUTPUT_PIXELS_MIP = 27,
  575. PERF_TP_OUTPUT_PIXELS_ANISO = 28,
  576. PERF_TP_OUTPUT_PIXELS_ZERO_LOD = 29,
  577. PERF_TP_FLAG_CACHE_REQUESTS = 30,
  578. PERF_TP_FLAG_CACHE_MISSES = 31,
  579. PERF_TP_L1_5_L2_REQUESTS = 32,
  580. PERF_TP_2D_OUTPUT_PIXELS = 33,
  581. PERF_TP_2D_OUTPUT_PIXELS_POINT = 34,
  582. PERF_TP_2D_OUTPUT_PIXELS_BILINEAR = 35,
  583. PERF_TP_2D_FILTER_WORKLOAD_16BIT = 36,
  584. PERF_TP_2D_FILTER_WORKLOAD_32BIT = 37,
  585. PERF_TP_TPA2TPC_TRANS = 38,
  586. PERF_TP_L1_MISSES_ASTC_1TILE = 39,
  587. PERF_TP_L1_MISSES_ASTC_2TILE = 40,
  588. PERF_TP_L1_MISSES_ASTC_4TILE = 41,
  589. PERF_TP_L1_5_L2_COMPRESS_REQS = 42,
  590. PERF_TP_L1_5_L2_COMPRESS_MISS = 43,
  591. PERF_TP_L1_BANK_CONFLICT = 44,
  592. PERF_TP_L1_5_MISS_LATENCY_CYCLES = 45,
  593. PERF_TP_L1_5_MISS_LATENCY_TRANS = 46,
  594. PERF_TP_QUADS_CONSTANT_MULTIPLIED = 47,
  595. PERF_TP_FRONTEND_WORKING_CYCLES = 48,
  596. PERF_TP_L1_TAG_WORKING_CYCLES = 49,
  597. PERF_TP_L1_DATA_WRITE_WORKING_CYCLES = 50,
  598. PERF_TP_PRE_L1_DECOM_WORKING_CYCLES = 51,
  599. PERF_TP_BACKEND_WORKING_CYCLES = 52,
  600. PERF_TP_FLAG_CACHE_WORKING_CYCLES = 53,
  601. PERF_TP_L1_5_CACHE_WORKING_CYCLES = 54,
  602. PERF_TP_STARVE_CYCLES_SP = 55,
  603. PERF_TP_STARVE_CYCLES_UCHE = 56,
  604. };
  605. enum a6xx_sp_perfcounter_select {
  606. PERF_SP_BUSY_CYCLES = 0,
  607. PERF_SP_ALU_WORKING_CYCLES = 1,
  608. PERF_SP_EFU_WORKING_CYCLES = 2,
  609. PERF_SP_STALL_CYCLES_VPC = 3,
  610. PERF_SP_STALL_CYCLES_TP = 4,
  611. PERF_SP_STALL_CYCLES_UCHE = 5,
  612. PERF_SP_STALL_CYCLES_RB = 6,
  613. PERF_SP_NON_EXECUTION_CYCLES = 7,
  614. PERF_SP_WAVE_CONTEXTS = 8,
  615. PERF_SP_WAVE_CONTEXT_CYCLES = 9,
  616. PERF_SP_FS_STAGE_WAVE_CYCLES = 10,
  617. PERF_SP_FS_STAGE_WAVE_SAMPLES = 11,
  618. PERF_SP_VS_STAGE_WAVE_CYCLES = 12,
  619. PERF_SP_VS_STAGE_WAVE_SAMPLES = 13,
  620. PERF_SP_FS_STAGE_DURATION_CYCLES = 14,
  621. PERF_SP_VS_STAGE_DURATION_CYCLES = 15,
  622. PERF_SP_WAVE_CTRL_CYCLES = 16,
  623. PERF_SP_WAVE_LOAD_CYCLES = 17,
  624. PERF_SP_WAVE_EMIT_CYCLES = 18,
  625. PERF_SP_WAVE_NOP_CYCLES = 19,
  626. PERF_SP_WAVE_WAIT_CYCLES = 20,
  627. PERF_SP_WAVE_FETCH_CYCLES = 21,
  628. PERF_SP_WAVE_IDLE_CYCLES = 22,
  629. PERF_SP_WAVE_END_CYCLES = 23,
  630. PERF_SP_WAVE_LONG_SYNC_CYCLES = 24,
  631. PERF_SP_WAVE_SHORT_SYNC_CYCLES = 25,
  632. PERF_SP_WAVE_JOIN_CYCLES = 26,
  633. PERF_SP_LM_LOAD_INSTRUCTIONS = 27,
  634. PERF_SP_LM_STORE_INSTRUCTIONS = 28,
  635. PERF_SP_LM_ATOMICS = 29,
  636. PERF_SP_GM_LOAD_INSTRUCTIONS = 30,
  637. PERF_SP_GM_STORE_INSTRUCTIONS = 31,
  638. PERF_SP_GM_ATOMICS = 32,
  639. PERF_SP_VS_STAGE_TEX_INSTRUCTIONS = 33,
  640. PERF_SP_VS_STAGE_EFU_INSTRUCTIONS = 34,
  641. PERF_SP_VS_STAGE_FULL_ALU_INSTRUCTIONS = 35,
  642. PERF_SP_VS_STAGE_HALF_ALU_INSTRUCTIONS = 36,
  643. PERF_SP_FS_STAGE_TEX_INSTRUCTIONS = 37,
  644. PERF_SP_FS_STAGE_CFLOW_INSTRUCTIONS = 38,
  645. PERF_SP_FS_STAGE_EFU_INSTRUCTIONS = 39,
  646. PERF_SP_FS_STAGE_FULL_ALU_INSTRUCTIONS = 40,
  647. PERF_SP_FS_STAGE_HALF_ALU_INSTRUCTIONS = 41,
  648. PERF_SP_FS_STAGE_BARY_INSTRUCTIONS = 42,
  649. PERF_SP_VS_INSTRUCTIONS = 43,
  650. PERF_SP_FS_INSTRUCTIONS = 44,
  651. PERF_SP_ADDR_LOCK_COUNT = 45,
  652. PERF_SP_UCHE_READ_TRANS = 46,
  653. PERF_SP_UCHE_WRITE_TRANS = 47,
  654. PERF_SP_EXPORT_VPC_TRANS = 48,
  655. PERF_SP_EXPORT_RB_TRANS = 49,
  656. PERF_SP_PIXELS_KILLED = 50,
  657. PERF_SP_ICL1_REQUESTS = 51,
  658. PERF_SP_ICL1_MISSES = 52,
  659. PERF_SP_HS_INSTRUCTIONS = 53,
  660. PERF_SP_DS_INSTRUCTIONS = 54,
  661. PERF_SP_GS_INSTRUCTIONS = 55,
  662. PERF_SP_CS_INSTRUCTIONS = 56,
  663. PERF_SP_GPR_READ = 57,
  664. PERF_SP_GPR_WRITE = 58,
  665. PERF_SP_FS_STAGE_HALF_EFU_INSTRUCTIONS = 59,
  666. PERF_SP_VS_STAGE_HALF_EFU_INSTRUCTIONS = 60,
  667. PERF_SP_LM_BANK_CONFLICTS = 61,
  668. PERF_SP_TEX_CONTROL_WORKING_CYCLES = 62,
  669. PERF_SP_LOAD_CONTROL_WORKING_CYCLES = 63,
  670. PERF_SP_FLOW_CONTROL_WORKING_CYCLES = 64,
  671. PERF_SP_LM_WORKING_CYCLES = 65,
  672. PERF_SP_DISPATCHER_WORKING_CYCLES = 66,
  673. PERF_SP_SEQUENCER_WORKING_CYCLES = 67,
  674. PERF_SP_LOW_EFFICIENCY_STARVED_BY_TP = 68,
  675. PERF_SP_STARVE_CYCLES_HLSQ = 69,
  676. PERF_SP_NON_EXECUTION_LS_CYCLES = 70,
  677. PERF_SP_WORKING_EU = 71,
  678. PERF_SP_ANY_EU_WORKING = 72,
  679. PERF_SP_WORKING_EU_FS_STAGE = 73,
  680. PERF_SP_ANY_EU_WORKING_FS_STAGE = 74,
  681. PERF_SP_WORKING_EU_VS_STAGE = 75,
  682. PERF_SP_ANY_EU_WORKING_VS_STAGE = 76,
  683. PERF_SP_WORKING_EU_CS_STAGE = 77,
  684. PERF_SP_ANY_EU_WORKING_CS_STAGE = 78,
  685. PERF_SP_GPR_READ_PREFETCH = 79,
  686. PERF_SP_GPR_READ_CONFLICT = 80,
  687. PERF_SP_GPR_WRITE_CONFLICT = 81,
  688. PERF_SP_GM_LOAD_LATENCY_CYCLES = 82,
  689. PERF_SP_GM_LOAD_LATENCY_SAMPLES = 83,
  690. PERF_SP_EXECUTABLE_WAVES = 84,
  691. };
  692. enum a6xx_rb_perfcounter_select {
  693. PERF_RB_BUSY_CYCLES = 0,
  694. PERF_RB_STALL_CYCLES_HLSQ = 1,
  695. PERF_RB_STALL_CYCLES_FIFO0_FULL = 2,
  696. PERF_RB_STALL_CYCLES_FIFO1_FULL = 3,
  697. PERF_RB_STALL_CYCLES_FIFO2_FULL = 4,
  698. PERF_RB_STARVE_CYCLES_SP = 5,
  699. PERF_RB_STARVE_CYCLES_LRZ_TILE = 6,
  700. PERF_RB_STARVE_CYCLES_CCU = 7,
  701. PERF_RB_STARVE_CYCLES_Z_PLANE = 8,
  702. PERF_RB_STARVE_CYCLES_BARY_PLANE = 9,
  703. PERF_RB_Z_WORKLOAD = 10,
  704. PERF_RB_HLSQ_ACTIVE = 11,
  705. PERF_RB_Z_READ = 12,
  706. PERF_RB_Z_WRITE = 13,
  707. PERF_RB_C_READ = 14,
  708. PERF_RB_C_WRITE = 15,
  709. PERF_RB_TOTAL_PASS = 16,
  710. PERF_RB_Z_PASS = 17,
  711. PERF_RB_Z_FAIL = 18,
  712. PERF_RB_S_FAIL = 19,
  713. PERF_RB_BLENDED_FXP_COMPONENTS = 20,
  714. PERF_RB_BLENDED_FP16_COMPONENTS = 21,
  715. PERF_RB_PS_INVOCATIONS = 22,
  716. PERF_RB_2D_ALIVE_CYCLES = 23,
  717. PERF_RB_2D_STALL_CYCLES_A2D = 24,
  718. PERF_RB_2D_STARVE_CYCLES_SRC = 25,
  719. PERF_RB_2D_STARVE_CYCLES_SP = 26,
  720. PERF_RB_2D_STARVE_CYCLES_DST = 27,
  721. PERF_RB_2D_VALID_PIXELS = 28,
  722. PERF_RB_3D_PIXELS = 29,
  723. PERF_RB_BLENDER_WORKING_CYCLES = 30,
  724. PERF_RB_ZPROC_WORKING_CYCLES = 31,
  725. PERF_RB_CPROC_WORKING_CYCLES = 32,
  726. PERF_RB_SAMPLER_WORKING_CYCLES = 33,
  727. PERF_RB_STALL_CYCLES_CCU_COLOR_READ = 34,
  728. PERF_RB_STALL_CYCLES_CCU_COLOR_WRITE = 35,
  729. PERF_RB_STALL_CYCLES_CCU_DEPTH_READ = 36,
  730. PERF_RB_STALL_CYCLES_CCU_DEPTH_WRITE = 37,
  731. PERF_RB_STALL_CYCLES_VPC = 38,
  732. PERF_RB_2D_INPUT_TRANS = 39,
  733. PERF_RB_2D_OUTPUT_RB_DST_TRANS = 40,
  734. PERF_RB_2D_OUTPUT_RB_SRC_TRANS = 41,
  735. PERF_RB_BLENDED_FP32_COMPONENTS = 42,
  736. PERF_RB_COLOR_PIX_TILES = 43,
  737. PERF_RB_STALL_CYCLES_CCU = 44,
  738. PERF_RB_EARLY_Z_ARB3_GRANT = 45,
  739. PERF_RB_LATE_Z_ARB3_GRANT = 46,
  740. PERF_RB_EARLY_Z_SKIP_GRANT = 47,
  741. };
  742. enum a6xx_vsc_perfcounter_select {
  743. PERF_VSC_BUSY_CYCLES = 0,
  744. PERF_VSC_WORKING_CYCLES = 1,
  745. PERF_VSC_STALL_CYCLES_UCHE = 2,
  746. PERF_VSC_EOT_NUM = 3,
  747. PERF_VSC_INPUT_TILES = 4,
  748. };
  749. enum a6xx_ccu_perfcounter_select {
  750. PERF_CCU_BUSY_CYCLES = 0,
  751. PERF_CCU_STALL_CYCLES_RB_DEPTH_RETURN = 1,
  752. PERF_CCU_STALL_CYCLES_RB_COLOR_RETURN = 2,
  753. PERF_CCU_STARVE_CYCLES_FLAG_RETURN = 3,
  754. PERF_CCU_DEPTH_BLOCKS = 4,
  755. PERF_CCU_COLOR_BLOCKS = 5,
  756. PERF_CCU_DEPTH_BLOCK_HIT = 6,
  757. PERF_CCU_COLOR_BLOCK_HIT = 7,
  758. PERF_CCU_PARTIAL_BLOCK_READ = 8,
  759. PERF_CCU_GMEM_READ = 9,
  760. PERF_CCU_GMEM_WRITE = 10,
  761. PERF_CCU_DEPTH_READ_FLAG0_COUNT = 11,
  762. PERF_CCU_DEPTH_READ_FLAG1_COUNT = 12,
  763. PERF_CCU_DEPTH_READ_FLAG2_COUNT = 13,
  764. PERF_CCU_DEPTH_READ_FLAG3_COUNT = 14,
  765. PERF_CCU_DEPTH_READ_FLAG4_COUNT = 15,
  766. PERF_CCU_DEPTH_READ_FLAG5_COUNT = 16,
  767. PERF_CCU_DEPTH_READ_FLAG6_COUNT = 17,
  768. PERF_CCU_DEPTH_READ_FLAG8_COUNT = 18,
  769. PERF_CCU_COLOR_READ_FLAG0_COUNT = 19,
  770. PERF_CCU_COLOR_READ_FLAG1_COUNT = 20,
  771. PERF_CCU_COLOR_READ_FLAG2_COUNT = 21,
  772. PERF_CCU_COLOR_READ_FLAG3_COUNT = 22,
  773. PERF_CCU_COLOR_READ_FLAG4_COUNT = 23,
  774. PERF_CCU_COLOR_READ_FLAG5_COUNT = 24,
  775. PERF_CCU_COLOR_READ_FLAG6_COUNT = 25,
  776. PERF_CCU_COLOR_READ_FLAG8_COUNT = 26,
  777. PERF_CCU_2D_RD_REQ = 27,
  778. PERF_CCU_2D_WR_REQ = 28,
  779. };
  780. enum a6xx_lrz_perfcounter_select {
  781. PERF_LRZ_BUSY_CYCLES = 0,
  782. PERF_LRZ_STARVE_CYCLES_RAS = 1,
  783. PERF_LRZ_STALL_CYCLES_RB = 2,
  784. PERF_LRZ_STALL_CYCLES_VSC = 3,
  785. PERF_LRZ_STALL_CYCLES_VPC = 4,
  786. PERF_LRZ_STALL_CYCLES_FLAG_PREFETCH = 5,
  787. PERF_LRZ_STALL_CYCLES_UCHE = 6,
  788. PERF_LRZ_LRZ_READ = 7,
  789. PERF_LRZ_LRZ_WRITE = 8,
  790. PERF_LRZ_READ_LATENCY = 9,
  791. PERF_LRZ_MERGE_CACHE_UPDATING = 10,
  792. PERF_LRZ_PRIM_KILLED_BY_MASKGEN = 11,
  793. PERF_LRZ_PRIM_KILLED_BY_LRZ = 12,
  794. PERF_LRZ_VISIBLE_PRIM_AFTER_LRZ = 13,
  795. PERF_LRZ_FULL_8X8_TILES = 14,
  796. PERF_LRZ_PARTIAL_8X8_TILES = 15,
  797. PERF_LRZ_TILE_KILLED = 16,
  798. PERF_LRZ_TOTAL_PIXEL = 17,
  799. PERF_LRZ_VISIBLE_PIXEL_AFTER_LRZ = 18,
  800. PERF_LRZ_FULLY_COVERED_TILES = 19,
  801. PERF_LRZ_PARTIAL_COVERED_TILES = 20,
  802. PERF_LRZ_FEEDBACK_ACCEPT = 21,
  803. PERF_LRZ_FEEDBACK_DISCARD = 22,
  804. PERF_LRZ_FEEDBACK_STALL = 23,
  805. PERF_LRZ_STALL_CYCLES_RB_ZPLANE = 24,
  806. PERF_LRZ_STALL_CYCLES_RB_BPLANE = 25,
  807. PERF_LRZ_STALL_CYCLES_VC = 26,
  808. PERF_LRZ_RAS_MASK_TRANS = 27,
  809. };
  810. enum a6xx_cmp_perfcounter_select {
  811. PERF_CMPDECMP_STALL_CYCLES_ARB = 0,
  812. PERF_CMPDECMP_VBIF_LATENCY_CYCLES = 1,
  813. PERF_CMPDECMP_VBIF_LATENCY_SAMPLES = 2,
  814. PERF_CMPDECMP_VBIF_READ_DATA_CCU = 3,
  815. PERF_CMPDECMP_VBIF_WRITE_DATA_CCU = 4,
  816. PERF_CMPDECMP_VBIF_READ_REQUEST = 5,
  817. PERF_CMPDECMP_VBIF_WRITE_REQUEST = 6,
  818. PERF_CMPDECMP_VBIF_READ_DATA = 7,
  819. PERF_CMPDECMP_VBIF_WRITE_DATA = 8,
  820. PERF_CMPDECMP_FLAG_FETCH_CYCLES = 9,
  821. PERF_CMPDECMP_FLAG_FETCH_SAMPLES = 10,
  822. PERF_CMPDECMP_DEPTH_WRITE_FLAG1_COUNT = 11,
  823. PERF_CMPDECMP_DEPTH_WRITE_FLAG2_COUNT = 12,
  824. PERF_CMPDECMP_DEPTH_WRITE_FLAG3_COUNT = 13,
  825. PERF_CMPDECMP_DEPTH_WRITE_FLAG4_COUNT = 14,
  826. PERF_CMPDECMP_DEPTH_WRITE_FLAG5_COUNT = 15,
  827. PERF_CMPDECMP_DEPTH_WRITE_FLAG6_COUNT = 16,
  828. PERF_CMPDECMP_DEPTH_WRITE_FLAG8_COUNT = 17,
  829. PERF_CMPDECMP_COLOR_WRITE_FLAG1_COUNT = 18,
  830. PERF_CMPDECMP_COLOR_WRITE_FLAG2_COUNT = 19,
  831. PERF_CMPDECMP_COLOR_WRITE_FLAG3_COUNT = 20,
  832. PERF_CMPDECMP_COLOR_WRITE_FLAG4_COUNT = 21,
  833. PERF_CMPDECMP_COLOR_WRITE_FLAG5_COUNT = 22,
  834. PERF_CMPDECMP_COLOR_WRITE_FLAG6_COUNT = 23,
  835. PERF_CMPDECMP_COLOR_WRITE_FLAG8_COUNT = 24,
  836. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_REQ = 25,
  837. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_WR = 26,
  838. PERF_CMPDECMP_2D_STALL_CYCLES_VBIF_RETURN = 27,
  839. PERF_CMPDECMP_2D_RD_DATA = 28,
  840. PERF_CMPDECMP_2D_WR_DATA = 29,
  841. PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH0 = 30,
  842. PERF_CMPDECMP_VBIF_READ_DATA_UCHE_CH1 = 31,
  843. PERF_CMPDECMP_2D_OUTPUT_TRANS = 32,
  844. PERF_CMPDECMP_VBIF_WRITE_DATA_UCHE = 33,
  845. PERF_CMPDECMP_DEPTH_WRITE_FLAG0_COUNT = 34,
  846. PERF_CMPDECMP_COLOR_WRITE_FLAG0_COUNT = 35,
  847. PERF_CMPDECMP_COLOR_WRITE_FLAGALPHA_COUNT = 36,
  848. PERF_CMPDECMP_2D_BUSY_CYCLES = 37,
  849. PERF_CMPDECMP_2D_REORDER_STARVE_CYCLES = 38,
  850. PERF_CMPDECMP_2D_PIXELS = 39,
  851. };
  852. enum a6xx_2d_ifmt {
  853. R2D_UNORM8 = 16,
  854. R2D_INT32 = 7,
  855. R2D_INT16 = 6,
  856. R2D_INT8 = 5,
  857. R2D_FLOAT32 = 4,
  858. R2D_FLOAT16 = 3,
  859. R2D_UNORM8_SRGB = 1,
  860. R2D_RAW = 0,
  861. };
  862. enum a6xx_ztest_mode {
  863. A6XX_EARLY_Z = 0,
  864. A6XX_LATE_Z = 1,
  865. A6XX_EARLY_LRZ_LATE_Z = 2,
  866. };
  867. enum a6xx_sequenced_thread_dist {
  868. DIST_SCREEN_COORD = 0,
  869. DIST_ALL_TO_RB0 = 1,
  870. };
  871. enum a6xx_single_prim_mode {
  872. NO_FLUSH = 0,
  873. FLUSH_PER_OVERLAP_AND_OVERWRITE = 1,
  874. FLUSH_PER_OVERLAP = 3,
  875. };
  876. enum a6xx_raster_mode {
  877. TYPE_TILED = 0,
  878. TYPE_WRITER = 1,
  879. };
  880. enum a6xx_raster_direction {
  881. LR_TB = 0,
  882. RL_TB = 1,
  883. LR_BT = 2,
  884. RB_BT = 3,
  885. };
  886. enum a6xx_render_mode {
  887. RENDERING_PASS = 0,
  888. BINNING_PASS = 1,
  889. };
  890. enum a6xx_buffers_location {
  891. BUFFERS_IN_GMEM = 0,
  892. BUFFERS_IN_SYSMEM = 3,
  893. };
  894. enum a6xx_fragcoord_sample_mode {
  895. FRAGCOORD_CENTER = 0,
  896. FRAGCOORD_SAMPLE = 3,
  897. };
  898. enum a6xx_rotation {
  899. ROTATE_0 = 0,
  900. ROTATE_90 = 1,
  901. ROTATE_180 = 2,
  902. ROTATE_270 = 3,
  903. ROTATE_HFLIP = 4,
  904. ROTATE_VFLIP = 5,
  905. };
  906. enum a6xx_tess_spacing {
  907. TESS_EQUAL = 0,
  908. TESS_FRACTIONAL_ODD = 2,
  909. TESS_FRACTIONAL_EVEN = 3,
  910. };
  911. enum a6xx_tess_output {
  912. TESS_POINTS = 0,
  913. TESS_LINES = 1,
  914. TESS_CW_TRIS = 2,
  915. TESS_CCW_TRIS = 3,
  916. };
  917. enum a6xx_threadsize {
  918. THREAD64 = 0,
  919. THREAD128 = 1,
  920. };
  921. enum a6xx_isam_mode {
  922. ISAMMODE_GL = 2,
  923. };
  924. enum a6xx_tex_filter {
  925. A6XX_TEX_NEAREST = 0,
  926. A6XX_TEX_LINEAR = 1,
  927. A6XX_TEX_ANISO = 2,
  928. A6XX_TEX_CUBIC = 3,
  929. };
  930. enum a6xx_tex_clamp {
  931. A6XX_TEX_REPEAT = 0,
  932. A6XX_TEX_CLAMP_TO_EDGE = 1,
  933. A6XX_TEX_MIRROR_REPEAT = 2,
  934. A6XX_TEX_CLAMP_TO_BORDER = 3,
  935. A6XX_TEX_MIRROR_CLAMP = 4,
  936. };
  937. enum a6xx_tex_aniso {
  938. A6XX_TEX_ANISO_1 = 0,
  939. A6XX_TEX_ANISO_2 = 1,
  940. A6XX_TEX_ANISO_4 = 2,
  941. A6XX_TEX_ANISO_8 = 3,
  942. A6XX_TEX_ANISO_16 = 4,
  943. };
  944. enum a6xx_reduction_mode {
  945. A6XX_REDUCTION_MODE_AVERAGE = 0,
  946. A6XX_REDUCTION_MODE_MIN = 1,
  947. A6XX_REDUCTION_MODE_MAX = 2,
  948. };
  949. enum a6xx_tex_swiz {
  950. A6XX_TEX_X = 0,
  951. A6XX_TEX_Y = 1,
  952. A6XX_TEX_Z = 2,
  953. A6XX_TEX_W = 3,
  954. A6XX_TEX_ZERO = 4,
  955. A6XX_TEX_ONE = 5,
  956. };
  957. enum a6xx_tex_type {
  958. A6XX_TEX_1D = 0,
  959. A6XX_TEX_2D = 1,
  960. A6XX_TEX_CUBE = 2,
  961. A6XX_TEX_3D = 3,
  962. A6XX_TEX_BUFFER = 4,
  963. };
  964. #define A6XX_RBBM_INT_0_MASK_RBBM_GPU_IDLE 0x00000001
  965. #define A6XX_RBBM_INT_0_MASK_CP_AHB_ERROR 0x00000002
  966. #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_ASYNCFIFO_OVERFLOW 0x00000040
  967. #define A6XX_RBBM_INT_0_MASK_RBBM_GPC_ERROR 0x00000080
  968. #define A6XX_RBBM_INT_0_MASK_CP_SW 0x00000100
  969. #define A6XX_RBBM_INT_0_MASK_CP_HW_ERROR 0x00000200
  970. #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_DEPTH_TS 0x00000400
  971. #define A6XX_RBBM_INT_0_MASK_CP_CCU_FLUSH_COLOR_TS 0x00000800
  972. #define A6XX_RBBM_INT_0_MASK_CP_CCU_RESOLVE_TS 0x00001000
  973. #define A6XX_RBBM_INT_0_MASK_CP_IB2 0x00002000
  974. #define A6XX_RBBM_INT_0_MASK_CP_IB1 0x00004000
  975. #define A6XX_RBBM_INT_0_MASK_CP_RB 0x00008000
  976. #define A6XX_RBBM_INT_0_MASK_CP_RB_DONE_TS 0x00020000
  977. #define A6XX_RBBM_INT_0_MASK_CP_WT_DONE_TS 0x00040000
  978. #define A6XX_RBBM_INT_0_MASK_CP_CACHE_FLUSH_TS 0x00100000
  979. #define A6XX_RBBM_INT_0_MASK_RBBM_ATB_BUS_OVERFLOW 0x00400000
  980. #define A6XX_RBBM_INT_0_MASK_RBBM_HANG_DETECT 0x00800000
  981. #define A6XX_RBBM_INT_0_MASK_UCHE_OOB_ACCESS 0x01000000
  982. #define A6XX_RBBM_INT_0_MASK_UCHE_TRAP_INTR 0x02000000
  983. #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_0 0x04000000
  984. #define A6XX_RBBM_INT_0_MASK_DEBBUS_INTR_1 0x08000000
  985. #define A6XX_RBBM_INT_0_MASK_ISDB_CPU_IRQ 0x40000000
  986. #define A6XX_RBBM_INT_0_MASK_ISDB_UNDER_DEBUG 0x80000000
  987. #define A6XX_CP_INT_CP_OPCODE_ERROR 0x00000001
  988. #define A6XX_CP_INT_CP_UCODE_ERROR 0x00000002
  989. #define A6XX_CP_INT_CP_HW_FAULT_ERROR 0x00000004
  990. #define A6XX_CP_INT_CP_REGISTER_PROTECTION_ERROR 0x00000010
  991. #define A6XX_CP_INT_CP_AHB_ERROR 0x00000020
  992. #define A6XX_CP_INT_CP_VSD_PARITY_ERROR 0x00000040
  993. #define A6XX_CP_INT_CP_ILLEGAL_INSTR_ERROR 0x00000080
  994. #define REG_A6XX_CP_RB_BASE 0x00000800
  995. #define REG_A6XX_CP_RB_BASE_HI 0x00000801
  996. #define REG_A6XX_CP_RB_CNTL 0x00000802
  997. #define REG_A6XX_CP_RB_RPTR_ADDR_LO 0x00000804
  998. #define REG_A6XX_CP_RB_RPTR_ADDR_HI 0x00000805
  999. #define REG_A6XX_CP_RB_RPTR 0x00000806
  1000. #define REG_A6XX_CP_RB_WPTR 0x00000807
  1001. #define REG_A6XX_CP_SQE_CNTL 0x00000808
  1002. #define REG_A6XX_CP_CP2GMU_STATUS 0x00000812
  1003. #define A6XX_CP_CP2GMU_STATUS_IFPC 0x00000001
  1004. #define REG_A6XX_CP_HW_FAULT 0x00000821
  1005. #define REG_A6XX_CP_INTERRUPT_STATUS 0x00000823
  1006. #define REG_A6XX_CP_PROTECT_STATUS 0x00000824
  1007. #define REG_A6XX_CP_SQE_INSTR_BASE 0x00000830
  1008. #define REG_A6XX_CP_MISC_CNTL 0x00000840
  1009. #define REG_A6XX_CP_APRIV_CNTL 0x00000844
  1010. #define REG_A6XX_CP_ROQ_THRESHOLDS_1 0x000008c1
  1011. #define A6XX_CP_ROQ_THRESHOLDS_1_RB_LO__MASK 0x000000ff
  1012. #define A6XX_CP_ROQ_THRESHOLDS_1_RB_LO__SHIFT 0
  1013. static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_RB_LO(uint32_t val)
  1014. {
  1015. return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_RB_LO__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_RB_LO__MASK;
  1016. }
  1017. #define A6XX_CP_ROQ_THRESHOLDS_1_RB_HI__MASK 0x0000ff00
  1018. #define A6XX_CP_ROQ_THRESHOLDS_1_RB_HI__SHIFT 8
  1019. static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_RB_HI(uint32_t val)
  1020. {
  1021. return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_RB_HI__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_RB_HI__MASK;
  1022. }
  1023. #define A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__MASK 0x00ff0000
  1024. #define A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__SHIFT 16
  1025. static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_IB1_START(uint32_t val)
  1026. {
  1027. return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_IB1_START__MASK;
  1028. }
  1029. #define A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__MASK 0xff000000
  1030. #define A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__SHIFT 24
  1031. static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_1_IB2_START(uint32_t val)
  1032. {
  1033. return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_1_IB2_START__MASK;
  1034. }
  1035. #define REG_A6XX_CP_ROQ_THRESHOLDS_2 0x000008c2
  1036. #define A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__MASK 0x000001ff
  1037. #define A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__SHIFT 0
  1038. static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_2_SDS_START(uint32_t val)
  1039. {
  1040. return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_2_SDS_START__MASK;
  1041. }
  1042. #define A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__MASK 0xffff0000
  1043. #define A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__SHIFT 16
  1044. static inline uint32_t A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE(uint32_t val)
  1045. {
  1046. return ((val >> 2) << A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__SHIFT) & A6XX_CP_ROQ_THRESHOLDS_2_ROQ_SIZE__MASK;
  1047. }
  1048. #define REG_A6XX_CP_MEM_POOL_SIZE 0x000008c3
  1049. #define REG_A6XX_CP_CHICKEN_DBG 0x00000841
  1050. #define REG_A6XX_CP_ADDR_MODE_CNTL 0x00000842
  1051. #define REG_A6XX_CP_DBG_ECO_CNTL 0x00000843
  1052. #define REG_A6XX_CP_PROTECT_CNTL 0x0000084f
  1053. static inline uint32_t REG_A6XX_CP_SCRATCH(uint32_t i0) { return 0x00000883 + 0x1*i0; }
  1054. static inline uint32_t REG_A6XX_CP_SCRATCH_REG(uint32_t i0) { return 0x00000883 + 0x1*i0; }
  1055. static inline uint32_t REG_A6XX_CP_PROTECT(uint32_t i0) { return 0x00000850 + 0x1*i0; }
  1056. static inline uint32_t REG_A6XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000850 + 0x1*i0; }
  1057. #define A6XX_CP_PROTECT_REG_BASE_ADDR__MASK 0x0003ffff
  1058. #define A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT 0
  1059. static inline uint32_t A6XX_CP_PROTECT_REG_BASE_ADDR(uint32_t val)
  1060. {
  1061. return ((val) << A6XX_CP_PROTECT_REG_BASE_ADDR__SHIFT) & A6XX_CP_PROTECT_REG_BASE_ADDR__MASK;
  1062. }
  1063. #define A6XX_CP_PROTECT_REG_MASK_LEN__MASK 0x7ffc0000
  1064. #define A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT 18
  1065. static inline uint32_t A6XX_CP_PROTECT_REG_MASK_LEN(uint32_t val)
  1066. {
  1067. return ((val) << A6XX_CP_PROTECT_REG_MASK_LEN__SHIFT) & A6XX_CP_PROTECT_REG_MASK_LEN__MASK;
  1068. }
  1069. #define A6XX_CP_PROTECT_REG_READ 0x80000000
  1070. #define REG_A6XX_CP_CONTEXT_SWITCH_CNTL 0x000008a0
  1071. #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_LO 0x000008a1
  1072. #define REG_A6XX_CP_CONTEXT_SWITCH_SMMU_INFO_HI 0x000008a2
  1073. #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_LO 0x000008a3
  1074. #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_NON_SECURE_RESTORE_ADDR_HI 0x000008a4
  1075. #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_LO 0x000008a5
  1076. #define REG_A6XX_CP_CONTEXT_SWITCH_PRIV_SECURE_RESTORE_ADDR_HI 0x000008a6
  1077. #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_LO 0x000008a7
  1078. #define REG_A6XX_CP_CONTEXT_SWITCH_NON_PRIV_RESTORE_ADDR_HI 0x000008a8
  1079. static inline uint32_t REG_A6XX_CP_PERFCTR_CP_SEL(uint32_t i0) { return 0x000008d0 + 0x1*i0; }
  1080. #define REG_A6XX_CP_CRASH_SCRIPT_BASE_LO 0x00000900
  1081. #define REG_A6XX_CP_CRASH_SCRIPT_BASE_HI 0x00000901
  1082. #define REG_A6XX_CP_CRASH_DUMP_CNTL 0x00000902
  1083. #define REG_A6XX_CP_CRASH_DUMP_STATUS 0x00000903
  1084. #define REG_A6XX_CP_SQE_STAT_ADDR 0x00000908
  1085. #define REG_A6XX_CP_SQE_STAT_DATA 0x00000909
  1086. #define REG_A6XX_CP_DRAW_STATE_ADDR 0x0000090a
  1087. #define REG_A6XX_CP_DRAW_STATE_DATA 0x0000090b
  1088. #define REG_A6XX_CP_ROQ_DBG_ADDR 0x0000090c
  1089. #define REG_A6XX_CP_ROQ_DBG_DATA 0x0000090d
  1090. #define REG_A6XX_CP_MEM_POOL_DBG_ADDR 0x0000090e
  1091. #define REG_A6XX_CP_MEM_POOL_DBG_DATA 0x0000090f
  1092. #define REG_A6XX_CP_SQE_UCODE_DBG_ADDR 0x00000910
  1093. #define REG_A6XX_CP_SQE_UCODE_DBG_DATA 0x00000911
  1094. #define REG_A6XX_CP_IB1_BASE 0x00000928
  1095. #define REG_A6XX_CP_IB1_BASE_HI 0x00000929
  1096. #define REG_A6XX_CP_IB1_REM_SIZE 0x0000092a
  1097. #define REG_A6XX_CP_IB2_BASE 0x0000092b
  1098. #define REG_A6XX_CP_IB2_BASE_HI 0x0000092c
  1099. #define REG_A6XX_CP_IB2_REM_SIZE 0x0000092d
  1100. #define REG_A6XX_CP_SDS_BASE 0x0000092e
  1101. #define REG_A6XX_CP_SDS_BASE_HI 0x0000092f
  1102. #define REG_A6XX_CP_SDS_REM_SIZE 0x00000930
  1103. #define REG_A6XX_CP_MRB_BASE 0x00000931
  1104. #define REG_A6XX_CP_MRB_BASE_HI 0x00000932
  1105. #define REG_A6XX_CP_MRB_REM_SIZE 0x00000933
  1106. #define REG_A6XX_CP_VSD_BASE 0x00000934
  1107. #define REG_A6XX_CP_VSD_BASE_HI 0x00000935
  1108. #define REG_A6XX_CP_MRB_DWORDS 0x00000946
  1109. #define REG_A6XX_CP_VSD_DWORDS 0x00000947
  1110. #define REG_A6XX_CP_CSQ_IB1_STAT 0x00000949
  1111. #define A6XX_CP_CSQ_IB1_STAT_REM__MASK 0xffff0000
  1112. #define A6XX_CP_CSQ_IB1_STAT_REM__SHIFT 16
  1113. static inline uint32_t A6XX_CP_CSQ_IB1_STAT_REM(uint32_t val)
  1114. {
  1115. return ((val) << A6XX_CP_CSQ_IB1_STAT_REM__SHIFT) & A6XX_CP_CSQ_IB1_STAT_REM__MASK;
  1116. }
  1117. #define REG_A6XX_CP_CSQ_IB2_STAT 0x0000094a
  1118. #define A6XX_CP_CSQ_IB2_STAT_REM__MASK 0xffff0000
  1119. #define A6XX_CP_CSQ_IB2_STAT_REM__SHIFT 16
  1120. static inline uint32_t A6XX_CP_CSQ_IB2_STAT_REM(uint32_t val)
  1121. {
  1122. return ((val) << A6XX_CP_CSQ_IB2_STAT_REM__SHIFT) & A6XX_CP_CSQ_IB2_STAT_REM__MASK;
  1123. }
  1124. #define REG_A6XX_CP_MRQ_MRB_STAT 0x0000094c
  1125. #define A6XX_CP_MRQ_MRB_STAT_REM__MASK 0xffff0000
  1126. #define A6XX_CP_MRQ_MRB_STAT_REM__SHIFT 16
  1127. static inline uint32_t A6XX_CP_MRQ_MRB_STAT_REM(uint32_t val)
  1128. {
  1129. return ((val) << A6XX_CP_MRQ_MRB_STAT_REM__SHIFT) & A6XX_CP_MRQ_MRB_STAT_REM__MASK;
  1130. }
  1131. #define REG_A6XX_CP_ALWAYS_ON_COUNTER_LO 0x00000980
  1132. #define REG_A6XX_CP_ALWAYS_ON_COUNTER_HI 0x00000981
  1133. #define REG_A6XX_CP_AHB_CNTL 0x0000098d
  1134. #define REG_A6XX_CP_APERTURE_CNTL_HOST 0x00000a00
  1135. #define REG_A6XX_CP_APERTURE_CNTL_CD 0x00000a03
  1136. #define REG_A6XX_CP_LPAC_PROG_FIFO_SIZE 0x00000b34
  1137. #define REG_A6XX_CP_LPAC_SQE_INSTR_BASE 0x00000b82
  1138. #define REG_A6XX_VSC_ADDR_MODE_CNTL 0x00000c01
  1139. #define REG_A6XX_RBBM_INT_0_STATUS 0x00000201
  1140. #define REG_A6XX_RBBM_STATUS 0x00000210
  1141. #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB 0x00800000
  1142. #define A6XX_RBBM_STATUS_GPU_BUSY_IGN_AHB_CP 0x00400000
  1143. #define A6XX_RBBM_STATUS_HLSQ_BUSY 0x00200000
  1144. #define A6XX_RBBM_STATUS_VSC_BUSY 0x00100000
  1145. #define A6XX_RBBM_STATUS_TPL1_BUSY 0x00080000
  1146. #define A6XX_RBBM_STATUS_SP_BUSY 0x00040000
  1147. #define A6XX_RBBM_STATUS_UCHE_BUSY 0x00020000
  1148. #define A6XX_RBBM_STATUS_VPC_BUSY 0x00010000
  1149. #define A6XX_RBBM_STATUS_VFD_BUSY 0x00008000
  1150. #define A6XX_RBBM_STATUS_TESS_BUSY 0x00004000
  1151. #define A6XX_RBBM_STATUS_PC_VSD_BUSY 0x00002000
  1152. #define A6XX_RBBM_STATUS_PC_DCALL_BUSY 0x00001000
  1153. #define A6XX_RBBM_STATUS_COM_DCOM_BUSY 0x00000800
  1154. #define A6XX_RBBM_STATUS_LRZ_BUSY 0x00000400
  1155. #define A6XX_RBBM_STATUS_A2D_BUSY 0x00000200
  1156. #define A6XX_RBBM_STATUS_CCU_BUSY 0x00000100
  1157. #define A6XX_RBBM_STATUS_RB_BUSY 0x00000080
  1158. #define A6XX_RBBM_STATUS_RAS_BUSY 0x00000040
  1159. #define A6XX_RBBM_STATUS_TSE_BUSY 0x00000020
  1160. #define A6XX_RBBM_STATUS_VBIF_BUSY 0x00000010
  1161. #define A6XX_RBBM_STATUS_GFX_DBGC_BUSY 0x00000008
  1162. #define A6XX_RBBM_STATUS_CP_BUSY 0x00000004
  1163. #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CP_MASTER 0x00000002
  1164. #define A6XX_RBBM_STATUS_CP_AHB_BUSY_CX_MASTER 0x00000001
  1165. #define REG_A6XX_RBBM_STATUS3 0x00000213
  1166. #define A6XX_RBBM_STATUS3_SMMU_STALLED_ON_FAULT 0x01000000
  1167. #define REG_A6XX_RBBM_VBIF_GX_RESET_STATUS 0x00000215
  1168. static inline uint32_t REG_A6XX_RBBM_PERFCTR_CP(uint32_t i0) { return 0x00000400 + 0x2*i0; }
  1169. static inline uint32_t REG_A6XX_RBBM_PERFCTR_RBBM(uint32_t i0) { return 0x0000041c + 0x2*i0; }
  1170. static inline uint32_t REG_A6XX_RBBM_PERFCTR_PC(uint32_t i0) { return 0x00000424 + 0x2*i0; }
  1171. static inline uint32_t REG_A6XX_RBBM_PERFCTR_VFD(uint32_t i0) { return 0x00000434 + 0x2*i0; }
  1172. static inline uint32_t REG_A6XX_RBBM_PERFCTR_HLSQ(uint32_t i0) { return 0x00000444 + 0x2*i0; }
  1173. static inline uint32_t REG_A6XX_RBBM_PERFCTR_VPC(uint32_t i0) { return 0x00000450 + 0x2*i0; }
  1174. static inline uint32_t REG_A6XX_RBBM_PERFCTR_CCU(uint32_t i0) { return 0x0000045c + 0x2*i0; }
  1175. static inline uint32_t REG_A6XX_RBBM_PERFCTR_TSE(uint32_t i0) { return 0x00000466 + 0x2*i0; }
  1176. static inline uint32_t REG_A6XX_RBBM_PERFCTR_RAS(uint32_t i0) { return 0x0000046e + 0x2*i0; }
  1177. static inline uint32_t REG_A6XX_RBBM_PERFCTR_UCHE(uint32_t i0) { return 0x00000476 + 0x2*i0; }
  1178. static inline uint32_t REG_A6XX_RBBM_PERFCTR_TP(uint32_t i0) { return 0x0000048e + 0x2*i0; }
  1179. static inline uint32_t REG_A6XX_RBBM_PERFCTR_SP(uint32_t i0) { return 0x000004a6 + 0x2*i0; }
  1180. static inline uint32_t REG_A6XX_RBBM_PERFCTR_RB(uint32_t i0) { return 0x000004d6 + 0x2*i0; }
  1181. static inline uint32_t REG_A6XX_RBBM_PERFCTR_VSC(uint32_t i0) { return 0x000004e6 + 0x2*i0; }
  1182. static inline uint32_t REG_A6XX_RBBM_PERFCTR_LRZ(uint32_t i0) { return 0x000004ea + 0x2*i0; }
  1183. static inline uint32_t REG_A6XX_RBBM_PERFCTR_CMP(uint32_t i0) { return 0x000004f2 + 0x2*i0; }
  1184. #define REG_A6XX_RBBM_PERFCTR_CNTL 0x00000500
  1185. #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD0 0x00000501
  1186. #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD1 0x00000502
  1187. #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD2 0x00000503
  1188. #define REG_A6XX_RBBM_PERFCTR_LOAD_CMD3 0x00000504
  1189. #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000505
  1190. #define REG_A6XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000506
  1191. static inline uint32_t REG_A6XX_RBBM_PERFCTR_RBBM_SEL(uint32_t i0) { return 0x00000507 + 0x1*i0; }
  1192. #define REG_A6XX_RBBM_PERFCTR_GPU_BUSY_MASKED 0x0000050b
  1193. #define REG_A6XX_RBBM_PERFCTR_SRAM_INIT_CMD 0x0000050e
  1194. #define REG_A6XX_RBBM_PERFCTR_SRAM_INIT_STATUS 0x0000050f
  1195. #define REG_A6XX_RBBM_ISDB_CNT 0x00000533
  1196. #define REG_A6XX_RBBM_PRIMCTR_0_LO 0x00000540
  1197. #define REG_A6XX_RBBM_PRIMCTR_0_HI 0x00000541
  1198. #define REG_A6XX_RBBM_PRIMCTR_1_LO 0x00000542
  1199. #define REG_A6XX_RBBM_PRIMCTR_1_HI 0x00000543
  1200. #define REG_A6XX_RBBM_PRIMCTR_2_LO 0x00000544
  1201. #define REG_A6XX_RBBM_PRIMCTR_2_HI 0x00000545
  1202. #define REG_A6XX_RBBM_PRIMCTR_3_LO 0x00000546
  1203. #define REG_A6XX_RBBM_PRIMCTR_3_HI 0x00000547
  1204. #define REG_A6XX_RBBM_PRIMCTR_4_LO 0x00000548
  1205. #define REG_A6XX_RBBM_PRIMCTR_4_HI 0x00000549
  1206. #define REG_A6XX_RBBM_PRIMCTR_5_LO 0x0000054a
  1207. #define REG_A6XX_RBBM_PRIMCTR_5_HI 0x0000054b
  1208. #define REG_A6XX_RBBM_PRIMCTR_6_LO 0x0000054c
  1209. #define REG_A6XX_RBBM_PRIMCTR_6_HI 0x0000054d
  1210. #define REG_A6XX_RBBM_PRIMCTR_7_LO 0x0000054e
  1211. #define REG_A6XX_RBBM_PRIMCTR_7_HI 0x0000054f
  1212. #define REG_A6XX_RBBM_PRIMCTR_8_LO 0x00000550
  1213. #define REG_A6XX_RBBM_PRIMCTR_8_HI 0x00000551
  1214. #define REG_A6XX_RBBM_PRIMCTR_9_LO 0x00000552
  1215. #define REG_A6XX_RBBM_PRIMCTR_9_HI 0x00000553
  1216. #define REG_A6XX_RBBM_PRIMCTR_10_LO 0x00000554
  1217. #define REG_A6XX_RBBM_PRIMCTR_10_HI 0x00000555
  1218. #define REG_A6XX_RBBM_SECVID_TRUST_CNTL 0x0000f400
  1219. #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO 0x0000f800
  1220. #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI 0x0000f801
  1221. #define REG_A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE 0x0000f802
  1222. #define REG_A6XX_RBBM_SECVID_TSB_CNTL 0x0000f803
  1223. #define REG_A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL 0x0000f810
  1224. #define REG_A6XX_RBBM_VBIF_CLIENT_QOS_CNTL 0x00000010
  1225. #define REG_A6XX_RBBM_GBIF_CLIENT_QOS_CNTL 0x00000011
  1226. #define REG_A6XX_RBBM_GBIF_HALT 0x00000016
  1227. #define REG_A6XX_RBBM_GBIF_HALT_ACK 0x00000017
  1228. #define REG_A6XX_RBBM_WAIT_FOR_GPU_IDLE_CMD 0x0000001c
  1229. #define A6XX_RBBM_WAIT_FOR_GPU_IDLE_CMD_WAIT_GPU_IDLE 0x00000001
  1230. #define REG_A6XX_RBBM_INTERFACE_HANG_INT_CNTL 0x0000001f
  1231. #define REG_A6XX_RBBM_INT_CLEAR_CMD 0x00000037
  1232. #define REG_A6XX_RBBM_INT_0_MASK 0x00000038
  1233. #define REG_A6XX_RBBM_SP_HYST_CNT 0x00000042
  1234. #define REG_A6XX_RBBM_SW_RESET_CMD 0x00000043
  1235. #define REG_A6XX_RBBM_RAC_THRESHOLD_CNT 0x00000044
  1236. #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD 0x00000045
  1237. #define REG_A6XX_RBBM_BLOCK_SW_RESET_CMD2 0x00000046
  1238. #define REG_A6XX_RBBM_CLOCK_CNTL 0x000000ae
  1239. #define REG_A6XX_RBBM_CLOCK_CNTL_SP0 0x000000b0
  1240. #define REG_A6XX_RBBM_CLOCK_CNTL_SP1 0x000000b1
  1241. #define REG_A6XX_RBBM_CLOCK_CNTL_SP2 0x000000b2
  1242. #define REG_A6XX_RBBM_CLOCK_CNTL_SP3 0x000000b3
  1243. #define REG_A6XX_RBBM_CLOCK_CNTL2_SP0 0x000000b4
  1244. #define REG_A6XX_RBBM_CLOCK_CNTL2_SP1 0x000000b5
  1245. #define REG_A6XX_RBBM_CLOCK_CNTL2_SP2 0x000000b6
  1246. #define REG_A6XX_RBBM_CLOCK_CNTL2_SP3 0x000000b7
  1247. #define REG_A6XX_RBBM_CLOCK_DELAY_SP0 0x000000b8
  1248. #define REG_A6XX_RBBM_CLOCK_DELAY_SP1 0x000000b9
  1249. #define REG_A6XX_RBBM_CLOCK_DELAY_SP2 0x000000ba
  1250. #define REG_A6XX_RBBM_CLOCK_DELAY_SP3 0x000000bb
  1251. #define REG_A6XX_RBBM_CLOCK_HYST_SP0 0x000000bc
  1252. #define REG_A6XX_RBBM_CLOCK_HYST_SP1 0x000000bd
  1253. #define REG_A6XX_RBBM_CLOCK_HYST_SP2 0x000000be
  1254. #define REG_A6XX_RBBM_CLOCK_HYST_SP3 0x000000bf
  1255. #define REG_A6XX_RBBM_CLOCK_CNTL_TP0 0x000000c0
  1256. #define REG_A6XX_RBBM_CLOCK_CNTL_TP1 0x000000c1
  1257. #define REG_A6XX_RBBM_CLOCK_CNTL_TP2 0x000000c2
  1258. #define REG_A6XX_RBBM_CLOCK_CNTL_TP3 0x000000c3
  1259. #define REG_A6XX_RBBM_CLOCK_CNTL2_TP0 0x000000c4
  1260. #define REG_A6XX_RBBM_CLOCK_CNTL2_TP1 0x000000c5
  1261. #define REG_A6XX_RBBM_CLOCK_CNTL2_TP2 0x000000c6
  1262. #define REG_A6XX_RBBM_CLOCK_CNTL2_TP3 0x000000c7
  1263. #define REG_A6XX_RBBM_CLOCK_CNTL3_TP0 0x000000c8
  1264. #define REG_A6XX_RBBM_CLOCK_CNTL3_TP1 0x000000c9
  1265. #define REG_A6XX_RBBM_CLOCK_CNTL3_TP2 0x000000ca
  1266. #define REG_A6XX_RBBM_CLOCK_CNTL3_TP3 0x000000cb
  1267. #define REG_A6XX_RBBM_CLOCK_CNTL4_TP0 0x000000cc
  1268. #define REG_A6XX_RBBM_CLOCK_CNTL4_TP1 0x000000cd
  1269. #define REG_A6XX_RBBM_CLOCK_CNTL4_TP2 0x000000ce
  1270. #define REG_A6XX_RBBM_CLOCK_CNTL4_TP3 0x000000cf
  1271. #define REG_A6XX_RBBM_CLOCK_DELAY_TP0 0x000000d0
  1272. #define REG_A6XX_RBBM_CLOCK_DELAY_TP1 0x000000d1
  1273. #define REG_A6XX_RBBM_CLOCK_DELAY_TP2 0x000000d2
  1274. #define REG_A6XX_RBBM_CLOCK_DELAY_TP3 0x000000d3
  1275. #define REG_A6XX_RBBM_CLOCK_DELAY2_TP0 0x000000d4
  1276. #define REG_A6XX_RBBM_CLOCK_DELAY2_TP1 0x000000d5
  1277. #define REG_A6XX_RBBM_CLOCK_DELAY2_TP2 0x000000d6
  1278. #define REG_A6XX_RBBM_CLOCK_DELAY2_TP3 0x000000d7
  1279. #define REG_A6XX_RBBM_CLOCK_DELAY3_TP0 0x000000d8
  1280. #define REG_A6XX_RBBM_CLOCK_DELAY3_TP1 0x000000d9
  1281. #define REG_A6XX_RBBM_CLOCK_DELAY3_TP2 0x000000da
  1282. #define REG_A6XX_RBBM_CLOCK_DELAY3_TP3 0x000000db
  1283. #define REG_A6XX_RBBM_CLOCK_DELAY4_TP0 0x000000dc
  1284. #define REG_A6XX_RBBM_CLOCK_DELAY4_TP1 0x000000dd
  1285. #define REG_A6XX_RBBM_CLOCK_DELAY4_TP2 0x000000de
  1286. #define REG_A6XX_RBBM_CLOCK_DELAY4_TP3 0x000000df
  1287. #define REG_A6XX_RBBM_CLOCK_HYST_TP0 0x000000e0
  1288. #define REG_A6XX_RBBM_CLOCK_HYST_TP1 0x000000e1
  1289. #define REG_A6XX_RBBM_CLOCK_HYST_TP2 0x000000e2
  1290. #define REG_A6XX_RBBM_CLOCK_HYST_TP3 0x000000e3
  1291. #define REG_A6XX_RBBM_CLOCK_HYST2_TP0 0x000000e4
  1292. #define REG_A6XX_RBBM_CLOCK_HYST2_TP1 0x000000e5
  1293. #define REG_A6XX_RBBM_CLOCK_HYST2_TP2 0x000000e6
  1294. #define REG_A6XX_RBBM_CLOCK_HYST2_TP3 0x000000e7
  1295. #define REG_A6XX_RBBM_CLOCK_HYST3_TP0 0x000000e8
  1296. #define REG_A6XX_RBBM_CLOCK_HYST3_TP1 0x000000e9
  1297. #define REG_A6XX_RBBM_CLOCK_HYST3_TP2 0x000000ea
  1298. #define REG_A6XX_RBBM_CLOCK_HYST3_TP3 0x000000eb
  1299. #define REG_A6XX_RBBM_CLOCK_HYST4_TP0 0x000000ec
  1300. #define REG_A6XX_RBBM_CLOCK_HYST4_TP1 0x000000ed
  1301. #define REG_A6XX_RBBM_CLOCK_HYST4_TP2 0x000000ee
  1302. #define REG_A6XX_RBBM_CLOCK_HYST4_TP3 0x000000ef
  1303. #define REG_A6XX_RBBM_CLOCK_CNTL_RB0 0x000000f0
  1304. #define REG_A6XX_RBBM_CLOCK_CNTL_RB1 0x000000f1
  1305. #define REG_A6XX_RBBM_CLOCK_CNTL_RB2 0x000000f2
  1306. #define REG_A6XX_RBBM_CLOCK_CNTL_RB3 0x000000f3
  1307. #define REG_A6XX_RBBM_CLOCK_CNTL2_RB0 0x000000f4
  1308. #define REG_A6XX_RBBM_CLOCK_CNTL2_RB1 0x000000f5
  1309. #define REG_A6XX_RBBM_CLOCK_CNTL2_RB2 0x000000f6
  1310. #define REG_A6XX_RBBM_CLOCK_CNTL2_RB3 0x000000f7
  1311. #define REG_A6XX_RBBM_CLOCK_CNTL_CCU0 0x000000f8
  1312. #define REG_A6XX_RBBM_CLOCK_CNTL_CCU1 0x000000f9
  1313. #define REG_A6XX_RBBM_CLOCK_CNTL_CCU2 0x000000fa
  1314. #define REG_A6XX_RBBM_CLOCK_CNTL_CCU3 0x000000fb
  1315. #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU0 0x00000100
  1316. #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU1 0x00000101
  1317. #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU2 0x00000102
  1318. #define REG_A6XX_RBBM_CLOCK_HYST_RB_CCU3 0x00000103
  1319. #define REG_A6XX_RBBM_CLOCK_CNTL_RAC 0x00000104
  1320. #define REG_A6XX_RBBM_CLOCK_CNTL2_RAC 0x00000105
  1321. #define REG_A6XX_RBBM_CLOCK_DELAY_RAC 0x00000106
  1322. #define REG_A6XX_RBBM_CLOCK_HYST_RAC 0x00000107
  1323. #define REG_A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM 0x00000108
  1324. #define REG_A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM 0x00000109
  1325. #define REG_A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM 0x0000010a
  1326. #define REG_A6XX_RBBM_CLOCK_CNTL_UCHE 0x0000010b
  1327. #define REG_A6XX_RBBM_CLOCK_CNTL2_UCHE 0x0000010c
  1328. #define REG_A6XX_RBBM_CLOCK_CNTL3_UCHE 0x0000010d
  1329. #define REG_A6XX_RBBM_CLOCK_CNTL4_UCHE 0x0000010e
  1330. #define REG_A6XX_RBBM_CLOCK_DELAY_UCHE 0x0000010f
  1331. #define REG_A6XX_RBBM_CLOCK_HYST_UCHE 0x00000110
  1332. #define REG_A6XX_RBBM_CLOCK_MODE_VFD 0x00000111
  1333. #define REG_A6XX_RBBM_CLOCK_DELAY_VFD 0x00000112
  1334. #define REG_A6XX_RBBM_CLOCK_HYST_VFD 0x00000113
  1335. #define REG_A6XX_RBBM_CLOCK_MODE_GPC 0x00000114
  1336. #define REG_A6XX_RBBM_CLOCK_DELAY_GPC 0x00000115
  1337. #define REG_A6XX_RBBM_CLOCK_HYST_GPC 0x00000116
  1338. #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ_2 0x00000117
  1339. #define REG_A6XX_RBBM_CLOCK_CNTL_GMU_GX 0x00000118
  1340. #define REG_A6XX_RBBM_CLOCK_DELAY_GMU_GX 0x00000119
  1341. #define REG_A6XX_RBBM_CLOCK_HYST_GMU_GX 0x0000011a
  1342. #define REG_A6XX_RBBM_CLOCK_MODE_HLSQ 0x0000011b
  1343. #define REG_A6XX_RBBM_CLOCK_DELAY_HLSQ 0x0000011c
  1344. #define REG_A6XX_RBBM_CLOCK_HYST_HLSQ 0x0000011d
  1345. #define REG_A6XX_RBBM_CLOCK_CNTL_TEX_FCHE 0x00000120
  1346. #define REG_A6XX_RBBM_CLOCK_DELAY_TEX_FCHE 0x00000121
  1347. #define REG_A6XX_RBBM_CLOCK_HYST_TEX_FCHE 0x00000122
  1348. #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_A 0x00000600
  1349. #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_B 0x00000601
  1350. #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_C 0x00000602
  1351. #define REG_A6XX_DBGC_CFG_DBGBUS_SEL_D 0x00000603
  1352. #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK 0x000000ff
  1353. #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT 0
  1354. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX(uint32_t val)
  1355. {
  1356. return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_INDEX__MASK;
  1357. }
  1358. #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK 0x0000ff00
  1359. #define A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT 8
  1360. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL(uint32_t val)
  1361. {
  1362. return ((val) << A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__SHIFT) & A6XX_DBGC_CFG_DBGBUS_SEL_D_PING_BLK_SEL__MASK;
  1363. }
  1364. #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLT 0x00000604
  1365. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
  1366. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
  1367. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
  1368. {
  1369. return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
  1370. }
  1371. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
  1372. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
  1373. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
  1374. {
  1375. return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
  1376. }
  1377. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
  1378. #define A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
  1379. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
  1380. {
  1381. return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
  1382. }
  1383. #define REG_A6XX_DBGC_CFG_DBGBUS_CNTLM 0x00000605
  1384. #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
  1385. #define A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
  1386. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
  1387. {
  1388. return ((val) << A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
  1389. }
  1390. #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_0 0x00000608
  1391. #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_1 0x00000609
  1392. #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_2 0x0000060a
  1393. #define REG_A6XX_DBGC_CFG_DBGBUS_IVTL_3 0x0000060b
  1394. #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_0 0x0000060c
  1395. #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_1 0x0000060d
  1396. #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_2 0x0000060e
  1397. #define REG_A6XX_DBGC_CFG_DBGBUS_MASKL_3 0x0000060f
  1398. #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000610
  1399. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
  1400. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
  1401. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
  1402. {
  1403. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
  1404. }
  1405. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
  1406. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
  1407. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
  1408. {
  1409. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
  1410. }
  1411. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
  1412. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
  1413. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
  1414. {
  1415. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
  1416. }
  1417. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
  1418. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
  1419. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
  1420. {
  1421. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
  1422. }
  1423. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
  1424. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
  1425. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
  1426. {
  1427. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
  1428. }
  1429. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
  1430. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
  1431. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
  1432. {
  1433. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
  1434. }
  1435. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
  1436. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
  1437. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
  1438. {
  1439. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
  1440. }
  1441. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
  1442. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
  1443. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
  1444. {
  1445. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
  1446. }
  1447. #define REG_A6XX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000611
  1448. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
  1449. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
  1450. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
  1451. {
  1452. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
  1453. }
  1454. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
  1455. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
  1456. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
  1457. {
  1458. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
  1459. }
  1460. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
  1461. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
  1462. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
  1463. {
  1464. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
  1465. }
  1466. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
  1467. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
  1468. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
  1469. {
  1470. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
  1471. }
  1472. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
  1473. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
  1474. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
  1475. {
  1476. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
  1477. }
  1478. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
  1479. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
  1480. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
  1481. {
  1482. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
  1483. }
  1484. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
  1485. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
  1486. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
  1487. {
  1488. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
  1489. }
  1490. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
  1491. #define A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
  1492. static inline uint32_t A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
  1493. {
  1494. return ((val) << A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
  1495. }
  1496. #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000062f
  1497. #define REG_A6XX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000630
  1498. static inline uint32_t REG_A6XX_VSC_PERFCTR_VSC_SEL(uint32_t i0) { return 0x00000cd8 + 0x1*i0; }
  1499. #define REG_A6XX_HLSQ_DBG_AHB_READ_APERTURE 0x0000c800
  1500. #define REG_A6XX_HLSQ_DBG_READ_SEL 0x0000d000
  1501. #define REG_A6XX_UCHE_ADDR_MODE_CNTL 0x00000e00
  1502. #define REG_A6XX_UCHE_MODE_CNTL 0x00000e01
  1503. #define REG_A6XX_UCHE_WRITE_RANGE_MAX_LO 0x00000e05
  1504. #define REG_A6XX_UCHE_WRITE_RANGE_MAX_HI 0x00000e06
  1505. #define REG_A6XX_UCHE_WRITE_THRU_BASE_LO 0x00000e07
  1506. #define REG_A6XX_UCHE_WRITE_THRU_BASE_HI 0x00000e08
  1507. #define REG_A6XX_UCHE_TRAP_BASE_LO 0x00000e09
  1508. #define REG_A6XX_UCHE_TRAP_BASE_HI 0x00000e0a
  1509. #define REG_A6XX_UCHE_GMEM_RANGE_MIN_LO 0x00000e0b
  1510. #define REG_A6XX_UCHE_GMEM_RANGE_MIN_HI 0x00000e0c
  1511. #define REG_A6XX_UCHE_GMEM_RANGE_MAX_LO 0x00000e0d
  1512. #define REG_A6XX_UCHE_GMEM_RANGE_MAX_HI 0x00000e0e
  1513. #define REG_A6XX_UCHE_CACHE_WAYS 0x00000e17
  1514. #define REG_A6XX_UCHE_FILTER_CNTL 0x00000e18
  1515. #define REG_A6XX_UCHE_CLIENT_PF 0x00000e19
  1516. #define A6XX_UCHE_CLIENT_PF_PERFSEL__MASK 0x000000ff
  1517. #define A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT 0
  1518. static inline uint32_t A6XX_UCHE_CLIENT_PF_PERFSEL(uint32_t val)
  1519. {
  1520. return ((val) << A6XX_UCHE_CLIENT_PF_PERFSEL__SHIFT) & A6XX_UCHE_CLIENT_PF_PERFSEL__MASK;
  1521. }
  1522. static inline uint32_t REG_A6XX_UCHE_PERFCTR_UCHE_SEL(uint32_t i0) { return 0x00000e1c + 0x1*i0; }
  1523. #define REG_A6XX_UCHE_CMDQ_CONFIG 0x00000e3c
  1524. #define REG_A6XX_VBIF_VERSION 0x00003000
  1525. #define REG_A6XX_VBIF_CLKON 0x00003001
  1526. #define A6XX_VBIF_CLKON_FORCE_ON_TESTBUS 0x00000002
  1527. #define REG_A6XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  1528. #define REG_A6XX_VBIF_XIN_HALT_CTRL0 0x00003080
  1529. #define REG_A6XX_VBIF_XIN_HALT_CTRL1 0x00003081
  1530. #define REG_A6XX_VBIF_TEST_BUS_OUT_CTRL 0x00003084
  1531. #define REG_A6XX_VBIF_TEST_BUS1_CTRL0 0x00003085
  1532. #define REG_A6XX_VBIF_TEST_BUS1_CTRL1 0x00003086
  1533. #define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK 0x0000000f
  1534. #define A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT 0
  1535. static inline uint32_t A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL(uint32_t val)
  1536. {
  1537. return ((val) << A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS1_CTRL1_DATA_SEL__MASK;
  1538. }
  1539. #define REG_A6XX_VBIF_TEST_BUS2_CTRL0 0x00003087
  1540. #define REG_A6XX_VBIF_TEST_BUS2_CTRL1 0x00003088
  1541. #define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK 0x000001ff
  1542. #define A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT 0
  1543. static inline uint32_t A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL(uint32_t val)
  1544. {
  1545. return ((val) << A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__SHIFT) & A6XX_VBIF_TEST_BUS2_CTRL1_DATA_SEL__MASK;
  1546. }
  1547. #define REG_A6XX_VBIF_TEST_BUS_OUT 0x0000308c
  1548. #define REG_A6XX_VBIF_PERF_CNT_SEL0 0x000030d0
  1549. #define REG_A6XX_VBIF_PERF_CNT_SEL1 0x000030d1
  1550. #define REG_A6XX_VBIF_PERF_CNT_SEL2 0x000030d2
  1551. #define REG_A6XX_VBIF_PERF_CNT_SEL3 0x000030d3
  1552. #define REG_A6XX_VBIF_PERF_CNT_LOW0 0x000030d8
  1553. #define REG_A6XX_VBIF_PERF_CNT_LOW1 0x000030d9
  1554. #define REG_A6XX_VBIF_PERF_CNT_LOW2 0x000030da
  1555. #define REG_A6XX_VBIF_PERF_CNT_LOW3 0x000030db
  1556. #define REG_A6XX_VBIF_PERF_CNT_HIGH0 0x000030e0
  1557. #define REG_A6XX_VBIF_PERF_CNT_HIGH1 0x000030e1
  1558. #define REG_A6XX_VBIF_PERF_CNT_HIGH2 0x000030e2
  1559. #define REG_A6XX_VBIF_PERF_CNT_HIGH3 0x000030e3
  1560. #define REG_A6XX_VBIF_PERF_PWR_CNT_EN0 0x00003100
  1561. #define REG_A6XX_VBIF_PERF_PWR_CNT_EN1 0x00003101
  1562. #define REG_A6XX_VBIF_PERF_PWR_CNT_EN2 0x00003102
  1563. #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW0 0x00003110
  1564. #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW1 0x00003111
  1565. #define REG_A6XX_VBIF_PERF_PWR_CNT_LOW2 0x00003112
  1566. #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH0 0x00003118
  1567. #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH1 0x00003119
  1568. #define REG_A6XX_VBIF_PERF_PWR_CNT_HIGH2 0x0000311a
  1569. #define REG_A6XX_GBIF_SCACHE_CNTL0 0x00003c01
  1570. #define REG_A6XX_GBIF_SCACHE_CNTL1 0x00003c02
  1571. #define REG_A6XX_GBIF_QSB_SIDE0 0x00003c03
  1572. #define REG_A6XX_GBIF_QSB_SIDE1 0x00003c04
  1573. #define REG_A6XX_GBIF_QSB_SIDE2 0x00003c05
  1574. #define REG_A6XX_GBIF_QSB_SIDE3 0x00003c06
  1575. #define REG_A6XX_GBIF_HALT 0x00003c45
  1576. #define REG_A6XX_GBIF_HALT_ACK 0x00003c46
  1577. #define REG_A6XX_GBIF_PERF_PWR_CNT_EN 0x00003cc0
  1578. #define REG_A6XX_GBIF_PERF_CNT_SEL 0x00003cc2
  1579. #define REG_A6XX_GBIF_PERF_PWR_CNT_SEL 0x00003cc3
  1580. #define REG_A6XX_GBIF_PERF_CNT_LOW0 0x00003cc4
  1581. #define REG_A6XX_GBIF_PERF_CNT_LOW1 0x00003cc5
  1582. #define REG_A6XX_GBIF_PERF_CNT_LOW2 0x00003cc6
  1583. #define REG_A6XX_GBIF_PERF_CNT_LOW3 0x00003cc7
  1584. #define REG_A6XX_GBIF_PERF_CNT_HIGH0 0x00003cc8
  1585. #define REG_A6XX_GBIF_PERF_CNT_HIGH1 0x00003cc9
  1586. #define REG_A6XX_GBIF_PERF_CNT_HIGH2 0x00003cca
  1587. #define REG_A6XX_GBIF_PERF_CNT_HIGH3 0x00003ccb
  1588. #define REG_A6XX_GBIF_PWR_CNT_LOW0 0x00003ccc
  1589. #define REG_A6XX_GBIF_PWR_CNT_LOW1 0x00003ccd
  1590. #define REG_A6XX_GBIF_PWR_CNT_LOW2 0x00003cce
  1591. #define REG_A6XX_GBIF_PWR_CNT_HIGH0 0x00003ccf
  1592. #define REG_A6XX_GBIF_PWR_CNT_HIGH1 0x00003cd0
  1593. #define REG_A6XX_GBIF_PWR_CNT_HIGH2 0x00003cd1
  1594. #define REG_A6XX_VSC_DBG_ECO_CNTL 0x00000c00
  1595. #define REG_A6XX_VSC_BIN_SIZE 0x00000c02
  1596. #define A6XX_VSC_BIN_SIZE_WIDTH__MASK 0x000000ff
  1597. #define A6XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
  1598. static inline uint32_t A6XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
  1599. {
  1600. return ((val >> 5) << A6XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A6XX_VSC_BIN_SIZE_WIDTH__MASK;
  1601. }
  1602. #define A6XX_VSC_BIN_SIZE_HEIGHT__MASK 0x0001ff00
  1603. #define A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT 8
  1604. static inline uint32_t A6XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  1605. {
  1606. return ((val >> 4) << A6XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A6XX_VSC_BIN_SIZE_HEIGHT__MASK;
  1607. }
  1608. #define REG_A6XX_VSC_DRAW_STRM_SIZE_ADDRESS 0x00000c03
  1609. #define REG_A6XX_VSC_BIN_COUNT 0x00000c06
  1610. #define A6XX_VSC_BIN_COUNT_NX__MASK 0x000007fe
  1611. #define A6XX_VSC_BIN_COUNT_NX__SHIFT 1
  1612. static inline uint32_t A6XX_VSC_BIN_COUNT_NX(uint32_t val)
  1613. {
  1614. return ((val) << A6XX_VSC_BIN_COUNT_NX__SHIFT) & A6XX_VSC_BIN_COUNT_NX__MASK;
  1615. }
  1616. #define A6XX_VSC_BIN_COUNT_NY__MASK 0x001ff800
  1617. #define A6XX_VSC_BIN_COUNT_NY__SHIFT 11
  1618. static inline uint32_t A6XX_VSC_BIN_COUNT_NY(uint32_t val)
  1619. {
  1620. return ((val) << A6XX_VSC_BIN_COUNT_NY__SHIFT) & A6XX_VSC_BIN_COUNT_NY__MASK;
  1621. }
  1622. static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  1623. static inline uint32_t REG_A6XX_VSC_PIPE_CONFIG_REG(uint32_t i0) { return 0x00000c10 + 0x1*i0; }
  1624. #define A6XX_VSC_PIPE_CONFIG_REG_X__MASK 0x000003ff
  1625. #define A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT 0
  1626. static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_X(uint32_t val)
  1627. {
  1628. return ((val) << A6XX_VSC_PIPE_CONFIG_REG_X__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_X__MASK;
  1629. }
  1630. #define A6XX_VSC_PIPE_CONFIG_REG_Y__MASK 0x000ffc00
  1631. #define A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT 10
  1632. static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_Y(uint32_t val)
  1633. {
  1634. return ((val) << A6XX_VSC_PIPE_CONFIG_REG_Y__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_Y__MASK;
  1635. }
  1636. #define A6XX_VSC_PIPE_CONFIG_REG_W__MASK 0x03f00000
  1637. #define A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT 20
  1638. static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_W(uint32_t val)
  1639. {
  1640. return ((val) << A6XX_VSC_PIPE_CONFIG_REG_W__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_W__MASK;
  1641. }
  1642. #define A6XX_VSC_PIPE_CONFIG_REG_H__MASK 0xfc000000
  1643. #define A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT 26
  1644. static inline uint32_t A6XX_VSC_PIPE_CONFIG_REG_H(uint32_t val)
  1645. {
  1646. return ((val) << A6XX_VSC_PIPE_CONFIG_REG_H__SHIFT) & A6XX_VSC_PIPE_CONFIG_REG_H__MASK;
  1647. }
  1648. #define REG_A6XX_VSC_PRIM_STRM_ADDRESS 0x00000c30
  1649. #define REG_A6XX_VSC_PRIM_STRM_PITCH 0x00000c32
  1650. #define REG_A6XX_VSC_PRIM_STRM_LIMIT 0x00000c33
  1651. #define REG_A6XX_VSC_DRAW_STRM_ADDRESS 0x00000c34
  1652. #define REG_A6XX_VSC_DRAW_STRM_PITCH 0x00000c36
  1653. #define REG_A6XX_VSC_DRAW_STRM_LIMIT 0x00000c37
  1654. static inline uint32_t REG_A6XX_VSC_STATE(uint32_t i0) { return 0x00000c38 + 0x1*i0; }
  1655. static inline uint32_t REG_A6XX_VSC_STATE_REG(uint32_t i0) { return 0x00000c38 + 0x1*i0; }
  1656. static inline uint32_t REG_A6XX_VSC_PRIM_STRM_SIZE(uint32_t i0) { return 0x00000c58 + 0x1*i0; }
  1657. static inline uint32_t REG_A6XX_VSC_PRIM_STRM_SIZE_REG(uint32_t i0) { return 0x00000c58 + 0x1*i0; }
  1658. static inline uint32_t REG_A6XX_VSC_DRAW_STRM_SIZE(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
  1659. static inline uint32_t REG_A6XX_VSC_DRAW_STRM_SIZE_REG(uint32_t i0) { return 0x00000c78 + 0x1*i0; }
  1660. #define REG_A6XX_UCHE_UNKNOWN_0E12 0x00000e12
  1661. #define REG_A6XX_GRAS_CL_CNTL 0x00008000
  1662. #define A6XX_GRAS_CL_CNTL_CLIP_DISABLE 0x00000001
  1663. #define A6XX_GRAS_CL_CNTL_ZNEAR_CLIP_DISABLE 0x00000002
  1664. #define A6XX_GRAS_CL_CNTL_ZFAR_CLIP_DISABLE 0x00000004
  1665. #define A6XX_GRAS_CL_CNTL_UNK5 0x00000020
  1666. #define A6XX_GRAS_CL_CNTL_ZERO_GB_SCALE_Z 0x00000040
  1667. #define A6XX_GRAS_CL_CNTL_VP_CLIP_CODE_IGNORE 0x00000080
  1668. #define A6XX_GRAS_CL_CNTL_VP_XFORM_DISABLE 0x00000100
  1669. #define A6XX_GRAS_CL_CNTL_PERSP_DIVISION_DISABLE 0x00000200
  1670. #define REG_A6XX_GRAS_VS_CL_CNTL 0x00008001
  1671. #define A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__MASK 0x000000ff
  1672. #define A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__SHIFT 0
  1673. static inline uint32_t A6XX_GRAS_VS_CL_CNTL_CLIP_MASK(uint32_t val)
  1674. {
  1675. return ((val) << A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_VS_CL_CNTL_CLIP_MASK__MASK;
  1676. }
  1677. #define A6XX_GRAS_VS_CL_CNTL_CULL_MASK__MASK 0x0000ff00
  1678. #define A6XX_GRAS_VS_CL_CNTL_CULL_MASK__SHIFT 8
  1679. static inline uint32_t A6XX_GRAS_VS_CL_CNTL_CULL_MASK(uint32_t val)
  1680. {
  1681. return ((val) << A6XX_GRAS_VS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_VS_CL_CNTL_CULL_MASK__MASK;
  1682. }
  1683. #define REG_A6XX_GRAS_DS_CL_CNTL 0x00008002
  1684. #define A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__MASK 0x000000ff
  1685. #define A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__SHIFT 0
  1686. static inline uint32_t A6XX_GRAS_DS_CL_CNTL_CLIP_MASK(uint32_t val)
  1687. {
  1688. return ((val) << A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_DS_CL_CNTL_CLIP_MASK__MASK;
  1689. }
  1690. #define A6XX_GRAS_DS_CL_CNTL_CULL_MASK__MASK 0x0000ff00
  1691. #define A6XX_GRAS_DS_CL_CNTL_CULL_MASK__SHIFT 8
  1692. static inline uint32_t A6XX_GRAS_DS_CL_CNTL_CULL_MASK(uint32_t val)
  1693. {
  1694. return ((val) << A6XX_GRAS_DS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_DS_CL_CNTL_CULL_MASK__MASK;
  1695. }
  1696. #define REG_A6XX_GRAS_GS_CL_CNTL 0x00008003
  1697. #define A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__MASK 0x000000ff
  1698. #define A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__SHIFT 0
  1699. static inline uint32_t A6XX_GRAS_GS_CL_CNTL_CLIP_MASK(uint32_t val)
  1700. {
  1701. return ((val) << A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__SHIFT) & A6XX_GRAS_GS_CL_CNTL_CLIP_MASK__MASK;
  1702. }
  1703. #define A6XX_GRAS_GS_CL_CNTL_CULL_MASK__MASK 0x0000ff00
  1704. #define A6XX_GRAS_GS_CL_CNTL_CULL_MASK__SHIFT 8
  1705. static inline uint32_t A6XX_GRAS_GS_CL_CNTL_CULL_MASK(uint32_t val)
  1706. {
  1707. return ((val) << A6XX_GRAS_GS_CL_CNTL_CULL_MASK__SHIFT) & A6XX_GRAS_GS_CL_CNTL_CULL_MASK__MASK;
  1708. }
  1709. #define REG_A6XX_GRAS_MAX_LAYER_INDEX 0x00008004
  1710. #define REG_A6XX_GRAS_CNTL 0x00008005
  1711. #define A6XX_GRAS_CNTL_IJ_PERSP_PIXEL 0x00000001
  1712. #define A6XX_GRAS_CNTL_IJ_PERSP_CENTROID 0x00000002
  1713. #define A6XX_GRAS_CNTL_IJ_PERSP_SAMPLE 0x00000004
  1714. #define A6XX_GRAS_CNTL_IJ_LINEAR_PIXEL 0x00000008
  1715. #define A6XX_GRAS_CNTL_IJ_LINEAR_CENTROID 0x00000010
  1716. #define A6XX_GRAS_CNTL_IJ_LINEAR_SAMPLE 0x00000020
  1717. #define A6XX_GRAS_CNTL_COORD_MASK__MASK 0x000003c0
  1718. #define A6XX_GRAS_CNTL_COORD_MASK__SHIFT 6
  1719. static inline uint32_t A6XX_GRAS_CNTL_COORD_MASK(uint32_t val)
  1720. {
  1721. return ((val) << A6XX_GRAS_CNTL_COORD_MASK__SHIFT) & A6XX_GRAS_CNTL_COORD_MASK__MASK;
  1722. }
  1723. #define REG_A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ 0x00008006
  1724. #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK 0x000001ff
  1725. #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT 0
  1726. static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ(uint32_t val)
  1727. {
  1728. return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_HORZ__MASK;
  1729. }
  1730. #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK 0x0007fc00
  1731. #define A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT 10
  1732. static inline uint32_t A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT(uint32_t val)
  1733. {
  1734. return ((val) << A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__SHIFT) & A6XX_GRAS_CL_GUARDBAND_CLIP_ADJ_VERT__MASK;
  1735. }
  1736. static inline uint32_t REG_A6XX_GRAS_CL_VPORT(uint32_t i0) { return 0x00008010 + 0x6*i0; }
  1737. static inline uint32_t REG_A6XX_GRAS_CL_VPORT_XOFFSET(uint32_t i0) { return 0x00008010 + 0x6*i0; }
  1738. #define A6XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
  1739. #define A6XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
  1740. static inline uint32_t A6XX_GRAS_CL_VPORT_XOFFSET(float val)
  1741. {
  1742. return ((fui(val)) << A6XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_XOFFSET__MASK;
  1743. }
  1744. static inline uint32_t REG_A6XX_GRAS_CL_VPORT_XSCALE(uint32_t i0) { return 0x00008011 + 0x6*i0; }
  1745. #define A6XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
  1746. #define A6XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
  1747. static inline uint32_t A6XX_GRAS_CL_VPORT_XSCALE(float val)
  1748. {
  1749. return ((fui(val)) << A6XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_XSCALE__MASK;
  1750. }
  1751. static inline uint32_t REG_A6XX_GRAS_CL_VPORT_YOFFSET(uint32_t i0) { return 0x00008012 + 0x6*i0; }
  1752. #define A6XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
  1753. #define A6XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
  1754. static inline uint32_t A6XX_GRAS_CL_VPORT_YOFFSET(float val)
  1755. {
  1756. return ((fui(val)) << A6XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_YOFFSET__MASK;
  1757. }
  1758. static inline uint32_t REG_A6XX_GRAS_CL_VPORT_YSCALE(uint32_t i0) { return 0x00008013 + 0x6*i0; }
  1759. #define A6XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
  1760. #define A6XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
  1761. static inline uint32_t A6XX_GRAS_CL_VPORT_YSCALE(float val)
  1762. {
  1763. return ((fui(val)) << A6XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_YSCALE__MASK;
  1764. }
  1765. static inline uint32_t REG_A6XX_GRAS_CL_VPORT_ZOFFSET(uint32_t i0) { return 0x00008014 + 0x6*i0; }
  1766. #define A6XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
  1767. #define A6XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
  1768. static inline uint32_t A6XX_GRAS_CL_VPORT_ZOFFSET(float val)
  1769. {
  1770. return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A6XX_GRAS_CL_VPORT_ZOFFSET__MASK;
  1771. }
  1772. static inline uint32_t REG_A6XX_GRAS_CL_VPORT_ZSCALE(uint32_t i0) { return 0x00008015 + 0x6*i0; }
  1773. #define A6XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
  1774. #define A6XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
  1775. static inline uint32_t A6XX_GRAS_CL_VPORT_ZSCALE(float val)
  1776. {
  1777. return ((fui(val)) << A6XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A6XX_GRAS_CL_VPORT_ZSCALE__MASK;
  1778. }
  1779. static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP(uint32_t i0) { return 0x00008070 + 0x2*i0; }
  1780. static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP_MIN(uint32_t i0) { return 0x00008070 + 0x2*i0; }
  1781. #define A6XX_GRAS_CL_Z_CLAMP_MIN__MASK 0xffffffff
  1782. #define A6XX_GRAS_CL_Z_CLAMP_MIN__SHIFT 0
  1783. static inline uint32_t A6XX_GRAS_CL_Z_CLAMP_MIN(float val)
  1784. {
  1785. return ((fui(val)) << A6XX_GRAS_CL_Z_CLAMP_MIN__SHIFT) & A6XX_GRAS_CL_Z_CLAMP_MIN__MASK;
  1786. }
  1787. static inline uint32_t REG_A6XX_GRAS_CL_Z_CLAMP_MAX(uint32_t i0) { return 0x00008071 + 0x2*i0; }
  1788. #define A6XX_GRAS_CL_Z_CLAMP_MAX__MASK 0xffffffff
  1789. #define A6XX_GRAS_CL_Z_CLAMP_MAX__SHIFT 0
  1790. static inline uint32_t A6XX_GRAS_CL_Z_CLAMP_MAX(float val)
  1791. {
  1792. return ((fui(val)) << A6XX_GRAS_CL_Z_CLAMP_MAX__SHIFT) & A6XX_GRAS_CL_Z_CLAMP_MAX__MASK;
  1793. }
  1794. #define REG_A6XX_GRAS_SU_CNTL 0x00008090
  1795. #define A6XX_GRAS_SU_CNTL_CULL_FRONT 0x00000001
  1796. #define A6XX_GRAS_SU_CNTL_CULL_BACK 0x00000002
  1797. #define A6XX_GRAS_SU_CNTL_FRONT_CW 0x00000004
  1798. #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK 0x000007f8
  1799. #define A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT 3
  1800. static inline uint32_t A6XX_GRAS_SU_CNTL_LINEHALFWIDTH(float val)
  1801. {
  1802. return ((((int32_t)(val * 4.0))) << A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__SHIFT) & A6XX_GRAS_SU_CNTL_LINEHALFWIDTH__MASK;
  1803. }
  1804. #define A6XX_GRAS_SU_CNTL_POLY_OFFSET 0x00000800
  1805. #define A6XX_GRAS_SU_CNTL_UNK12__MASK 0x00001000
  1806. #define A6XX_GRAS_SU_CNTL_UNK12__SHIFT 12
  1807. static inline uint32_t A6XX_GRAS_SU_CNTL_UNK12(uint32_t val)
  1808. {
  1809. return ((val) << A6XX_GRAS_SU_CNTL_UNK12__SHIFT) & A6XX_GRAS_SU_CNTL_UNK12__MASK;
  1810. }
  1811. #define A6XX_GRAS_SU_CNTL_LINE_MODE__MASK 0x00002000
  1812. #define A6XX_GRAS_SU_CNTL_LINE_MODE__SHIFT 13
  1813. static inline uint32_t A6XX_GRAS_SU_CNTL_LINE_MODE(enum a5xx_line_mode val)
  1814. {
  1815. return ((val) << A6XX_GRAS_SU_CNTL_LINE_MODE__SHIFT) & A6XX_GRAS_SU_CNTL_LINE_MODE__MASK;
  1816. }
  1817. #define A6XX_GRAS_SU_CNTL_UNK15__MASK 0x00018000
  1818. #define A6XX_GRAS_SU_CNTL_UNK15__SHIFT 15
  1819. static inline uint32_t A6XX_GRAS_SU_CNTL_UNK15(uint32_t val)
  1820. {
  1821. return ((val) << A6XX_GRAS_SU_CNTL_UNK15__SHIFT) & A6XX_GRAS_SU_CNTL_UNK15__MASK;
  1822. }
  1823. #define A6XX_GRAS_SU_CNTL_UNK17 0x00020000
  1824. #define A6XX_GRAS_SU_CNTL_MULTIVIEW_ENABLE 0x00040000
  1825. #define A6XX_GRAS_SU_CNTL_UNK19__MASK 0x00780000
  1826. #define A6XX_GRAS_SU_CNTL_UNK19__SHIFT 19
  1827. static inline uint32_t A6XX_GRAS_SU_CNTL_UNK19(uint32_t val)
  1828. {
  1829. return ((val) << A6XX_GRAS_SU_CNTL_UNK19__SHIFT) & A6XX_GRAS_SU_CNTL_UNK19__MASK;
  1830. }
  1831. #define REG_A6XX_GRAS_SU_POINT_MINMAX 0x00008091
  1832. #define A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  1833. #define A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
  1834. static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MIN(float val)
  1835. {
  1836. return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
  1837. }
  1838. #define A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  1839. #define A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
  1840. static inline uint32_t A6XX_GRAS_SU_POINT_MINMAX_MAX(float val)
  1841. {
  1842. return ((((uint32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A6XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
  1843. }
  1844. #define REG_A6XX_GRAS_SU_POINT_SIZE 0x00008092
  1845. #define A6XX_GRAS_SU_POINT_SIZE__MASK 0x0000ffff
  1846. #define A6XX_GRAS_SU_POINT_SIZE__SHIFT 0
  1847. static inline uint32_t A6XX_GRAS_SU_POINT_SIZE(float val)
  1848. {
  1849. return ((((int32_t)(val * 16.0))) << A6XX_GRAS_SU_POINT_SIZE__SHIFT) & A6XX_GRAS_SU_POINT_SIZE__MASK;
  1850. }
  1851. #define REG_A6XX_GRAS_SU_DEPTH_PLANE_CNTL 0x00008094
  1852. #define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__MASK 0x00000003
  1853. #define A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__SHIFT 0
  1854. static inline uint32_t A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE(enum a6xx_ztest_mode val)
  1855. {
  1856. return ((val) << A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__SHIFT) & A6XX_GRAS_SU_DEPTH_PLANE_CNTL_Z_MODE__MASK;
  1857. }
  1858. #define REG_A6XX_GRAS_SU_POLY_OFFSET_SCALE 0x00008095
  1859. #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK 0xffffffff
  1860. #define A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT 0
  1861. static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_SCALE(float val)
  1862. {
  1863. return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_SCALE__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_SCALE__MASK;
  1864. }
  1865. #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET 0x00008096
  1866. #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  1867. #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  1868. static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  1869. {
  1870. return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  1871. }
  1872. #define REG_A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP 0x00008097
  1873. #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK 0xffffffff
  1874. #define A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT 0
  1875. static inline uint32_t A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP(float val)
  1876. {
  1877. return ((fui(val)) << A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__SHIFT) & A6XX_GRAS_SU_POLY_OFFSET_OFFSET_CLAMP__MASK;
  1878. }
  1879. #define REG_A6XX_GRAS_SU_DEPTH_BUFFER_INFO 0x00008098
  1880. #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
  1881. #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
  1882. static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
  1883. {
  1884. return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
  1885. }
  1886. #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__MASK 0x00000008
  1887. #define A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__SHIFT 3
  1888. static inline uint32_t A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3(uint32_t val)
  1889. {
  1890. return ((val) << A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__SHIFT) & A6XX_GRAS_SU_DEPTH_BUFFER_INFO_UNK3__MASK;
  1891. }
  1892. #define REG_A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL 0x00008099
  1893. #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_CONSERVATIVERASEN 0x00000001
  1894. #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__MASK 0x00000006
  1895. #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__SHIFT 1
  1896. static inline uint32_t A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT(uint32_t val)
  1897. {
  1898. return ((val) << A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__SHIFT) & A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_SHIFTAMOUNT__MASK;
  1899. }
  1900. #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_INNERCONSERVATIVERASEN 0x00000008
  1901. #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__MASK 0x00000030
  1902. #define A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__SHIFT 4
  1903. static inline uint32_t A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4(uint32_t val)
  1904. {
  1905. return ((val) << A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__SHIFT) & A6XX_GRAS_SU_CONSERVATIVE_RAS_CNTL_UNK4__MASK;
  1906. }
  1907. #define REG_A6XX_GRAS_SU_PATH_RENDERING_CNTL 0x0000809a
  1908. #define A6XX_GRAS_SU_PATH_RENDERING_CNTL_UNK0 0x00000001
  1909. #define A6XX_GRAS_SU_PATH_RENDERING_CNTL_LINELENGTHEN 0x00000002
  1910. #define REG_A6XX_GRAS_VS_LAYER_CNTL 0x0000809b
  1911. #define A6XX_GRAS_VS_LAYER_CNTL_WRITES_LAYER 0x00000001
  1912. #define A6XX_GRAS_VS_LAYER_CNTL_WRITES_VIEW 0x00000002
  1913. #define REG_A6XX_GRAS_GS_LAYER_CNTL 0x0000809c
  1914. #define A6XX_GRAS_GS_LAYER_CNTL_WRITES_LAYER 0x00000001
  1915. #define A6XX_GRAS_GS_LAYER_CNTL_WRITES_VIEW 0x00000002
  1916. #define REG_A6XX_GRAS_DS_LAYER_CNTL 0x0000809d
  1917. #define A6XX_GRAS_DS_LAYER_CNTL_WRITES_LAYER 0x00000001
  1918. #define A6XX_GRAS_DS_LAYER_CNTL_WRITES_VIEW 0x00000002
  1919. #define REG_A6XX_GRAS_SC_CNTL 0x000080a0
  1920. #define A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__MASK 0x00000007
  1921. #define A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__SHIFT 0
  1922. static inline uint32_t A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE(uint32_t val)
  1923. {
  1924. return ((val) << A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__SHIFT) & A6XX_GRAS_SC_CNTL_CCUSINGLECACHELINESIZE__MASK;
  1925. }
  1926. #define A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__MASK 0x00000018
  1927. #define A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__SHIFT 3
  1928. static inline uint32_t A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE(enum a6xx_single_prim_mode val)
  1929. {
  1930. return ((val) << A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__SHIFT) & A6XX_GRAS_SC_CNTL_SINGLE_PRIM_MODE__MASK;
  1931. }
  1932. #define A6XX_GRAS_SC_CNTL_RASTER_MODE__MASK 0x00000020
  1933. #define A6XX_GRAS_SC_CNTL_RASTER_MODE__SHIFT 5
  1934. static inline uint32_t A6XX_GRAS_SC_CNTL_RASTER_MODE(enum a6xx_raster_mode val)
  1935. {
  1936. return ((val) << A6XX_GRAS_SC_CNTL_RASTER_MODE__SHIFT) & A6XX_GRAS_SC_CNTL_RASTER_MODE__MASK;
  1937. }
  1938. #define A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__MASK 0x000000c0
  1939. #define A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__SHIFT 6
  1940. static inline uint32_t A6XX_GRAS_SC_CNTL_RASTER_DIRECTION(enum a6xx_raster_direction val)
  1941. {
  1942. return ((val) << A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__SHIFT) & A6XX_GRAS_SC_CNTL_RASTER_DIRECTION__MASK;
  1943. }
  1944. #define A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__MASK 0x00000100
  1945. #define A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__SHIFT 8
  1946. static inline uint32_t A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION(enum a6xx_sequenced_thread_dist val)
  1947. {
  1948. return ((val) << A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__SHIFT) & A6XX_GRAS_SC_CNTL_SEQUENCED_THREAD_DISTRIBUTION__MASK;
  1949. }
  1950. #define A6XX_GRAS_SC_CNTL_UNK9__MASK 0x00000e00
  1951. #define A6XX_GRAS_SC_CNTL_UNK9__SHIFT 9
  1952. static inline uint32_t A6XX_GRAS_SC_CNTL_UNK9(uint32_t val)
  1953. {
  1954. return ((val) << A6XX_GRAS_SC_CNTL_UNK9__SHIFT) & A6XX_GRAS_SC_CNTL_UNK9__MASK;
  1955. }
  1956. #define A6XX_GRAS_SC_CNTL_EARLYVIZOUTEN 0x00001000
  1957. #define REG_A6XX_GRAS_BIN_CONTROL 0x000080a1
  1958. #define A6XX_GRAS_BIN_CONTROL_BINW__MASK 0x0000003f
  1959. #define A6XX_GRAS_BIN_CONTROL_BINW__SHIFT 0
  1960. static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINW(uint32_t val)
  1961. {
  1962. return ((val >> 5) << A6XX_GRAS_BIN_CONTROL_BINW__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINW__MASK;
  1963. }
  1964. #define A6XX_GRAS_BIN_CONTROL_BINH__MASK 0x00007f00
  1965. #define A6XX_GRAS_BIN_CONTROL_BINH__SHIFT 8
  1966. static inline uint32_t A6XX_GRAS_BIN_CONTROL_BINH(uint32_t val)
  1967. {
  1968. return ((val >> 4) << A6XX_GRAS_BIN_CONTROL_BINH__SHIFT) & A6XX_GRAS_BIN_CONTROL_BINH__MASK;
  1969. }
  1970. #define A6XX_GRAS_BIN_CONTROL_RENDER_MODE__MASK 0x001c0000
  1971. #define A6XX_GRAS_BIN_CONTROL_RENDER_MODE__SHIFT 18
  1972. static inline uint32_t A6XX_GRAS_BIN_CONTROL_RENDER_MODE(enum a6xx_render_mode val)
  1973. {
  1974. return ((val) << A6XX_GRAS_BIN_CONTROL_RENDER_MODE__SHIFT) & A6XX_GRAS_BIN_CONTROL_RENDER_MODE__MASK;
  1975. }
  1976. #define A6XX_GRAS_BIN_CONTROL_FORCE_LRZ_WRITE_DIS 0x00200000
  1977. #define A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__MASK 0x00c00000
  1978. #define A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__SHIFT 22
  1979. static inline uint32_t A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION(enum a6xx_buffers_location val)
  1980. {
  1981. return ((val) << A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__SHIFT) & A6XX_GRAS_BIN_CONTROL_BUFFERS_LOCATION__MASK;
  1982. }
  1983. #define A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK 0x07000000
  1984. #define A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT 24
  1985. static inline uint32_t A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK(uint32_t val)
  1986. {
  1987. return ((val) << A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT) & A6XX_GRAS_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK;
  1988. }
  1989. #define A6XX_GRAS_BIN_CONTROL_UNK27__MASK 0x08000000
  1990. #define A6XX_GRAS_BIN_CONTROL_UNK27__SHIFT 27
  1991. static inline uint32_t A6XX_GRAS_BIN_CONTROL_UNK27(uint32_t val)
  1992. {
  1993. return ((val) << A6XX_GRAS_BIN_CONTROL_UNK27__SHIFT) & A6XX_GRAS_BIN_CONTROL_UNK27__MASK;
  1994. }
  1995. #define REG_A6XX_GRAS_RAS_MSAA_CNTL 0x000080a2
  1996. #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  1997. #define A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  1998. static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  1999. {
  2000. return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_SAMPLES__MASK;
  2001. }
  2002. #define A6XX_GRAS_RAS_MSAA_CNTL_UNK2__MASK 0x00000004
  2003. #define A6XX_GRAS_RAS_MSAA_CNTL_UNK2__SHIFT 2
  2004. static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_UNK2(uint32_t val)
  2005. {
  2006. return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_UNK2__MASK;
  2007. }
  2008. #define A6XX_GRAS_RAS_MSAA_CNTL_UNK3__MASK 0x00000008
  2009. #define A6XX_GRAS_RAS_MSAA_CNTL_UNK3__SHIFT 3
  2010. static inline uint32_t A6XX_GRAS_RAS_MSAA_CNTL_UNK3(uint32_t val)
  2011. {
  2012. return ((val) << A6XX_GRAS_RAS_MSAA_CNTL_UNK3__SHIFT) & A6XX_GRAS_RAS_MSAA_CNTL_UNK3__MASK;
  2013. }
  2014. #define REG_A6XX_GRAS_DEST_MSAA_CNTL 0x000080a3
  2015. #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2016. #define A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  2017. static inline uint32_t A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2018. {
  2019. return ((val) << A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_GRAS_DEST_MSAA_CNTL_SAMPLES__MASK;
  2020. }
  2021. #define A6XX_GRAS_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  2022. #define REG_A6XX_GRAS_SAMPLE_CONFIG 0x000080a4
  2023. #define A6XX_GRAS_SAMPLE_CONFIG_UNK0 0x00000001
  2024. #define A6XX_GRAS_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002
  2025. #define REG_A6XX_GRAS_SAMPLE_LOCATION_0 0x000080a5
  2026. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f
  2027. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0
  2028. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)
  2029. {
  2030. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK;
  2031. }
  2032. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0
  2033. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4
  2034. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)
  2035. {
  2036. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK;
  2037. }
  2038. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00
  2039. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8
  2040. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)
  2041. {
  2042. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK;
  2043. }
  2044. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000
  2045. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12
  2046. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)
  2047. {
  2048. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK;
  2049. }
  2050. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000
  2051. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16
  2052. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)
  2053. {
  2054. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK;
  2055. }
  2056. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000
  2057. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20
  2058. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)
  2059. {
  2060. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK;
  2061. }
  2062. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000
  2063. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24
  2064. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)
  2065. {
  2066. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK;
  2067. }
  2068. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000
  2069. #define A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28
  2070. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)
  2071. {
  2072. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK;
  2073. }
  2074. #define REG_A6XX_GRAS_SAMPLE_LOCATION_1 0x000080a6
  2075. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f
  2076. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0
  2077. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)
  2078. {
  2079. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK;
  2080. }
  2081. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0
  2082. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4
  2083. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)
  2084. {
  2085. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK;
  2086. }
  2087. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00
  2088. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8
  2089. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)
  2090. {
  2091. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK;
  2092. }
  2093. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000
  2094. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12
  2095. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)
  2096. {
  2097. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK;
  2098. }
  2099. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000
  2100. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16
  2101. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)
  2102. {
  2103. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK;
  2104. }
  2105. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000
  2106. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20
  2107. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)
  2108. {
  2109. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK;
  2110. }
  2111. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000
  2112. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24
  2113. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)
  2114. {
  2115. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK;
  2116. }
  2117. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000
  2118. #define A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28
  2119. static inline uint32_t A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)
  2120. {
  2121. return ((((int32_t)(val * 1.0))) << A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_GRAS_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK;
  2122. }
  2123. #define REG_A6XX_GRAS_UNKNOWN_80AF 0x000080af
  2124. static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR(uint32_t i0) { return 0x000080b0 + 0x2*i0; }
  2125. static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR_TL(uint32_t i0) { return 0x000080b0 + 0x2*i0; }
  2126. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x0000ffff
  2127. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
  2128. static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
  2129. {
  2130. return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
  2131. }
  2132. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0xffff0000
  2133. #define A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
  2134. static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
  2135. {
  2136. return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
  2137. }
  2138. static inline uint32_t REG_A6XX_GRAS_SC_SCREEN_SCISSOR_BR(uint32_t i0) { return 0x000080b1 + 0x2*i0; }
  2139. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x0000ffff
  2140. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
  2141. static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
  2142. {
  2143. return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
  2144. }
  2145. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0xffff0000
  2146. #define A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
  2147. static inline uint32_t A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
  2148. {
  2149. return ((val) << A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
  2150. }
  2151. static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR(uint32_t i0) { return 0x000080d0 + 0x2*i0; }
  2152. static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL(uint32_t i0) { return 0x000080d0 + 0x2*i0; }
  2153. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__MASK 0x0000ffff
  2154. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__SHIFT 0
  2155. static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X(uint32_t val)
  2156. {
  2157. return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_X__MASK;
  2158. }
  2159. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__MASK 0xffff0000
  2160. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__SHIFT 16
  2161. static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y(uint32_t val)
  2162. {
  2163. return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_TL_Y__MASK;
  2164. }
  2165. static inline uint32_t REG_A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR(uint32_t i0) { return 0x000080d1 + 0x2*i0; }
  2166. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__MASK 0x0000ffff
  2167. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__SHIFT 0
  2168. static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X(uint32_t val)
  2169. {
  2170. return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_X__MASK;
  2171. }
  2172. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__MASK 0xffff0000
  2173. #define A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__SHIFT 16
  2174. static inline uint32_t A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y(uint32_t val)
  2175. {
  2176. return ((val) << A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_VIEWPORT_SCISSOR_BR_Y__MASK;
  2177. }
  2178. #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_TL 0x000080f0
  2179. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00003fff
  2180. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  2181. static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  2182. {
  2183. return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  2184. }
  2185. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x3fff0000
  2186. #define A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  2187. static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  2188. {
  2189. return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  2190. }
  2191. #define REG_A6XX_GRAS_SC_WINDOW_SCISSOR_BR 0x000080f1
  2192. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00003fff
  2193. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  2194. static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  2195. {
  2196. return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  2197. }
  2198. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x3fff0000
  2199. #define A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  2200. static inline uint32_t A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  2201. {
  2202. return ((val) << A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A6XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  2203. }
  2204. #define REG_A6XX_GRAS_LRZ_CNTL 0x00008100
  2205. #define A6XX_GRAS_LRZ_CNTL_ENABLE 0x00000001
  2206. #define A6XX_GRAS_LRZ_CNTL_LRZ_WRITE 0x00000002
  2207. #define A6XX_GRAS_LRZ_CNTL_GREATER 0x00000004
  2208. #define A6XX_GRAS_LRZ_CNTL_FC_ENABLE 0x00000008
  2209. #define A6XX_GRAS_LRZ_CNTL_Z_TEST_ENABLE 0x00000010
  2210. #define A6XX_GRAS_LRZ_CNTL_Z_BOUNDS_ENABLE 0x00000020
  2211. #define A6XX_GRAS_LRZ_CNTL_UNK6__MASK 0x000003c0
  2212. #define A6XX_GRAS_LRZ_CNTL_UNK6__SHIFT 6
  2213. static inline uint32_t A6XX_GRAS_LRZ_CNTL_UNK6(uint32_t val)
  2214. {
  2215. return ((val) << A6XX_GRAS_LRZ_CNTL_UNK6__SHIFT) & A6XX_GRAS_LRZ_CNTL_UNK6__MASK;
  2216. }
  2217. #define REG_A6XX_GRAS_LRZ_PS_INPUT_CNTL 0x00008101
  2218. #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_SAMPLEID 0x00000001
  2219. #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__MASK 0x00000006
  2220. #define A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__SHIFT 1
  2221. static inline uint32_t A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE(enum a6xx_fragcoord_sample_mode val)
  2222. {
  2223. return ((val) << A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__SHIFT) & A6XX_GRAS_LRZ_PS_INPUT_CNTL_FRAGCOORDSAMPLEMODE__MASK;
  2224. }
  2225. #define REG_A6XX_GRAS_LRZ_MRT_BUF_INFO_0 0x00008102
  2226. #define A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__MASK 0x000000ff
  2227. #define A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__SHIFT 0
  2228. static inline uint32_t A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT(enum a6xx_format val)
  2229. {
  2230. return ((val) << A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__SHIFT) & A6XX_GRAS_LRZ_MRT_BUF_INFO_0_COLOR_FORMAT__MASK;
  2231. }
  2232. #define REG_A6XX_GRAS_LRZ_BUFFER_BASE 0x00008103
  2233. #define A6XX_GRAS_LRZ_BUFFER_BASE__MASK 0xffffffff
  2234. #define A6XX_GRAS_LRZ_BUFFER_BASE__SHIFT 0
  2235. static inline uint32_t A6XX_GRAS_LRZ_BUFFER_BASE(uint32_t val)
  2236. {
  2237. return ((val) << A6XX_GRAS_LRZ_BUFFER_BASE__SHIFT) & A6XX_GRAS_LRZ_BUFFER_BASE__MASK;
  2238. }
  2239. #define REG_A6XX_GRAS_LRZ_BUFFER_PITCH 0x00008105
  2240. #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK 0x000000ff
  2241. #define A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT 0
  2242. static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH(uint32_t val)
  2243. {
  2244. return ((val >> 5) << A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_PITCH__MASK;
  2245. }
  2246. #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK 0x1ffffc00
  2247. #define A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT 10
  2248. static inline uint32_t A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
  2249. {
  2250. return ((val >> 4) << A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_GRAS_LRZ_BUFFER_PITCH_ARRAY_PITCH__MASK;
  2251. }
  2252. #define REG_A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE 0x00008106
  2253. #define A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__MASK 0xffffffff
  2254. #define A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__SHIFT 0
  2255. static inline uint32_t A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE(uint32_t val)
  2256. {
  2257. return ((val) << A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__SHIFT) & A6XX_GRAS_LRZ_FAST_CLEAR_BUFFER_BASE__MASK;
  2258. }
  2259. #define REG_A6XX_GRAS_SAMPLE_CNTL 0x00008109
  2260. #define A6XX_GRAS_SAMPLE_CNTL_PER_SAMP_MODE 0x00000001
  2261. #define REG_A6XX_GRAS_UNKNOWN_810A 0x0000810a
  2262. #define A6XX_GRAS_UNKNOWN_810A_UNK0__MASK 0x000007ff
  2263. #define A6XX_GRAS_UNKNOWN_810A_UNK0__SHIFT 0
  2264. static inline uint32_t A6XX_GRAS_UNKNOWN_810A_UNK0(uint32_t val)
  2265. {
  2266. return ((val) << A6XX_GRAS_UNKNOWN_810A_UNK0__SHIFT) & A6XX_GRAS_UNKNOWN_810A_UNK0__MASK;
  2267. }
  2268. #define A6XX_GRAS_UNKNOWN_810A_UNK16__MASK 0x07ff0000
  2269. #define A6XX_GRAS_UNKNOWN_810A_UNK16__SHIFT 16
  2270. static inline uint32_t A6XX_GRAS_UNKNOWN_810A_UNK16(uint32_t val)
  2271. {
  2272. return ((val) << A6XX_GRAS_UNKNOWN_810A_UNK16__SHIFT) & A6XX_GRAS_UNKNOWN_810A_UNK16__MASK;
  2273. }
  2274. #define A6XX_GRAS_UNKNOWN_810A_UNK28__MASK 0xf0000000
  2275. #define A6XX_GRAS_UNKNOWN_810A_UNK28__SHIFT 28
  2276. static inline uint32_t A6XX_GRAS_UNKNOWN_810A_UNK28(uint32_t val)
  2277. {
  2278. return ((val) << A6XX_GRAS_UNKNOWN_810A_UNK28__SHIFT) & A6XX_GRAS_UNKNOWN_810A_UNK28__MASK;
  2279. }
  2280. #define REG_A6XX_GRAS_UNKNOWN_8110 0x00008110
  2281. #define REG_A6XX_GRAS_2D_BLIT_CNTL 0x00008400
  2282. #define A6XX_GRAS_2D_BLIT_CNTL_ROTATE__MASK 0x00000007
  2283. #define A6XX_GRAS_2D_BLIT_CNTL_ROTATE__SHIFT 0
  2284. static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_ROTATE(enum a6xx_rotation val)
  2285. {
  2286. return ((val) << A6XX_GRAS_2D_BLIT_CNTL_ROTATE__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_ROTATE__MASK;
  2287. }
  2288. #define A6XX_GRAS_2D_BLIT_CNTL_OVERWRITEEN 0x00000008
  2289. #define A6XX_GRAS_2D_BLIT_CNTL_UNK4__MASK 0x00000070
  2290. #define A6XX_GRAS_2D_BLIT_CNTL_UNK4__SHIFT 4
  2291. static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_UNK4(uint32_t val)
  2292. {
  2293. return ((val) << A6XX_GRAS_2D_BLIT_CNTL_UNK4__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_UNK4__MASK;
  2294. }
  2295. #define A6XX_GRAS_2D_BLIT_CNTL_SOLID_COLOR 0x00000080
  2296. #define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00
  2297. #define A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8
  2298. static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_format val)
  2299. {
  2300. return ((val) << A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
  2301. }
  2302. #define A6XX_GRAS_2D_BLIT_CNTL_SCISSOR 0x00010000
  2303. #define A6XX_GRAS_2D_BLIT_CNTL_UNK17__MASK 0x00060000
  2304. #define A6XX_GRAS_2D_BLIT_CNTL_UNK17__SHIFT 17
  2305. static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_UNK17(uint32_t val)
  2306. {
  2307. return ((val) << A6XX_GRAS_2D_BLIT_CNTL_UNK17__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_UNK17__MASK;
  2308. }
  2309. #define A6XX_GRAS_2D_BLIT_CNTL_D24S8 0x00080000
  2310. #define A6XX_GRAS_2D_BLIT_CNTL_MASK__MASK 0x00f00000
  2311. #define A6XX_GRAS_2D_BLIT_CNTL_MASK__SHIFT 20
  2312. static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_MASK(uint32_t val)
  2313. {
  2314. return ((val) << A6XX_GRAS_2D_BLIT_CNTL_MASK__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_MASK__MASK;
  2315. }
  2316. #define A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK 0x1f000000
  2317. #define A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT 24
  2318. static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)
  2319. {
  2320. return ((val) << A6XX_GRAS_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_IFMT__MASK;
  2321. }
  2322. #define A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__MASK 0x20000000
  2323. #define A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__SHIFT 29
  2324. static inline uint32_t A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE(enum a6xx_raster_mode val)
  2325. {
  2326. return ((val) << A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__SHIFT) & A6XX_GRAS_2D_BLIT_CNTL_RASTER_MODE__MASK;
  2327. }
  2328. #define REG_A6XX_GRAS_2D_SRC_TL_X 0x00008401
  2329. #define REG_A6XX_GRAS_2D_SRC_BR_X 0x00008402
  2330. #define REG_A6XX_GRAS_2D_SRC_TL_Y 0x00008403
  2331. #define REG_A6XX_GRAS_2D_SRC_BR_Y 0x00008404
  2332. #define REG_A6XX_GRAS_2D_DST_TL 0x00008405
  2333. #define A6XX_GRAS_2D_DST_TL_X__MASK 0x00003fff
  2334. #define A6XX_GRAS_2D_DST_TL_X__SHIFT 0
  2335. static inline uint32_t A6XX_GRAS_2D_DST_TL_X(uint32_t val)
  2336. {
  2337. return ((val) << A6XX_GRAS_2D_DST_TL_X__SHIFT) & A6XX_GRAS_2D_DST_TL_X__MASK;
  2338. }
  2339. #define A6XX_GRAS_2D_DST_TL_Y__MASK 0x3fff0000
  2340. #define A6XX_GRAS_2D_DST_TL_Y__SHIFT 16
  2341. static inline uint32_t A6XX_GRAS_2D_DST_TL_Y(uint32_t val)
  2342. {
  2343. return ((val) << A6XX_GRAS_2D_DST_TL_Y__SHIFT) & A6XX_GRAS_2D_DST_TL_Y__MASK;
  2344. }
  2345. #define REG_A6XX_GRAS_2D_DST_BR 0x00008406
  2346. #define A6XX_GRAS_2D_DST_BR_X__MASK 0x00003fff
  2347. #define A6XX_GRAS_2D_DST_BR_X__SHIFT 0
  2348. static inline uint32_t A6XX_GRAS_2D_DST_BR_X(uint32_t val)
  2349. {
  2350. return ((val) << A6XX_GRAS_2D_DST_BR_X__SHIFT) & A6XX_GRAS_2D_DST_BR_X__MASK;
  2351. }
  2352. #define A6XX_GRAS_2D_DST_BR_Y__MASK 0x3fff0000
  2353. #define A6XX_GRAS_2D_DST_BR_Y__SHIFT 16
  2354. static inline uint32_t A6XX_GRAS_2D_DST_BR_Y(uint32_t val)
  2355. {
  2356. return ((val) << A6XX_GRAS_2D_DST_BR_Y__SHIFT) & A6XX_GRAS_2D_DST_BR_Y__MASK;
  2357. }
  2358. #define REG_A6XX_GRAS_2D_UNKNOWN_8407 0x00008407
  2359. #define REG_A6XX_GRAS_2D_UNKNOWN_8408 0x00008408
  2360. #define REG_A6XX_GRAS_2D_UNKNOWN_8409 0x00008409
  2361. #define REG_A6XX_GRAS_2D_RESOLVE_CNTL_1 0x0000840a
  2362. #define A6XX_GRAS_2D_RESOLVE_CNTL_1_X__MASK 0x00003fff
  2363. #define A6XX_GRAS_2D_RESOLVE_CNTL_1_X__SHIFT 0
  2364. static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_1_X(uint32_t val)
  2365. {
  2366. return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_1_X__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_1_X__MASK;
  2367. }
  2368. #define A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__MASK 0x3fff0000
  2369. #define A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__SHIFT 16
  2370. static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_1_Y(uint32_t val)
  2371. {
  2372. return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_1_Y__MASK;
  2373. }
  2374. #define REG_A6XX_GRAS_2D_RESOLVE_CNTL_2 0x0000840b
  2375. #define A6XX_GRAS_2D_RESOLVE_CNTL_2_X__MASK 0x00003fff
  2376. #define A6XX_GRAS_2D_RESOLVE_CNTL_2_X__SHIFT 0
  2377. static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_2_X(uint32_t val)
  2378. {
  2379. return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_2_X__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_2_X__MASK;
  2380. }
  2381. #define A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__MASK 0x3fff0000
  2382. #define A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__SHIFT 16
  2383. static inline uint32_t A6XX_GRAS_2D_RESOLVE_CNTL_2_Y(uint32_t val)
  2384. {
  2385. return ((val) << A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__SHIFT) & A6XX_GRAS_2D_RESOLVE_CNTL_2_Y__MASK;
  2386. }
  2387. #define REG_A6XX_GRAS_DBG_ECO_CNTL 0x00008600
  2388. #define A6XX_GRAS_DBG_ECO_CNTL_UNK7 0x00000080
  2389. #define A6XX_GRAS_DBG_ECO_CNTL_LRZCACHELOCKDIS 0x00000800
  2390. #define REG_A6XX_GRAS_ADDR_MODE_CNTL 0x00008601
  2391. static inline uint32_t REG_A6XX_GRAS_PERFCTR_TSE_SEL(uint32_t i0) { return 0x00008610 + 0x1*i0; }
  2392. static inline uint32_t REG_A6XX_GRAS_PERFCTR_RAS_SEL(uint32_t i0) { return 0x00008614 + 0x1*i0; }
  2393. static inline uint32_t REG_A6XX_GRAS_PERFCTR_LRZ_SEL(uint32_t i0) { return 0x00008618 + 0x1*i0; }
  2394. #define REG_A6XX_RB_BIN_CONTROL 0x00008800
  2395. #define A6XX_RB_BIN_CONTROL_BINW__MASK 0x0000003f
  2396. #define A6XX_RB_BIN_CONTROL_BINW__SHIFT 0
  2397. static inline uint32_t A6XX_RB_BIN_CONTROL_BINW(uint32_t val)
  2398. {
  2399. return ((val >> 5) << A6XX_RB_BIN_CONTROL_BINW__SHIFT) & A6XX_RB_BIN_CONTROL_BINW__MASK;
  2400. }
  2401. #define A6XX_RB_BIN_CONTROL_BINH__MASK 0x00007f00
  2402. #define A6XX_RB_BIN_CONTROL_BINH__SHIFT 8
  2403. static inline uint32_t A6XX_RB_BIN_CONTROL_BINH(uint32_t val)
  2404. {
  2405. return ((val >> 4) << A6XX_RB_BIN_CONTROL_BINH__SHIFT) & A6XX_RB_BIN_CONTROL_BINH__MASK;
  2406. }
  2407. #define A6XX_RB_BIN_CONTROL_RENDER_MODE__MASK 0x001c0000
  2408. #define A6XX_RB_BIN_CONTROL_RENDER_MODE__SHIFT 18
  2409. static inline uint32_t A6XX_RB_BIN_CONTROL_RENDER_MODE(enum a6xx_render_mode val)
  2410. {
  2411. return ((val) << A6XX_RB_BIN_CONTROL_RENDER_MODE__SHIFT) & A6XX_RB_BIN_CONTROL_RENDER_MODE__MASK;
  2412. }
  2413. #define A6XX_RB_BIN_CONTROL_FORCE_LRZ_WRITE_DIS 0x00200000
  2414. #define A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__MASK 0x00c00000
  2415. #define A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__SHIFT 22
  2416. static inline uint32_t A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION(enum a6xx_buffers_location val)
  2417. {
  2418. return ((val) << A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__SHIFT) & A6XX_RB_BIN_CONTROL_BUFFERS_LOCATION__MASK;
  2419. }
  2420. #define A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK 0x07000000
  2421. #define A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT 24
  2422. static inline uint32_t A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK(uint32_t val)
  2423. {
  2424. return ((val) << A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__SHIFT) & A6XX_RB_BIN_CONTROL_LRZ_FEEDBACK_ZMODE_MASK__MASK;
  2425. }
  2426. #define REG_A6XX_RB_RENDER_CNTL 0x00008801
  2427. #define A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__MASK 0x00000038
  2428. #define A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__SHIFT 3
  2429. static inline uint32_t A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE(uint32_t val)
  2430. {
  2431. return ((val) << A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__SHIFT) & A6XX_RB_RENDER_CNTL_CCUSINGLECACHELINESIZE__MASK;
  2432. }
  2433. #define A6XX_RB_RENDER_CNTL_EARLYVIZOUTEN 0x00000040
  2434. #define A6XX_RB_RENDER_CNTL_BINNING 0x00000080
  2435. #define A6XX_RB_RENDER_CNTL_UNK8__MASK 0x00000700
  2436. #define A6XX_RB_RENDER_CNTL_UNK8__SHIFT 8
  2437. static inline uint32_t A6XX_RB_RENDER_CNTL_UNK8(uint32_t val)
  2438. {
  2439. return ((val) << A6XX_RB_RENDER_CNTL_UNK8__SHIFT) & A6XX_RB_RENDER_CNTL_UNK8__MASK;
  2440. }
  2441. #define A6XX_RB_RENDER_CNTL_RASTER_MODE__MASK 0x00000100
  2442. #define A6XX_RB_RENDER_CNTL_RASTER_MODE__SHIFT 8
  2443. static inline uint32_t A6XX_RB_RENDER_CNTL_RASTER_MODE(enum a6xx_raster_mode val)
  2444. {
  2445. return ((val) << A6XX_RB_RENDER_CNTL_RASTER_MODE__SHIFT) & A6XX_RB_RENDER_CNTL_RASTER_MODE__MASK;
  2446. }
  2447. #define A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__MASK 0x00000600
  2448. #define A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__SHIFT 9
  2449. static inline uint32_t A6XX_RB_RENDER_CNTL_RASTER_DIRECTION(enum a6xx_raster_direction val)
  2450. {
  2451. return ((val) << A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__SHIFT) & A6XX_RB_RENDER_CNTL_RASTER_DIRECTION__MASK;
  2452. }
  2453. #define A6XX_RB_RENDER_CNTL_CONSERVATIVERASEN 0x00000800
  2454. #define A6XX_RB_RENDER_CNTL_INNERCONSERVATIVERASEN 0x00001000
  2455. #define A6XX_RB_RENDER_CNTL_FLAG_DEPTH 0x00004000
  2456. #define A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK 0x00ff0000
  2457. #define A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT 16
  2458. static inline uint32_t A6XX_RB_RENDER_CNTL_FLAG_MRTS(uint32_t val)
  2459. {
  2460. return ((val) << A6XX_RB_RENDER_CNTL_FLAG_MRTS__SHIFT) & A6XX_RB_RENDER_CNTL_FLAG_MRTS__MASK;
  2461. }
  2462. #define REG_A6XX_RB_RAS_MSAA_CNTL 0x00008802
  2463. #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2464. #define A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  2465. static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2466. {
  2467. return ((val) << A6XX_RB_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_SAMPLES__MASK;
  2468. }
  2469. #define A6XX_RB_RAS_MSAA_CNTL_UNK2__MASK 0x00000004
  2470. #define A6XX_RB_RAS_MSAA_CNTL_UNK2__SHIFT 2
  2471. static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_UNK2(uint32_t val)
  2472. {
  2473. return ((val) << A6XX_RB_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_UNK2__MASK;
  2474. }
  2475. #define A6XX_RB_RAS_MSAA_CNTL_UNK3__MASK 0x00000008
  2476. #define A6XX_RB_RAS_MSAA_CNTL_UNK3__SHIFT 3
  2477. static inline uint32_t A6XX_RB_RAS_MSAA_CNTL_UNK3(uint32_t val)
  2478. {
  2479. return ((val) << A6XX_RB_RAS_MSAA_CNTL_UNK3__SHIFT) & A6XX_RB_RAS_MSAA_CNTL_UNK3__MASK;
  2480. }
  2481. #define REG_A6XX_RB_DEST_MSAA_CNTL 0x00008803
  2482. #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  2483. #define A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  2484. static inline uint32_t A6XX_RB_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  2485. {
  2486. return ((val) << A6XX_RB_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_DEST_MSAA_CNTL_SAMPLES__MASK;
  2487. }
  2488. #define A6XX_RB_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  2489. #define REG_A6XX_RB_SAMPLE_CONFIG 0x00008804
  2490. #define A6XX_RB_SAMPLE_CONFIG_UNK0 0x00000001
  2491. #define A6XX_RB_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002
  2492. #define REG_A6XX_RB_SAMPLE_LOCATION_0 0x00008805
  2493. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f
  2494. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0
  2495. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)
  2496. {
  2497. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK;
  2498. }
  2499. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0
  2500. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4
  2501. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)
  2502. {
  2503. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK;
  2504. }
  2505. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00
  2506. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8
  2507. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)
  2508. {
  2509. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK;
  2510. }
  2511. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000
  2512. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12
  2513. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)
  2514. {
  2515. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK;
  2516. }
  2517. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000
  2518. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16
  2519. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)
  2520. {
  2521. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK;
  2522. }
  2523. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000
  2524. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20
  2525. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)
  2526. {
  2527. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK;
  2528. }
  2529. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000
  2530. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24
  2531. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)
  2532. {
  2533. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK;
  2534. }
  2535. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000
  2536. #define A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28
  2537. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)
  2538. {
  2539. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK;
  2540. }
  2541. #define REG_A6XX_RB_SAMPLE_LOCATION_1 0x00008806
  2542. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f
  2543. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0
  2544. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)
  2545. {
  2546. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK;
  2547. }
  2548. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0
  2549. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4
  2550. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)
  2551. {
  2552. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK;
  2553. }
  2554. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00
  2555. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8
  2556. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)
  2557. {
  2558. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK;
  2559. }
  2560. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000
  2561. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12
  2562. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)
  2563. {
  2564. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK;
  2565. }
  2566. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000
  2567. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16
  2568. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)
  2569. {
  2570. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK;
  2571. }
  2572. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000
  2573. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20
  2574. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)
  2575. {
  2576. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK;
  2577. }
  2578. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000
  2579. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24
  2580. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)
  2581. {
  2582. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK;
  2583. }
  2584. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000
  2585. #define A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28
  2586. static inline uint32_t A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)
  2587. {
  2588. return ((((int32_t)(val * 1.0))) << A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_RB_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK;
  2589. }
  2590. #define REG_A6XX_RB_RENDER_CONTROL0 0x00008809
  2591. #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_PIXEL 0x00000001
  2592. #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_CENTROID 0x00000002
  2593. #define A6XX_RB_RENDER_CONTROL0_IJ_PERSP_SAMPLE 0x00000004
  2594. #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_PIXEL 0x00000008
  2595. #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_CENTROID 0x00000010
  2596. #define A6XX_RB_RENDER_CONTROL0_IJ_LINEAR_SAMPLE 0x00000020
  2597. #define A6XX_RB_RENDER_CONTROL0_COORD_MASK__MASK 0x000003c0
  2598. #define A6XX_RB_RENDER_CONTROL0_COORD_MASK__SHIFT 6
  2599. static inline uint32_t A6XX_RB_RENDER_CONTROL0_COORD_MASK(uint32_t val)
  2600. {
  2601. return ((val) << A6XX_RB_RENDER_CONTROL0_COORD_MASK__SHIFT) & A6XX_RB_RENDER_CONTROL0_COORD_MASK__MASK;
  2602. }
  2603. #define A6XX_RB_RENDER_CONTROL0_UNK10 0x00000400
  2604. #define REG_A6XX_RB_RENDER_CONTROL1 0x0000880a
  2605. #define A6XX_RB_RENDER_CONTROL1_SAMPLEMASK 0x00000001
  2606. #define A6XX_RB_RENDER_CONTROL1_UNK1 0x00000002
  2607. #define A6XX_RB_RENDER_CONTROL1_FACENESS 0x00000004
  2608. #define A6XX_RB_RENDER_CONTROL1_SAMPLEID 0x00000008
  2609. #define A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__MASK 0x00000030
  2610. #define A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__SHIFT 4
  2611. static inline uint32_t A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE(enum a6xx_fragcoord_sample_mode val)
  2612. {
  2613. return ((val) << A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__SHIFT) & A6XX_RB_RENDER_CONTROL1_FRAGCOORDSAMPLEMODE__MASK;
  2614. }
  2615. #define A6XX_RB_RENDER_CONTROL1_SIZE 0x00000040
  2616. #define A6XX_RB_RENDER_CONTROL1_LINELENGTHEN 0x00000080
  2617. #define A6XX_RB_RENDER_CONTROL1_FOVEATION 0x00000100
  2618. #define REG_A6XX_RB_FS_OUTPUT_CNTL0 0x0000880b
  2619. #define A6XX_RB_FS_OUTPUT_CNTL0_DUAL_COLOR_IN_ENABLE 0x00000001
  2620. #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_Z 0x00000002
  2621. #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_SAMPMASK 0x00000004
  2622. #define A6XX_RB_FS_OUTPUT_CNTL0_FRAG_WRITES_STENCILREF 0x00000008
  2623. #define REG_A6XX_RB_FS_OUTPUT_CNTL1 0x0000880c
  2624. #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
  2625. #define A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT 0
  2626. static inline uint32_t A6XX_RB_FS_OUTPUT_CNTL1_MRT(uint32_t val)
  2627. {
  2628. return ((val) << A6XX_RB_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_RB_FS_OUTPUT_CNTL1_MRT__MASK;
  2629. }
  2630. #define REG_A6XX_RB_RENDER_COMPONENTS 0x0000880d
  2631. #define A6XX_RB_RENDER_COMPONENTS_RT0__MASK 0x0000000f
  2632. #define A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT 0
  2633. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT0(uint32_t val)
  2634. {
  2635. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT0__MASK;
  2636. }
  2637. #define A6XX_RB_RENDER_COMPONENTS_RT1__MASK 0x000000f0
  2638. #define A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT 4
  2639. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT1(uint32_t val)
  2640. {
  2641. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT1__MASK;
  2642. }
  2643. #define A6XX_RB_RENDER_COMPONENTS_RT2__MASK 0x00000f00
  2644. #define A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT 8
  2645. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT2(uint32_t val)
  2646. {
  2647. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT2__MASK;
  2648. }
  2649. #define A6XX_RB_RENDER_COMPONENTS_RT3__MASK 0x0000f000
  2650. #define A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT 12
  2651. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT3(uint32_t val)
  2652. {
  2653. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT3__MASK;
  2654. }
  2655. #define A6XX_RB_RENDER_COMPONENTS_RT4__MASK 0x000f0000
  2656. #define A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT 16
  2657. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT4(uint32_t val)
  2658. {
  2659. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT4__MASK;
  2660. }
  2661. #define A6XX_RB_RENDER_COMPONENTS_RT5__MASK 0x00f00000
  2662. #define A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT 20
  2663. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT5(uint32_t val)
  2664. {
  2665. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT5__MASK;
  2666. }
  2667. #define A6XX_RB_RENDER_COMPONENTS_RT6__MASK 0x0f000000
  2668. #define A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT 24
  2669. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT6(uint32_t val)
  2670. {
  2671. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT6__MASK;
  2672. }
  2673. #define A6XX_RB_RENDER_COMPONENTS_RT7__MASK 0xf0000000
  2674. #define A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT 28
  2675. static inline uint32_t A6XX_RB_RENDER_COMPONENTS_RT7(uint32_t val)
  2676. {
  2677. return ((val) << A6XX_RB_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_RB_RENDER_COMPONENTS_RT7__MASK;
  2678. }
  2679. #define REG_A6XX_RB_DITHER_CNTL 0x0000880e
  2680. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK 0x00000003
  2681. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT 0
  2682. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0(enum adreno_rb_dither_mode val)
  2683. {
  2684. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT0__MASK;
  2685. }
  2686. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK 0x0000000c
  2687. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT 2
  2688. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1(enum adreno_rb_dither_mode val)
  2689. {
  2690. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT1__MASK;
  2691. }
  2692. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK 0x00000030
  2693. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT 4
  2694. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2(enum adreno_rb_dither_mode val)
  2695. {
  2696. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT2__MASK;
  2697. }
  2698. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK 0x000000c0
  2699. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT 6
  2700. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3(enum adreno_rb_dither_mode val)
  2701. {
  2702. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT3__MASK;
  2703. }
  2704. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK 0x00000300
  2705. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT 8
  2706. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4(enum adreno_rb_dither_mode val)
  2707. {
  2708. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT4__MASK;
  2709. }
  2710. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK 0x00000c00
  2711. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT 10
  2712. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5(enum adreno_rb_dither_mode val)
  2713. {
  2714. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT5__MASK;
  2715. }
  2716. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK 0x00001000
  2717. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT 12
  2718. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6(enum adreno_rb_dither_mode val)
  2719. {
  2720. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT6__MASK;
  2721. }
  2722. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK 0x0000c000
  2723. #define A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT 14
  2724. static inline uint32_t A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7(enum adreno_rb_dither_mode val)
  2725. {
  2726. return ((val) << A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__SHIFT) & A6XX_RB_DITHER_CNTL_DITHER_MODE_MRT7__MASK;
  2727. }
  2728. #define REG_A6XX_RB_SRGB_CNTL 0x0000880f
  2729. #define A6XX_RB_SRGB_CNTL_SRGB_MRT0 0x00000001
  2730. #define A6XX_RB_SRGB_CNTL_SRGB_MRT1 0x00000002
  2731. #define A6XX_RB_SRGB_CNTL_SRGB_MRT2 0x00000004
  2732. #define A6XX_RB_SRGB_CNTL_SRGB_MRT3 0x00000008
  2733. #define A6XX_RB_SRGB_CNTL_SRGB_MRT4 0x00000010
  2734. #define A6XX_RB_SRGB_CNTL_SRGB_MRT5 0x00000020
  2735. #define A6XX_RB_SRGB_CNTL_SRGB_MRT6 0x00000040
  2736. #define A6XX_RB_SRGB_CNTL_SRGB_MRT7 0x00000080
  2737. #define REG_A6XX_RB_SAMPLE_CNTL 0x00008810
  2738. #define A6XX_RB_SAMPLE_CNTL_PER_SAMP_MODE 0x00000001
  2739. #define REG_A6XX_RB_UNKNOWN_8811 0x00008811
  2740. #define REG_A6XX_RB_UNKNOWN_8818 0x00008818
  2741. #define REG_A6XX_RB_UNKNOWN_8819 0x00008819
  2742. #define REG_A6XX_RB_UNKNOWN_881A 0x0000881a
  2743. #define REG_A6XX_RB_UNKNOWN_881B 0x0000881b
  2744. #define REG_A6XX_RB_UNKNOWN_881C 0x0000881c
  2745. #define REG_A6XX_RB_UNKNOWN_881D 0x0000881d
  2746. #define REG_A6XX_RB_UNKNOWN_881E 0x0000881e
  2747. static inline uint32_t REG_A6XX_RB_MRT(uint32_t i0) { return 0x00008820 + 0x8*i0; }
  2748. static inline uint32_t REG_A6XX_RB_MRT_CONTROL(uint32_t i0) { return 0x00008820 + 0x8*i0; }
  2749. #define A6XX_RB_MRT_CONTROL_BLEND 0x00000001
  2750. #define A6XX_RB_MRT_CONTROL_BLEND2 0x00000002
  2751. #define A6XX_RB_MRT_CONTROL_ROP_ENABLE 0x00000004
  2752. #define A6XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000078
  2753. #define A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 3
  2754. static inline uint32_t A6XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
  2755. {
  2756. return ((val) << A6XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A6XX_RB_MRT_CONTROL_ROP_CODE__MASK;
  2757. }
  2758. #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x00000780
  2759. #define A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 7
  2760. static inline uint32_t A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  2761. {
  2762. return ((val) << A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A6XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  2763. }
  2764. static inline uint32_t REG_A6XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x00008821 + 0x8*i0; }
  2765. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  2766. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  2767. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  2768. {
  2769. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  2770. }
  2771. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  2772. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  2773. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  2774. {
  2775. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  2776. }
  2777. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  2778. #define A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  2779. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  2780. {
  2781. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  2782. }
  2783. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  2784. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  2785. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  2786. {
  2787. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  2788. }
  2789. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  2790. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  2791. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  2792. {
  2793. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  2794. }
  2795. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  2796. #define A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  2797. static inline uint32_t A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  2798. {
  2799. return ((val) << A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A6XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  2800. }
  2801. static inline uint32_t REG_A6XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x00008822 + 0x8*i0; }
  2802. #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x000000ff
  2803. #define A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  2804. static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a6xx_format val)
  2805. {
  2806. return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  2807. }
  2808. #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x00000300
  2809. #define A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 8
  2810. static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a6xx_tile_mode val)
  2811. {
  2812. return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
  2813. }
  2814. #define A6XX_RB_MRT_BUF_INFO_UNK10__MASK 0x00000400
  2815. #define A6XX_RB_MRT_BUF_INFO_UNK10__SHIFT 10
  2816. static inline uint32_t A6XX_RB_MRT_BUF_INFO_UNK10(uint32_t val)
  2817. {
  2818. return ((val) << A6XX_RB_MRT_BUF_INFO_UNK10__SHIFT) & A6XX_RB_MRT_BUF_INFO_UNK10__MASK;
  2819. }
  2820. #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00006000
  2821. #define A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 13
  2822. static inline uint32_t A6XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  2823. {
  2824. return ((val) << A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  2825. }
  2826. static inline uint32_t REG_A6XX_RB_MRT_PITCH(uint32_t i0) { return 0x00008823 + 0x8*i0; }
  2827. #define A6XX_RB_MRT_PITCH__MASK 0x0000ffff
  2828. #define A6XX_RB_MRT_PITCH__SHIFT 0
  2829. static inline uint32_t A6XX_RB_MRT_PITCH(uint32_t val)
  2830. {
  2831. return ((val >> 6) << A6XX_RB_MRT_PITCH__SHIFT) & A6XX_RB_MRT_PITCH__MASK;
  2832. }
  2833. static inline uint32_t REG_A6XX_RB_MRT_ARRAY_PITCH(uint32_t i0) { return 0x00008824 + 0x8*i0; }
  2834. #define A6XX_RB_MRT_ARRAY_PITCH__MASK 0x1fffffff
  2835. #define A6XX_RB_MRT_ARRAY_PITCH__SHIFT 0
  2836. static inline uint32_t A6XX_RB_MRT_ARRAY_PITCH(uint32_t val)
  2837. {
  2838. return ((val >> 6) << A6XX_RB_MRT_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_ARRAY_PITCH__MASK;
  2839. }
  2840. static inline uint32_t REG_A6XX_RB_MRT_BASE(uint32_t i0) { return 0x00008825 + 0x8*i0; }
  2841. #define A6XX_RB_MRT_BASE__MASK 0xffffffff
  2842. #define A6XX_RB_MRT_BASE__SHIFT 0
  2843. static inline uint32_t A6XX_RB_MRT_BASE(uint32_t val)
  2844. {
  2845. return ((val) << A6XX_RB_MRT_BASE__SHIFT) & A6XX_RB_MRT_BASE__MASK;
  2846. }
  2847. static inline uint32_t REG_A6XX_RB_MRT_BASE_GMEM(uint32_t i0) { return 0x00008827 + 0x8*i0; }
  2848. #define A6XX_RB_MRT_BASE_GMEM__MASK 0xfffff000
  2849. #define A6XX_RB_MRT_BASE_GMEM__SHIFT 12
  2850. static inline uint32_t A6XX_RB_MRT_BASE_GMEM(uint32_t val)
  2851. {
  2852. return ((val >> 12) << A6XX_RB_MRT_BASE_GMEM__SHIFT) & A6XX_RB_MRT_BASE_GMEM__MASK;
  2853. }
  2854. #define REG_A6XX_RB_BLEND_RED_F32 0x00008860
  2855. #define A6XX_RB_BLEND_RED_F32__MASK 0xffffffff
  2856. #define A6XX_RB_BLEND_RED_F32__SHIFT 0
  2857. static inline uint32_t A6XX_RB_BLEND_RED_F32(float val)
  2858. {
  2859. return ((fui(val)) << A6XX_RB_BLEND_RED_F32__SHIFT) & A6XX_RB_BLEND_RED_F32__MASK;
  2860. }
  2861. #define REG_A6XX_RB_BLEND_GREEN_F32 0x00008861
  2862. #define A6XX_RB_BLEND_GREEN_F32__MASK 0xffffffff
  2863. #define A6XX_RB_BLEND_GREEN_F32__SHIFT 0
  2864. static inline uint32_t A6XX_RB_BLEND_GREEN_F32(float val)
  2865. {
  2866. return ((fui(val)) << A6XX_RB_BLEND_GREEN_F32__SHIFT) & A6XX_RB_BLEND_GREEN_F32__MASK;
  2867. }
  2868. #define REG_A6XX_RB_BLEND_BLUE_F32 0x00008862
  2869. #define A6XX_RB_BLEND_BLUE_F32__MASK 0xffffffff
  2870. #define A6XX_RB_BLEND_BLUE_F32__SHIFT 0
  2871. static inline uint32_t A6XX_RB_BLEND_BLUE_F32(float val)
  2872. {
  2873. return ((fui(val)) << A6XX_RB_BLEND_BLUE_F32__SHIFT) & A6XX_RB_BLEND_BLUE_F32__MASK;
  2874. }
  2875. #define REG_A6XX_RB_BLEND_ALPHA_F32 0x00008863
  2876. #define A6XX_RB_BLEND_ALPHA_F32__MASK 0xffffffff
  2877. #define A6XX_RB_BLEND_ALPHA_F32__SHIFT 0
  2878. static inline uint32_t A6XX_RB_BLEND_ALPHA_F32(float val)
  2879. {
  2880. return ((fui(val)) << A6XX_RB_BLEND_ALPHA_F32__SHIFT) & A6XX_RB_BLEND_ALPHA_F32__MASK;
  2881. }
  2882. #define REG_A6XX_RB_ALPHA_CONTROL 0x00008864
  2883. #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK 0x000000ff
  2884. #define A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT 0
  2885. static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_REF(uint32_t val)
  2886. {
  2887. return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_REF__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_REF__MASK;
  2888. }
  2889. #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST 0x00000100
  2890. #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK 0x00000e00
  2891. #define A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT 9
  2892. static inline uint32_t A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  2893. {
  2894. return ((val) << A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A6XX_RB_ALPHA_CONTROL_ALPHA_TEST_FUNC__MASK;
  2895. }
  2896. #define REG_A6XX_RB_BLEND_CNTL 0x00008865
  2897. #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
  2898. #define A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
  2899. static inline uint32_t A6XX_RB_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
  2900. {
  2901. return ((val) << A6XX_RB_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_RB_BLEND_CNTL_ENABLE_BLEND__MASK;
  2902. }
  2903. #define A6XX_RB_BLEND_CNTL_INDEPENDENT_BLEND 0x00000100
  2904. #define A6XX_RB_BLEND_CNTL_DUAL_COLOR_IN_ENABLE 0x00000200
  2905. #define A6XX_RB_BLEND_CNTL_ALPHA_TO_COVERAGE 0x00000400
  2906. #define A6XX_RB_BLEND_CNTL_ALPHA_TO_ONE 0x00000800
  2907. #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK 0xffff0000
  2908. #define A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT 16
  2909. static inline uint32_t A6XX_RB_BLEND_CNTL_SAMPLE_MASK(uint32_t val)
  2910. {
  2911. return ((val) << A6XX_RB_BLEND_CNTL_SAMPLE_MASK__SHIFT) & A6XX_RB_BLEND_CNTL_SAMPLE_MASK__MASK;
  2912. }
  2913. #define REG_A6XX_RB_DEPTH_PLANE_CNTL 0x00008870
  2914. #define A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__MASK 0x00000003
  2915. #define A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__SHIFT 0
  2916. static inline uint32_t A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE(enum a6xx_ztest_mode val)
  2917. {
  2918. return ((val) << A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__SHIFT) & A6XX_RB_DEPTH_PLANE_CNTL_Z_MODE__MASK;
  2919. }
  2920. #define REG_A6XX_RB_DEPTH_CNTL 0x00008871
  2921. #define A6XX_RB_DEPTH_CNTL_Z_TEST_ENABLE 0x00000001
  2922. #define A6XX_RB_DEPTH_CNTL_Z_WRITE_ENABLE 0x00000002
  2923. #define A6XX_RB_DEPTH_CNTL_ZFUNC__MASK 0x0000001c
  2924. #define A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT 2
  2925. static inline uint32_t A6XX_RB_DEPTH_CNTL_ZFUNC(enum adreno_compare_func val)
  2926. {
  2927. return ((val) << A6XX_RB_DEPTH_CNTL_ZFUNC__SHIFT) & A6XX_RB_DEPTH_CNTL_ZFUNC__MASK;
  2928. }
  2929. #define A6XX_RB_DEPTH_CNTL_Z_CLAMP_ENABLE 0x00000020
  2930. #define A6XX_RB_DEPTH_CNTL_Z_READ_ENABLE 0x00000040
  2931. #define A6XX_RB_DEPTH_CNTL_Z_BOUNDS_ENABLE 0x00000080
  2932. #define REG_A6XX_RB_DEPTH_BUFFER_INFO 0x00008872
  2933. #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK 0x00000007
  2934. #define A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT 0
  2935. static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT(enum a6xx_depth_format val)
  2936. {
  2937. return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_DEPTH_FORMAT__MASK;
  2938. }
  2939. #define A6XX_RB_DEPTH_BUFFER_INFO_UNK3__MASK 0x00000018
  2940. #define A6XX_RB_DEPTH_BUFFER_INFO_UNK3__SHIFT 3
  2941. static inline uint32_t A6XX_RB_DEPTH_BUFFER_INFO_UNK3(uint32_t val)
  2942. {
  2943. return ((val) << A6XX_RB_DEPTH_BUFFER_INFO_UNK3__SHIFT) & A6XX_RB_DEPTH_BUFFER_INFO_UNK3__MASK;
  2944. }
  2945. #define REG_A6XX_RB_DEPTH_BUFFER_PITCH 0x00008873
  2946. #define A6XX_RB_DEPTH_BUFFER_PITCH__MASK 0x00003fff
  2947. #define A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT 0
  2948. static inline uint32_t A6XX_RB_DEPTH_BUFFER_PITCH(uint32_t val)
  2949. {
  2950. return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_PITCH__MASK;
  2951. }
  2952. #define REG_A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH 0x00008874
  2953. #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK 0x0fffffff
  2954. #define A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT 0
  2955. static inline uint32_t A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH(uint32_t val)
  2956. {
  2957. return ((val >> 6) << A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_BUFFER_ARRAY_PITCH__MASK;
  2958. }
  2959. #define REG_A6XX_RB_DEPTH_BUFFER_BASE 0x00008875
  2960. #define A6XX_RB_DEPTH_BUFFER_BASE__MASK 0xffffffff
  2961. #define A6XX_RB_DEPTH_BUFFER_BASE__SHIFT 0
  2962. static inline uint32_t A6XX_RB_DEPTH_BUFFER_BASE(uint32_t val)
  2963. {
  2964. return ((val) << A6XX_RB_DEPTH_BUFFER_BASE__SHIFT) & A6XX_RB_DEPTH_BUFFER_BASE__MASK;
  2965. }
  2966. #define REG_A6XX_RB_DEPTH_BUFFER_BASE_GMEM 0x00008877
  2967. #define A6XX_RB_DEPTH_BUFFER_BASE_GMEM__MASK 0xfffff000
  2968. #define A6XX_RB_DEPTH_BUFFER_BASE_GMEM__SHIFT 12
  2969. static inline uint32_t A6XX_RB_DEPTH_BUFFER_BASE_GMEM(uint32_t val)
  2970. {
  2971. return ((val >> 12) << A6XX_RB_DEPTH_BUFFER_BASE_GMEM__SHIFT) & A6XX_RB_DEPTH_BUFFER_BASE_GMEM__MASK;
  2972. }
  2973. #define REG_A6XX_RB_Z_BOUNDS_MIN 0x00008878
  2974. #define A6XX_RB_Z_BOUNDS_MIN__MASK 0xffffffff
  2975. #define A6XX_RB_Z_BOUNDS_MIN__SHIFT 0
  2976. static inline uint32_t A6XX_RB_Z_BOUNDS_MIN(float val)
  2977. {
  2978. return ((fui(val)) << A6XX_RB_Z_BOUNDS_MIN__SHIFT) & A6XX_RB_Z_BOUNDS_MIN__MASK;
  2979. }
  2980. #define REG_A6XX_RB_Z_BOUNDS_MAX 0x00008879
  2981. #define A6XX_RB_Z_BOUNDS_MAX__MASK 0xffffffff
  2982. #define A6XX_RB_Z_BOUNDS_MAX__SHIFT 0
  2983. static inline uint32_t A6XX_RB_Z_BOUNDS_MAX(float val)
  2984. {
  2985. return ((fui(val)) << A6XX_RB_Z_BOUNDS_MAX__SHIFT) & A6XX_RB_Z_BOUNDS_MAX__MASK;
  2986. }
  2987. #define REG_A6XX_RB_STENCIL_CONTROL 0x00008880
  2988. #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  2989. #define A6XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
  2990. #define A6XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
  2991. #define A6XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  2992. #define A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  2993. static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  2994. {
  2995. return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC__MASK;
  2996. }
  2997. #define A6XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  2998. #define A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  2999. static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  3000. {
  3001. return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL__MASK;
  3002. }
  3003. #define A6XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  3004. #define A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  3005. static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  3006. {
  3007. return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  3008. }
  3009. #define A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  3010. #define A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  3011. static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  3012. {
  3013. return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  3014. }
  3015. #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  3016. #define A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  3017. static inline uint32_t A6XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  3018. {
  3019. return ((val) << A6XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  3020. }
  3021. #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  3022. #define A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  3023. static inline uint32_t A6XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  3024. {
  3025. return ((val) << A6XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  3026. }
  3027. #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  3028. #define A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  3029. static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  3030. {
  3031. return ((val) << A6XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  3032. }
  3033. #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  3034. #define A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  3035. static inline uint32_t A6XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  3036. {
  3037. return ((val) << A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A6XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  3038. }
  3039. #define REG_A6XX_RB_STENCIL_INFO 0x00008881
  3040. #define A6XX_RB_STENCIL_INFO_SEPARATE_STENCIL 0x00000001
  3041. #define A6XX_RB_STENCIL_INFO_UNK1 0x00000002
  3042. #define REG_A6XX_RB_STENCIL_BUFFER_PITCH 0x00008882
  3043. #define A6XX_RB_STENCIL_BUFFER_PITCH__MASK 0x00000fff
  3044. #define A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT 0
  3045. static inline uint32_t A6XX_RB_STENCIL_BUFFER_PITCH(uint32_t val)
  3046. {
  3047. return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_PITCH__MASK;
  3048. }
  3049. #define REG_A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH 0x00008883
  3050. #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK 0x00ffffff
  3051. #define A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT 0
  3052. static inline uint32_t A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH(uint32_t val)
  3053. {
  3054. return ((val >> 6) << A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_RB_STENCIL_BUFFER_ARRAY_PITCH__MASK;
  3055. }
  3056. #define REG_A6XX_RB_STENCIL_BUFFER_BASE 0x00008884
  3057. #define A6XX_RB_STENCIL_BUFFER_BASE__MASK 0xffffffff
  3058. #define A6XX_RB_STENCIL_BUFFER_BASE__SHIFT 0
  3059. static inline uint32_t A6XX_RB_STENCIL_BUFFER_BASE(uint32_t val)
  3060. {
  3061. return ((val) << A6XX_RB_STENCIL_BUFFER_BASE__SHIFT) & A6XX_RB_STENCIL_BUFFER_BASE__MASK;
  3062. }
  3063. #define REG_A6XX_RB_STENCIL_BUFFER_BASE_GMEM 0x00008886
  3064. #define A6XX_RB_STENCIL_BUFFER_BASE_GMEM__MASK 0xfffff000
  3065. #define A6XX_RB_STENCIL_BUFFER_BASE_GMEM__SHIFT 12
  3066. static inline uint32_t A6XX_RB_STENCIL_BUFFER_BASE_GMEM(uint32_t val)
  3067. {
  3068. return ((val >> 12) << A6XX_RB_STENCIL_BUFFER_BASE_GMEM__SHIFT) & A6XX_RB_STENCIL_BUFFER_BASE_GMEM__MASK;
  3069. }
  3070. #define REG_A6XX_RB_STENCILREF 0x00008887
  3071. #define A6XX_RB_STENCILREF_REF__MASK 0x000000ff
  3072. #define A6XX_RB_STENCILREF_REF__SHIFT 0
  3073. static inline uint32_t A6XX_RB_STENCILREF_REF(uint32_t val)
  3074. {
  3075. return ((val) << A6XX_RB_STENCILREF_REF__SHIFT) & A6XX_RB_STENCILREF_REF__MASK;
  3076. }
  3077. #define A6XX_RB_STENCILREF_BFREF__MASK 0x0000ff00
  3078. #define A6XX_RB_STENCILREF_BFREF__SHIFT 8
  3079. static inline uint32_t A6XX_RB_STENCILREF_BFREF(uint32_t val)
  3080. {
  3081. return ((val) << A6XX_RB_STENCILREF_BFREF__SHIFT) & A6XX_RB_STENCILREF_BFREF__MASK;
  3082. }
  3083. #define REG_A6XX_RB_STENCILMASK 0x00008888
  3084. #define A6XX_RB_STENCILMASK_MASK__MASK 0x000000ff
  3085. #define A6XX_RB_STENCILMASK_MASK__SHIFT 0
  3086. static inline uint32_t A6XX_RB_STENCILMASK_MASK(uint32_t val)
  3087. {
  3088. return ((val) << A6XX_RB_STENCILMASK_MASK__SHIFT) & A6XX_RB_STENCILMASK_MASK__MASK;
  3089. }
  3090. #define A6XX_RB_STENCILMASK_BFMASK__MASK 0x0000ff00
  3091. #define A6XX_RB_STENCILMASK_BFMASK__SHIFT 8
  3092. static inline uint32_t A6XX_RB_STENCILMASK_BFMASK(uint32_t val)
  3093. {
  3094. return ((val) << A6XX_RB_STENCILMASK_BFMASK__SHIFT) & A6XX_RB_STENCILMASK_BFMASK__MASK;
  3095. }
  3096. #define REG_A6XX_RB_STENCILWRMASK 0x00008889
  3097. #define A6XX_RB_STENCILWRMASK_WRMASK__MASK 0x000000ff
  3098. #define A6XX_RB_STENCILWRMASK_WRMASK__SHIFT 0
  3099. static inline uint32_t A6XX_RB_STENCILWRMASK_WRMASK(uint32_t val)
  3100. {
  3101. return ((val) << A6XX_RB_STENCILWRMASK_WRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_WRMASK__MASK;
  3102. }
  3103. #define A6XX_RB_STENCILWRMASK_BFWRMASK__MASK 0x0000ff00
  3104. #define A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT 8
  3105. static inline uint32_t A6XX_RB_STENCILWRMASK_BFWRMASK(uint32_t val)
  3106. {
  3107. return ((val) << A6XX_RB_STENCILWRMASK_BFWRMASK__SHIFT) & A6XX_RB_STENCILWRMASK_BFWRMASK__MASK;
  3108. }
  3109. #define REG_A6XX_RB_WINDOW_OFFSET 0x00008890
  3110. #define A6XX_RB_WINDOW_OFFSET_X__MASK 0x00003fff
  3111. #define A6XX_RB_WINDOW_OFFSET_X__SHIFT 0
  3112. static inline uint32_t A6XX_RB_WINDOW_OFFSET_X(uint32_t val)
  3113. {
  3114. return ((val) << A6XX_RB_WINDOW_OFFSET_X__SHIFT) & A6XX_RB_WINDOW_OFFSET_X__MASK;
  3115. }
  3116. #define A6XX_RB_WINDOW_OFFSET_Y__MASK 0x3fff0000
  3117. #define A6XX_RB_WINDOW_OFFSET_Y__SHIFT 16
  3118. static inline uint32_t A6XX_RB_WINDOW_OFFSET_Y(uint32_t val)
  3119. {
  3120. return ((val) << A6XX_RB_WINDOW_OFFSET_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET_Y__MASK;
  3121. }
  3122. #define REG_A6XX_RB_SAMPLE_COUNT_CONTROL 0x00008891
  3123. #define A6XX_RB_SAMPLE_COUNT_CONTROL_UNK0 0x00000001
  3124. #define A6XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
  3125. #define REG_A6XX_RB_LRZ_CNTL 0x00008898
  3126. #define A6XX_RB_LRZ_CNTL_ENABLE 0x00000001
  3127. #define REG_A6XX_RB_Z_CLAMP_MIN 0x000088c0
  3128. #define A6XX_RB_Z_CLAMP_MIN__MASK 0xffffffff
  3129. #define A6XX_RB_Z_CLAMP_MIN__SHIFT 0
  3130. static inline uint32_t A6XX_RB_Z_CLAMP_MIN(float val)
  3131. {
  3132. return ((fui(val)) << A6XX_RB_Z_CLAMP_MIN__SHIFT) & A6XX_RB_Z_CLAMP_MIN__MASK;
  3133. }
  3134. #define REG_A6XX_RB_Z_CLAMP_MAX 0x000088c1
  3135. #define A6XX_RB_Z_CLAMP_MAX__MASK 0xffffffff
  3136. #define A6XX_RB_Z_CLAMP_MAX__SHIFT 0
  3137. static inline uint32_t A6XX_RB_Z_CLAMP_MAX(float val)
  3138. {
  3139. return ((fui(val)) << A6XX_RB_Z_CLAMP_MAX__SHIFT) & A6XX_RB_Z_CLAMP_MAX__MASK;
  3140. }
  3141. #define REG_A6XX_RB_UNKNOWN_88D0 0x000088d0
  3142. #define A6XX_RB_UNKNOWN_88D0_UNK0__MASK 0x00001fff
  3143. #define A6XX_RB_UNKNOWN_88D0_UNK0__SHIFT 0
  3144. static inline uint32_t A6XX_RB_UNKNOWN_88D0_UNK0(uint32_t val)
  3145. {
  3146. return ((val) << A6XX_RB_UNKNOWN_88D0_UNK0__SHIFT) & A6XX_RB_UNKNOWN_88D0_UNK0__MASK;
  3147. }
  3148. #define A6XX_RB_UNKNOWN_88D0_UNK16__MASK 0x07ff0000
  3149. #define A6XX_RB_UNKNOWN_88D0_UNK16__SHIFT 16
  3150. static inline uint32_t A6XX_RB_UNKNOWN_88D0_UNK16(uint32_t val)
  3151. {
  3152. return ((val) << A6XX_RB_UNKNOWN_88D0_UNK16__SHIFT) & A6XX_RB_UNKNOWN_88D0_UNK16__MASK;
  3153. }
  3154. #define REG_A6XX_RB_BLIT_SCISSOR_TL 0x000088d1
  3155. #define A6XX_RB_BLIT_SCISSOR_TL_X__MASK 0x00003fff
  3156. #define A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT 0
  3157. static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_X(uint32_t val)
  3158. {
  3159. return ((val) << A6XX_RB_BLIT_SCISSOR_TL_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_X__MASK;
  3160. }
  3161. #define A6XX_RB_BLIT_SCISSOR_TL_Y__MASK 0x3fff0000
  3162. #define A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT 16
  3163. static inline uint32_t A6XX_RB_BLIT_SCISSOR_TL_Y(uint32_t val)
  3164. {
  3165. return ((val) << A6XX_RB_BLIT_SCISSOR_TL_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_TL_Y__MASK;
  3166. }
  3167. #define REG_A6XX_RB_BLIT_SCISSOR_BR 0x000088d2
  3168. #define A6XX_RB_BLIT_SCISSOR_BR_X__MASK 0x00003fff
  3169. #define A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT 0
  3170. static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_X(uint32_t val)
  3171. {
  3172. return ((val) << A6XX_RB_BLIT_SCISSOR_BR_X__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_X__MASK;
  3173. }
  3174. #define A6XX_RB_BLIT_SCISSOR_BR_Y__MASK 0x3fff0000
  3175. #define A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT 16
  3176. static inline uint32_t A6XX_RB_BLIT_SCISSOR_BR_Y(uint32_t val)
  3177. {
  3178. return ((val) << A6XX_RB_BLIT_SCISSOR_BR_Y__SHIFT) & A6XX_RB_BLIT_SCISSOR_BR_Y__MASK;
  3179. }
  3180. #define REG_A6XX_RB_BIN_CONTROL2 0x000088d3
  3181. #define A6XX_RB_BIN_CONTROL2_BINW__MASK 0x0000003f
  3182. #define A6XX_RB_BIN_CONTROL2_BINW__SHIFT 0
  3183. static inline uint32_t A6XX_RB_BIN_CONTROL2_BINW(uint32_t val)
  3184. {
  3185. return ((val >> 5) << A6XX_RB_BIN_CONTROL2_BINW__SHIFT) & A6XX_RB_BIN_CONTROL2_BINW__MASK;
  3186. }
  3187. #define A6XX_RB_BIN_CONTROL2_BINH__MASK 0x00007f00
  3188. #define A6XX_RB_BIN_CONTROL2_BINH__SHIFT 8
  3189. static inline uint32_t A6XX_RB_BIN_CONTROL2_BINH(uint32_t val)
  3190. {
  3191. return ((val >> 4) << A6XX_RB_BIN_CONTROL2_BINH__SHIFT) & A6XX_RB_BIN_CONTROL2_BINH__MASK;
  3192. }
  3193. #define REG_A6XX_RB_WINDOW_OFFSET2 0x000088d4
  3194. #define A6XX_RB_WINDOW_OFFSET2_X__MASK 0x00003fff
  3195. #define A6XX_RB_WINDOW_OFFSET2_X__SHIFT 0
  3196. static inline uint32_t A6XX_RB_WINDOW_OFFSET2_X(uint32_t val)
  3197. {
  3198. return ((val) << A6XX_RB_WINDOW_OFFSET2_X__SHIFT) & A6XX_RB_WINDOW_OFFSET2_X__MASK;
  3199. }
  3200. #define A6XX_RB_WINDOW_OFFSET2_Y__MASK 0x3fff0000
  3201. #define A6XX_RB_WINDOW_OFFSET2_Y__SHIFT 16
  3202. static inline uint32_t A6XX_RB_WINDOW_OFFSET2_Y(uint32_t val)
  3203. {
  3204. return ((val) << A6XX_RB_WINDOW_OFFSET2_Y__SHIFT) & A6XX_RB_WINDOW_OFFSET2_Y__MASK;
  3205. }
  3206. #define REG_A6XX_RB_MSAA_CNTL 0x000088d5
  3207. #define A6XX_RB_MSAA_CNTL_SAMPLES__MASK 0x00000018
  3208. #define A6XX_RB_MSAA_CNTL_SAMPLES__SHIFT 3
  3209. static inline uint32_t A6XX_RB_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  3210. {
  3211. return ((val) << A6XX_RB_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_RB_MSAA_CNTL_SAMPLES__MASK;
  3212. }
  3213. #define REG_A6XX_RB_BLIT_BASE_GMEM 0x000088d6
  3214. #define A6XX_RB_BLIT_BASE_GMEM__MASK 0xfffff000
  3215. #define A6XX_RB_BLIT_BASE_GMEM__SHIFT 12
  3216. static inline uint32_t A6XX_RB_BLIT_BASE_GMEM(uint32_t val)
  3217. {
  3218. return ((val >> 12) << A6XX_RB_BLIT_BASE_GMEM__SHIFT) & A6XX_RB_BLIT_BASE_GMEM__MASK;
  3219. }
  3220. #define REG_A6XX_RB_BLIT_DST_INFO 0x000088d7
  3221. #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK 0x00000003
  3222. #define A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT 0
  3223. static inline uint32_t A6XX_RB_BLIT_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
  3224. {
  3225. return ((val) << A6XX_RB_BLIT_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_BLIT_DST_INFO_TILE_MODE__MASK;
  3226. }
  3227. #define A6XX_RB_BLIT_DST_INFO_FLAGS 0x00000004
  3228. #define A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK 0x00000018
  3229. #define A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT 3
  3230. static inline uint32_t A6XX_RB_BLIT_DST_INFO_SAMPLES(enum a3xx_msaa_samples val)
  3231. {
  3232. return ((val) << A6XX_RB_BLIT_DST_INFO_SAMPLES__SHIFT) & A6XX_RB_BLIT_DST_INFO_SAMPLES__MASK;
  3233. }
  3234. #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK 0x00000060
  3235. #define A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT 5
  3236. static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  3237. {
  3238. return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_SWAP__MASK;
  3239. }
  3240. #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK 0x00007f80
  3241. #define A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT 7
  3242. static inline uint32_t A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT(enum a6xx_format val)
  3243. {
  3244. return ((val) << A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_BLIT_DST_INFO_COLOR_FORMAT__MASK;
  3245. }
  3246. #define A6XX_RB_BLIT_DST_INFO_UNK15 0x00008000
  3247. #define REG_A6XX_RB_BLIT_DST 0x000088d8
  3248. #define A6XX_RB_BLIT_DST__MASK 0xffffffff
  3249. #define A6XX_RB_BLIT_DST__SHIFT 0
  3250. static inline uint32_t A6XX_RB_BLIT_DST(uint32_t val)
  3251. {
  3252. return ((val) << A6XX_RB_BLIT_DST__SHIFT) & A6XX_RB_BLIT_DST__MASK;
  3253. }
  3254. #define REG_A6XX_RB_BLIT_DST_PITCH 0x000088da
  3255. #define A6XX_RB_BLIT_DST_PITCH__MASK 0x0000ffff
  3256. #define A6XX_RB_BLIT_DST_PITCH__SHIFT 0
  3257. static inline uint32_t A6XX_RB_BLIT_DST_PITCH(uint32_t val)
  3258. {
  3259. return ((val >> 6) << A6XX_RB_BLIT_DST_PITCH__SHIFT) & A6XX_RB_BLIT_DST_PITCH__MASK;
  3260. }
  3261. #define REG_A6XX_RB_BLIT_DST_ARRAY_PITCH 0x000088db
  3262. #define A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK 0x1fffffff
  3263. #define A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT 0
  3264. static inline uint32_t A6XX_RB_BLIT_DST_ARRAY_PITCH(uint32_t val)
  3265. {
  3266. return ((val >> 6) << A6XX_RB_BLIT_DST_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_DST_ARRAY_PITCH__MASK;
  3267. }
  3268. #define REG_A6XX_RB_BLIT_FLAG_DST 0x000088dc
  3269. #define A6XX_RB_BLIT_FLAG_DST__MASK 0xffffffff
  3270. #define A6XX_RB_BLIT_FLAG_DST__SHIFT 0
  3271. static inline uint32_t A6XX_RB_BLIT_FLAG_DST(uint32_t val)
  3272. {
  3273. return ((val) << A6XX_RB_BLIT_FLAG_DST__SHIFT) & A6XX_RB_BLIT_FLAG_DST__MASK;
  3274. }
  3275. #define REG_A6XX_RB_BLIT_FLAG_DST_PITCH 0x000088de
  3276. #define A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__MASK 0x000007ff
  3277. #define A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__SHIFT 0
  3278. static inline uint32_t A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH(uint32_t val)
  3279. {
  3280. return ((val >> 6) << A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__SHIFT) & A6XX_RB_BLIT_FLAG_DST_PITCH_PITCH__MASK;
  3281. }
  3282. #define A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__MASK 0x0ffff800
  3283. #define A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__SHIFT 11
  3284. static inline uint32_t A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH(uint32_t val)
  3285. {
  3286. return ((val >> 7) << A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_BLIT_FLAG_DST_PITCH_ARRAY_PITCH__MASK;
  3287. }
  3288. #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW0 0x000088df
  3289. #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW1 0x000088e0
  3290. #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW2 0x000088e1
  3291. #define REG_A6XX_RB_BLIT_CLEAR_COLOR_DW3 0x000088e2
  3292. #define REG_A6XX_RB_BLIT_INFO 0x000088e3
  3293. #define A6XX_RB_BLIT_INFO_UNK0 0x00000001
  3294. #define A6XX_RB_BLIT_INFO_GMEM 0x00000002
  3295. #define A6XX_RB_BLIT_INFO_SAMPLE_0 0x00000004
  3296. #define A6XX_RB_BLIT_INFO_DEPTH 0x00000008
  3297. #define A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK 0x000000f0
  3298. #define A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT 4
  3299. static inline uint32_t A6XX_RB_BLIT_INFO_CLEAR_MASK(uint32_t val)
  3300. {
  3301. return ((val) << A6XX_RB_BLIT_INFO_CLEAR_MASK__SHIFT) & A6XX_RB_BLIT_INFO_CLEAR_MASK__MASK;
  3302. }
  3303. #define A6XX_RB_BLIT_INFO_UNK8__MASK 0x00000300
  3304. #define A6XX_RB_BLIT_INFO_UNK8__SHIFT 8
  3305. static inline uint32_t A6XX_RB_BLIT_INFO_UNK8(uint32_t val)
  3306. {
  3307. return ((val) << A6XX_RB_BLIT_INFO_UNK8__SHIFT) & A6XX_RB_BLIT_INFO_UNK8__MASK;
  3308. }
  3309. #define A6XX_RB_BLIT_INFO_UNK12__MASK 0x0000f000
  3310. #define A6XX_RB_BLIT_INFO_UNK12__SHIFT 12
  3311. static inline uint32_t A6XX_RB_BLIT_INFO_UNK12(uint32_t val)
  3312. {
  3313. return ((val) << A6XX_RB_BLIT_INFO_UNK12__SHIFT) & A6XX_RB_BLIT_INFO_UNK12__MASK;
  3314. }
  3315. #define REG_A6XX_RB_UNKNOWN_88F0 0x000088f0
  3316. #define REG_A6XX_RB_UNK_FLAG_BUFFER_BASE 0x000088f1
  3317. #define A6XX_RB_UNK_FLAG_BUFFER_BASE__MASK 0xffffffff
  3318. #define A6XX_RB_UNK_FLAG_BUFFER_BASE__SHIFT 0
  3319. static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_BASE(uint32_t val)
  3320. {
  3321. return ((val) << A6XX_RB_UNK_FLAG_BUFFER_BASE__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_BASE__MASK;
  3322. }
  3323. #define REG_A6XX_RB_UNK_FLAG_BUFFER_PITCH 0x000088f3
  3324. #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff
  3325. #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
  3326. static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
  3327. {
  3328. return ((val >> 6) << A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_PITCH_PITCH__MASK;
  3329. }
  3330. #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x00fff800
  3331. #define A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
  3332. static inline uint32_t A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
  3333. {
  3334. return ((val >> 7) << A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_UNK_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
  3335. }
  3336. #define REG_A6XX_RB_UNKNOWN_88F4 0x000088f4
  3337. #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_BASE 0x00008900
  3338. #define A6XX_RB_DEPTH_FLAG_BUFFER_BASE__MASK 0xffffffff
  3339. #define A6XX_RB_DEPTH_FLAG_BUFFER_BASE__SHIFT 0
  3340. static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_BASE(uint32_t val)
  3341. {
  3342. return ((val) << A6XX_RB_DEPTH_FLAG_BUFFER_BASE__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_BASE__MASK;
  3343. }
  3344. #define REG_A6XX_RB_DEPTH_FLAG_BUFFER_PITCH 0x00008902
  3345. #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__MASK 0x0000007f
  3346. #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
  3347. static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
  3348. {
  3349. return ((val >> 6) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_PITCH__MASK;
  3350. }
  3351. #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__MASK 0x00000700
  3352. #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__SHIFT 8
  3353. static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8(uint32_t val)
  3354. {
  3355. return ((val) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_UNK8__MASK;
  3356. }
  3357. #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x0ffff800
  3358. #define A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
  3359. static inline uint32_t A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
  3360. {
  3361. return ((val >> 7) << A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_DEPTH_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
  3362. }
  3363. static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER(uint32_t i0) { return 0x00008903 + 0x3*i0; }
  3364. static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_ADDR(uint32_t i0) { return 0x00008903 + 0x3*i0; }
  3365. #define A6XX_RB_MRT_FLAG_BUFFER_ADDR__MASK 0xffffffff
  3366. #define A6XX_RB_MRT_FLAG_BUFFER_ADDR__SHIFT 0
  3367. static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_ADDR(uint32_t val)
  3368. {
  3369. return ((val) << A6XX_RB_MRT_FLAG_BUFFER_ADDR__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_ADDR__MASK;
  3370. }
  3371. static inline uint32_t REG_A6XX_RB_MRT_FLAG_BUFFER_PITCH(uint32_t i0) { return 0x00008905 + 0x3*i0; }
  3372. #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK 0x000007ff
  3373. #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT 0
  3374. static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH(uint32_t val)
  3375. {
  3376. return ((val >> 6) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_PITCH__MASK;
  3377. }
  3378. #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK 0x1ffff800
  3379. #define A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT 11
  3380. static inline uint32_t A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH(uint32_t val)
  3381. {
  3382. return ((val >> 7) << A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__SHIFT) & A6XX_RB_MRT_FLAG_BUFFER_PITCH_ARRAY_PITCH__MASK;
  3383. }
  3384. #define REG_A6XX_RB_SAMPLE_COUNT_ADDR 0x00008927
  3385. #define A6XX_RB_SAMPLE_COUNT_ADDR__MASK 0xffffffff
  3386. #define A6XX_RB_SAMPLE_COUNT_ADDR__SHIFT 0
  3387. static inline uint32_t A6XX_RB_SAMPLE_COUNT_ADDR(uint32_t val)
  3388. {
  3389. return ((val) << A6XX_RB_SAMPLE_COUNT_ADDR__SHIFT) & A6XX_RB_SAMPLE_COUNT_ADDR__MASK;
  3390. }
  3391. #define REG_A6XX_RB_UNKNOWN_8A00 0x00008a00
  3392. #define REG_A6XX_RB_UNKNOWN_8A10 0x00008a10
  3393. #define REG_A6XX_RB_UNKNOWN_8A20 0x00008a20
  3394. #define REG_A6XX_RB_UNKNOWN_8A30 0x00008a30
  3395. #define REG_A6XX_RB_2D_BLIT_CNTL 0x00008c00
  3396. #define A6XX_RB_2D_BLIT_CNTL_ROTATE__MASK 0x00000007
  3397. #define A6XX_RB_2D_BLIT_CNTL_ROTATE__SHIFT 0
  3398. static inline uint32_t A6XX_RB_2D_BLIT_CNTL_ROTATE(enum a6xx_rotation val)
  3399. {
  3400. return ((val) << A6XX_RB_2D_BLIT_CNTL_ROTATE__SHIFT) & A6XX_RB_2D_BLIT_CNTL_ROTATE__MASK;
  3401. }
  3402. #define A6XX_RB_2D_BLIT_CNTL_OVERWRITEEN 0x00000008
  3403. #define A6XX_RB_2D_BLIT_CNTL_UNK4__MASK 0x00000070
  3404. #define A6XX_RB_2D_BLIT_CNTL_UNK4__SHIFT 4
  3405. static inline uint32_t A6XX_RB_2D_BLIT_CNTL_UNK4(uint32_t val)
  3406. {
  3407. return ((val) << A6XX_RB_2D_BLIT_CNTL_UNK4__SHIFT) & A6XX_RB_2D_BLIT_CNTL_UNK4__MASK;
  3408. }
  3409. #define A6XX_RB_2D_BLIT_CNTL_SOLID_COLOR 0x00000080
  3410. #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK 0x0000ff00
  3411. #define A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT 8
  3412. static inline uint32_t A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT(enum a6xx_format val)
  3413. {
  3414. return ((val) << A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_COLOR_FORMAT__MASK;
  3415. }
  3416. #define A6XX_RB_2D_BLIT_CNTL_SCISSOR 0x00010000
  3417. #define A6XX_RB_2D_BLIT_CNTL_UNK17__MASK 0x00060000
  3418. #define A6XX_RB_2D_BLIT_CNTL_UNK17__SHIFT 17
  3419. static inline uint32_t A6XX_RB_2D_BLIT_CNTL_UNK17(uint32_t val)
  3420. {
  3421. return ((val) << A6XX_RB_2D_BLIT_CNTL_UNK17__SHIFT) & A6XX_RB_2D_BLIT_CNTL_UNK17__MASK;
  3422. }
  3423. #define A6XX_RB_2D_BLIT_CNTL_D24S8 0x00080000
  3424. #define A6XX_RB_2D_BLIT_CNTL_MASK__MASK 0x00f00000
  3425. #define A6XX_RB_2D_BLIT_CNTL_MASK__SHIFT 20
  3426. static inline uint32_t A6XX_RB_2D_BLIT_CNTL_MASK(uint32_t val)
  3427. {
  3428. return ((val) << A6XX_RB_2D_BLIT_CNTL_MASK__SHIFT) & A6XX_RB_2D_BLIT_CNTL_MASK__MASK;
  3429. }
  3430. #define A6XX_RB_2D_BLIT_CNTL_IFMT__MASK 0x1f000000
  3431. #define A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT 24
  3432. static inline uint32_t A6XX_RB_2D_BLIT_CNTL_IFMT(enum a6xx_2d_ifmt val)
  3433. {
  3434. return ((val) << A6XX_RB_2D_BLIT_CNTL_IFMT__SHIFT) & A6XX_RB_2D_BLIT_CNTL_IFMT__MASK;
  3435. }
  3436. #define A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__MASK 0x20000000
  3437. #define A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__SHIFT 29
  3438. static inline uint32_t A6XX_RB_2D_BLIT_CNTL_RASTER_MODE(enum a6xx_raster_mode val)
  3439. {
  3440. return ((val) << A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__SHIFT) & A6XX_RB_2D_BLIT_CNTL_RASTER_MODE__MASK;
  3441. }
  3442. #define REG_A6XX_RB_2D_UNKNOWN_8C01 0x00008c01
  3443. #define REG_A6XX_RB_2D_DST_INFO 0x00008c17
  3444. #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK 0x000000ff
  3445. #define A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT 0
  3446. static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_FORMAT(enum a6xx_format val)
  3447. {
  3448. return ((val) << A6XX_RB_2D_DST_INFO_COLOR_FORMAT__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_FORMAT__MASK;
  3449. }
  3450. #define A6XX_RB_2D_DST_INFO_TILE_MODE__MASK 0x00000300
  3451. #define A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT 8
  3452. static inline uint32_t A6XX_RB_2D_DST_INFO_TILE_MODE(enum a6xx_tile_mode val)
  3453. {
  3454. return ((val) << A6XX_RB_2D_DST_INFO_TILE_MODE__SHIFT) & A6XX_RB_2D_DST_INFO_TILE_MODE__MASK;
  3455. }
  3456. #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK 0x00000c00
  3457. #define A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT 10
  3458. static inline uint32_t A6XX_RB_2D_DST_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  3459. {
  3460. return ((val) << A6XX_RB_2D_DST_INFO_COLOR_SWAP__SHIFT) & A6XX_RB_2D_DST_INFO_COLOR_SWAP__MASK;
  3461. }
  3462. #define A6XX_RB_2D_DST_INFO_FLAGS 0x00001000
  3463. #define A6XX_RB_2D_DST_INFO_SRGB 0x00002000
  3464. #define A6XX_RB_2D_DST_INFO_SAMPLES__MASK 0x0000c000
  3465. #define A6XX_RB_2D_DST_INFO_SAMPLES__SHIFT 14
  3466. static inline uint32_t A6XX_RB_2D_DST_INFO_SAMPLES(enum a3xx_msaa_samples val)
  3467. {
  3468. return ((val) << A6XX_RB_2D_DST_INFO_SAMPLES__SHIFT) & A6XX_RB_2D_DST_INFO_SAMPLES__MASK;
  3469. }
  3470. #define A6XX_RB_2D_DST_INFO_FILTER 0x00010000
  3471. #define A6XX_RB_2D_DST_INFO_UNK17 0x00020000
  3472. #define A6XX_RB_2D_DST_INFO_SAMPLES_AVERAGE 0x00040000
  3473. #define A6XX_RB_2D_DST_INFO_UNK19 0x00080000
  3474. #define A6XX_RB_2D_DST_INFO_UNK20 0x00100000
  3475. #define A6XX_RB_2D_DST_INFO_UNK21 0x00200000
  3476. #define A6XX_RB_2D_DST_INFO_UNK22 0x00400000
  3477. #define A6XX_RB_2D_DST_INFO_UNK23__MASK 0x07800000
  3478. #define A6XX_RB_2D_DST_INFO_UNK23__SHIFT 23
  3479. static inline uint32_t A6XX_RB_2D_DST_INFO_UNK23(uint32_t val)
  3480. {
  3481. return ((val) << A6XX_RB_2D_DST_INFO_UNK23__SHIFT) & A6XX_RB_2D_DST_INFO_UNK23__MASK;
  3482. }
  3483. #define A6XX_RB_2D_DST_INFO_UNK28 0x10000000
  3484. #define REG_A6XX_RB_2D_DST 0x00008c18
  3485. #define A6XX_RB_2D_DST__MASK 0xffffffff
  3486. #define A6XX_RB_2D_DST__SHIFT 0
  3487. static inline uint32_t A6XX_RB_2D_DST(uint32_t val)
  3488. {
  3489. return ((val) << A6XX_RB_2D_DST__SHIFT) & A6XX_RB_2D_DST__MASK;
  3490. }
  3491. #define REG_A6XX_RB_2D_DST_PITCH 0x00008c1a
  3492. #define A6XX_RB_2D_DST_PITCH__MASK 0x0000ffff
  3493. #define A6XX_RB_2D_DST_PITCH__SHIFT 0
  3494. static inline uint32_t A6XX_RB_2D_DST_PITCH(uint32_t val)
  3495. {
  3496. return ((val >> 6) << A6XX_RB_2D_DST_PITCH__SHIFT) & A6XX_RB_2D_DST_PITCH__MASK;
  3497. }
  3498. #define REG_A6XX_RB_2D_DST_PLANE1 0x00008c1b
  3499. #define A6XX_RB_2D_DST_PLANE1__MASK 0xffffffff
  3500. #define A6XX_RB_2D_DST_PLANE1__SHIFT 0
  3501. static inline uint32_t A6XX_RB_2D_DST_PLANE1(uint32_t val)
  3502. {
  3503. return ((val) << A6XX_RB_2D_DST_PLANE1__SHIFT) & A6XX_RB_2D_DST_PLANE1__MASK;
  3504. }
  3505. #define REG_A6XX_RB_2D_DST_PLANE_PITCH 0x00008c1d
  3506. #define A6XX_RB_2D_DST_PLANE_PITCH__MASK 0x0000ffff
  3507. #define A6XX_RB_2D_DST_PLANE_PITCH__SHIFT 0
  3508. static inline uint32_t A6XX_RB_2D_DST_PLANE_PITCH(uint32_t val)
  3509. {
  3510. return ((val >> 6) << A6XX_RB_2D_DST_PLANE_PITCH__SHIFT) & A6XX_RB_2D_DST_PLANE_PITCH__MASK;
  3511. }
  3512. #define REG_A6XX_RB_2D_DST_PLANE2 0x00008c1e
  3513. #define A6XX_RB_2D_DST_PLANE2__MASK 0xffffffff
  3514. #define A6XX_RB_2D_DST_PLANE2__SHIFT 0
  3515. static inline uint32_t A6XX_RB_2D_DST_PLANE2(uint32_t val)
  3516. {
  3517. return ((val) << A6XX_RB_2D_DST_PLANE2__SHIFT) & A6XX_RB_2D_DST_PLANE2__MASK;
  3518. }
  3519. #define REG_A6XX_RB_2D_DST_FLAGS 0x00008c20
  3520. #define A6XX_RB_2D_DST_FLAGS__MASK 0xffffffff
  3521. #define A6XX_RB_2D_DST_FLAGS__SHIFT 0
  3522. static inline uint32_t A6XX_RB_2D_DST_FLAGS(uint32_t val)
  3523. {
  3524. return ((val) << A6XX_RB_2D_DST_FLAGS__SHIFT) & A6XX_RB_2D_DST_FLAGS__MASK;
  3525. }
  3526. #define REG_A6XX_RB_2D_DST_FLAGS_PITCH 0x00008c22
  3527. #define A6XX_RB_2D_DST_FLAGS_PITCH__MASK 0x000000ff
  3528. #define A6XX_RB_2D_DST_FLAGS_PITCH__SHIFT 0
  3529. static inline uint32_t A6XX_RB_2D_DST_FLAGS_PITCH(uint32_t val)
  3530. {
  3531. return ((val >> 6) << A6XX_RB_2D_DST_FLAGS_PITCH__SHIFT) & A6XX_RB_2D_DST_FLAGS_PITCH__MASK;
  3532. }
  3533. #define REG_A6XX_RB_2D_DST_FLAGS_PLANE 0x00008c23
  3534. #define A6XX_RB_2D_DST_FLAGS_PLANE__MASK 0xffffffff
  3535. #define A6XX_RB_2D_DST_FLAGS_PLANE__SHIFT 0
  3536. static inline uint32_t A6XX_RB_2D_DST_FLAGS_PLANE(uint32_t val)
  3537. {
  3538. return ((val) << A6XX_RB_2D_DST_FLAGS_PLANE__SHIFT) & A6XX_RB_2D_DST_FLAGS_PLANE__MASK;
  3539. }
  3540. #define REG_A6XX_RB_2D_DST_FLAGS_PLANE_PITCH 0x00008c25
  3541. #define A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__MASK 0x000000ff
  3542. #define A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__SHIFT 0
  3543. static inline uint32_t A6XX_RB_2D_DST_FLAGS_PLANE_PITCH(uint32_t val)
  3544. {
  3545. return ((val >> 6) << A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__SHIFT) & A6XX_RB_2D_DST_FLAGS_PLANE_PITCH__MASK;
  3546. }
  3547. #define REG_A6XX_RB_2D_SRC_SOLID_C0 0x00008c2c
  3548. #define REG_A6XX_RB_2D_SRC_SOLID_C1 0x00008c2d
  3549. #define REG_A6XX_RB_2D_SRC_SOLID_C2 0x00008c2e
  3550. #define REG_A6XX_RB_2D_SRC_SOLID_C3 0x00008c2f
  3551. #define REG_A6XX_RB_UNKNOWN_8E01 0x00008e01
  3552. #define REG_A6XX_RB_UNKNOWN_8E04 0x00008e04
  3553. #define REG_A6XX_RB_ADDR_MODE_CNTL 0x00008e05
  3554. #define REG_A6XX_RB_CCU_CNTL 0x00008e07
  3555. #define A6XX_RB_CCU_CNTL_COLOR_OFFSET__MASK 0xff800000
  3556. #define A6XX_RB_CCU_CNTL_COLOR_OFFSET__SHIFT 23
  3557. static inline uint32_t A6XX_RB_CCU_CNTL_COLOR_OFFSET(uint32_t val)
  3558. {
  3559. return ((val >> 12) << A6XX_RB_CCU_CNTL_COLOR_OFFSET__SHIFT) & A6XX_RB_CCU_CNTL_COLOR_OFFSET__MASK;
  3560. }
  3561. #define A6XX_RB_CCU_CNTL_DEPTH_OFFSET__MASK 0x001ff000
  3562. #define A6XX_RB_CCU_CNTL_DEPTH_OFFSET__SHIFT 12
  3563. static inline uint32_t A6XX_RB_CCU_CNTL_DEPTH_OFFSET(uint32_t val)
  3564. {
  3565. return ((val >> 12) << A6XX_RB_CCU_CNTL_DEPTH_OFFSET__SHIFT) & A6XX_RB_CCU_CNTL_DEPTH_OFFSET__MASK;
  3566. }
  3567. #define A6XX_RB_CCU_CNTL_GMEM 0x00400000
  3568. #define A6XX_RB_CCU_CNTL_UNK2 0x00000004
  3569. #define REG_A6XX_RB_NC_MODE_CNTL 0x00008e08
  3570. #define A6XX_RB_NC_MODE_CNTL_MODE 0x00000001
  3571. #define A6XX_RB_NC_MODE_CNTL_LOWER_BIT__MASK 0x00000006
  3572. #define A6XX_RB_NC_MODE_CNTL_LOWER_BIT__SHIFT 1
  3573. static inline uint32_t A6XX_RB_NC_MODE_CNTL_LOWER_BIT(uint32_t val)
  3574. {
  3575. return ((val) << A6XX_RB_NC_MODE_CNTL_LOWER_BIT__SHIFT) & A6XX_RB_NC_MODE_CNTL_LOWER_BIT__MASK;
  3576. }
  3577. #define A6XX_RB_NC_MODE_CNTL_MIN_ACCESS_LENGTH 0x00000008
  3578. #define A6XX_RB_NC_MODE_CNTL_AMSBC 0x00000010
  3579. #define A6XX_RB_NC_MODE_CNTL_UPPER_BIT__MASK 0x00000400
  3580. #define A6XX_RB_NC_MODE_CNTL_UPPER_BIT__SHIFT 10
  3581. static inline uint32_t A6XX_RB_NC_MODE_CNTL_UPPER_BIT(uint32_t val)
  3582. {
  3583. return ((val) << A6XX_RB_NC_MODE_CNTL_UPPER_BIT__SHIFT) & A6XX_RB_NC_MODE_CNTL_UPPER_BIT__MASK;
  3584. }
  3585. #define A6XX_RB_NC_MODE_CNTL_RGB565_PREDICATOR 0x00000800
  3586. #define A6XX_RB_NC_MODE_CNTL_UNK12__MASK 0x00003000
  3587. #define A6XX_RB_NC_MODE_CNTL_UNK12__SHIFT 12
  3588. static inline uint32_t A6XX_RB_NC_MODE_CNTL_UNK12(uint32_t val)
  3589. {
  3590. return ((val) << A6XX_RB_NC_MODE_CNTL_UNK12__SHIFT) & A6XX_RB_NC_MODE_CNTL_UNK12__MASK;
  3591. }
  3592. static inline uint32_t REG_A6XX_RB_PERFCTR_RB_SEL(uint32_t i0) { return 0x00008e10 + 0x1*i0; }
  3593. static inline uint32_t REG_A6XX_RB_PERFCTR_CCU_SEL(uint32_t i0) { return 0x00008e18 + 0x1*i0; }
  3594. #define REG_A6XX_RB_UNKNOWN_8E28 0x00008e28
  3595. static inline uint32_t REG_A6XX_RB_PERFCTR_CMP_SEL(uint32_t i0) { return 0x00008e2c + 0x1*i0; }
  3596. #define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_HOST 0x00008e3b
  3597. #define REG_A6XX_RB_RB_SUB_BLOCK_SEL_CNTL_CD 0x00008e3d
  3598. #define REG_A6XX_RB_CONTEXT_SWITCH_GMEM_SAVE_RESTORE 0x00008e50
  3599. #define REG_A6XX_RB_UNKNOWN_8E51 0x00008e51
  3600. #define A6XX_RB_UNKNOWN_8E51__MASK 0xffffffff
  3601. #define A6XX_RB_UNKNOWN_8E51__SHIFT 0
  3602. static inline uint32_t A6XX_RB_UNKNOWN_8E51(uint32_t val)
  3603. {
  3604. return ((val) << A6XX_RB_UNKNOWN_8E51__SHIFT) & A6XX_RB_UNKNOWN_8E51__MASK;
  3605. }
  3606. #define REG_A6XX_VPC_GS_PARAM 0x00009100
  3607. #define A6XX_VPC_GS_PARAM_LINELENGTHLOC__MASK 0x000000ff
  3608. #define A6XX_VPC_GS_PARAM_LINELENGTHLOC__SHIFT 0
  3609. static inline uint32_t A6XX_VPC_GS_PARAM_LINELENGTHLOC(uint32_t val)
  3610. {
  3611. return ((val) << A6XX_VPC_GS_PARAM_LINELENGTHLOC__SHIFT) & A6XX_VPC_GS_PARAM_LINELENGTHLOC__MASK;
  3612. }
  3613. #define REG_A6XX_VPC_VS_CLIP_CNTL 0x00009101
  3614. #define A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff
  3615. #define A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__SHIFT 0
  3616. static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK(uint32_t val)
  3617. {
  3618. return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_MASK__MASK;
  3619. }
  3620. #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00
  3621. #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8
  3622. static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)
  3623. {
  3624. return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK;
  3625. }
  3626. #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000
  3627. #define A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16
  3628. static inline uint32_t A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)
  3629. {
  3630. return ((val) << A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_VS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK;
  3631. }
  3632. #define REG_A6XX_VPC_GS_CLIP_CNTL 0x00009102
  3633. #define A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff
  3634. #define A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__SHIFT 0
  3635. static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK(uint32_t val)
  3636. {
  3637. return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_MASK__MASK;
  3638. }
  3639. #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00
  3640. #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8
  3641. static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)
  3642. {
  3643. return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK;
  3644. }
  3645. #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000
  3646. #define A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16
  3647. static inline uint32_t A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)
  3648. {
  3649. return ((val) << A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_GS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK;
  3650. }
  3651. #define REG_A6XX_VPC_DS_CLIP_CNTL 0x00009103
  3652. #define A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__MASK 0x000000ff
  3653. #define A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__SHIFT 0
  3654. static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK(uint32_t val)
  3655. {
  3656. return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_MASK__MASK;
  3657. }
  3658. #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK 0x0000ff00
  3659. #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT 8
  3660. static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC(uint32_t val)
  3661. {
  3662. return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_03_LOC__MASK;
  3663. }
  3664. #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK 0x00ff0000
  3665. #define A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT 16
  3666. static inline uint32_t A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC(uint32_t val)
  3667. {
  3668. return ((val) << A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__SHIFT) & A6XX_VPC_DS_CLIP_CNTL_CLIP_DIST_47_LOC__MASK;
  3669. }
  3670. #define REG_A6XX_VPC_VS_LAYER_CNTL 0x00009104
  3671. #define A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff
  3672. #define A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__SHIFT 0
  3673. static inline uint32_t A6XX_VPC_VS_LAYER_CNTL_LAYERLOC(uint32_t val)
  3674. {
  3675. return ((val) << A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_VS_LAYER_CNTL_LAYERLOC__MASK;
  3676. }
  3677. #define A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00
  3678. #define A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__SHIFT 8
  3679. static inline uint32_t A6XX_VPC_VS_LAYER_CNTL_VIEWLOC(uint32_t val)
  3680. {
  3681. return ((val) << A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_VS_LAYER_CNTL_VIEWLOC__MASK;
  3682. }
  3683. #define REG_A6XX_VPC_GS_LAYER_CNTL 0x00009105
  3684. #define A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff
  3685. #define A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__SHIFT 0
  3686. static inline uint32_t A6XX_VPC_GS_LAYER_CNTL_LAYERLOC(uint32_t val)
  3687. {
  3688. return ((val) << A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_GS_LAYER_CNTL_LAYERLOC__MASK;
  3689. }
  3690. #define A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00
  3691. #define A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__SHIFT 8
  3692. static inline uint32_t A6XX_VPC_GS_LAYER_CNTL_VIEWLOC(uint32_t val)
  3693. {
  3694. return ((val) << A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_GS_LAYER_CNTL_VIEWLOC__MASK;
  3695. }
  3696. #define REG_A6XX_VPC_DS_LAYER_CNTL 0x00009106
  3697. #define A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__MASK 0x000000ff
  3698. #define A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__SHIFT 0
  3699. static inline uint32_t A6XX_VPC_DS_LAYER_CNTL_LAYERLOC(uint32_t val)
  3700. {
  3701. return ((val) << A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__SHIFT) & A6XX_VPC_DS_LAYER_CNTL_LAYERLOC__MASK;
  3702. }
  3703. #define A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__MASK 0x0000ff00
  3704. #define A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__SHIFT 8
  3705. static inline uint32_t A6XX_VPC_DS_LAYER_CNTL_VIEWLOC(uint32_t val)
  3706. {
  3707. return ((val) << A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__SHIFT) & A6XX_VPC_DS_LAYER_CNTL_VIEWLOC__MASK;
  3708. }
  3709. #define REG_A6XX_VPC_UNKNOWN_9107 0x00009107
  3710. #define A6XX_VPC_UNKNOWN_9107_RASTER_DISCARD 0x00000001
  3711. #define A6XX_VPC_UNKNOWN_9107_UNK2 0x00000004
  3712. #define REG_A6XX_VPC_POLYGON_MODE 0x00009108
  3713. #define A6XX_VPC_POLYGON_MODE_MODE__MASK 0x00000003
  3714. #define A6XX_VPC_POLYGON_MODE_MODE__SHIFT 0
  3715. static inline uint32_t A6XX_VPC_POLYGON_MODE_MODE(enum a6xx_polygon_mode val)
  3716. {
  3717. return ((val) << A6XX_VPC_POLYGON_MODE_MODE__SHIFT) & A6XX_VPC_POLYGON_MODE_MODE__MASK;
  3718. }
  3719. static inline uint32_t REG_A6XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00009200 + 0x1*i0; }
  3720. static inline uint32_t REG_A6XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00009200 + 0x1*i0; }
  3721. static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00009208 + 0x1*i0; }
  3722. static inline uint32_t REG_A6XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00009208 + 0x1*i0; }
  3723. #define REG_A6XX_VPC_UNKNOWN_9210 0x00009210
  3724. #define REG_A6XX_VPC_UNKNOWN_9211 0x00009211
  3725. static inline uint32_t REG_A6XX_VPC_VAR(uint32_t i0) { return 0x00009212 + 0x1*i0; }
  3726. static inline uint32_t REG_A6XX_VPC_VAR_DISABLE(uint32_t i0) { return 0x00009212 + 0x1*i0; }
  3727. #define REG_A6XX_VPC_SO_CNTL 0x00009216
  3728. #define A6XX_VPC_SO_CNTL_ADDR__MASK 0x000000ff
  3729. #define A6XX_VPC_SO_CNTL_ADDR__SHIFT 0
  3730. static inline uint32_t A6XX_VPC_SO_CNTL_ADDR(uint32_t val)
  3731. {
  3732. return ((val) << A6XX_VPC_SO_CNTL_ADDR__SHIFT) & A6XX_VPC_SO_CNTL_ADDR__MASK;
  3733. }
  3734. #define A6XX_VPC_SO_CNTL_RESET 0x00010000
  3735. #define REG_A6XX_VPC_SO_PROG 0x00009217
  3736. #define A6XX_VPC_SO_PROG_A_BUF__MASK 0x00000003
  3737. #define A6XX_VPC_SO_PROG_A_BUF__SHIFT 0
  3738. static inline uint32_t A6XX_VPC_SO_PROG_A_BUF(uint32_t val)
  3739. {
  3740. return ((val) << A6XX_VPC_SO_PROG_A_BUF__SHIFT) & A6XX_VPC_SO_PROG_A_BUF__MASK;
  3741. }
  3742. #define A6XX_VPC_SO_PROG_A_OFF__MASK 0x000007fc
  3743. #define A6XX_VPC_SO_PROG_A_OFF__SHIFT 2
  3744. static inline uint32_t A6XX_VPC_SO_PROG_A_OFF(uint32_t val)
  3745. {
  3746. return ((val >> 2) << A6XX_VPC_SO_PROG_A_OFF__SHIFT) & A6XX_VPC_SO_PROG_A_OFF__MASK;
  3747. }
  3748. #define A6XX_VPC_SO_PROG_A_EN 0x00000800
  3749. #define A6XX_VPC_SO_PROG_B_BUF__MASK 0x00003000
  3750. #define A6XX_VPC_SO_PROG_B_BUF__SHIFT 12
  3751. static inline uint32_t A6XX_VPC_SO_PROG_B_BUF(uint32_t val)
  3752. {
  3753. return ((val) << A6XX_VPC_SO_PROG_B_BUF__SHIFT) & A6XX_VPC_SO_PROG_B_BUF__MASK;
  3754. }
  3755. #define A6XX_VPC_SO_PROG_B_OFF__MASK 0x007fc000
  3756. #define A6XX_VPC_SO_PROG_B_OFF__SHIFT 14
  3757. static inline uint32_t A6XX_VPC_SO_PROG_B_OFF(uint32_t val)
  3758. {
  3759. return ((val >> 2) << A6XX_VPC_SO_PROG_B_OFF__SHIFT) & A6XX_VPC_SO_PROG_B_OFF__MASK;
  3760. }
  3761. #define A6XX_VPC_SO_PROG_B_EN 0x00800000
  3762. #define REG_A6XX_VPC_SO_STREAM_COUNTS 0x00009218
  3763. #define A6XX_VPC_SO_STREAM_COUNTS__MASK 0xffffffff
  3764. #define A6XX_VPC_SO_STREAM_COUNTS__SHIFT 0
  3765. static inline uint32_t A6XX_VPC_SO_STREAM_COUNTS(uint32_t val)
  3766. {
  3767. return ((val) << A6XX_VPC_SO_STREAM_COUNTS__SHIFT) & A6XX_VPC_SO_STREAM_COUNTS__MASK;
  3768. }
  3769. static inline uint32_t REG_A6XX_VPC_SO(uint32_t i0) { return 0x0000921a + 0x7*i0; }
  3770. static inline uint32_t REG_A6XX_VPC_SO_BUFFER_BASE(uint32_t i0) { return 0x0000921a + 0x7*i0; }
  3771. #define A6XX_VPC_SO_BUFFER_BASE__MASK 0xffffffff
  3772. #define A6XX_VPC_SO_BUFFER_BASE__SHIFT 0
  3773. static inline uint32_t A6XX_VPC_SO_BUFFER_BASE(uint32_t val)
  3774. {
  3775. return ((val) << A6XX_VPC_SO_BUFFER_BASE__SHIFT) & A6XX_VPC_SO_BUFFER_BASE__MASK;
  3776. }
  3777. static inline uint32_t REG_A6XX_VPC_SO_BUFFER_SIZE(uint32_t i0) { return 0x0000921c + 0x7*i0; }
  3778. #define A6XX_VPC_SO_BUFFER_SIZE__MASK 0xfffffffc
  3779. #define A6XX_VPC_SO_BUFFER_SIZE__SHIFT 2
  3780. static inline uint32_t A6XX_VPC_SO_BUFFER_SIZE(uint32_t val)
  3781. {
  3782. return ((val >> 2) << A6XX_VPC_SO_BUFFER_SIZE__SHIFT) & A6XX_VPC_SO_BUFFER_SIZE__MASK;
  3783. }
  3784. static inline uint32_t REG_A6XX_VPC_SO_NCOMP(uint32_t i0) { return 0x0000921d + 0x7*i0; }
  3785. static inline uint32_t REG_A6XX_VPC_SO_BUFFER_OFFSET(uint32_t i0) { return 0x0000921e + 0x7*i0; }
  3786. #define A6XX_VPC_SO_BUFFER_OFFSET__MASK 0xfffffffc
  3787. #define A6XX_VPC_SO_BUFFER_OFFSET__SHIFT 2
  3788. static inline uint32_t A6XX_VPC_SO_BUFFER_OFFSET(uint32_t val)
  3789. {
  3790. return ((val >> 2) << A6XX_VPC_SO_BUFFER_OFFSET__SHIFT) & A6XX_VPC_SO_BUFFER_OFFSET__MASK;
  3791. }
  3792. static inline uint32_t REG_A6XX_VPC_SO_FLUSH_BASE(uint32_t i0) { return 0x0000921f + 0x7*i0; }
  3793. #define A6XX_VPC_SO_FLUSH_BASE__MASK 0xffffffff
  3794. #define A6XX_VPC_SO_FLUSH_BASE__SHIFT 0
  3795. static inline uint32_t A6XX_VPC_SO_FLUSH_BASE(uint32_t val)
  3796. {
  3797. return ((val) << A6XX_VPC_SO_FLUSH_BASE__SHIFT) & A6XX_VPC_SO_FLUSH_BASE__MASK;
  3798. }
  3799. #define REG_A6XX_VPC_POINT_COORD_INVERT 0x00009236
  3800. #define A6XX_VPC_POINT_COORD_INVERT_INVERT 0x00000001
  3801. #define REG_A6XX_VPC_UNKNOWN_9300 0x00009300
  3802. #define REG_A6XX_VPC_VS_PACK 0x00009301
  3803. #define A6XX_VPC_VS_PACK_STRIDE_IN_VPC__MASK 0x000000ff
  3804. #define A6XX_VPC_VS_PACK_STRIDE_IN_VPC__SHIFT 0
  3805. static inline uint32_t A6XX_VPC_VS_PACK_STRIDE_IN_VPC(uint32_t val)
  3806. {
  3807. return ((val) << A6XX_VPC_VS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_VS_PACK_STRIDE_IN_VPC__MASK;
  3808. }
  3809. #define A6XX_VPC_VS_PACK_POSITIONLOC__MASK 0x0000ff00
  3810. #define A6XX_VPC_VS_PACK_POSITIONLOC__SHIFT 8
  3811. static inline uint32_t A6XX_VPC_VS_PACK_POSITIONLOC(uint32_t val)
  3812. {
  3813. return ((val) << A6XX_VPC_VS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_VS_PACK_POSITIONLOC__MASK;
  3814. }
  3815. #define A6XX_VPC_VS_PACK_PSIZELOC__MASK 0x00ff0000
  3816. #define A6XX_VPC_VS_PACK_PSIZELOC__SHIFT 16
  3817. static inline uint32_t A6XX_VPC_VS_PACK_PSIZELOC(uint32_t val)
  3818. {
  3819. return ((val) << A6XX_VPC_VS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_VS_PACK_PSIZELOC__MASK;
  3820. }
  3821. #define A6XX_VPC_VS_PACK_EXTRAPOS__MASK 0x0f000000
  3822. #define A6XX_VPC_VS_PACK_EXTRAPOS__SHIFT 24
  3823. static inline uint32_t A6XX_VPC_VS_PACK_EXTRAPOS(uint32_t val)
  3824. {
  3825. return ((val) << A6XX_VPC_VS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_VS_PACK_EXTRAPOS__MASK;
  3826. }
  3827. #define REG_A6XX_VPC_GS_PACK 0x00009302
  3828. #define A6XX_VPC_GS_PACK_STRIDE_IN_VPC__MASK 0x000000ff
  3829. #define A6XX_VPC_GS_PACK_STRIDE_IN_VPC__SHIFT 0
  3830. static inline uint32_t A6XX_VPC_GS_PACK_STRIDE_IN_VPC(uint32_t val)
  3831. {
  3832. return ((val) << A6XX_VPC_GS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_GS_PACK_STRIDE_IN_VPC__MASK;
  3833. }
  3834. #define A6XX_VPC_GS_PACK_POSITIONLOC__MASK 0x0000ff00
  3835. #define A6XX_VPC_GS_PACK_POSITIONLOC__SHIFT 8
  3836. static inline uint32_t A6XX_VPC_GS_PACK_POSITIONLOC(uint32_t val)
  3837. {
  3838. return ((val) << A6XX_VPC_GS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_GS_PACK_POSITIONLOC__MASK;
  3839. }
  3840. #define A6XX_VPC_GS_PACK_PSIZELOC__MASK 0x00ff0000
  3841. #define A6XX_VPC_GS_PACK_PSIZELOC__SHIFT 16
  3842. static inline uint32_t A6XX_VPC_GS_PACK_PSIZELOC(uint32_t val)
  3843. {
  3844. return ((val) << A6XX_VPC_GS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_GS_PACK_PSIZELOC__MASK;
  3845. }
  3846. #define A6XX_VPC_GS_PACK_EXTRAPOS__MASK 0x0f000000
  3847. #define A6XX_VPC_GS_PACK_EXTRAPOS__SHIFT 24
  3848. static inline uint32_t A6XX_VPC_GS_PACK_EXTRAPOS(uint32_t val)
  3849. {
  3850. return ((val) << A6XX_VPC_GS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_GS_PACK_EXTRAPOS__MASK;
  3851. }
  3852. #define REG_A6XX_VPC_DS_PACK 0x00009303
  3853. #define A6XX_VPC_DS_PACK_STRIDE_IN_VPC__MASK 0x000000ff
  3854. #define A6XX_VPC_DS_PACK_STRIDE_IN_VPC__SHIFT 0
  3855. static inline uint32_t A6XX_VPC_DS_PACK_STRIDE_IN_VPC(uint32_t val)
  3856. {
  3857. return ((val) << A6XX_VPC_DS_PACK_STRIDE_IN_VPC__SHIFT) & A6XX_VPC_DS_PACK_STRIDE_IN_VPC__MASK;
  3858. }
  3859. #define A6XX_VPC_DS_PACK_POSITIONLOC__MASK 0x0000ff00
  3860. #define A6XX_VPC_DS_PACK_POSITIONLOC__SHIFT 8
  3861. static inline uint32_t A6XX_VPC_DS_PACK_POSITIONLOC(uint32_t val)
  3862. {
  3863. return ((val) << A6XX_VPC_DS_PACK_POSITIONLOC__SHIFT) & A6XX_VPC_DS_PACK_POSITIONLOC__MASK;
  3864. }
  3865. #define A6XX_VPC_DS_PACK_PSIZELOC__MASK 0x00ff0000
  3866. #define A6XX_VPC_DS_PACK_PSIZELOC__SHIFT 16
  3867. static inline uint32_t A6XX_VPC_DS_PACK_PSIZELOC(uint32_t val)
  3868. {
  3869. return ((val) << A6XX_VPC_DS_PACK_PSIZELOC__SHIFT) & A6XX_VPC_DS_PACK_PSIZELOC__MASK;
  3870. }
  3871. #define A6XX_VPC_DS_PACK_EXTRAPOS__MASK 0x0f000000
  3872. #define A6XX_VPC_DS_PACK_EXTRAPOS__SHIFT 24
  3873. static inline uint32_t A6XX_VPC_DS_PACK_EXTRAPOS(uint32_t val)
  3874. {
  3875. return ((val) << A6XX_VPC_DS_PACK_EXTRAPOS__SHIFT) & A6XX_VPC_DS_PACK_EXTRAPOS__MASK;
  3876. }
  3877. #define REG_A6XX_VPC_CNTL_0 0x00009304
  3878. #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK 0x000000ff
  3879. #define A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT 0
  3880. static inline uint32_t A6XX_VPC_CNTL_0_NUMNONPOSVAR(uint32_t val)
  3881. {
  3882. return ((val) << A6XX_VPC_CNTL_0_NUMNONPOSVAR__SHIFT) & A6XX_VPC_CNTL_0_NUMNONPOSVAR__MASK;
  3883. }
  3884. #define A6XX_VPC_CNTL_0_PRIMIDLOC__MASK 0x0000ff00
  3885. #define A6XX_VPC_CNTL_0_PRIMIDLOC__SHIFT 8
  3886. static inline uint32_t A6XX_VPC_CNTL_0_PRIMIDLOC(uint32_t val)
  3887. {
  3888. return ((val) << A6XX_VPC_CNTL_0_PRIMIDLOC__SHIFT) & A6XX_VPC_CNTL_0_PRIMIDLOC__MASK;
  3889. }
  3890. #define A6XX_VPC_CNTL_0_VARYING 0x00010000
  3891. #define A6XX_VPC_CNTL_0_VIEWIDLOC__MASK 0xff000000
  3892. #define A6XX_VPC_CNTL_0_VIEWIDLOC__SHIFT 24
  3893. static inline uint32_t A6XX_VPC_CNTL_0_VIEWIDLOC(uint32_t val)
  3894. {
  3895. return ((val) << A6XX_VPC_CNTL_0_VIEWIDLOC__SHIFT) & A6XX_VPC_CNTL_0_VIEWIDLOC__MASK;
  3896. }
  3897. #define REG_A6XX_VPC_SO_STREAM_CNTL 0x00009305
  3898. #define A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__MASK 0x00000007
  3899. #define A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__SHIFT 0
  3900. static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM(uint32_t val)
  3901. {
  3902. return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF0_STREAM__MASK;
  3903. }
  3904. #define A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__MASK 0x00000038
  3905. #define A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__SHIFT 3
  3906. static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM(uint32_t val)
  3907. {
  3908. return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF1_STREAM__MASK;
  3909. }
  3910. #define A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__MASK 0x000001c0
  3911. #define A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__SHIFT 6
  3912. static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM(uint32_t val)
  3913. {
  3914. return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF2_STREAM__MASK;
  3915. }
  3916. #define A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__MASK 0x00000e00
  3917. #define A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__SHIFT 9
  3918. static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM(uint32_t val)
  3919. {
  3920. return ((val) << A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_BUF3_STREAM__MASK;
  3921. }
  3922. #define A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__MASK 0x00078000
  3923. #define A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__SHIFT 15
  3924. static inline uint32_t A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE(uint32_t val)
  3925. {
  3926. return ((val) << A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__SHIFT) & A6XX_VPC_SO_STREAM_CNTL_STREAM_ENABLE__MASK;
  3927. }
  3928. #define REG_A6XX_VPC_SO_DISABLE 0x00009306
  3929. #define A6XX_VPC_SO_DISABLE_DISABLE 0x00000001
  3930. #define REG_A6XX_VPC_UNKNOWN_9600 0x00009600
  3931. #define REG_A6XX_VPC_ADDR_MODE_CNTL 0x00009601
  3932. #define REG_A6XX_VPC_UNKNOWN_9602 0x00009602
  3933. #define REG_A6XX_VPC_UNKNOWN_9603 0x00009603
  3934. static inline uint32_t REG_A6XX_VPC_PERFCTR_VPC_SEL(uint32_t i0) { return 0x00009604 + 0x1*i0; }
  3935. #define REG_A6XX_PC_TESS_NUM_VERTEX 0x00009800
  3936. #define REG_A6XX_PC_HS_INPUT_SIZE 0x00009801
  3937. #define A6XX_PC_HS_INPUT_SIZE_SIZE__MASK 0x000007ff
  3938. #define A6XX_PC_HS_INPUT_SIZE_SIZE__SHIFT 0
  3939. static inline uint32_t A6XX_PC_HS_INPUT_SIZE_SIZE(uint32_t val)
  3940. {
  3941. return ((val) << A6XX_PC_HS_INPUT_SIZE_SIZE__SHIFT) & A6XX_PC_HS_INPUT_SIZE_SIZE__MASK;
  3942. }
  3943. #define A6XX_PC_HS_INPUT_SIZE_UNK13__MASK 0x00002000
  3944. #define A6XX_PC_HS_INPUT_SIZE_UNK13__SHIFT 13
  3945. static inline uint32_t A6XX_PC_HS_INPUT_SIZE_UNK13(uint32_t val)
  3946. {
  3947. return ((val) << A6XX_PC_HS_INPUT_SIZE_UNK13__SHIFT) & A6XX_PC_HS_INPUT_SIZE_UNK13__MASK;
  3948. }
  3949. #define REG_A6XX_PC_TESS_CNTL 0x00009802
  3950. #define A6XX_PC_TESS_CNTL_SPACING__MASK 0x00000003
  3951. #define A6XX_PC_TESS_CNTL_SPACING__SHIFT 0
  3952. static inline uint32_t A6XX_PC_TESS_CNTL_SPACING(enum a6xx_tess_spacing val)
  3953. {
  3954. return ((val) << A6XX_PC_TESS_CNTL_SPACING__SHIFT) & A6XX_PC_TESS_CNTL_SPACING__MASK;
  3955. }
  3956. #define A6XX_PC_TESS_CNTL_OUTPUT__MASK 0x0000000c
  3957. #define A6XX_PC_TESS_CNTL_OUTPUT__SHIFT 2
  3958. static inline uint32_t A6XX_PC_TESS_CNTL_OUTPUT(enum a6xx_tess_output val)
  3959. {
  3960. return ((val) << A6XX_PC_TESS_CNTL_OUTPUT__SHIFT) & A6XX_PC_TESS_CNTL_OUTPUT__MASK;
  3961. }
  3962. #define REG_A6XX_PC_RESTART_INDEX 0x00009803
  3963. #define REG_A6XX_PC_MODE_CNTL 0x00009804
  3964. #define REG_A6XX_PC_POWER_CNTL 0x00009805
  3965. #define REG_A6XX_PC_PRIMID_PASSTHRU 0x00009806
  3966. #define REG_A6XX_PC_SO_STREAM_CNTL 0x00009808
  3967. #define A6XX_PC_SO_STREAM_CNTL_STREAM_ENABLE 0x00008000
  3968. #define REG_A6XX_PC_DGEN_SU_CONSERVATIVE_RAS_CNTL 0x0000980a
  3969. #define A6XX_PC_DGEN_SU_CONSERVATIVE_RAS_CNTL_CONSERVATIVERASEN 0x00000001
  3970. #define REG_A6XX_PC_DRAW_CMD 0x00009840
  3971. #define A6XX_PC_DRAW_CMD_STATE_ID__MASK 0x000000ff
  3972. #define A6XX_PC_DRAW_CMD_STATE_ID__SHIFT 0
  3973. static inline uint32_t A6XX_PC_DRAW_CMD_STATE_ID(uint32_t val)
  3974. {
  3975. return ((val) << A6XX_PC_DRAW_CMD_STATE_ID__SHIFT) & A6XX_PC_DRAW_CMD_STATE_ID__MASK;
  3976. }
  3977. #define REG_A6XX_PC_DISPATCH_CMD 0x00009841
  3978. #define A6XX_PC_DISPATCH_CMD_STATE_ID__MASK 0x000000ff
  3979. #define A6XX_PC_DISPATCH_CMD_STATE_ID__SHIFT 0
  3980. static inline uint32_t A6XX_PC_DISPATCH_CMD_STATE_ID(uint32_t val)
  3981. {
  3982. return ((val) << A6XX_PC_DISPATCH_CMD_STATE_ID__SHIFT) & A6XX_PC_DISPATCH_CMD_STATE_ID__MASK;
  3983. }
  3984. #define REG_A6XX_PC_EVENT_CMD 0x00009842
  3985. #define A6XX_PC_EVENT_CMD_STATE_ID__MASK 0x00ff0000
  3986. #define A6XX_PC_EVENT_CMD_STATE_ID__SHIFT 16
  3987. static inline uint32_t A6XX_PC_EVENT_CMD_STATE_ID(uint32_t val)
  3988. {
  3989. return ((val) << A6XX_PC_EVENT_CMD_STATE_ID__SHIFT) & A6XX_PC_EVENT_CMD_STATE_ID__MASK;
  3990. }
  3991. #define A6XX_PC_EVENT_CMD_EVENT__MASK 0x0000007f
  3992. #define A6XX_PC_EVENT_CMD_EVENT__SHIFT 0
  3993. static inline uint32_t A6XX_PC_EVENT_CMD_EVENT(enum vgt_event_type val)
  3994. {
  3995. return ((val) << A6XX_PC_EVENT_CMD_EVENT__SHIFT) & A6XX_PC_EVENT_CMD_EVENT__MASK;
  3996. }
  3997. #define REG_A6XX_PC_MARKER 0x00009880
  3998. #define REG_A6XX_PC_POLYGON_MODE 0x00009981
  3999. #define A6XX_PC_POLYGON_MODE_MODE__MASK 0x00000003
  4000. #define A6XX_PC_POLYGON_MODE_MODE__SHIFT 0
  4001. static inline uint32_t A6XX_PC_POLYGON_MODE_MODE(enum a6xx_polygon_mode val)
  4002. {
  4003. return ((val) << A6XX_PC_POLYGON_MODE_MODE__SHIFT) & A6XX_PC_POLYGON_MODE_MODE__MASK;
  4004. }
  4005. #define REG_A6XX_PC_RASTER_CNTL 0x00009980
  4006. #define A6XX_PC_RASTER_CNTL_STREAM__MASK 0x00000003
  4007. #define A6XX_PC_RASTER_CNTL_STREAM__SHIFT 0
  4008. static inline uint32_t A6XX_PC_RASTER_CNTL_STREAM(uint32_t val)
  4009. {
  4010. return ((val) << A6XX_PC_RASTER_CNTL_STREAM__SHIFT) & A6XX_PC_RASTER_CNTL_STREAM__MASK;
  4011. }
  4012. #define A6XX_PC_RASTER_CNTL_DISCARD 0x00000004
  4013. #define REG_A6XX_PC_PRIMITIVE_CNTL_0 0x00009b00
  4014. #define A6XX_PC_PRIMITIVE_CNTL_0_PRIMITIVE_RESTART 0x00000001
  4015. #define A6XX_PC_PRIMITIVE_CNTL_0_PROVOKING_VTX_LAST 0x00000002
  4016. #define A6XX_PC_PRIMITIVE_CNTL_0_TESS_UPPER_LEFT_DOMAIN_ORIGIN 0x00000004
  4017. #define A6XX_PC_PRIMITIVE_CNTL_0_UNK3 0x00000008
  4018. #define REG_A6XX_PC_VS_OUT_CNTL 0x00009b01
  4019. #define A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff
  4020. #define A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0
  4021. static inline uint32_t A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)
  4022. {
  4023. return ((val) << A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_VS_OUT_CNTL_STRIDE_IN_VPC__MASK;
  4024. }
  4025. #define A6XX_PC_VS_OUT_CNTL_PSIZE 0x00000100
  4026. #define A6XX_PC_VS_OUT_CNTL_LAYER 0x00000200
  4027. #define A6XX_PC_VS_OUT_CNTL_VIEW 0x00000400
  4028. #define A6XX_PC_VS_OUT_CNTL_PRIMITIVE_ID 0x00000800
  4029. #define A6XX_PC_VS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000
  4030. #define A6XX_PC_VS_OUT_CNTL_CLIP_MASK__SHIFT 16
  4031. static inline uint32_t A6XX_PC_VS_OUT_CNTL_CLIP_MASK(uint32_t val)
  4032. {
  4033. return ((val) << A6XX_PC_VS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_VS_OUT_CNTL_CLIP_MASK__MASK;
  4034. }
  4035. #define REG_A6XX_PC_GS_OUT_CNTL 0x00009b02
  4036. #define A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff
  4037. #define A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0
  4038. static inline uint32_t A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)
  4039. {
  4040. return ((val) << A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_GS_OUT_CNTL_STRIDE_IN_VPC__MASK;
  4041. }
  4042. #define A6XX_PC_GS_OUT_CNTL_PSIZE 0x00000100
  4043. #define A6XX_PC_GS_OUT_CNTL_LAYER 0x00000200
  4044. #define A6XX_PC_GS_OUT_CNTL_VIEW 0x00000400
  4045. #define A6XX_PC_GS_OUT_CNTL_PRIMITIVE_ID 0x00000800
  4046. #define A6XX_PC_GS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000
  4047. #define A6XX_PC_GS_OUT_CNTL_CLIP_MASK__SHIFT 16
  4048. static inline uint32_t A6XX_PC_GS_OUT_CNTL_CLIP_MASK(uint32_t val)
  4049. {
  4050. return ((val) << A6XX_PC_GS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_GS_OUT_CNTL_CLIP_MASK__MASK;
  4051. }
  4052. #define REG_A6XX_PC_HS_OUT_CNTL 0x00009b03
  4053. #define A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff
  4054. #define A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0
  4055. static inline uint32_t A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)
  4056. {
  4057. return ((val) << A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_HS_OUT_CNTL_STRIDE_IN_VPC__MASK;
  4058. }
  4059. #define A6XX_PC_HS_OUT_CNTL_PSIZE 0x00000100
  4060. #define A6XX_PC_HS_OUT_CNTL_LAYER 0x00000200
  4061. #define A6XX_PC_HS_OUT_CNTL_VIEW 0x00000400
  4062. #define A6XX_PC_HS_OUT_CNTL_PRIMITIVE_ID 0x00000800
  4063. #define A6XX_PC_HS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000
  4064. #define A6XX_PC_HS_OUT_CNTL_CLIP_MASK__SHIFT 16
  4065. static inline uint32_t A6XX_PC_HS_OUT_CNTL_CLIP_MASK(uint32_t val)
  4066. {
  4067. return ((val) << A6XX_PC_HS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_HS_OUT_CNTL_CLIP_MASK__MASK;
  4068. }
  4069. #define REG_A6XX_PC_DS_OUT_CNTL 0x00009b04
  4070. #define A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__MASK 0x000000ff
  4071. #define A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__SHIFT 0
  4072. static inline uint32_t A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC(uint32_t val)
  4073. {
  4074. return ((val) << A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__SHIFT) & A6XX_PC_DS_OUT_CNTL_STRIDE_IN_VPC__MASK;
  4075. }
  4076. #define A6XX_PC_DS_OUT_CNTL_PSIZE 0x00000100
  4077. #define A6XX_PC_DS_OUT_CNTL_LAYER 0x00000200
  4078. #define A6XX_PC_DS_OUT_CNTL_VIEW 0x00000400
  4079. #define A6XX_PC_DS_OUT_CNTL_PRIMITIVE_ID 0x00000800
  4080. #define A6XX_PC_DS_OUT_CNTL_CLIP_MASK__MASK 0x00ff0000
  4081. #define A6XX_PC_DS_OUT_CNTL_CLIP_MASK__SHIFT 16
  4082. static inline uint32_t A6XX_PC_DS_OUT_CNTL_CLIP_MASK(uint32_t val)
  4083. {
  4084. return ((val) << A6XX_PC_DS_OUT_CNTL_CLIP_MASK__SHIFT) & A6XX_PC_DS_OUT_CNTL_CLIP_MASK__MASK;
  4085. }
  4086. #define REG_A6XX_PC_PRIMITIVE_CNTL_5 0x00009b05
  4087. #define A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__MASK 0x000000ff
  4088. #define A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__SHIFT 0
  4089. static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT(uint32_t val)
  4090. {
  4091. return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_VERTICES_OUT__MASK;
  4092. }
  4093. #define A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__MASK 0x00007c00
  4094. #define A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__SHIFT 10
  4095. static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS(uint32_t val)
  4096. {
  4097. return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_INVOCATIONS__MASK;
  4098. }
  4099. #define A6XX_PC_PRIMITIVE_CNTL_5_LINELENGTHEN 0x00008000
  4100. #define A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__MASK 0x00030000
  4101. #define A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__SHIFT 16
  4102. static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT(enum a6xx_tess_output val)
  4103. {
  4104. return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_GS_OUTPUT__MASK;
  4105. }
  4106. #define A6XX_PC_PRIMITIVE_CNTL_5_UNK18__MASK 0x00040000
  4107. #define A6XX_PC_PRIMITIVE_CNTL_5_UNK18__SHIFT 18
  4108. static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_5_UNK18(uint32_t val)
  4109. {
  4110. return ((val) << A6XX_PC_PRIMITIVE_CNTL_5_UNK18__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_5_UNK18__MASK;
  4111. }
  4112. #define REG_A6XX_PC_PRIMITIVE_CNTL_6 0x00009b06
  4113. #define A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__MASK 0x000007ff
  4114. #define A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__SHIFT 0
  4115. static inline uint32_t A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC(uint32_t val)
  4116. {
  4117. return ((val) << A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__SHIFT) & A6XX_PC_PRIMITIVE_CNTL_6_STRIDE_IN_VPC__MASK;
  4118. }
  4119. #define REG_A6XX_PC_MULTIVIEW_CNTL 0x00009b07
  4120. #define A6XX_PC_MULTIVIEW_CNTL_ENABLE 0x00000001
  4121. #define A6XX_PC_MULTIVIEW_CNTL_DISABLEMULTIPOS 0x00000002
  4122. #define A6XX_PC_MULTIVIEW_CNTL_VIEWS__MASK 0x0000007c
  4123. #define A6XX_PC_MULTIVIEW_CNTL_VIEWS__SHIFT 2
  4124. static inline uint32_t A6XX_PC_MULTIVIEW_CNTL_VIEWS(uint32_t val)
  4125. {
  4126. return ((val) << A6XX_PC_MULTIVIEW_CNTL_VIEWS__SHIFT) & A6XX_PC_MULTIVIEW_CNTL_VIEWS__MASK;
  4127. }
  4128. #define REG_A6XX_PC_MULTIVIEW_MASK 0x00009b08
  4129. #define REG_A6XX_PC_2D_EVENT_CMD 0x00009c00
  4130. #define A6XX_PC_2D_EVENT_CMD_EVENT__MASK 0x0000007f
  4131. #define A6XX_PC_2D_EVENT_CMD_EVENT__SHIFT 0
  4132. static inline uint32_t A6XX_PC_2D_EVENT_CMD_EVENT(enum vgt_event_type val)
  4133. {
  4134. return ((val) << A6XX_PC_2D_EVENT_CMD_EVENT__SHIFT) & A6XX_PC_2D_EVENT_CMD_EVENT__MASK;
  4135. }
  4136. #define A6XX_PC_2D_EVENT_CMD_STATE_ID__MASK 0x0000ff00
  4137. #define A6XX_PC_2D_EVENT_CMD_STATE_ID__SHIFT 8
  4138. static inline uint32_t A6XX_PC_2D_EVENT_CMD_STATE_ID(uint32_t val)
  4139. {
  4140. return ((val) << A6XX_PC_2D_EVENT_CMD_STATE_ID__SHIFT) & A6XX_PC_2D_EVENT_CMD_STATE_ID__MASK;
  4141. }
  4142. #define REG_A6XX_PC_DBG_ECO_CNTL 0x00009e00
  4143. #define REG_A6XX_PC_ADDR_MODE_CNTL 0x00009e01
  4144. #define REG_A6XX_PC_DRAW_INDX_BASE 0x00009e04
  4145. #define REG_A6XX_PC_DRAW_FIRST_INDX 0x00009e06
  4146. #define REG_A6XX_PC_DRAW_MAX_INDICES 0x00009e07
  4147. #define REG_A6XX_PC_TESSFACTOR_ADDR 0x00009e08
  4148. #define A6XX_PC_TESSFACTOR_ADDR__MASK 0xffffffff
  4149. #define A6XX_PC_TESSFACTOR_ADDR__SHIFT 0
  4150. static inline uint32_t A6XX_PC_TESSFACTOR_ADDR(uint32_t val)
  4151. {
  4152. return ((val) << A6XX_PC_TESSFACTOR_ADDR__SHIFT) & A6XX_PC_TESSFACTOR_ADDR__MASK;
  4153. }
  4154. #define REG_A6XX_PC_DRAW_INITIATOR 0x00009e0b
  4155. #define A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
  4156. #define A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
  4157. static inline uint32_t A6XX_PC_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
  4158. {
  4159. return ((val) << A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A6XX_PC_DRAW_INITIATOR_PRIM_TYPE__MASK;
  4160. }
  4161. #define A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
  4162. #define A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
  4163. static inline uint32_t A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
  4164. {
  4165. return ((val) << A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A6XX_PC_DRAW_INITIATOR_SOURCE_SELECT__MASK;
  4166. }
  4167. #define A6XX_PC_DRAW_INITIATOR_VIS_CULL__MASK 0x00000300
  4168. #define A6XX_PC_DRAW_INITIATOR_VIS_CULL__SHIFT 8
  4169. static inline uint32_t A6XX_PC_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
  4170. {
  4171. return ((val) << A6XX_PC_DRAW_INITIATOR_VIS_CULL__SHIFT) & A6XX_PC_DRAW_INITIATOR_VIS_CULL__MASK;
  4172. }
  4173. #define A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000c00
  4174. #define A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__SHIFT 10
  4175. static inline uint32_t A6XX_PC_DRAW_INITIATOR_INDEX_SIZE(enum a4xx_index_size val)
  4176. {
  4177. return ((val) << A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A6XX_PC_DRAW_INITIATOR_INDEX_SIZE__MASK;
  4178. }
  4179. #define A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__MASK 0x00003000
  4180. #define A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__SHIFT 12
  4181. static inline uint32_t A6XX_PC_DRAW_INITIATOR_PATCH_TYPE(enum a6xx_patch_type val)
  4182. {
  4183. return ((val) << A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__SHIFT) & A6XX_PC_DRAW_INITIATOR_PATCH_TYPE__MASK;
  4184. }
  4185. #define A6XX_PC_DRAW_INITIATOR_GS_ENABLE 0x00010000
  4186. #define A6XX_PC_DRAW_INITIATOR_TESS_ENABLE 0x00020000
  4187. #define REG_A6XX_PC_DRAW_NUM_INSTANCES 0x00009e0c
  4188. #define REG_A6XX_PC_DRAW_NUM_INDICES 0x00009e0d
  4189. #define REG_A6XX_PC_VSTREAM_CONTROL 0x00009e11
  4190. #define A6XX_PC_VSTREAM_CONTROL_UNK0__MASK 0x0000ffff
  4191. #define A6XX_PC_VSTREAM_CONTROL_UNK0__SHIFT 0
  4192. static inline uint32_t A6XX_PC_VSTREAM_CONTROL_UNK0(uint32_t val)
  4193. {
  4194. return ((val) << A6XX_PC_VSTREAM_CONTROL_UNK0__SHIFT) & A6XX_PC_VSTREAM_CONTROL_UNK0__MASK;
  4195. }
  4196. #define A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__MASK 0x003f0000
  4197. #define A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__SHIFT 16
  4198. static inline uint32_t A6XX_PC_VSTREAM_CONTROL_VSC_SIZE(uint32_t val)
  4199. {
  4200. return ((val) << A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__SHIFT) & A6XX_PC_VSTREAM_CONTROL_VSC_SIZE__MASK;
  4201. }
  4202. #define A6XX_PC_VSTREAM_CONTROL_VSC_N__MASK 0x07c00000
  4203. #define A6XX_PC_VSTREAM_CONTROL_VSC_N__SHIFT 22
  4204. static inline uint32_t A6XX_PC_VSTREAM_CONTROL_VSC_N(uint32_t val)
  4205. {
  4206. return ((val) << A6XX_PC_VSTREAM_CONTROL_VSC_N__SHIFT) & A6XX_PC_VSTREAM_CONTROL_VSC_N__MASK;
  4207. }
  4208. #define REG_A6XX_PC_BIN_PRIM_STRM 0x00009e12
  4209. #define A6XX_PC_BIN_PRIM_STRM__MASK 0xffffffff
  4210. #define A6XX_PC_BIN_PRIM_STRM__SHIFT 0
  4211. static inline uint32_t A6XX_PC_BIN_PRIM_STRM(uint32_t val)
  4212. {
  4213. return ((val) << A6XX_PC_BIN_PRIM_STRM__SHIFT) & A6XX_PC_BIN_PRIM_STRM__MASK;
  4214. }
  4215. #define REG_A6XX_PC_BIN_DRAW_STRM 0x00009e14
  4216. #define A6XX_PC_BIN_DRAW_STRM__MASK 0xffffffff
  4217. #define A6XX_PC_BIN_DRAW_STRM__SHIFT 0
  4218. static inline uint32_t A6XX_PC_BIN_DRAW_STRM(uint32_t val)
  4219. {
  4220. return ((val) << A6XX_PC_BIN_DRAW_STRM__SHIFT) & A6XX_PC_BIN_DRAW_STRM__MASK;
  4221. }
  4222. #define REG_A6XX_PC_VISIBILITY_OVERRIDE 0x00009e1c
  4223. #define A6XX_PC_VISIBILITY_OVERRIDE_OVERRIDE 0x00000001
  4224. static inline uint32_t REG_A6XX_PC_PERFCTR_PC_SEL(uint32_t i0) { return 0x00009e34 + 0x1*i0; }
  4225. #define REG_A6XX_PC_UNKNOWN_9E72 0x00009e72
  4226. #define REG_A6XX_VFD_CONTROL_0 0x0000a000
  4227. #define A6XX_VFD_CONTROL_0_FETCH_CNT__MASK 0x0000003f
  4228. #define A6XX_VFD_CONTROL_0_FETCH_CNT__SHIFT 0
  4229. static inline uint32_t A6XX_VFD_CONTROL_0_FETCH_CNT(uint32_t val)
  4230. {
  4231. return ((val) << A6XX_VFD_CONTROL_0_FETCH_CNT__SHIFT) & A6XX_VFD_CONTROL_0_FETCH_CNT__MASK;
  4232. }
  4233. #define A6XX_VFD_CONTROL_0_DECODE_CNT__MASK 0x00003f00
  4234. #define A6XX_VFD_CONTROL_0_DECODE_CNT__SHIFT 8
  4235. static inline uint32_t A6XX_VFD_CONTROL_0_DECODE_CNT(uint32_t val)
  4236. {
  4237. return ((val) << A6XX_VFD_CONTROL_0_DECODE_CNT__SHIFT) & A6XX_VFD_CONTROL_0_DECODE_CNT__MASK;
  4238. }
  4239. #define REG_A6XX_VFD_CONTROL_1 0x0000a001
  4240. #define A6XX_VFD_CONTROL_1_REGID4VTX__MASK 0x000000ff
  4241. #define A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT 0
  4242. static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  4243. {
  4244. return ((val) << A6XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VTX__MASK;
  4245. }
  4246. #define A6XX_VFD_CONTROL_1_REGID4INST__MASK 0x0000ff00
  4247. #define A6XX_VFD_CONTROL_1_REGID4INST__SHIFT 8
  4248. static inline uint32_t A6XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  4249. {
  4250. return ((val) << A6XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A6XX_VFD_CONTROL_1_REGID4INST__MASK;
  4251. }
  4252. #define A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK 0x00ff0000
  4253. #define A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT 16
  4254. static inline uint32_t A6XX_VFD_CONTROL_1_REGID4PRIMID(uint32_t val)
  4255. {
  4256. return ((val) << A6XX_VFD_CONTROL_1_REGID4PRIMID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4PRIMID__MASK;
  4257. }
  4258. #define A6XX_VFD_CONTROL_1_REGID4VIEWID__MASK 0xff000000
  4259. #define A6XX_VFD_CONTROL_1_REGID4VIEWID__SHIFT 24
  4260. static inline uint32_t A6XX_VFD_CONTROL_1_REGID4VIEWID(uint32_t val)
  4261. {
  4262. return ((val) << A6XX_VFD_CONTROL_1_REGID4VIEWID__SHIFT) & A6XX_VFD_CONTROL_1_REGID4VIEWID__MASK;
  4263. }
  4264. #define REG_A6XX_VFD_CONTROL_2 0x0000a002
  4265. #define A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__MASK 0x000000ff
  4266. #define A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__SHIFT 0
  4267. static inline uint32_t A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID(uint32_t val)
  4268. {
  4269. return ((val) << A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_HSRELPATCHID__MASK;
  4270. }
  4271. #define A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__MASK 0x0000ff00
  4272. #define A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__SHIFT 8
  4273. static inline uint32_t A6XX_VFD_CONTROL_2_REGID_INVOCATIONID(uint32_t val)
  4274. {
  4275. return ((val) << A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__SHIFT) & A6XX_VFD_CONTROL_2_REGID_INVOCATIONID__MASK;
  4276. }
  4277. #define REG_A6XX_VFD_CONTROL_3 0x0000a003
  4278. #define A6XX_VFD_CONTROL_3_REGID_DSPRIMID__MASK 0x000000ff
  4279. #define A6XX_VFD_CONTROL_3_REGID_DSPRIMID__SHIFT 0
  4280. static inline uint32_t A6XX_VFD_CONTROL_3_REGID_DSPRIMID(uint32_t val)
  4281. {
  4282. return ((val) << A6XX_VFD_CONTROL_3_REGID_DSPRIMID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_DSPRIMID__MASK;
  4283. }
  4284. #define A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__MASK 0x0000ff00
  4285. #define A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__SHIFT 8
  4286. static inline uint32_t A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID(uint32_t val)
  4287. {
  4288. return ((val) << A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__SHIFT) & A6XX_VFD_CONTROL_3_REGID_DSRELPATCHID__MASK;
  4289. }
  4290. #define A6XX_VFD_CONTROL_3_REGID_TESSX__MASK 0x00ff0000
  4291. #define A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT 16
  4292. static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSX(uint32_t val)
  4293. {
  4294. return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSX__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSX__MASK;
  4295. }
  4296. #define A6XX_VFD_CONTROL_3_REGID_TESSY__MASK 0xff000000
  4297. #define A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT 24
  4298. static inline uint32_t A6XX_VFD_CONTROL_3_REGID_TESSY(uint32_t val)
  4299. {
  4300. return ((val) << A6XX_VFD_CONTROL_3_REGID_TESSY__SHIFT) & A6XX_VFD_CONTROL_3_REGID_TESSY__MASK;
  4301. }
  4302. #define REG_A6XX_VFD_CONTROL_4 0x0000a004
  4303. #define A6XX_VFD_CONTROL_4_UNK0__MASK 0x000000ff
  4304. #define A6XX_VFD_CONTROL_4_UNK0__SHIFT 0
  4305. static inline uint32_t A6XX_VFD_CONTROL_4_UNK0(uint32_t val)
  4306. {
  4307. return ((val) << A6XX_VFD_CONTROL_4_UNK0__SHIFT) & A6XX_VFD_CONTROL_4_UNK0__MASK;
  4308. }
  4309. #define REG_A6XX_VFD_CONTROL_5 0x0000a005
  4310. #define A6XX_VFD_CONTROL_5_REGID_GSHEADER__MASK 0x000000ff
  4311. #define A6XX_VFD_CONTROL_5_REGID_GSHEADER__SHIFT 0
  4312. static inline uint32_t A6XX_VFD_CONTROL_5_REGID_GSHEADER(uint32_t val)
  4313. {
  4314. return ((val) << A6XX_VFD_CONTROL_5_REGID_GSHEADER__SHIFT) & A6XX_VFD_CONTROL_5_REGID_GSHEADER__MASK;
  4315. }
  4316. #define A6XX_VFD_CONTROL_5_UNK8__MASK 0x0000ff00
  4317. #define A6XX_VFD_CONTROL_5_UNK8__SHIFT 8
  4318. static inline uint32_t A6XX_VFD_CONTROL_5_UNK8(uint32_t val)
  4319. {
  4320. return ((val) << A6XX_VFD_CONTROL_5_UNK8__SHIFT) & A6XX_VFD_CONTROL_5_UNK8__MASK;
  4321. }
  4322. #define REG_A6XX_VFD_CONTROL_6 0x0000a006
  4323. #define A6XX_VFD_CONTROL_6_PRIMID_PASSTHRU 0x00000001
  4324. #define REG_A6XX_VFD_MODE_CNTL 0x0000a007
  4325. #define A6XX_VFD_MODE_CNTL_RENDER_MODE__MASK 0x00000007
  4326. #define A6XX_VFD_MODE_CNTL_RENDER_MODE__SHIFT 0
  4327. static inline uint32_t A6XX_VFD_MODE_CNTL_RENDER_MODE(enum a6xx_render_mode val)
  4328. {
  4329. return ((val) << A6XX_VFD_MODE_CNTL_RENDER_MODE__SHIFT) & A6XX_VFD_MODE_CNTL_RENDER_MODE__MASK;
  4330. }
  4331. #define REG_A6XX_VFD_MULTIVIEW_CNTL 0x0000a008
  4332. #define A6XX_VFD_MULTIVIEW_CNTL_ENABLE 0x00000001
  4333. #define A6XX_VFD_MULTIVIEW_CNTL_DISABLEMULTIPOS 0x00000002
  4334. #define A6XX_VFD_MULTIVIEW_CNTL_VIEWS__MASK 0x0000007c
  4335. #define A6XX_VFD_MULTIVIEW_CNTL_VIEWS__SHIFT 2
  4336. static inline uint32_t A6XX_VFD_MULTIVIEW_CNTL_VIEWS(uint32_t val)
  4337. {
  4338. return ((val) << A6XX_VFD_MULTIVIEW_CNTL_VIEWS__SHIFT) & A6XX_VFD_MULTIVIEW_CNTL_VIEWS__MASK;
  4339. }
  4340. #define REG_A6XX_VFD_ADD_OFFSET 0x0000a009
  4341. #define A6XX_VFD_ADD_OFFSET_VERTEX 0x00000001
  4342. #define A6XX_VFD_ADD_OFFSET_INSTANCE 0x00000002
  4343. #define REG_A6XX_VFD_INDEX_OFFSET 0x0000a00e
  4344. #define REG_A6XX_VFD_INSTANCE_START_OFFSET 0x0000a00f
  4345. static inline uint32_t REG_A6XX_VFD_FETCH(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
  4346. static inline uint32_t REG_A6XX_VFD_FETCH_BASE(uint32_t i0) { return 0x0000a010 + 0x4*i0; }
  4347. #define A6XX_VFD_FETCH_BASE__MASK 0xffffffff
  4348. #define A6XX_VFD_FETCH_BASE__SHIFT 0
  4349. static inline uint32_t A6XX_VFD_FETCH_BASE(uint32_t val)
  4350. {
  4351. return ((val) << A6XX_VFD_FETCH_BASE__SHIFT) & A6XX_VFD_FETCH_BASE__MASK;
  4352. }
  4353. static inline uint32_t REG_A6XX_VFD_FETCH_SIZE(uint32_t i0) { return 0x0000a012 + 0x4*i0; }
  4354. static inline uint32_t REG_A6XX_VFD_FETCH_STRIDE(uint32_t i0) { return 0x0000a013 + 0x4*i0; }
  4355. static inline uint32_t REG_A6XX_VFD_DECODE(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
  4356. static inline uint32_t REG_A6XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x0000a090 + 0x2*i0; }
  4357. #define A6XX_VFD_DECODE_INSTR_IDX__MASK 0x0000001f
  4358. #define A6XX_VFD_DECODE_INSTR_IDX__SHIFT 0
  4359. static inline uint32_t A6XX_VFD_DECODE_INSTR_IDX(uint32_t val)
  4360. {
  4361. return ((val) << A6XX_VFD_DECODE_INSTR_IDX__SHIFT) & A6XX_VFD_DECODE_INSTR_IDX__MASK;
  4362. }
  4363. #define A6XX_VFD_DECODE_INSTR_OFFSET__MASK 0x0001ffe0
  4364. #define A6XX_VFD_DECODE_INSTR_OFFSET__SHIFT 5
  4365. static inline uint32_t A6XX_VFD_DECODE_INSTR_OFFSET(uint32_t val)
  4366. {
  4367. return ((val) << A6XX_VFD_DECODE_INSTR_OFFSET__SHIFT) & A6XX_VFD_DECODE_INSTR_OFFSET__MASK;
  4368. }
  4369. #define A6XX_VFD_DECODE_INSTR_INSTANCED 0x00020000
  4370. #define A6XX_VFD_DECODE_INSTR_FORMAT__MASK 0x0ff00000
  4371. #define A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT 20
  4372. static inline uint32_t A6XX_VFD_DECODE_INSTR_FORMAT(enum a6xx_format val)
  4373. {
  4374. return ((val) << A6XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A6XX_VFD_DECODE_INSTR_FORMAT__MASK;
  4375. }
  4376. #define A6XX_VFD_DECODE_INSTR_SWAP__MASK 0x30000000
  4377. #define A6XX_VFD_DECODE_INSTR_SWAP__SHIFT 28
  4378. static inline uint32_t A6XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
  4379. {
  4380. return ((val) << A6XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A6XX_VFD_DECODE_INSTR_SWAP__MASK;
  4381. }
  4382. #define A6XX_VFD_DECODE_INSTR_UNK30 0x40000000
  4383. #define A6XX_VFD_DECODE_INSTR_FLOAT 0x80000000
  4384. static inline uint32_t REG_A6XX_VFD_DECODE_STEP_RATE(uint32_t i0) { return 0x0000a091 + 0x2*i0; }
  4385. static inline uint32_t REG_A6XX_VFD_DEST_CNTL(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
  4386. static inline uint32_t REG_A6XX_VFD_DEST_CNTL_INSTR(uint32_t i0) { return 0x0000a0d0 + 0x1*i0; }
  4387. #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK 0x0000000f
  4388. #define A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT 0
  4389. static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK(uint32_t val)
  4390. {
  4391. return ((val) << A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_WRITEMASK__MASK;
  4392. }
  4393. #define A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK 0x00000ff0
  4394. #define A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT 4
  4395. static inline uint32_t A6XX_VFD_DEST_CNTL_INSTR_REGID(uint32_t val)
  4396. {
  4397. return ((val) << A6XX_VFD_DEST_CNTL_INSTR_REGID__SHIFT) & A6XX_VFD_DEST_CNTL_INSTR_REGID__MASK;
  4398. }
  4399. #define REG_A6XX_VFD_POWER_CNTL 0x0000a0f8
  4400. #define REG_A6XX_VFD_ADDR_MODE_CNTL 0x0000a601
  4401. static inline uint32_t REG_A6XX_VFD_PERFCTR_VFD_SEL(uint32_t i0) { return 0x0000a610 + 0x1*i0; }
  4402. #define REG_A6XX_SP_VS_CTRL_REG0 0x0000a800
  4403. #define A6XX_SP_VS_CTRL_REG0_MERGEDREGS 0x00100000
  4404. #define A6XX_SP_VS_CTRL_REG0_UNK21 0x00200000
  4405. #define A6XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
  4406. #define A6XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
  4407. static inline uint32_t A6XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  4408. {
  4409. return ((val) << A6XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
  4410. }
  4411. #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  4412. #define A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  4413. static inline uint32_t A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  4414. {
  4415. return ((val) << A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  4416. }
  4417. #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  4418. #define A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  4419. static inline uint32_t A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  4420. {
  4421. return ((val) << A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  4422. }
  4423. #define A6XX_SP_VS_CTRL_REG0_UNK13 0x00002000
  4424. #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  4425. #define A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  4426. static inline uint32_t A6XX_SP_VS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  4427. {
  4428. return ((val) << A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_VS_CTRL_REG0_BRANCHSTACK__MASK;
  4429. }
  4430. #define REG_A6XX_SP_VS_BRANCH_COND 0x0000a801
  4431. #define REG_A6XX_SP_VS_PRIMITIVE_CNTL 0x0000a802
  4432. #define A6XX_SP_VS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f
  4433. #define A6XX_SP_VS_PRIMITIVE_CNTL_OUT__SHIFT 0
  4434. static inline uint32_t A6XX_SP_VS_PRIMITIVE_CNTL_OUT(uint32_t val)
  4435. {
  4436. return ((val) << A6XX_SP_VS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_VS_PRIMITIVE_CNTL_OUT__MASK;
  4437. }
  4438. #define A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0
  4439. #define A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6
  4440. static inline uint32_t A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)
  4441. {
  4442. return ((val) << A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_VS_PRIMITIVE_CNTL_FLAGS_REGID__MASK;
  4443. }
  4444. static inline uint32_t REG_A6XX_SP_VS_OUT(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
  4445. static inline uint32_t REG_A6XX_SP_VS_OUT_REG(uint32_t i0) { return 0x0000a803 + 0x1*i0; }
  4446. #define A6XX_SP_VS_OUT_REG_A_REGID__MASK 0x000000ff
  4447. #define A6XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  4448. static inline uint32_t A6XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  4449. {
  4450. return ((val) << A6XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_A_REGID__MASK;
  4451. }
  4452. #define A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00000f00
  4453. #define A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 8
  4454. static inline uint32_t A6XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  4455. {
  4456. return ((val) << A6XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  4457. }
  4458. #define A6XX_SP_VS_OUT_REG_B_REGID__MASK 0x00ff0000
  4459. #define A6XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  4460. static inline uint32_t A6XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  4461. {
  4462. return ((val) << A6XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_VS_OUT_REG_B_REGID__MASK;
  4463. }
  4464. #define A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x0f000000
  4465. #define A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 24
  4466. static inline uint32_t A6XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  4467. {
  4468. return ((val) << A6XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  4469. }
  4470. static inline uint32_t REG_A6XX_SP_VS_VPC_DST(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
  4471. static inline uint32_t REG_A6XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x0000a813 + 0x1*i0; }
  4472. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  4473. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  4474. static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  4475. {
  4476. return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  4477. }
  4478. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  4479. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  4480. static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  4481. {
  4482. return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  4483. }
  4484. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  4485. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  4486. static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  4487. {
  4488. return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  4489. }
  4490. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  4491. #define A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  4492. static inline uint32_t A6XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  4493. {
  4494. return ((val) << A6XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  4495. }
  4496. #define REG_A6XX_SP_VS_OBJ_FIRST_EXEC_OFFSET 0x0000a81b
  4497. #define REG_A6XX_SP_VS_OBJ_START 0x0000a81c
  4498. #define A6XX_SP_VS_OBJ_START__MASK 0xffffffff
  4499. #define A6XX_SP_VS_OBJ_START__SHIFT 0
  4500. static inline uint32_t A6XX_SP_VS_OBJ_START(uint32_t val)
  4501. {
  4502. return ((val) << A6XX_SP_VS_OBJ_START__SHIFT) & A6XX_SP_VS_OBJ_START__MASK;
  4503. }
  4504. #define REG_A6XX_SP_VS_PVT_MEM_PARAM 0x0000a81e
  4505. #define A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
  4506. #define A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
  4507. static inline uint32_t A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
  4508. {
  4509. return ((val >> 9) << A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_VS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
  4510. }
  4511. #define A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
  4512. #define A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
  4513. static inline uint32_t A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
  4514. {
  4515. return ((val) << A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_VS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
  4516. }
  4517. #define REG_A6XX_SP_VS_PVT_MEM_ADDR 0x0000a81f
  4518. #define A6XX_SP_VS_PVT_MEM_ADDR__MASK 0xffffffff
  4519. #define A6XX_SP_VS_PVT_MEM_ADDR__SHIFT 0
  4520. static inline uint32_t A6XX_SP_VS_PVT_MEM_ADDR(uint32_t val)
  4521. {
  4522. return ((val) << A6XX_SP_VS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_VS_PVT_MEM_ADDR__MASK;
  4523. }
  4524. #define REG_A6XX_SP_VS_PVT_MEM_SIZE 0x0000a821
  4525. #define A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
  4526. #define A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
  4527. static inline uint32_t A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
  4528. {
  4529. return ((val >> 12) << A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_VS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
  4530. }
  4531. #define A6XX_SP_VS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
  4532. #define REG_A6XX_SP_VS_TEX_COUNT 0x0000a822
  4533. #define REG_A6XX_SP_VS_CONFIG 0x0000a823
  4534. #define A6XX_SP_VS_CONFIG_BINDLESS_TEX 0x00000001
  4535. #define A6XX_SP_VS_CONFIG_BINDLESS_SAMP 0x00000002
  4536. #define A6XX_SP_VS_CONFIG_BINDLESS_IBO 0x00000004
  4537. #define A6XX_SP_VS_CONFIG_BINDLESS_UBO 0x00000008
  4538. #define A6XX_SP_VS_CONFIG_ENABLED 0x00000100
  4539. #define A6XX_SP_VS_CONFIG_NTEX__MASK 0x0001fe00
  4540. #define A6XX_SP_VS_CONFIG_NTEX__SHIFT 9
  4541. static inline uint32_t A6XX_SP_VS_CONFIG_NTEX(uint32_t val)
  4542. {
  4543. return ((val) << A6XX_SP_VS_CONFIG_NTEX__SHIFT) & A6XX_SP_VS_CONFIG_NTEX__MASK;
  4544. }
  4545. #define A6XX_SP_VS_CONFIG_NSAMP__MASK 0x003e0000
  4546. #define A6XX_SP_VS_CONFIG_NSAMP__SHIFT 17
  4547. static inline uint32_t A6XX_SP_VS_CONFIG_NSAMP(uint32_t val)
  4548. {
  4549. return ((val) << A6XX_SP_VS_CONFIG_NSAMP__SHIFT) & A6XX_SP_VS_CONFIG_NSAMP__MASK;
  4550. }
  4551. #define A6XX_SP_VS_CONFIG_NIBO__MASK 0x1fc00000
  4552. #define A6XX_SP_VS_CONFIG_NIBO__SHIFT 22
  4553. static inline uint32_t A6XX_SP_VS_CONFIG_NIBO(uint32_t val)
  4554. {
  4555. return ((val) << A6XX_SP_VS_CONFIG_NIBO__SHIFT) & A6XX_SP_VS_CONFIG_NIBO__MASK;
  4556. }
  4557. #define REG_A6XX_SP_VS_INSTRLEN 0x0000a824
  4558. #define REG_A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET 0x0000a825
  4559. #define A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
  4560. #define A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
  4561. static inline uint32_t A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
  4562. {
  4563. return ((val >> 11) << A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_VS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
  4564. }
  4565. #define REG_A6XX_SP_HS_CTRL_REG0 0x0000a830
  4566. #define A6XX_SP_HS_CTRL_REG0_UNK20 0x00100000
  4567. #define A6XX_SP_HS_CTRL_REG0_THREADMODE__MASK 0x00000001
  4568. #define A6XX_SP_HS_CTRL_REG0_THREADMODE__SHIFT 0
  4569. static inline uint32_t A6XX_SP_HS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  4570. {
  4571. return ((val) << A6XX_SP_HS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_HS_CTRL_REG0_THREADMODE__MASK;
  4572. }
  4573. #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  4574. #define A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  4575. static inline uint32_t A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  4576. {
  4577. return ((val) << A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  4578. }
  4579. #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  4580. #define A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  4581. static inline uint32_t A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  4582. {
  4583. return ((val) << A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_HS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  4584. }
  4585. #define A6XX_SP_HS_CTRL_REG0_UNK13 0x00002000
  4586. #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  4587. #define A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  4588. static inline uint32_t A6XX_SP_HS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  4589. {
  4590. return ((val) << A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_HS_CTRL_REG0_BRANCHSTACK__MASK;
  4591. }
  4592. #define REG_A6XX_SP_HS_WAVE_INPUT_SIZE 0x0000a831
  4593. #define REG_A6XX_SP_HS_BRANCH_COND 0x0000a832
  4594. #define REG_A6XX_SP_HS_OBJ_FIRST_EXEC_OFFSET 0x0000a833
  4595. #define REG_A6XX_SP_HS_OBJ_START 0x0000a834
  4596. #define A6XX_SP_HS_OBJ_START__MASK 0xffffffff
  4597. #define A6XX_SP_HS_OBJ_START__SHIFT 0
  4598. static inline uint32_t A6XX_SP_HS_OBJ_START(uint32_t val)
  4599. {
  4600. return ((val) << A6XX_SP_HS_OBJ_START__SHIFT) & A6XX_SP_HS_OBJ_START__MASK;
  4601. }
  4602. #define REG_A6XX_SP_HS_PVT_MEM_PARAM 0x0000a836
  4603. #define A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
  4604. #define A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
  4605. static inline uint32_t A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
  4606. {
  4607. return ((val >> 9) << A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_HS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
  4608. }
  4609. #define A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
  4610. #define A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
  4611. static inline uint32_t A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
  4612. {
  4613. return ((val) << A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_HS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
  4614. }
  4615. #define REG_A6XX_SP_HS_PVT_MEM_ADDR 0x0000a837
  4616. #define A6XX_SP_HS_PVT_MEM_ADDR__MASK 0xffffffff
  4617. #define A6XX_SP_HS_PVT_MEM_ADDR__SHIFT 0
  4618. static inline uint32_t A6XX_SP_HS_PVT_MEM_ADDR(uint32_t val)
  4619. {
  4620. return ((val) << A6XX_SP_HS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_HS_PVT_MEM_ADDR__MASK;
  4621. }
  4622. #define REG_A6XX_SP_HS_PVT_MEM_SIZE 0x0000a839
  4623. #define A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
  4624. #define A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
  4625. static inline uint32_t A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
  4626. {
  4627. return ((val >> 12) << A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_HS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
  4628. }
  4629. #define A6XX_SP_HS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
  4630. #define REG_A6XX_SP_HS_TEX_COUNT 0x0000a83a
  4631. #define REG_A6XX_SP_HS_CONFIG 0x0000a83b
  4632. #define A6XX_SP_HS_CONFIG_BINDLESS_TEX 0x00000001
  4633. #define A6XX_SP_HS_CONFIG_BINDLESS_SAMP 0x00000002
  4634. #define A6XX_SP_HS_CONFIG_BINDLESS_IBO 0x00000004
  4635. #define A6XX_SP_HS_CONFIG_BINDLESS_UBO 0x00000008
  4636. #define A6XX_SP_HS_CONFIG_ENABLED 0x00000100
  4637. #define A6XX_SP_HS_CONFIG_NTEX__MASK 0x0001fe00
  4638. #define A6XX_SP_HS_CONFIG_NTEX__SHIFT 9
  4639. static inline uint32_t A6XX_SP_HS_CONFIG_NTEX(uint32_t val)
  4640. {
  4641. return ((val) << A6XX_SP_HS_CONFIG_NTEX__SHIFT) & A6XX_SP_HS_CONFIG_NTEX__MASK;
  4642. }
  4643. #define A6XX_SP_HS_CONFIG_NSAMP__MASK 0x003e0000
  4644. #define A6XX_SP_HS_CONFIG_NSAMP__SHIFT 17
  4645. static inline uint32_t A6XX_SP_HS_CONFIG_NSAMP(uint32_t val)
  4646. {
  4647. return ((val) << A6XX_SP_HS_CONFIG_NSAMP__SHIFT) & A6XX_SP_HS_CONFIG_NSAMP__MASK;
  4648. }
  4649. #define A6XX_SP_HS_CONFIG_NIBO__MASK 0x1fc00000
  4650. #define A6XX_SP_HS_CONFIG_NIBO__SHIFT 22
  4651. static inline uint32_t A6XX_SP_HS_CONFIG_NIBO(uint32_t val)
  4652. {
  4653. return ((val) << A6XX_SP_HS_CONFIG_NIBO__SHIFT) & A6XX_SP_HS_CONFIG_NIBO__MASK;
  4654. }
  4655. #define REG_A6XX_SP_HS_INSTRLEN 0x0000a83c
  4656. #define REG_A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET 0x0000a83d
  4657. #define A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
  4658. #define A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
  4659. static inline uint32_t A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
  4660. {
  4661. return ((val >> 11) << A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_HS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
  4662. }
  4663. #define REG_A6XX_SP_DS_CTRL_REG0 0x0000a840
  4664. #define A6XX_SP_DS_CTRL_REG0_MERGEDREGS 0x00100000
  4665. #define A6XX_SP_DS_CTRL_REG0_THREADMODE__MASK 0x00000001
  4666. #define A6XX_SP_DS_CTRL_REG0_THREADMODE__SHIFT 0
  4667. static inline uint32_t A6XX_SP_DS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  4668. {
  4669. return ((val) << A6XX_SP_DS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_DS_CTRL_REG0_THREADMODE__MASK;
  4670. }
  4671. #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  4672. #define A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  4673. static inline uint32_t A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  4674. {
  4675. return ((val) << A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  4676. }
  4677. #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  4678. #define A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  4679. static inline uint32_t A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  4680. {
  4681. return ((val) << A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_DS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  4682. }
  4683. #define A6XX_SP_DS_CTRL_REG0_UNK13 0x00002000
  4684. #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  4685. #define A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  4686. static inline uint32_t A6XX_SP_DS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  4687. {
  4688. return ((val) << A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_DS_CTRL_REG0_BRANCHSTACK__MASK;
  4689. }
  4690. #define REG_A6XX_SP_DS_BRANCH_COND 0x0000a841
  4691. #define REG_A6XX_SP_DS_PRIMITIVE_CNTL 0x0000a842
  4692. #define A6XX_SP_DS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f
  4693. #define A6XX_SP_DS_PRIMITIVE_CNTL_OUT__SHIFT 0
  4694. static inline uint32_t A6XX_SP_DS_PRIMITIVE_CNTL_OUT(uint32_t val)
  4695. {
  4696. return ((val) << A6XX_SP_DS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_DS_PRIMITIVE_CNTL_OUT__MASK;
  4697. }
  4698. #define A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0
  4699. #define A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6
  4700. static inline uint32_t A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)
  4701. {
  4702. return ((val) << A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_DS_PRIMITIVE_CNTL_FLAGS_REGID__MASK;
  4703. }
  4704. static inline uint32_t REG_A6XX_SP_DS_OUT(uint32_t i0) { return 0x0000a843 + 0x1*i0; }
  4705. static inline uint32_t REG_A6XX_SP_DS_OUT_REG(uint32_t i0) { return 0x0000a843 + 0x1*i0; }
  4706. #define A6XX_SP_DS_OUT_REG_A_REGID__MASK 0x000000ff
  4707. #define A6XX_SP_DS_OUT_REG_A_REGID__SHIFT 0
  4708. static inline uint32_t A6XX_SP_DS_OUT_REG_A_REGID(uint32_t val)
  4709. {
  4710. return ((val) << A6XX_SP_DS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_DS_OUT_REG_A_REGID__MASK;
  4711. }
  4712. #define A6XX_SP_DS_OUT_REG_A_COMPMASK__MASK 0x00000f00
  4713. #define A6XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT 8
  4714. static inline uint32_t A6XX_SP_DS_OUT_REG_A_COMPMASK(uint32_t val)
  4715. {
  4716. return ((val) << A6XX_SP_DS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_DS_OUT_REG_A_COMPMASK__MASK;
  4717. }
  4718. #define A6XX_SP_DS_OUT_REG_B_REGID__MASK 0x00ff0000
  4719. #define A6XX_SP_DS_OUT_REG_B_REGID__SHIFT 16
  4720. static inline uint32_t A6XX_SP_DS_OUT_REG_B_REGID(uint32_t val)
  4721. {
  4722. return ((val) << A6XX_SP_DS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_DS_OUT_REG_B_REGID__MASK;
  4723. }
  4724. #define A6XX_SP_DS_OUT_REG_B_COMPMASK__MASK 0x0f000000
  4725. #define A6XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT 24
  4726. static inline uint32_t A6XX_SP_DS_OUT_REG_B_COMPMASK(uint32_t val)
  4727. {
  4728. return ((val) << A6XX_SP_DS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_DS_OUT_REG_B_COMPMASK__MASK;
  4729. }
  4730. static inline uint32_t REG_A6XX_SP_DS_VPC_DST(uint32_t i0) { return 0x0000a853 + 0x1*i0; }
  4731. static inline uint32_t REG_A6XX_SP_DS_VPC_DST_REG(uint32_t i0) { return 0x0000a853 + 0x1*i0; }
  4732. #define A6XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  4733. #define A6XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT 0
  4734. static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC0(uint32_t val)
  4735. {
  4736. return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC0__MASK;
  4737. }
  4738. #define A6XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  4739. #define A6XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT 8
  4740. static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC1(uint32_t val)
  4741. {
  4742. return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC1__MASK;
  4743. }
  4744. #define A6XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  4745. #define A6XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT 16
  4746. static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC2(uint32_t val)
  4747. {
  4748. return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC2__MASK;
  4749. }
  4750. #define A6XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  4751. #define A6XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT 24
  4752. static inline uint32_t A6XX_SP_DS_VPC_DST_REG_OUTLOC3(uint32_t val)
  4753. {
  4754. return ((val) << A6XX_SP_DS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_DS_VPC_DST_REG_OUTLOC3__MASK;
  4755. }
  4756. #define REG_A6XX_SP_DS_OBJ_FIRST_EXEC_OFFSET 0x0000a85b
  4757. #define REG_A6XX_SP_DS_OBJ_START 0x0000a85c
  4758. #define A6XX_SP_DS_OBJ_START__MASK 0xffffffff
  4759. #define A6XX_SP_DS_OBJ_START__SHIFT 0
  4760. static inline uint32_t A6XX_SP_DS_OBJ_START(uint32_t val)
  4761. {
  4762. return ((val) << A6XX_SP_DS_OBJ_START__SHIFT) & A6XX_SP_DS_OBJ_START__MASK;
  4763. }
  4764. #define REG_A6XX_SP_DS_PVT_MEM_PARAM 0x0000a85e
  4765. #define A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
  4766. #define A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
  4767. static inline uint32_t A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
  4768. {
  4769. return ((val >> 9) << A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_DS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
  4770. }
  4771. #define A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
  4772. #define A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
  4773. static inline uint32_t A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
  4774. {
  4775. return ((val) << A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_DS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
  4776. }
  4777. #define REG_A6XX_SP_DS_PVT_MEM_ADDR 0x0000a85f
  4778. #define A6XX_SP_DS_PVT_MEM_ADDR__MASK 0xffffffff
  4779. #define A6XX_SP_DS_PVT_MEM_ADDR__SHIFT 0
  4780. static inline uint32_t A6XX_SP_DS_PVT_MEM_ADDR(uint32_t val)
  4781. {
  4782. return ((val) << A6XX_SP_DS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_DS_PVT_MEM_ADDR__MASK;
  4783. }
  4784. #define REG_A6XX_SP_DS_PVT_MEM_SIZE 0x0000a861
  4785. #define A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
  4786. #define A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
  4787. static inline uint32_t A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
  4788. {
  4789. return ((val >> 12) << A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_DS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
  4790. }
  4791. #define A6XX_SP_DS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
  4792. #define REG_A6XX_SP_DS_TEX_COUNT 0x0000a862
  4793. #define REG_A6XX_SP_DS_CONFIG 0x0000a863
  4794. #define A6XX_SP_DS_CONFIG_BINDLESS_TEX 0x00000001
  4795. #define A6XX_SP_DS_CONFIG_BINDLESS_SAMP 0x00000002
  4796. #define A6XX_SP_DS_CONFIG_BINDLESS_IBO 0x00000004
  4797. #define A6XX_SP_DS_CONFIG_BINDLESS_UBO 0x00000008
  4798. #define A6XX_SP_DS_CONFIG_ENABLED 0x00000100
  4799. #define A6XX_SP_DS_CONFIG_NTEX__MASK 0x0001fe00
  4800. #define A6XX_SP_DS_CONFIG_NTEX__SHIFT 9
  4801. static inline uint32_t A6XX_SP_DS_CONFIG_NTEX(uint32_t val)
  4802. {
  4803. return ((val) << A6XX_SP_DS_CONFIG_NTEX__SHIFT) & A6XX_SP_DS_CONFIG_NTEX__MASK;
  4804. }
  4805. #define A6XX_SP_DS_CONFIG_NSAMP__MASK 0x003e0000
  4806. #define A6XX_SP_DS_CONFIG_NSAMP__SHIFT 17
  4807. static inline uint32_t A6XX_SP_DS_CONFIG_NSAMP(uint32_t val)
  4808. {
  4809. return ((val) << A6XX_SP_DS_CONFIG_NSAMP__SHIFT) & A6XX_SP_DS_CONFIG_NSAMP__MASK;
  4810. }
  4811. #define A6XX_SP_DS_CONFIG_NIBO__MASK 0x1fc00000
  4812. #define A6XX_SP_DS_CONFIG_NIBO__SHIFT 22
  4813. static inline uint32_t A6XX_SP_DS_CONFIG_NIBO(uint32_t val)
  4814. {
  4815. return ((val) << A6XX_SP_DS_CONFIG_NIBO__SHIFT) & A6XX_SP_DS_CONFIG_NIBO__MASK;
  4816. }
  4817. #define REG_A6XX_SP_DS_INSTRLEN 0x0000a864
  4818. #define REG_A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET 0x0000a865
  4819. #define A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
  4820. #define A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
  4821. static inline uint32_t A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
  4822. {
  4823. return ((val >> 11) << A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_DS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
  4824. }
  4825. #define REG_A6XX_SP_GS_CTRL_REG0 0x0000a870
  4826. #define A6XX_SP_GS_CTRL_REG0_UNK20 0x00100000
  4827. #define A6XX_SP_GS_CTRL_REG0_THREADMODE__MASK 0x00000001
  4828. #define A6XX_SP_GS_CTRL_REG0_THREADMODE__SHIFT 0
  4829. static inline uint32_t A6XX_SP_GS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  4830. {
  4831. return ((val) << A6XX_SP_GS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_GS_CTRL_REG0_THREADMODE__MASK;
  4832. }
  4833. #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  4834. #define A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  4835. static inline uint32_t A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  4836. {
  4837. return ((val) << A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  4838. }
  4839. #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  4840. #define A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  4841. static inline uint32_t A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  4842. {
  4843. return ((val) << A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_GS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  4844. }
  4845. #define A6XX_SP_GS_CTRL_REG0_UNK13 0x00002000
  4846. #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  4847. #define A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  4848. static inline uint32_t A6XX_SP_GS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  4849. {
  4850. return ((val) << A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_GS_CTRL_REG0_BRANCHSTACK__MASK;
  4851. }
  4852. #define REG_A6XX_SP_GS_PRIM_SIZE 0x0000a871
  4853. #define REG_A6XX_SP_GS_BRANCH_COND 0x0000a872
  4854. #define REG_A6XX_SP_GS_PRIMITIVE_CNTL 0x0000a873
  4855. #define A6XX_SP_GS_PRIMITIVE_CNTL_OUT__MASK 0x0000003f
  4856. #define A6XX_SP_GS_PRIMITIVE_CNTL_OUT__SHIFT 0
  4857. static inline uint32_t A6XX_SP_GS_PRIMITIVE_CNTL_OUT(uint32_t val)
  4858. {
  4859. return ((val) << A6XX_SP_GS_PRIMITIVE_CNTL_OUT__SHIFT) & A6XX_SP_GS_PRIMITIVE_CNTL_OUT__MASK;
  4860. }
  4861. #define A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__MASK 0x00003fc0
  4862. #define A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT 6
  4863. static inline uint32_t A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID(uint32_t val)
  4864. {
  4865. return ((val) << A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__SHIFT) & A6XX_SP_GS_PRIMITIVE_CNTL_FLAGS_REGID__MASK;
  4866. }
  4867. static inline uint32_t REG_A6XX_SP_GS_OUT(uint32_t i0) { return 0x0000a874 + 0x1*i0; }
  4868. static inline uint32_t REG_A6XX_SP_GS_OUT_REG(uint32_t i0) { return 0x0000a874 + 0x1*i0; }
  4869. #define A6XX_SP_GS_OUT_REG_A_REGID__MASK 0x000000ff
  4870. #define A6XX_SP_GS_OUT_REG_A_REGID__SHIFT 0
  4871. static inline uint32_t A6XX_SP_GS_OUT_REG_A_REGID(uint32_t val)
  4872. {
  4873. return ((val) << A6XX_SP_GS_OUT_REG_A_REGID__SHIFT) & A6XX_SP_GS_OUT_REG_A_REGID__MASK;
  4874. }
  4875. #define A6XX_SP_GS_OUT_REG_A_COMPMASK__MASK 0x00000f00
  4876. #define A6XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT 8
  4877. static inline uint32_t A6XX_SP_GS_OUT_REG_A_COMPMASK(uint32_t val)
  4878. {
  4879. return ((val) << A6XX_SP_GS_OUT_REG_A_COMPMASK__SHIFT) & A6XX_SP_GS_OUT_REG_A_COMPMASK__MASK;
  4880. }
  4881. #define A6XX_SP_GS_OUT_REG_B_REGID__MASK 0x00ff0000
  4882. #define A6XX_SP_GS_OUT_REG_B_REGID__SHIFT 16
  4883. static inline uint32_t A6XX_SP_GS_OUT_REG_B_REGID(uint32_t val)
  4884. {
  4885. return ((val) << A6XX_SP_GS_OUT_REG_B_REGID__SHIFT) & A6XX_SP_GS_OUT_REG_B_REGID__MASK;
  4886. }
  4887. #define A6XX_SP_GS_OUT_REG_B_COMPMASK__MASK 0x0f000000
  4888. #define A6XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT 24
  4889. static inline uint32_t A6XX_SP_GS_OUT_REG_B_COMPMASK(uint32_t val)
  4890. {
  4891. return ((val) << A6XX_SP_GS_OUT_REG_B_COMPMASK__SHIFT) & A6XX_SP_GS_OUT_REG_B_COMPMASK__MASK;
  4892. }
  4893. static inline uint32_t REG_A6XX_SP_GS_VPC_DST(uint32_t i0) { return 0x0000a884 + 0x1*i0; }
  4894. static inline uint32_t REG_A6XX_SP_GS_VPC_DST_REG(uint32_t i0) { return 0x0000a884 + 0x1*i0; }
  4895. #define A6XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  4896. #define A6XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT 0
  4897. static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC0(uint32_t val)
  4898. {
  4899. return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC0__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC0__MASK;
  4900. }
  4901. #define A6XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  4902. #define A6XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT 8
  4903. static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC1(uint32_t val)
  4904. {
  4905. return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC1__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC1__MASK;
  4906. }
  4907. #define A6XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  4908. #define A6XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT 16
  4909. static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC2(uint32_t val)
  4910. {
  4911. return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC2__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC2__MASK;
  4912. }
  4913. #define A6XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  4914. #define A6XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT 24
  4915. static inline uint32_t A6XX_SP_GS_VPC_DST_REG_OUTLOC3(uint32_t val)
  4916. {
  4917. return ((val) << A6XX_SP_GS_VPC_DST_REG_OUTLOC3__SHIFT) & A6XX_SP_GS_VPC_DST_REG_OUTLOC3__MASK;
  4918. }
  4919. #define REG_A6XX_SP_GS_OBJ_FIRST_EXEC_OFFSET 0x0000a88c
  4920. #define REG_A6XX_SP_GS_OBJ_START 0x0000a88d
  4921. #define A6XX_SP_GS_OBJ_START__MASK 0xffffffff
  4922. #define A6XX_SP_GS_OBJ_START__SHIFT 0
  4923. static inline uint32_t A6XX_SP_GS_OBJ_START(uint32_t val)
  4924. {
  4925. return ((val) << A6XX_SP_GS_OBJ_START__SHIFT) & A6XX_SP_GS_OBJ_START__MASK;
  4926. }
  4927. #define REG_A6XX_SP_GS_PVT_MEM_PARAM 0x0000a88f
  4928. #define A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
  4929. #define A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
  4930. static inline uint32_t A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
  4931. {
  4932. return ((val >> 9) << A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_GS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
  4933. }
  4934. #define A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
  4935. #define A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
  4936. static inline uint32_t A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
  4937. {
  4938. return ((val) << A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_GS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
  4939. }
  4940. #define REG_A6XX_SP_GS_PVT_MEM_ADDR 0x0000a890
  4941. #define A6XX_SP_GS_PVT_MEM_ADDR__MASK 0xffffffff
  4942. #define A6XX_SP_GS_PVT_MEM_ADDR__SHIFT 0
  4943. static inline uint32_t A6XX_SP_GS_PVT_MEM_ADDR(uint32_t val)
  4944. {
  4945. return ((val) << A6XX_SP_GS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_GS_PVT_MEM_ADDR__MASK;
  4946. }
  4947. #define REG_A6XX_SP_GS_PVT_MEM_SIZE 0x0000a892
  4948. #define A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
  4949. #define A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
  4950. static inline uint32_t A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
  4951. {
  4952. return ((val >> 12) << A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_GS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
  4953. }
  4954. #define A6XX_SP_GS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
  4955. #define REG_A6XX_SP_GS_TEX_COUNT 0x0000a893
  4956. #define REG_A6XX_SP_GS_CONFIG 0x0000a894
  4957. #define A6XX_SP_GS_CONFIG_BINDLESS_TEX 0x00000001
  4958. #define A6XX_SP_GS_CONFIG_BINDLESS_SAMP 0x00000002
  4959. #define A6XX_SP_GS_CONFIG_BINDLESS_IBO 0x00000004
  4960. #define A6XX_SP_GS_CONFIG_BINDLESS_UBO 0x00000008
  4961. #define A6XX_SP_GS_CONFIG_ENABLED 0x00000100
  4962. #define A6XX_SP_GS_CONFIG_NTEX__MASK 0x0001fe00
  4963. #define A6XX_SP_GS_CONFIG_NTEX__SHIFT 9
  4964. static inline uint32_t A6XX_SP_GS_CONFIG_NTEX(uint32_t val)
  4965. {
  4966. return ((val) << A6XX_SP_GS_CONFIG_NTEX__SHIFT) & A6XX_SP_GS_CONFIG_NTEX__MASK;
  4967. }
  4968. #define A6XX_SP_GS_CONFIG_NSAMP__MASK 0x003e0000
  4969. #define A6XX_SP_GS_CONFIG_NSAMP__SHIFT 17
  4970. static inline uint32_t A6XX_SP_GS_CONFIG_NSAMP(uint32_t val)
  4971. {
  4972. return ((val) << A6XX_SP_GS_CONFIG_NSAMP__SHIFT) & A6XX_SP_GS_CONFIG_NSAMP__MASK;
  4973. }
  4974. #define A6XX_SP_GS_CONFIG_NIBO__MASK 0x1fc00000
  4975. #define A6XX_SP_GS_CONFIG_NIBO__SHIFT 22
  4976. static inline uint32_t A6XX_SP_GS_CONFIG_NIBO(uint32_t val)
  4977. {
  4978. return ((val) << A6XX_SP_GS_CONFIG_NIBO__SHIFT) & A6XX_SP_GS_CONFIG_NIBO__MASK;
  4979. }
  4980. #define REG_A6XX_SP_GS_INSTRLEN 0x0000a895
  4981. #define REG_A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET 0x0000a896
  4982. #define A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
  4983. #define A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
  4984. static inline uint32_t A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
  4985. {
  4986. return ((val >> 11) << A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_GS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
  4987. }
  4988. #define REG_A6XX_SP_VS_TEX_SAMP 0x0000a8a0
  4989. #define A6XX_SP_VS_TEX_SAMP__MASK 0xffffffff
  4990. #define A6XX_SP_VS_TEX_SAMP__SHIFT 0
  4991. static inline uint32_t A6XX_SP_VS_TEX_SAMP(uint32_t val)
  4992. {
  4993. return ((val) << A6XX_SP_VS_TEX_SAMP__SHIFT) & A6XX_SP_VS_TEX_SAMP__MASK;
  4994. }
  4995. #define REG_A6XX_SP_HS_TEX_SAMP 0x0000a8a2
  4996. #define A6XX_SP_HS_TEX_SAMP__MASK 0xffffffff
  4997. #define A6XX_SP_HS_TEX_SAMP__SHIFT 0
  4998. static inline uint32_t A6XX_SP_HS_TEX_SAMP(uint32_t val)
  4999. {
  5000. return ((val) << A6XX_SP_HS_TEX_SAMP__SHIFT) & A6XX_SP_HS_TEX_SAMP__MASK;
  5001. }
  5002. #define REG_A6XX_SP_DS_TEX_SAMP 0x0000a8a4
  5003. #define A6XX_SP_DS_TEX_SAMP__MASK 0xffffffff
  5004. #define A6XX_SP_DS_TEX_SAMP__SHIFT 0
  5005. static inline uint32_t A6XX_SP_DS_TEX_SAMP(uint32_t val)
  5006. {
  5007. return ((val) << A6XX_SP_DS_TEX_SAMP__SHIFT) & A6XX_SP_DS_TEX_SAMP__MASK;
  5008. }
  5009. #define REG_A6XX_SP_GS_TEX_SAMP 0x0000a8a6
  5010. #define A6XX_SP_GS_TEX_SAMP__MASK 0xffffffff
  5011. #define A6XX_SP_GS_TEX_SAMP__SHIFT 0
  5012. static inline uint32_t A6XX_SP_GS_TEX_SAMP(uint32_t val)
  5013. {
  5014. return ((val) << A6XX_SP_GS_TEX_SAMP__SHIFT) & A6XX_SP_GS_TEX_SAMP__MASK;
  5015. }
  5016. #define REG_A6XX_SP_VS_TEX_CONST 0x0000a8a8
  5017. #define A6XX_SP_VS_TEX_CONST__MASK 0xffffffff
  5018. #define A6XX_SP_VS_TEX_CONST__SHIFT 0
  5019. static inline uint32_t A6XX_SP_VS_TEX_CONST(uint32_t val)
  5020. {
  5021. return ((val) << A6XX_SP_VS_TEX_CONST__SHIFT) & A6XX_SP_VS_TEX_CONST__MASK;
  5022. }
  5023. #define REG_A6XX_SP_HS_TEX_CONST 0x0000a8aa
  5024. #define A6XX_SP_HS_TEX_CONST__MASK 0xffffffff
  5025. #define A6XX_SP_HS_TEX_CONST__SHIFT 0
  5026. static inline uint32_t A6XX_SP_HS_TEX_CONST(uint32_t val)
  5027. {
  5028. return ((val) << A6XX_SP_HS_TEX_CONST__SHIFT) & A6XX_SP_HS_TEX_CONST__MASK;
  5029. }
  5030. #define REG_A6XX_SP_DS_TEX_CONST 0x0000a8ac
  5031. #define A6XX_SP_DS_TEX_CONST__MASK 0xffffffff
  5032. #define A6XX_SP_DS_TEX_CONST__SHIFT 0
  5033. static inline uint32_t A6XX_SP_DS_TEX_CONST(uint32_t val)
  5034. {
  5035. return ((val) << A6XX_SP_DS_TEX_CONST__SHIFT) & A6XX_SP_DS_TEX_CONST__MASK;
  5036. }
  5037. #define REG_A6XX_SP_GS_TEX_CONST 0x0000a8ae
  5038. #define A6XX_SP_GS_TEX_CONST__MASK 0xffffffff
  5039. #define A6XX_SP_GS_TEX_CONST__SHIFT 0
  5040. static inline uint32_t A6XX_SP_GS_TEX_CONST(uint32_t val)
  5041. {
  5042. return ((val) << A6XX_SP_GS_TEX_CONST__SHIFT) & A6XX_SP_GS_TEX_CONST__MASK;
  5043. }
  5044. #define REG_A6XX_SP_FS_CTRL_REG0 0x0000a980
  5045. #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  5046. #define A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
  5047. static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADSIZE(enum a6xx_threadsize val)
  5048. {
  5049. return ((val) << A6XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
  5050. }
  5051. #define A6XX_SP_FS_CTRL_REG0_UNK21 0x00200000
  5052. #define A6XX_SP_FS_CTRL_REG0_VARYING 0x00400000
  5053. #define A6XX_SP_FS_CTRL_REG0_DIFF_FINE 0x00800000
  5054. #define A6XX_SP_FS_CTRL_REG0_UNK24 0x01000000
  5055. #define A6XX_SP_FS_CTRL_REG0_UNK25 0x02000000
  5056. #define A6XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x04000000
  5057. #define A6XX_SP_FS_CTRL_REG0_UNK27__MASK 0x18000000
  5058. #define A6XX_SP_FS_CTRL_REG0_UNK27__SHIFT 27
  5059. static inline uint32_t A6XX_SP_FS_CTRL_REG0_UNK27(uint32_t val)
  5060. {
  5061. return ((val) << A6XX_SP_FS_CTRL_REG0_UNK27__SHIFT) & A6XX_SP_FS_CTRL_REG0_UNK27__MASK;
  5062. }
  5063. #define A6XX_SP_FS_CTRL_REG0_MERGEDREGS 0x80000000
  5064. #define A6XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
  5065. #define A6XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
  5066. static inline uint32_t A6XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  5067. {
  5068. return ((val) << A6XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
  5069. }
  5070. #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  5071. #define A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  5072. static inline uint32_t A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  5073. {
  5074. return ((val) << A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  5075. }
  5076. #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  5077. #define A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  5078. static inline uint32_t A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  5079. {
  5080. return ((val) << A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  5081. }
  5082. #define A6XX_SP_FS_CTRL_REG0_UNK13 0x00002000
  5083. #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  5084. #define A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  5085. static inline uint32_t A6XX_SP_FS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  5086. {
  5087. return ((val) << A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_FS_CTRL_REG0_BRANCHSTACK__MASK;
  5088. }
  5089. #define REG_A6XX_SP_FS_BRANCH_COND 0x0000a981
  5090. #define REG_A6XX_SP_FS_OBJ_FIRST_EXEC_OFFSET 0x0000a982
  5091. #define REG_A6XX_SP_FS_OBJ_START 0x0000a983
  5092. #define A6XX_SP_FS_OBJ_START__MASK 0xffffffff
  5093. #define A6XX_SP_FS_OBJ_START__SHIFT 0
  5094. static inline uint32_t A6XX_SP_FS_OBJ_START(uint32_t val)
  5095. {
  5096. return ((val) << A6XX_SP_FS_OBJ_START__SHIFT) & A6XX_SP_FS_OBJ_START__MASK;
  5097. }
  5098. #define REG_A6XX_SP_FS_PVT_MEM_PARAM 0x0000a985
  5099. #define A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
  5100. #define A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
  5101. static inline uint32_t A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
  5102. {
  5103. return ((val >> 9) << A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_FS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
  5104. }
  5105. #define A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
  5106. #define A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
  5107. static inline uint32_t A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
  5108. {
  5109. return ((val) << A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_FS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
  5110. }
  5111. #define REG_A6XX_SP_FS_PVT_MEM_ADDR 0x0000a986
  5112. #define A6XX_SP_FS_PVT_MEM_ADDR__MASK 0xffffffff
  5113. #define A6XX_SP_FS_PVT_MEM_ADDR__SHIFT 0
  5114. static inline uint32_t A6XX_SP_FS_PVT_MEM_ADDR(uint32_t val)
  5115. {
  5116. return ((val) << A6XX_SP_FS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_FS_PVT_MEM_ADDR__MASK;
  5117. }
  5118. #define REG_A6XX_SP_FS_PVT_MEM_SIZE 0x0000a988
  5119. #define A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
  5120. #define A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
  5121. static inline uint32_t A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
  5122. {
  5123. return ((val >> 12) << A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_FS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
  5124. }
  5125. #define A6XX_SP_FS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
  5126. #define REG_A6XX_SP_BLEND_CNTL 0x0000a989
  5127. #define A6XX_SP_BLEND_CNTL_ENABLE_BLEND__MASK 0x000000ff
  5128. #define A6XX_SP_BLEND_CNTL_ENABLE_BLEND__SHIFT 0
  5129. static inline uint32_t A6XX_SP_BLEND_CNTL_ENABLE_BLEND(uint32_t val)
  5130. {
  5131. return ((val) << A6XX_SP_BLEND_CNTL_ENABLE_BLEND__SHIFT) & A6XX_SP_BLEND_CNTL_ENABLE_BLEND__MASK;
  5132. }
  5133. #define A6XX_SP_BLEND_CNTL_UNK8 0x00000100
  5134. #define A6XX_SP_BLEND_CNTL_DUAL_COLOR_IN_ENABLE 0x00000200
  5135. #define A6XX_SP_BLEND_CNTL_ALPHA_TO_COVERAGE 0x00000400
  5136. #define REG_A6XX_SP_SRGB_CNTL 0x0000a98a
  5137. #define A6XX_SP_SRGB_CNTL_SRGB_MRT0 0x00000001
  5138. #define A6XX_SP_SRGB_CNTL_SRGB_MRT1 0x00000002
  5139. #define A6XX_SP_SRGB_CNTL_SRGB_MRT2 0x00000004
  5140. #define A6XX_SP_SRGB_CNTL_SRGB_MRT3 0x00000008
  5141. #define A6XX_SP_SRGB_CNTL_SRGB_MRT4 0x00000010
  5142. #define A6XX_SP_SRGB_CNTL_SRGB_MRT5 0x00000020
  5143. #define A6XX_SP_SRGB_CNTL_SRGB_MRT6 0x00000040
  5144. #define A6XX_SP_SRGB_CNTL_SRGB_MRT7 0x00000080
  5145. #define REG_A6XX_SP_FS_RENDER_COMPONENTS 0x0000a98b
  5146. #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK 0x0000000f
  5147. #define A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT 0
  5148. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT0(uint32_t val)
  5149. {
  5150. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT0__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT0__MASK;
  5151. }
  5152. #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK 0x000000f0
  5153. #define A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT 4
  5154. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT1(uint32_t val)
  5155. {
  5156. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT1__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT1__MASK;
  5157. }
  5158. #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK 0x00000f00
  5159. #define A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT 8
  5160. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT2(uint32_t val)
  5161. {
  5162. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT2__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT2__MASK;
  5163. }
  5164. #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK 0x0000f000
  5165. #define A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT 12
  5166. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT3(uint32_t val)
  5167. {
  5168. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT3__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT3__MASK;
  5169. }
  5170. #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK 0x000f0000
  5171. #define A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT 16
  5172. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT4(uint32_t val)
  5173. {
  5174. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT4__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT4__MASK;
  5175. }
  5176. #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK 0x00f00000
  5177. #define A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT 20
  5178. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT5(uint32_t val)
  5179. {
  5180. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT5__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT5__MASK;
  5181. }
  5182. #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK 0x0f000000
  5183. #define A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT 24
  5184. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT6(uint32_t val)
  5185. {
  5186. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT6__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT6__MASK;
  5187. }
  5188. #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK 0xf0000000
  5189. #define A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT 28
  5190. static inline uint32_t A6XX_SP_FS_RENDER_COMPONENTS_RT7(uint32_t val)
  5191. {
  5192. return ((val) << A6XX_SP_FS_RENDER_COMPONENTS_RT7__SHIFT) & A6XX_SP_FS_RENDER_COMPONENTS_RT7__MASK;
  5193. }
  5194. #define REG_A6XX_SP_FS_OUTPUT_CNTL0 0x0000a98c
  5195. #define A6XX_SP_FS_OUTPUT_CNTL0_DUAL_COLOR_IN_ENABLE 0x00000001
  5196. #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK 0x0000ff00
  5197. #define A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT 8
  5198. static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID(uint32_t val)
  5199. {
  5200. return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_DEPTH_REGID__MASK;
  5201. }
  5202. #define A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__MASK 0x00ff0000
  5203. #define A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__SHIFT 16
  5204. static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID(uint32_t val)
  5205. {
  5206. return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_SAMPMASK_REGID__MASK;
  5207. }
  5208. #define A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__MASK 0xff000000
  5209. #define A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__SHIFT 24
  5210. static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID(uint32_t val)
  5211. {
  5212. return ((val) << A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL0_STENCILREF_REGID__MASK;
  5213. }
  5214. #define REG_A6XX_SP_FS_OUTPUT_CNTL1 0x0000a98d
  5215. #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK 0x0000000f
  5216. #define A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT 0
  5217. static inline uint32_t A6XX_SP_FS_OUTPUT_CNTL1_MRT(uint32_t val)
  5218. {
  5219. return ((val) << A6XX_SP_FS_OUTPUT_CNTL1_MRT__SHIFT) & A6XX_SP_FS_OUTPUT_CNTL1_MRT__MASK;
  5220. }
  5221. static inline uint32_t REG_A6XX_SP_FS_OUTPUT(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
  5222. static inline uint32_t REG_A6XX_SP_FS_OUTPUT_REG(uint32_t i0) { return 0x0000a98e + 0x1*i0; }
  5223. #define A6XX_SP_FS_OUTPUT_REG_REGID__MASK 0x000000ff
  5224. #define A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT 0
  5225. static inline uint32_t A6XX_SP_FS_OUTPUT_REG_REGID(uint32_t val)
  5226. {
  5227. return ((val) << A6XX_SP_FS_OUTPUT_REG_REGID__SHIFT) & A6XX_SP_FS_OUTPUT_REG_REGID__MASK;
  5228. }
  5229. #define A6XX_SP_FS_OUTPUT_REG_HALF_PRECISION 0x00000100
  5230. static inline uint32_t REG_A6XX_SP_FS_MRT(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
  5231. static inline uint32_t REG_A6XX_SP_FS_MRT_REG(uint32_t i0) { return 0x0000a996 + 0x1*i0; }
  5232. #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK 0x000000ff
  5233. #define A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT 0
  5234. static inline uint32_t A6XX_SP_FS_MRT_REG_COLOR_FORMAT(enum a6xx_format val)
  5235. {
  5236. return ((val) << A6XX_SP_FS_MRT_REG_COLOR_FORMAT__SHIFT) & A6XX_SP_FS_MRT_REG_COLOR_FORMAT__MASK;
  5237. }
  5238. #define A6XX_SP_FS_MRT_REG_COLOR_SINT 0x00000100
  5239. #define A6XX_SP_FS_MRT_REG_COLOR_UINT 0x00000200
  5240. #define A6XX_SP_FS_MRT_REG_UNK10 0x00000400
  5241. #define REG_A6XX_SP_FS_PREFETCH_CNTL 0x0000a99e
  5242. #define A6XX_SP_FS_PREFETCH_CNTL_COUNT__MASK 0x00000007
  5243. #define A6XX_SP_FS_PREFETCH_CNTL_COUNT__SHIFT 0
  5244. static inline uint32_t A6XX_SP_FS_PREFETCH_CNTL_COUNT(uint32_t val)
  5245. {
  5246. return ((val) << A6XX_SP_FS_PREFETCH_CNTL_COUNT__SHIFT) & A6XX_SP_FS_PREFETCH_CNTL_COUNT__MASK;
  5247. }
  5248. #define A6XX_SP_FS_PREFETCH_CNTL_UNK3 0x00000008
  5249. #define A6XX_SP_FS_PREFETCH_CNTL_UNK4__MASK 0x00000ff0
  5250. #define A6XX_SP_FS_PREFETCH_CNTL_UNK4__SHIFT 4
  5251. static inline uint32_t A6XX_SP_FS_PREFETCH_CNTL_UNK4(uint32_t val)
  5252. {
  5253. return ((val) << A6XX_SP_FS_PREFETCH_CNTL_UNK4__SHIFT) & A6XX_SP_FS_PREFETCH_CNTL_UNK4__MASK;
  5254. }
  5255. #define A6XX_SP_FS_PREFETCH_CNTL_UNK12__MASK 0x00007000
  5256. #define A6XX_SP_FS_PREFETCH_CNTL_UNK12__SHIFT 12
  5257. static inline uint32_t A6XX_SP_FS_PREFETCH_CNTL_UNK12(uint32_t val)
  5258. {
  5259. return ((val) << A6XX_SP_FS_PREFETCH_CNTL_UNK12__SHIFT) & A6XX_SP_FS_PREFETCH_CNTL_UNK12__MASK;
  5260. }
  5261. static inline uint32_t REG_A6XX_SP_FS_PREFETCH(uint32_t i0) { return 0x0000a99f + 0x1*i0; }
  5262. static inline uint32_t REG_A6XX_SP_FS_PREFETCH_CMD(uint32_t i0) { return 0x0000a99f + 0x1*i0; }
  5263. #define A6XX_SP_FS_PREFETCH_CMD_SRC__MASK 0x0000007f
  5264. #define A6XX_SP_FS_PREFETCH_CMD_SRC__SHIFT 0
  5265. static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_SRC(uint32_t val)
  5266. {
  5267. return ((val) << A6XX_SP_FS_PREFETCH_CMD_SRC__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_SRC__MASK;
  5268. }
  5269. #define A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__MASK 0x00000780
  5270. #define A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__SHIFT 7
  5271. static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_SAMP_ID(uint32_t val)
  5272. {
  5273. return ((val) << A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_SAMP_ID__MASK;
  5274. }
  5275. #define A6XX_SP_FS_PREFETCH_CMD_TEX_ID__MASK 0x0000f800
  5276. #define A6XX_SP_FS_PREFETCH_CMD_TEX_ID__SHIFT 11
  5277. static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_TEX_ID(uint32_t val)
  5278. {
  5279. return ((val) << A6XX_SP_FS_PREFETCH_CMD_TEX_ID__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_TEX_ID__MASK;
  5280. }
  5281. #define A6XX_SP_FS_PREFETCH_CMD_DST__MASK 0x003f0000
  5282. #define A6XX_SP_FS_PREFETCH_CMD_DST__SHIFT 16
  5283. static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_DST(uint32_t val)
  5284. {
  5285. return ((val) << A6XX_SP_FS_PREFETCH_CMD_DST__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_DST__MASK;
  5286. }
  5287. #define A6XX_SP_FS_PREFETCH_CMD_WRMASK__MASK 0x03c00000
  5288. #define A6XX_SP_FS_PREFETCH_CMD_WRMASK__SHIFT 22
  5289. static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_WRMASK(uint32_t val)
  5290. {
  5291. return ((val) << A6XX_SP_FS_PREFETCH_CMD_WRMASK__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_WRMASK__MASK;
  5292. }
  5293. #define A6XX_SP_FS_PREFETCH_CMD_HALF 0x04000000
  5294. #define A6XX_SP_FS_PREFETCH_CMD_CMD__MASK 0xf8000000
  5295. #define A6XX_SP_FS_PREFETCH_CMD_CMD__SHIFT 27
  5296. static inline uint32_t A6XX_SP_FS_PREFETCH_CMD_CMD(uint32_t val)
  5297. {
  5298. return ((val) << A6XX_SP_FS_PREFETCH_CMD_CMD__SHIFT) & A6XX_SP_FS_PREFETCH_CMD_CMD__MASK;
  5299. }
  5300. static inline uint32_t REG_A6XX_SP_FS_BINDLESS_PREFETCH(uint32_t i0) { return 0x0000a9a3 + 0x1*i0; }
  5301. static inline uint32_t REG_A6XX_SP_FS_BINDLESS_PREFETCH_CMD(uint32_t i0) { return 0x0000a9a3 + 0x1*i0; }
  5302. #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__MASK 0x0000ffff
  5303. #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__SHIFT 0
  5304. static inline uint32_t A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID(uint32_t val)
  5305. {
  5306. return ((val) << A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__SHIFT) & A6XX_SP_FS_BINDLESS_PREFETCH_CMD_SAMP_ID__MASK;
  5307. }
  5308. #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__MASK 0xffff0000
  5309. #define A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__SHIFT 16
  5310. static inline uint32_t A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID(uint32_t val)
  5311. {
  5312. return ((val) << A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__SHIFT) & A6XX_SP_FS_BINDLESS_PREFETCH_CMD_TEX_ID__MASK;
  5313. }
  5314. #define REG_A6XX_SP_FS_TEX_COUNT 0x0000a9a7
  5315. #define REG_A6XX_SP_UNKNOWN_A9A8 0x0000a9a8
  5316. #define REG_A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET 0x0000a9a9
  5317. #define A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
  5318. #define A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
  5319. static inline uint32_t A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
  5320. {
  5321. return ((val >> 11) << A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_FS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
  5322. }
  5323. #define REG_A6XX_SP_CS_CTRL_REG0 0x0000a9b0
  5324. #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  5325. #define A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT 20
  5326. static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADSIZE(enum a6xx_threadsize val)
  5327. {
  5328. return ((val) << A6XX_SP_CS_CTRL_REG0_THREADSIZE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADSIZE__MASK;
  5329. }
  5330. #define A6XX_SP_CS_CTRL_REG0_UNK21 0x00200000
  5331. #define A6XX_SP_CS_CTRL_REG0_UNK22 0x00400000
  5332. #define A6XX_SP_CS_CTRL_REG0_SEPARATEPROLOG 0x00800000
  5333. #define A6XX_SP_CS_CTRL_REG0_MERGEDREGS 0x80000000
  5334. #define A6XX_SP_CS_CTRL_REG0_THREADMODE__MASK 0x00000001
  5335. #define A6XX_SP_CS_CTRL_REG0_THREADMODE__SHIFT 0
  5336. static inline uint32_t A6XX_SP_CS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  5337. {
  5338. return ((val) << A6XX_SP_CS_CTRL_REG0_THREADMODE__SHIFT) & A6XX_SP_CS_CTRL_REG0_THREADMODE__MASK;
  5339. }
  5340. #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x0000007e
  5341. #define A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 1
  5342. static inline uint32_t A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  5343. {
  5344. return ((val) << A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  5345. }
  5346. #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x00001f80
  5347. #define A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 7
  5348. static inline uint32_t A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  5349. {
  5350. return ((val) << A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A6XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  5351. }
  5352. #define A6XX_SP_CS_CTRL_REG0_UNK13 0x00002000
  5353. #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK 0x000fc000
  5354. #define A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT 14
  5355. static inline uint32_t A6XX_SP_CS_CTRL_REG0_BRANCHSTACK(uint32_t val)
  5356. {
  5357. return ((val) << A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__SHIFT) & A6XX_SP_CS_CTRL_REG0_BRANCHSTACK__MASK;
  5358. }
  5359. #define REG_A6XX_SP_CS_UNKNOWN_A9B1 0x0000a9b1
  5360. #define A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__MASK 0x0000001f
  5361. #define A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__SHIFT 0
  5362. static inline uint32_t A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE(uint32_t val)
  5363. {
  5364. return ((val) << A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__SHIFT) & A6XX_SP_CS_UNKNOWN_A9B1_SHARED_SIZE__MASK;
  5365. }
  5366. #define A6XX_SP_CS_UNKNOWN_A9B1_UNK5 0x00000020
  5367. #define A6XX_SP_CS_UNKNOWN_A9B1_UNK6 0x00000040
  5368. #define REG_A6XX_SP_CS_BRANCH_COND 0x0000a9b2
  5369. #define REG_A6XX_SP_CS_OBJ_FIRST_EXEC_OFFSET 0x0000a9b3
  5370. #define REG_A6XX_SP_CS_OBJ_START 0x0000a9b4
  5371. #define A6XX_SP_CS_OBJ_START__MASK 0xffffffff
  5372. #define A6XX_SP_CS_OBJ_START__SHIFT 0
  5373. static inline uint32_t A6XX_SP_CS_OBJ_START(uint32_t val)
  5374. {
  5375. return ((val) << A6XX_SP_CS_OBJ_START__SHIFT) & A6XX_SP_CS_OBJ_START__MASK;
  5376. }
  5377. #define REG_A6XX_SP_CS_PVT_MEM_PARAM 0x0000a9b6
  5378. #define A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK 0x000000ff
  5379. #define A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT 0
  5380. static inline uint32_t A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM(uint32_t val)
  5381. {
  5382. return ((val >> 9) << A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__SHIFT) & A6XX_SP_CS_PVT_MEM_PARAM_MEMSIZEPERITEM__MASK;
  5383. }
  5384. #define A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK 0xff000000
  5385. #define A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT 24
  5386. static inline uint32_t A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD(uint32_t val)
  5387. {
  5388. return ((val) << A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__SHIFT) & A6XX_SP_CS_PVT_MEM_PARAM_HWSTACKSIZEPERTHREAD__MASK;
  5389. }
  5390. #define REG_A6XX_SP_CS_PVT_MEM_ADDR 0x0000a9b7
  5391. #define A6XX_SP_CS_PVT_MEM_ADDR__MASK 0xffffffff
  5392. #define A6XX_SP_CS_PVT_MEM_ADDR__SHIFT 0
  5393. static inline uint32_t A6XX_SP_CS_PVT_MEM_ADDR(uint32_t val)
  5394. {
  5395. return ((val) << A6XX_SP_CS_PVT_MEM_ADDR__SHIFT) & A6XX_SP_CS_PVT_MEM_ADDR__MASK;
  5396. }
  5397. #define REG_A6XX_SP_CS_PVT_MEM_SIZE 0x0000a9b9
  5398. #define A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK 0x0003ffff
  5399. #define A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT 0
  5400. static inline uint32_t A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE(uint32_t val)
  5401. {
  5402. return ((val >> 12) << A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__SHIFT) & A6XX_SP_CS_PVT_MEM_SIZE_TOTALPVTMEMSIZE__MASK;
  5403. }
  5404. #define A6XX_SP_CS_PVT_MEM_SIZE_PERWAVEMEMLAYOUT 0x80000000
  5405. #define REG_A6XX_SP_CS_TEX_COUNT 0x0000a9ba
  5406. #define REG_A6XX_SP_CS_CONFIG 0x0000a9bb
  5407. #define A6XX_SP_CS_CONFIG_BINDLESS_TEX 0x00000001
  5408. #define A6XX_SP_CS_CONFIG_BINDLESS_SAMP 0x00000002
  5409. #define A6XX_SP_CS_CONFIG_BINDLESS_IBO 0x00000004
  5410. #define A6XX_SP_CS_CONFIG_BINDLESS_UBO 0x00000008
  5411. #define A6XX_SP_CS_CONFIG_ENABLED 0x00000100
  5412. #define A6XX_SP_CS_CONFIG_NTEX__MASK 0x0001fe00
  5413. #define A6XX_SP_CS_CONFIG_NTEX__SHIFT 9
  5414. static inline uint32_t A6XX_SP_CS_CONFIG_NTEX(uint32_t val)
  5415. {
  5416. return ((val) << A6XX_SP_CS_CONFIG_NTEX__SHIFT) & A6XX_SP_CS_CONFIG_NTEX__MASK;
  5417. }
  5418. #define A6XX_SP_CS_CONFIG_NSAMP__MASK 0x003e0000
  5419. #define A6XX_SP_CS_CONFIG_NSAMP__SHIFT 17
  5420. static inline uint32_t A6XX_SP_CS_CONFIG_NSAMP(uint32_t val)
  5421. {
  5422. return ((val) << A6XX_SP_CS_CONFIG_NSAMP__SHIFT) & A6XX_SP_CS_CONFIG_NSAMP__MASK;
  5423. }
  5424. #define A6XX_SP_CS_CONFIG_NIBO__MASK 0x1fc00000
  5425. #define A6XX_SP_CS_CONFIG_NIBO__SHIFT 22
  5426. static inline uint32_t A6XX_SP_CS_CONFIG_NIBO(uint32_t val)
  5427. {
  5428. return ((val) << A6XX_SP_CS_CONFIG_NIBO__SHIFT) & A6XX_SP_CS_CONFIG_NIBO__MASK;
  5429. }
  5430. #define REG_A6XX_SP_CS_INSTRLEN 0x0000a9bc
  5431. #define REG_A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET 0x0000a9bd
  5432. #define A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK 0x0007ffff
  5433. #define A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT 0
  5434. static inline uint32_t A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET(uint32_t val)
  5435. {
  5436. return ((val >> 11) << A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__SHIFT) & A6XX_SP_CS_PVT_MEM_HW_STACK_OFFSET_OFFSET__MASK;
  5437. }
  5438. #define REG_A6XX_SP_CS_CNTL_0 0x0000a9c2
  5439. #define A6XX_SP_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff
  5440. #define A6XX_SP_CS_CNTL_0_WGIDCONSTID__SHIFT 0
  5441. static inline uint32_t A6XX_SP_CS_CNTL_0_WGIDCONSTID(uint32_t val)
  5442. {
  5443. return ((val) << A6XX_SP_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGIDCONSTID__MASK;
  5444. }
  5445. #define A6XX_SP_CS_CNTL_0_WGSIZECONSTID__MASK 0x0000ff00
  5446. #define A6XX_SP_CS_CNTL_0_WGSIZECONSTID__SHIFT 8
  5447. static inline uint32_t A6XX_SP_CS_CNTL_0_WGSIZECONSTID(uint32_t val)
  5448. {
  5449. return ((val) << A6XX_SP_CS_CNTL_0_WGSIZECONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGSIZECONSTID__MASK;
  5450. }
  5451. #define A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__MASK 0x00ff0000
  5452. #define A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__SHIFT 16
  5453. static inline uint32_t A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID(uint32_t val)
  5454. {
  5455. return ((val) << A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__SHIFT) & A6XX_SP_CS_CNTL_0_WGOFFSETCONSTID__MASK;
  5456. }
  5457. #define A6XX_SP_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000
  5458. #define A6XX_SP_CS_CNTL_0_LOCALIDREGID__SHIFT 24
  5459. static inline uint32_t A6XX_SP_CS_CNTL_0_LOCALIDREGID(uint32_t val)
  5460. {
  5461. return ((val) << A6XX_SP_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_SP_CS_CNTL_0_LOCALIDREGID__MASK;
  5462. }
  5463. #define REG_A6XX_SP_CS_CNTL_1 0x0000a9c3
  5464. #define A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__MASK 0x000000ff
  5465. #define A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT 0
  5466. static inline uint32_t A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID(uint32_t val)
  5467. {
  5468. return ((val) << A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT) & A6XX_SP_CS_CNTL_1_LINEARLOCALIDREGID__MASK;
  5469. }
  5470. #define A6XX_SP_CS_CNTL_1_SINGLE_SP_CORE 0x00000100
  5471. #define A6XX_SP_CS_CNTL_1_THREADSIZE__MASK 0x00000200
  5472. #define A6XX_SP_CS_CNTL_1_THREADSIZE__SHIFT 9
  5473. static inline uint32_t A6XX_SP_CS_CNTL_1_THREADSIZE(enum a6xx_threadsize val)
  5474. {
  5475. return ((val) << A6XX_SP_CS_CNTL_1_THREADSIZE__SHIFT) & A6XX_SP_CS_CNTL_1_THREADSIZE__MASK;
  5476. }
  5477. #define A6XX_SP_CS_CNTL_1_THREADSIZE_SCALAR 0x00000400
  5478. #define REG_A6XX_SP_FS_TEX_SAMP 0x0000a9e0
  5479. #define A6XX_SP_FS_TEX_SAMP__MASK 0xffffffff
  5480. #define A6XX_SP_FS_TEX_SAMP__SHIFT 0
  5481. static inline uint32_t A6XX_SP_FS_TEX_SAMP(uint32_t val)
  5482. {
  5483. return ((val) << A6XX_SP_FS_TEX_SAMP__SHIFT) & A6XX_SP_FS_TEX_SAMP__MASK;
  5484. }
  5485. #define REG_A6XX_SP_CS_TEX_SAMP 0x0000a9e2
  5486. #define A6XX_SP_CS_TEX_SAMP__MASK 0xffffffff
  5487. #define A6XX_SP_CS_TEX_SAMP__SHIFT 0
  5488. static inline uint32_t A6XX_SP_CS_TEX_SAMP(uint32_t val)
  5489. {
  5490. return ((val) << A6XX_SP_CS_TEX_SAMP__SHIFT) & A6XX_SP_CS_TEX_SAMP__MASK;
  5491. }
  5492. #define REG_A6XX_SP_FS_TEX_CONST 0x0000a9e4
  5493. #define A6XX_SP_FS_TEX_CONST__MASK 0xffffffff
  5494. #define A6XX_SP_FS_TEX_CONST__SHIFT 0
  5495. static inline uint32_t A6XX_SP_FS_TEX_CONST(uint32_t val)
  5496. {
  5497. return ((val) << A6XX_SP_FS_TEX_CONST__SHIFT) & A6XX_SP_FS_TEX_CONST__MASK;
  5498. }
  5499. #define REG_A6XX_SP_CS_TEX_CONST 0x0000a9e6
  5500. #define A6XX_SP_CS_TEX_CONST__MASK 0xffffffff
  5501. #define A6XX_SP_CS_TEX_CONST__SHIFT 0
  5502. static inline uint32_t A6XX_SP_CS_TEX_CONST(uint32_t val)
  5503. {
  5504. return ((val) << A6XX_SP_CS_TEX_CONST__SHIFT) & A6XX_SP_CS_TEX_CONST__MASK;
  5505. }
  5506. static inline uint32_t REG_A6XX_SP_CS_BINDLESS_BASE(uint32_t i0) { return 0x0000a9e8 + 0x2*i0; }
  5507. static inline uint32_t REG_A6XX_SP_CS_BINDLESS_BASE_ADDR(uint32_t i0) { return 0x0000a9e8 + 0x2*i0; }
  5508. #define REG_A6XX_SP_CS_IBO 0x0000a9f2
  5509. #define A6XX_SP_CS_IBO__MASK 0xffffffff
  5510. #define A6XX_SP_CS_IBO__SHIFT 0
  5511. static inline uint32_t A6XX_SP_CS_IBO(uint32_t val)
  5512. {
  5513. return ((val) << A6XX_SP_CS_IBO__SHIFT) & A6XX_SP_CS_IBO__MASK;
  5514. }
  5515. #define REG_A6XX_SP_CS_IBO_COUNT 0x0000aa00
  5516. #define REG_A6XX_SP_MODE_CONTROL 0x0000ab00
  5517. #define A6XX_SP_MODE_CONTROL_CONSTANT_DEMOTION_ENABLE 0x00000001
  5518. #define A6XX_SP_MODE_CONTROL_ISAMMODE__MASK 0x00000006
  5519. #define A6XX_SP_MODE_CONTROL_ISAMMODE__SHIFT 1
  5520. static inline uint32_t A6XX_SP_MODE_CONTROL_ISAMMODE(enum a6xx_isam_mode val)
  5521. {
  5522. return ((val) << A6XX_SP_MODE_CONTROL_ISAMMODE__SHIFT) & A6XX_SP_MODE_CONTROL_ISAMMODE__MASK;
  5523. }
  5524. #define A6XX_SP_MODE_CONTROL_SHARED_CONSTS_ENABLE 0x00000008
  5525. #define REG_A6XX_SP_FS_CONFIG 0x0000ab04
  5526. #define A6XX_SP_FS_CONFIG_BINDLESS_TEX 0x00000001
  5527. #define A6XX_SP_FS_CONFIG_BINDLESS_SAMP 0x00000002
  5528. #define A6XX_SP_FS_CONFIG_BINDLESS_IBO 0x00000004
  5529. #define A6XX_SP_FS_CONFIG_BINDLESS_UBO 0x00000008
  5530. #define A6XX_SP_FS_CONFIG_ENABLED 0x00000100
  5531. #define A6XX_SP_FS_CONFIG_NTEX__MASK 0x0001fe00
  5532. #define A6XX_SP_FS_CONFIG_NTEX__SHIFT 9
  5533. static inline uint32_t A6XX_SP_FS_CONFIG_NTEX(uint32_t val)
  5534. {
  5535. return ((val) << A6XX_SP_FS_CONFIG_NTEX__SHIFT) & A6XX_SP_FS_CONFIG_NTEX__MASK;
  5536. }
  5537. #define A6XX_SP_FS_CONFIG_NSAMP__MASK 0x003e0000
  5538. #define A6XX_SP_FS_CONFIG_NSAMP__SHIFT 17
  5539. static inline uint32_t A6XX_SP_FS_CONFIG_NSAMP(uint32_t val)
  5540. {
  5541. return ((val) << A6XX_SP_FS_CONFIG_NSAMP__SHIFT) & A6XX_SP_FS_CONFIG_NSAMP__MASK;
  5542. }
  5543. #define A6XX_SP_FS_CONFIG_NIBO__MASK 0x1fc00000
  5544. #define A6XX_SP_FS_CONFIG_NIBO__SHIFT 22
  5545. static inline uint32_t A6XX_SP_FS_CONFIG_NIBO(uint32_t val)
  5546. {
  5547. return ((val) << A6XX_SP_FS_CONFIG_NIBO__SHIFT) & A6XX_SP_FS_CONFIG_NIBO__MASK;
  5548. }
  5549. #define REG_A6XX_SP_FS_INSTRLEN 0x0000ab05
  5550. static inline uint32_t REG_A6XX_SP_BINDLESS_BASE(uint32_t i0) { return 0x0000ab10 + 0x2*i0; }
  5551. static inline uint32_t REG_A6XX_SP_BINDLESS_BASE_ADDR(uint32_t i0) { return 0x0000ab10 + 0x2*i0; }
  5552. #define REG_A6XX_SP_IBO 0x0000ab1a
  5553. #define A6XX_SP_IBO__MASK 0xffffffff
  5554. #define A6XX_SP_IBO__SHIFT 0
  5555. static inline uint32_t A6XX_SP_IBO(uint32_t val)
  5556. {
  5557. return ((val) << A6XX_SP_IBO__SHIFT) & A6XX_SP_IBO__MASK;
  5558. }
  5559. #define REG_A6XX_SP_IBO_COUNT 0x0000ab20
  5560. #define REG_A6XX_SP_2D_DST_FORMAT 0x0000acc0
  5561. #define A6XX_SP_2D_DST_FORMAT_NORM 0x00000001
  5562. #define A6XX_SP_2D_DST_FORMAT_SINT 0x00000002
  5563. #define A6XX_SP_2D_DST_FORMAT_UINT 0x00000004
  5564. #define A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__MASK 0x000007f8
  5565. #define A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__SHIFT 3
  5566. static inline uint32_t A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT(enum a6xx_format val)
  5567. {
  5568. return ((val) << A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__SHIFT) & A6XX_SP_2D_DST_FORMAT_COLOR_FORMAT__MASK;
  5569. }
  5570. #define A6XX_SP_2D_DST_FORMAT_SRGB 0x00000800
  5571. #define A6XX_SP_2D_DST_FORMAT_MASK__MASK 0x0000f000
  5572. #define A6XX_SP_2D_DST_FORMAT_MASK__SHIFT 12
  5573. static inline uint32_t A6XX_SP_2D_DST_FORMAT_MASK(uint32_t val)
  5574. {
  5575. return ((val) << A6XX_SP_2D_DST_FORMAT_MASK__SHIFT) & A6XX_SP_2D_DST_FORMAT_MASK__MASK;
  5576. }
  5577. #define REG_A6XX_SP_UNKNOWN_AE00 0x0000ae00
  5578. #define REG_A6XX_SP_ADDR_MODE_CNTL 0x0000ae01
  5579. #define REG_A6XX_SP_NC_MODE_CNTL 0x0000ae02
  5580. #define REG_A6XX_SP_CHICKEN_BITS 0x0000ae03
  5581. #define REG_A6XX_SP_FLOAT_CNTL 0x0000ae04
  5582. #define A6XX_SP_FLOAT_CNTL_F16_NO_INF 0x00000008
  5583. #define REG_A6XX_SP_PERFCTR_ENABLE 0x0000ae0f
  5584. #define A6XX_SP_PERFCTR_ENABLE_VS 0x00000001
  5585. #define A6XX_SP_PERFCTR_ENABLE_HS 0x00000002
  5586. #define A6XX_SP_PERFCTR_ENABLE_DS 0x00000004
  5587. #define A6XX_SP_PERFCTR_ENABLE_GS 0x00000008
  5588. #define A6XX_SP_PERFCTR_ENABLE_FS 0x00000010
  5589. #define A6XX_SP_PERFCTR_ENABLE_CS 0x00000020
  5590. static inline uint32_t REG_A6XX_SP_PERFCTR_SP_SEL(uint32_t i0) { return 0x0000ae10 + 0x1*i0; }
  5591. #define REG_A6XX_SP_CONTEXT_SWITCH_GFX_PREEMPTION_SAFE_MODE 0x0000be22
  5592. #define REG_A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR 0x0000b180
  5593. #define A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__MASK 0xffffffff
  5594. #define A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__SHIFT 0
  5595. static inline uint32_t A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR(uint32_t val)
  5596. {
  5597. return ((val) << A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__SHIFT) & A6XX_SP_PS_TP_BORDER_COLOR_BASE_ADDR__MASK;
  5598. }
  5599. #define REG_A6XX_SP_UNKNOWN_B182 0x0000b182
  5600. #define REG_A6XX_SP_UNKNOWN_B183 0x0000b183
  5601. #define REG_A6XX_SP_UNKNOWN_B190 0x0000b190
  5602. #define REG_A6XX_SP_UNKNOWN_B191 0x0000b191
  5603. #define REG_A6XX_SP_TP_RAS_MSAA_CNTL 0x0000b300
  5604. #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK 0x00000003
  5605. #define A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT 0
  5606. static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  5607. {
  5608. return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_SAMPLES__MASK;
  5609. }
  5610. #define A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__MASK 0x0000000c
  5611. #define A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__SHIFT 2
  5612. static inline uint32_t A6XX_SP_TP_RAS_MSAA_CNTL_UNK2(uint32_t val)
  5613. {
  5614. return ((val) << A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__SHIFT) & A6XX_SP_TP_RAS_MSAA_CNTL_UNK2__MASK;
  5615. }
  5616. #define REG_A6XX_SP_TP_DEST_MSAA_CNTL 0x0000b301
  5617. #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK 0x00000003
  5618. #define A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT 0
  5619. static inline uint32_t A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES(enum a3xx_msaa_samples val)
  5620. {
  5621. return ((val) << A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__SHIFT) & A6XX_SP_TP_DEST_MSAA_CNTL_SAMPLES__MASK;
  5622. }
  5623. #define A6XX_SP_TP_DEST_MSAA_CNTL_MSAA_DISABLE 0x00000004
  5624. #define REG_A6XX_SP_TP_BORDER_COLOR_BASE_ADDR 0x0000b302
  5625. #define A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__MASK 0xffffffff
  5626. #define A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__SHIFT 0
  5627. static inline uint32_t A6XX_SP_TP_BORDER_COLOR_BASE_ADDR(uint32_t val)
  5628. {
  5629. return ((val) << A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__SHIFT) & A6XX_SP_TP_BORDER_COLOR_BASE_ADDR__MASK;
  5630. }
  5631. #define REG_A6XX_SP_TP_SAMPLE_CONFIG 0x0000b304
  5632. #define A6XX_SP_TP_SAMPLE_CONFIG_UNK0 0x00000001
  5633. #define A6XX_SP_TP_SAMPLE_CONFIG_LOCATION_ENABLE 0x00000002
  5634. #define REG_A6XX_SP_TP_SAMPLE_LOCATION_0 0x0000b305
  5635. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK 0x0000000f
  5636. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT 0
  5637. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X(float val)
  5638. {
  5639. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_X__MASK;
  5640. }
  5641. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK 0x000000f0
  5642. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT 4
  5643. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y(float val)
  5644. {
  5645. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_0_Y__MASK;
  5646. }
  5647. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK 0x00000f00
  5648. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT 8
  5649. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X(float val)
  5650. {
  5651. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_X__MASK;
  5652. }
  5653. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK 0x0000f000
  5654. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT 12
  5655. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y(float val)
  5656. {
  5657. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_1_Y__MASK;
  5658. }
  5659. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK 0x000f0000
  5660. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT 16
  5661. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X(float val)
  5662. {
  5663. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_X__MASK;
  5664. }
  5665. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK 0x00f00000
  5666. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT 20
  5667. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y(float val)
  5668. {
  5669. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_2_Y__MASK;
  5670. }
  5671. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK 0x0f000000
  5672. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT 24
  5673. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X(float val)
  5674. {
  5675. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_X__MASK;
  5676. }
  5677. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK 0xf0000000
  5678. #define A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT 28
  5679. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y(float val)
  5680. {
  5681. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_0_SAMPLE_3_Y__MASK;
  5682. }
  5683. #define REG_A6XX_SP_TP_SAMPLE_LOCATION_1 0x0000b306
  5684. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK 0x0000000f
  5685. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT 0
  5686. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X(float val)
  5687. {
  5688. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_X__MASK;
  5689. }
  5690. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK 0x000000f0
  5691. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT 4
  5692. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y(float val)
  5693. {
  5694. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_0_Y__MASK;
  5695. }
  5696. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK 0x00000f00
  5697. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT 8
  5698. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X(float val)
  5699. {
  5700. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_X__MASK;
  5701. }
  5702. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK 0x0000f000
  5703. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT 12
  5704. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y(float val)
  5705. {
  5706. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_1_Y__MASK;
  5707. }
  5708. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK 0x000f0000
  5709. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT 16
  5710. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X(float val)
  5711. {
  5712. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_X__MASK;
  5713. }
  5714. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK 0x00f00000
  5715. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT 20
  5716. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y(float val)
  5717. {
  5718. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_2_Y__MASK;
  5719. }
  5720. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK 0x0f000000
  5721. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT 24
  5722. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X(float val)
  5723. {
  5724. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_X__MASK;
  5725. }
  5726. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK 0xf0000000
  5727. #define A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT 28
  5728. static inline uint32_t A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y(float val)
  5729. {
  5730. return ((((int32_t)(val * 1.0))) << A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__SHIFT) & A6XX_SP_TP_SAMPLE_LOCATION_1_SAMPLE_3_Y__MASK;
  5731. }
  5732. #define REG_A6XX_SP_TP_WINDOW_OFFSET 0x0000b307
  5733. #define A6XX_SP_TP_WINDOW_OFFSET_X__MASK 0x00003fff
  5734. #define A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT 0
  5735. static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_X(uint32_t val)
  5736. {
  5737. return ((val) << A6XX_SP_TP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_X__MASK;
  5738. }
  5739. #define A6XX_SP_TP_WINDOW_OFFSET_Y__MASK 0x3fff0000
  5740. #define A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT 16
  5741. static inline uint32_t A6XX_SP_TP_WINDOW_OFFSET_Y(uint32_t val)
  5742. {
  5743. return ((val) << A6XX_SP_TP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_TP_WINDOW_OFFSET_Y__MASK;
  5744. }
  5745. #define REG_A6XX_SP_TP_MODE_CNTL 0x0000b309
  5746. #define A6XX_SP_TP_MODE_CNTL_ISAMMODE__MASK 0x00000003
  5747. #define A6XX_SP_TP_MODE_CNTL_ISAMMODE__SHIFT 0
  5748. static inline uint32_t A6XX_SP_TP_MODE_CNTL_ISAMMODE(enum a6xx_isam_mode val)
  5749. {
  5750. return ((val) << A6XX_SP_TP_MODE_CNTL_ISAMMODE__SHIFT) & A6XX_SP_TP_MODE_CNTL_ISAMMODE__MASK;
  5751. }
  5752. #define A6XX_SP_TP_MODE_CNTL_UNK3__MASK 0x000000fc
  5753. #define A6XX_SP_TP_MODE_CNTL_UNK3__SHIFT 2
  5754. static inline uint32_t A6XX_SP_TP_MODE_CNTL_UNK3(uint32_t val)
  5755. {
  5756. return ((val) << A6XX_SP_TP_MODE_CNTL_UNK3__SHIFT) & A6XX_SP_TP_MODE_CNTL_UNK3__MASK;
  5757. }
  5758. #define REG_A6XX_SP_PS_2D_SRC_INFO 0x0000b4c0
  5759. #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK 0x000000ff
  5760. #define A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT 0
  5761. static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT(enum a6xx_format val)
  5762. {
  5763. return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_FORMAT__MASK;
  5764. }
  5765. #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK 0x00000300
  5766. #define A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT 8
  5767. static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_TILE_MODE(enum a6xx_tile_mode val)
  5768. {
  5769. return ((val) << A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_TILE_MODE__MASK;
  5770. }
  5771. #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK 0x00000c00
  5772. #define A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT 10
  5773. static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  5774. {
  5775. return ((val) << A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_COLOR_SWAP__MASK;
  5776. }
  5777. #define A6XX_SP_PS_2D_SRC_INFO_FLAGS 0x00001000
  5778. #define A6XX_SP_PS_2D_SRC_INFO_SRGB 0x00002000
  5779. #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES__MASK 0x0000c000
  5780. #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES__SHIFT 14
  5781. static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_SAMPLES(enum a3xx_msaa_samples val)
  5782. {
  5783. return ((val) << A6XX_SP_PS_2D_SRC_INFO_SAMPLES__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_SAMPLES__MASK;
  5784. }
  5785. #define A6XX_SP_PS_2D_SRC_INFO_FILTER 0x00010000
  5786. #define A6XX_SP_PS_2D_SRC_INFO_UNK17 0x00020000
  5787. #define A6XX_SP_PS_2D_SRC_INFO_SAMPLES_AVERAGE 0x00040000
  5788. #define A6XX_SP_PS_2D_SRC_INFO_UNK19 0x00080000
  5789. #define A6XX_SP_PS_2D_SRC_INFO_UNK20 0x00100000
  5790. #define A6XX_SP_PS_2D_SRC_INFO_UNK21 0x00200000
  5791. #define A6XX_SP_PS_2D_SRC_INFO_UNK22 0x00400000
  5792. #define A6XX_SP_PS_2D_SRC_INFO_UNK23__MASK 0x07800000
  5793. #define A6XX_SP_PS_2D_SRC_INFO_UNK23__SHIFT 23
  5794. static inline uint32_t A6XX_SP_PS_2D_SRC_INFO_UNK23(uint32_t val)
  5795. {
  5796. return ((val) << A6XX_SP_PS_2D_SRC_INFO_UNK23__SHIFT) & A6XX_SP_PS_2D_SRC_INFO_UNK23__MASK;
  5797. }
  5798. #define A6XX_SP_PS_2D_SRC_INFO_UNK28 0x10000000
  5799. #define REG_A6XX_SP_PS_2D_SRC_SIZE 0x0000b4c1
  5800. #define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK 0x00007fff
  5801. #define A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT 0
  5802. static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_WIDTH(uint32_t val)
  5803. {
  5804. return ((val) << A6XX_SP_PS_2D_SRC_SIZE_WIDTH__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_WIDTH__MASK;
  5805. }
  5806. #define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK 0x3fff8000
  5807. #define A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT 15
  5808. static inline uint32_t A6XX_SP_PS_2D_SRC_SIZE_HEIGHT(uint32_t val)
  5809. {
  5810. return ((val) << A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__SHIFT) & A6XX_SP_PS_2D_SRC_SIZE_HEIGHT__MASK;
  5811. }
  5812. #define REG_A6XX_SP_PS_2D_SRC 0x0000b4c2
  5813. #define A6XX_SP_PS_2D_SRC__MASK 0xffffffff
  5814. #define A6XX_SP_PS_2D_SRC__SHIFT 0
  5815. static inline uint32_t A6XX_SP_PS_2D_SRC(uint32_t val)
  5816. {
  5817. return ((val) << A6XX_SP_PS_2D_SRC__SHIFT) & A6XX_SP_PS_2D_SRC__MASK;
  5818. }
  5819. #define REG_A6XX_SP_PS_2D_SRC_PITCH 0x0000b4c4
  5820. #define A6XX_SP_PS_2D_SRC_PITCH_UNK0__MASK 0x000001ff
  5821. #define A6XX_SP_PS_2D_SRC_PITCH_UNK0__SHIFT 0
  5822. static inline uint32_t A6XX_SP_PS_2D_SRC_PITCH_UNK0(uint32_t val)
  5823. {
  5824. return ((val) << A6XX_SP_PS_2D_SRC_PITCH_UNK0__SHIFT) & A6XX_SP_PS_2D_SRC_PITCH_UNK0__MASK;
  5825. }
  5826. #define A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK 0x00fffe00
  5827. #define A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT 9
  5828. static inline uint32_t A6XX_SP_PS_2D_SRC_PITCH_PITCH(uint32_t val)
  5829. {
  5830. return ((val >> 6) << A6XX_SP_PS_2D_SRC_PITCH_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_PITCH_PITCH__MASK;
  5831. }
  5832. #define REG_A6XX_SP_PS_2D_SRC_PLANE1 0x0000b4c5
  5833. #define A6XX_SP_PS_2D_SRC_PLANE1__MASK 0xffffffff
  5834. #define A6XX_SP_PS_2D_SRC_PLANE1__SHIFT 0
  5835. static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE1(uint32_t val)
  5836. {
  5837. return ((val) << A6XX_SP_PS_2D_SRC_PLANE1__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE1__MASK;
  5838. }
  5839. #define REG_A6XX_SP_PS_2D_SRC_PLANE_PITCH 0x0000b4c7
  5840. #define A6XX_SP_PS_2D_SRC_PLANE_PITCH__MASK 0x00000fff
  5841. #define A6XX_SP_PS_2D_SRC_PLANE_PITCH__SHIFT 0
  5842. static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE_PITCH(uint32_t val)
  5843. {
  5844. return ((val >> 6) << A6XX_SP_PS_2D_SRC_PLANE_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE_PITCH__MASK;
  5845. }
  5846. #define REG_A6XX_SP_PS_2D_SRC_PLANE2 0x0000b4c8
  5847. #define A6XX_SP_PS_2D_SRC_PLANE2__MASK 0xffffffff
  5848. #define A6XX_SP_PS_2D_SRC_PLANE2__SHIFT 0
  5849. static inline uint32_t A6XX_SP_PS_2D_SRC_PLANE2(uint32_t val)
  5850. {
  5851. return ((val) << A6XX_SP_PS_2D_SRC_PLANE2__SHIFT) & A6XX_SP_PS_2D_SRC_PLANE2__MASK;
  5852. }
  5853. #define REG_A6XX_SP_PS_2D_SRC_FLAGS 0x0000b4ca
  5854. #define A6XX_SP_PS_2D_SRC_FLAGS__MASK 0xffffffff
  5855. #define A6XX_SP_PS_2D_SRC_FLAGS__SHIFT 0
  5856. static inline uint32_t A6XX_SP_PS_2D_SRC_FLAGS(uint32_t val)
  5857. {
  5858. return ((val) << A6XX_SP_PS_2D_SRC_FLAGS__SHIFT) & A6XX_SP_PS_2D_SRC_FLAGS__MASK;
  5859. }
  5860. #define REG_A6XX_SP_PS_2D_SRC_FLAGS_PITCH 0x0000b4cc
  5861. #define A6XX_SP_PS_2D_SRC_FLAGS_PITCH__MASK 0x000000ff
  5862. #define A6XX_SP_PS_2D_SRC_FLAGS_PITCH__SHIFT 0
  5863. static inline uint32_t A6XX_SP_PS_2D_SRC_FLAGS_PITCH(uint32_t val)
  5864. {
  5865. return ((val >> 6) << A6XX_SP_PS_2D_SRC_FLAGS_PITCH__SHIFT) & A6XX_SP_PS_2D_SRC_FLAGS_PITCH__MASK;
  5866. }
  5867. #define REG_A6XX_SP_PS_UNKNOWN_B4CD 0x0000b4cd
  5868. #define REG_A6XX_SP_PS_UNKNOWN_B4CE 0x0000b4ce
  5869. #define REG_A6XX_SP_PS_UNKNOWN_B4CF 0x0000b4cf
  5870. #define REG_A6XX_SP_PS_UNKNOWN_B4D0 0x0000b4d0
  5871. #define REG_A6XX_SP_WINDOW_OFFSET 0x0000b4d1
  5872. #define A6XX_SP_WINDOW_OFFSET_X__MASK 0x00003fff
  5873. #define A6XX_SP_WINDOW_OFFSET_X__SHIFT 0
  5874. static inline uint32_t A6XX_SP_WINDOW_OFFSET_X(uint32_t val)
  5875. {
  5876. return ((val) << A6XX_SP_WINDOW_OFFSET_X__SHIFT) & A6XX_SP_WINDOW_OFFSET_X__MASK;
  5877. }
  5878. #define A6XX_SP_WINDOW_OFFSET_Y__MASK 0x3fff0000
  5879. #define A6XX_SP_WINDOW_OFFSET_Y__SHIFT 16
  5880. static inline uint32_t A6XX_SP_WINDOW_OFFSET_Y(uint32_t val)
  5881. {
  5882. return ((val) << A6XX_SP_WINDOW_OFFSET_Y__SHIFT) & A6XX_SP_WINDOW_OFFSET_Y__MASK;
  5883. }
  5884. #define REG_A6XX_TPL1_DBG_ECO_CNTL 0x0000b600
  5885. #define REG_A6XX_TPL1_ADDR_MODE_CNTL 0x0000b601
  5886. #define REG_A6XX_TPL1_UNKNOWN_B602 0x0000b602
  5887. #define REG_A6XX_TPL1_NC_MODE_CNTL 0x0000b604
  5888. #define A6XX_TPL1_NC_MODE_CNTL_MODE 0x00000001
  5889. #define A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__MASK 0x00000006
  5890. #define A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__SHIFT 1
  5891. static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT(uint32_t val)
  5892. {
  5893. return ((val) << A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_LOWER_BIT__MASK;
  5894. }
  5895. #define A6XX_TPL1_NC_MODE_CNTL_MIN_ACCESS_LENGTH 0x00000008
  5896. #define A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__MASK 0x00000010
  5897. #define A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__SHIFT 4
  5898. static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT(uint32_t val)
  5899. {
  5900. return ((val) << A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_UPPER_BIT__MASK;
  5901. }
  5902. #define A6XX_TPL1_NC_MODE_CNTL_UNK6__MASK 0x000000c0
  5903. #define A6XX_TPL1_NC_MODE_CNTL_UNK6__SHIFT 6
  5904. static inline uint32_t A6XX_TPL1_NC_MODE_CNTL_UNK6(uint32_t val)
  5905. {
  5906. return ((val) << A6XX_TPL1_NC_MODE_CNTL_UNK6__SHIFT) & A6XX_TPL1_NC_MODE_CNTL_UNK6__MASK;
  5907. }
  5908. #define REG_A6XX_TPL1_UNKNOWN_B605 0x0000b605
  5909. #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_0 0x0000b608
  5910. #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_1 0x0000b609
  5911. #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_2 0x0000b60a
  5912. #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_3 0x0000b60b
  5913. #define REG_A6XX_TPL1_BICUBIC_WEIGHTS_TABLE_4 0x0000b60c
  5914. static inline uint32_t REG_A6XX_TPL1_PERFCTR_TP_SEL(uint32_t i0) { return 0x0000b610 + 0x1*i0; }
  5915. #define REG_A6XX_HLSQ_VS_CNTL 0x0000b800
  5916. #define A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK 0x000000ff
  5917. #define A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT 0
  5918. static inline uint32_t A6XX_HLSQ_VS_CNTL_CONSTLEN(uint32_t val)
  5919. {
  5920. return ((val >> 2) << A6XX_HLSQ_VS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_VS_CNTL_CONSTLEN__MASK;
  5921. }
  5922. #define A6XX_HLSQ_VS_CNTL_ENABLED 0x00000100
  5923. #define REG_A6XX_HLSQ_HS_CNTL 0x0000b801
  5924. #define A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK 0x000000ff
  5925. #define A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT 0
  5926. static inline uint32_t A6XX_HLSQ_HS_CNTL_CONSTLEN(uint32_t val)
  5927. {
  5928. return ((val >> 2) << A6XX_HLSQ_HS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_HS_CNTL_CONSTLEN__MASK;
  5929. }
  5930. #define A6XX_HLSQ_HS_CNTL_ENABLED 0x00000100
  5931. #define REG_A6XX_HLSQ_DS_CNTL 0x0000b802
  5932. #define A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK 0x000000ff
  5933. #define A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT 0
  5934. static inline uint32_t A6XX_HLSQ_DS_CNTL_CONSTLEN(uint32_t val)
  5935. {
  5936. return ((val >> 2) << A6XX_HLSQ_DS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_DS_CNTL_CONSTLEN__MASK;
  5937. }
  5938. #define A6XX_HLSQ_DS_CNTL_ENABLED 0x00000100
  5939. #define REG_A6XX_HLSQ_GS_CNTL 0x0000b803
  5940. #define A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK 0x000000ff
  5941. #define A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT 0
  5942. static inline uint32_t A6XX_HLSQ_GS_CNTL_CONSTLEN(uint32_t val)
  5943. {
  5944. return ((val >> 2) << A6XX_HLSQ_GS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_GS_CNTL_CONSTLEN__MASK;
  5945. }
  5946. #define A6XX_HLSQ_GS_CNTL_ENABLED 0x00000100
  5947. #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_CMD 0x0000b820
  5948. #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR 0x0000b821
  5949. #define A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__MASK 0xffffffff
  5950. #define A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__SHIFT 0
  5951. static inline uint32_t A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR(uint32_t val)
  5952. {
  5953. return ((val) << A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__SHIFT) & A6XX_HLSQ_LOAD_STATE_GEOM_EXT_SRC_ADDR__MASK;
  5954. }
  5955. #define REG_A6XX_HLSQ_LOAD_STATE_GEOM_DATA 0x0000b823
  5956. #define REG_A6XX_HLSQ_FS_CNTL_0 0x0000b980
  5957. #define A6XX_HLSQ_FS_CNTL_0_THREADSIZE__MASK 0x00000001
  5958. #define A6XX_HLSQ_FS_CNTL_0_THREADSIZE__SHIFT 0
  5959. static inline uint32_t A6XX_HLSQ_FS_CNTL_0_THREADSIZE(enum a6xx_threadsize val)
  5960. {
  5961. return ((val) << A6XX_HLSQ_FS_CNTL_0_THREADSIZE__SHIFT) & A6XX_HLSQ_FS_CNTL_0_THREADSIZE__MASK;
  5962. }
  5963. #define A6XX_HLSQ_FS_CNTL_0_VARYINGS 0x00000002
  5964. #define A6XX_HLSQ_FS_CNTL_0_UNK2__MASK 0x00000ffc
  5965. #define A6XX_HLSQ_FS_CNTL_0_UNK2__SHIFT 2
  5966. static inline uint32_t A6XX_HLSQ_FS_CNTL_0_UNK2(uint32_t val)
  5967. {
  5968. return ((val) << A6XX_HLSQ_FS_CNTL_0_UNK2__SHIFT) & A6XX_HLSQ_FS_CNTL_0_UNK2__MASK;
  5969. }
  5970. #define REG_A6XX_HLSQ_UNKNOWN_B981 0x0000b981
  5971. #define REG_A6XX_HLSQ_CONTROL_1_REG 0x0000b982
  5972. #define REG_A6XX_HLSQ_CONTROL_2_REG 0x0000b983
  5973. #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK 0x000000ff
  5974. #define A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT 0
  5975. static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_FACEREGID(uint32_t val)
  5976. {
  5977. return ((val) << A6XX_HLSQ_CONTROL_2_REG_FACEREGID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_FACEREGID__MASK;
  5978. }
  5979. #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK 0x0000ff00
  5980. #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT 8
  5981. static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEID(uint32_t val)
  5982. {
  5983. return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEID__MASK;
  5984. }
  5985. #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK 0x00ff0000
  5986. #define A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT 16
  5987. static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK(uint32_t val)
  5988. {
  5989. return ((val) << A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SAMPLEMASK__MASK;
  5990. }
  5991. #define A6XX_HLSQ_CONTROL_2_REG_SIZE__MASK 0xff000000
  5992. #define A6XX_HLSQ_CONTROL_2_REG_SIZE__SHIFT 24
  5993. static inline uint32_t A6XX_HLSQ_CONTROL_2_REG_SIZE(uint32_t val)
  5994. {
  5995. return ((val) << A6XX_HLSQ_CONTROL_2_REG_SIZE__SHIFT) & A6XX_HLSQ_CONTROL_2_REG_SIZE__MASK;
  5996. }
  5997. #define REG_A6XX_HLSQ_CONTROL_3_REG 0x0000b984
  5998. #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__MASK 0x000000ff
  5999. #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__SHIFT 0
  6000. static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL(uint32_t val)
  6001. {
  6002. return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_PIXEL__MASK;
  6003. }
  6004. #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__MASK 0x0000ff00
  6005. #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__SHIFT 8
  6006. static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL(uint32_t val)
  6007. {
  6008. return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_PIXEL__MASK;
  6009. }
  6010. #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__MASK 0x00ff0000
  6011. #define A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__SHIFT 16
  6012. static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID(uint32_t val)
  6013. {
  6014. return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_PERSP_CENTROID__MASK;
  6015. }
  6016. #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__MASK 0xff000000
  6017. #define A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__SHIFT 24
  6018. static inline uint32_t A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID(uint32_t val)
  6019. {
  6020. return ((val) << A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__SHIFT) & A6XX_HLSQ_CONTROL_3_REG_IJ_LINEAR_CENTROID__MASK;
  6021. }
  6022. #define REG_A6XX_HLSQ_CONTROL_4_REG 0x0000b985
  6023. #define A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__MASK 0x000000ff
  6024. #define A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__SHIFT 0
  6025. static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE(uint32_t val)
  6026. {
  6027. return ((val) << A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_IJ_PERSP_SAMPLE__MASK;
  6028. }
  6029. #define A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__MASK 0x0000ff00
  6030. #define A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__SHIFT 8
  6031. static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE(uint32_t val)
  6032. {
  6033. return ((val) << A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_IJ_LINEAR_SAMPLE__MASK;
  6034. }
  6035. #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK 0x00ff0000
  6036. #define A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT 16
  6037. static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID(uint32_t val)
  6038. {
  6039. return ((val) << A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_XYCOORDREGID__MASK;
  6040. }
  6041. #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK 0xff000000
  6042. #define A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT 24
  6043. static inline uint32_t A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID(uint32_t val)
  6044. {
  6045. return ((val) << A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__SHIFT) & A6XX_HLSQ_CONTROL_4_REG_ZWCOORDREGID__MASK;
  6046. }
  6047. #define REG_A6XX_HLSQ_CONTROL_5_REG 0x0000b986
  6048. #define A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__MASK 0x000000ff
  6049. #define A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__SHIFT 0
  6050. static inline uint32_t A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID(uint32_t val)
  6051. {
  6052. return ((val) << A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__SHIFT) & A6XX_HLSQ_CONTROL_5_REG_LINELENGTHREGID__MASK;
  6053. }
  6054. #define A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__MASK 0x0000ff00
  6055. #define A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__SHIFT 8
  6056. static inline uint32_t A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID(uint32_t val)
  6057. {
  6058. return ((val) << A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__SHIFT) & A6XX_HLSQ_CONTROL_5_REG_FOVEATIONQUALITYREGID__MASK;
  6059. }
  6060. #define REG_A6XX_HLSQ_CS_CNTL 0x0000b987
  6061. #define A6XX_HLSQ_CS_CNTL_CONSTLEN__MASK 0x000000ff
  6062. #define A6XX_HLSQ_CS_CNTL_CONSTLEN__SHIFT 0
  6063. static inline uint32_t A6XX_HLSQ_CS_CNTL_CONSTLEN(uint32_t val)
  6064. {
  6065. return ((val >> 2) << A6XX_HLSQ_CS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_CS_CNTL_CONSTLEN__MASK;
  6066. }
  6067. #define A6XX_HLSQ_CS_CNTL_ENABLED 0x00000100
  6068. #define REG_A6XX_HLSQ_CS_NDRANGE_0 0x0000b990
  6069. #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK 0x00000003
  6070. #define A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT 0
  6071. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM(uint32_t val)
  6072. {
  6073. return ((val) << A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_KERNELDIM__MASK;
  6074. }
  6075. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK 0x00000ffc
  6076. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT 2
  6077. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(uint32_t val)
  6078. {
  6079. return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX__MASK;
  6080. }
  6081. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK 0x003ff000
  6082. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT 12
  6083. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(uint32_t val)
  6084. {
  6085. return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY__MASK;
  6086. }
  6087. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK 0xffc00000
  6088. #define A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT 22
  6089. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(uint32_t val)
  6090. {
  6091. return ((val) << A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__SHIFT) & A6XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ__MASK;
  6092. }
  6093. #define REG_A6XX_HLSQ_CS_NDRANGE_1 0x0000b991
  6094. #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK 0xffffffff
  6095. #define A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT 0
  6096. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(uint32_t val)
  6097. {
  6098. return ((val) << A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X__MASK;
  6099. }
  6100. #define REG_A6XX_HLSQ_CS_NDRANGE_2 0x0000b992
  6101. #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK 0xffffffff
  6102. #define A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT 0
  6103. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X(uint32_t val)
  6104. {
  6105. return ((val) << A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__SHIFT) & A6XX_HLSQ_CS_NDRANGE_2_GLOBALOFF_X__MASK;
  6106. }
  6107. #define REG_A6XX_HLSQ_CS_NDRANGE_3 0x0000b993
  6108. #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK 0xffffffff
  6109. #define A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT 0
  6110. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(uint32_t val)
  6111. {
  6112. return ((val) << A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y__MASK;
  6113. }
  6114. #define REG_A6XX_HLSQ_CS_NDRANGE_4 0x0000b994
  6115. #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK 0xffffffff
  6116. #define A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT 0
  6117. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y(uint32_t val)
  6118. {
  6119. return ((val) << A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__SHIFT) & A6XX_HLSQ_CS_NDRANGE_4_GLOBALOFF_Y__MASK;
  6120. }
  6121. #define REG_A6XX_HLSQ_CS_NDRANGE_5 0x0000b995
  6122. #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK 0xffffffff
  6123. #define A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT 0
  6124. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(uint32_t val)
  6125. {
  6126. return ((val) << A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z__MASK;
  6127. }
  6128. #define REG_A6XX_HLSQ_CS_NDRANGE_6 0x0000b996
  6129. #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK 0xffffffff
  6130. #define A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT 0
  6131. static inline uint32_t A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z(uint32_t val)
  6132. {
  6133. return ((val) << A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__SHIFT) & A6XX_HLSQ_CS_NDRANGE_6_GLOBALOFF_Z__MASK;
  6134. }
  6135. #define REG_A6XX_HLSQ_CS_CNTL_0 0x0000b997
  6136. #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK 0x000000ff
  6137. #define A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT 0
  6138. static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID(uint32_t val)
  6139. {
  6140. return ((val) << A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGIDCONSTID__MASK;
  6141. }
  6142. #define A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__MASK 0x0000ff00
  6143. #define A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__SHIFT 8
  6144. static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID(uint32_t val)
  6145. {
  6146. return ((val) << A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGSIZECONSTID__MASK;
  6147. }
  6148. #define A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__MASK 0x00ff0000
  6149. #define A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__SHIFT 16
  6150. static inline uint32_t A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID(uint32_t val)
  6151. {
  6152. return ((val) << A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_WGOFFSETCONSTID__MASK;
  6153. }
  6154. #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK 0xff000000
  6155. #define A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT 24
  6156. static inline uint32_t A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID(uint32_t val)
  6157. {
  6158. return ((val) << A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_0_LOCALIDREGID__MASK;
  6159. }
  6160. #define REG_A6XX_HLSQ_CS_CNTL_1 0x0000b998
  6161. #define A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__MASK 0x000000ff
  6162. #define A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT 0
  6163. static inline uint32_t A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID(uint32_t val)
  6164. {
  6165. return ((val) << A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__SHIFT) & A6XX_HLSQ_CS_CNTL_1_LINEARLOCALIDREGID__MASK;
  6166. }
  6167. #define A6XX_HLSQ_CS_CNTL_1_SINGLE_SP_CORE 0x00000100
  6168. #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE__MASK 0x00000200
  6169. #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE__SHIFT 9
  6170. static inline uint32_t A6XX_HLSQ_CS_CNTL_1_THREADSIZE(enum a6xx_threadsize val)
  6171. {
  6172. return ((val) << A6XX_HLSQ_CS_CNTL_1_THREADSIZE__SHIFT) & A6XX_HLSQ_CS_CNTL_1_THREADSIZE__MASK;
  6173. }
  6174. #define A6XX_HLSQ_CS_CNTL_1_THREADSIZE_SCALAR 0x00000400
  6175. #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_X 0x0000b999
  6176. #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Y 0x0000b99a
  6177. #define REG_A6XX_HLSQ_CS_KERNEL_GROUP_Z 0x0000b99b
  6178. #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_CMD 0x0000b9a0
  6179. #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR 0x0000b9a1
  6180. #define A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__MASK 0xffffffff
  6181. #define A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__SHIFT 0
  6182. static inline uint32_t A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR(uint32_t val)
  6183. {
  6184. return ((val) << A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__SHIFT) & A6XX_HLSQ_LOAD_STATE_FRAG_EXT_SRC_ADDR__MASK;
  6185. }
  6186. #define REG_A6XX_HLSQ_LOAD_STATE_FRAG_DATA 0x0000b9a3
  6187. static inline uint32_t REG_A6XX_HLSQ_CS_BINDLESS_BASE(uint32_t i0) { return 0x0000b9c0 + 0x2*i0; }
  6188. static inline uint32_t REG_A6XX_HLSQ_CS_BINDLESS_BASE_ADDR(uint32_t i0) { return 0x0000b9c0 + 0x2*i0; }
  6189. #define REG_A6XX_HLSQ_CS_UNKNOWN_B9D0 0x0000b9d0
  6190. #define A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__MASK 0x0000001f
  6191. #define A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__SHIFT 0
  6192. static inline uint32_t A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE(uint32_t val)
  6193. {
  6194. return ((val) << A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__SHIFT) & A6XX_HLSQ_CS_UNKNOWN_B9D0_SHARED_SIZE__MASK;
  6195. }
  6196. #define A6XX_HLSQ_CS_UNKNOWN_B9D0_UNK5 0x00000020
  6197. #define A6XX_HLSQ_CS_UNKNOWN_B9D0_UNK6 0x00000040
  6198. #define REG_A6XX_HLSQ_DRAW_CMD 0x0000bb00
  6199. #define A6XX_HLSQ_DRAW_CMD_STATE_ID__MASK 0x000000ff
  6200. #define A6XX_HLSQ_DRAW_CMD_STATE_ID__SHIFT 0
  6201. static inline uint32_t A6XX_HLSQ_DRAW_CMD_STATE_ID(uint32_t val)
  6202. {
  6203. return ((val) << A6XX_HLSQ_DRAW_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_DRAW_CMD_STATE_ID__MASK;
  6204. }
  6205. #define REG_A6XX_HLSQ_DISPATCH_CMD 0x0000bb01
  6206. #define A6XX_HLSQ_DISPATCH_CMD_STATE_ID__MASK 0x000000ff
  6207. #define A6XX_HLSQ_DISPATCH_CMD_STATE_ID__SHIFT 0
  6208. static inline uint32_t A6XX_HLSQ_DISPATCH_CMD_STATE_ID(uint32_t val)
  6209. {
  6210. return ((val) << A6XX_HLSQ_DISPATCH_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_DISPATCH_CMD_STATE_ID__MASK;
  6211. }
  6212. #define REG_A6XX_HLSQ_EVENT_CMD 0x0000bb02
  6213. #define A6XX_HLSQ_EVENT_CMD_STATE_ID__MASK 0x00ff0000
  6214. #define A6XX_HLSQ_EVENT_CMD_STATE_ID__SHIFT 16
  6215. static inline uint32_t A6XX_HLSQ_EVENT_CMD_STATE_ID(uint32_t val)
  6216. {
  6217. return ((val) << A6XX_HLSQ_EVENT_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_EVENT_CMD_STATE_ID__MASK;
  6218. }
  6219. #define A6XX_HLSQ_EVENT_CMD_EVENT__MASK 0x0000007f
  6220. #define A6XX_HLSQ_EVENT_CMD_EVENT__SHIFT 0
  6221. static inline uint32_t A6XX_HLSQ_EVENT_CMD_EVENT(enum vgt_event_type val)
  6222. {
  6223. return ((val) << A6XX_HLSQ_EVENT_CMD_EVENT__SHIFT) & A6XX_HLSQ_EVENT_CMD_EVENT__MASK;
  6224. }
  6225. #define REG_A6XX_HLSQ_INVALIDATE_CMD 0x0000bb08
  6226. #define A6XX_HLSQ_INVALIDATE_CMD_VS_STATE 0x00000001
  6227. #define A6XX_HLSQ_INVALIDATE_CMD_HS_STATE 0x00000002
  6228. #define A6XX_HLSQ_INVALIDATE_CMD_DS_STATE 0x00000004
  6229. #define A6XX_HLSQ_INVALIDATE_CMD_GS_STATE 0x00000008
  6230. #define A6XX_HLSQ_INVALIDATE_CMD_FS_STATE 0x00000010
  6231. #define A6XX_HLSQ_INVALIDATE_CMD_CS_STATE 0x00000020
  6232. #define A6XX_HLSQ_INVALIDATE_CMD_CS_IBO 0x00000040
  6233. #define A6XX_HLSQ_INVALIDATE_CMD_GFX_IBO 0x00000080
  6234. #define A6XX_HLSQ_INVALIDATE_CMD_CS_SHARED_CONST 0x00080000
  6235. #define A6XX_HLSQ_INVALIDATE_CMD_GFX_SHARED_CONST 0x00000100
  6236. #define A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__MASK 0x00003e00
  6237. #define A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__SHIFT 9
  6238. static inline uint32_t A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS(uint32_t val)
  6239. {
  6240. return ((val) << A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__SHIFT) & A6XX_HLSQ_INVALIDATE_CMD_CS_BINDLESS__MASK;
  6241. }
  6242. #define A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__MASK 0x0007c000
  6243. #define A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__SHIFT 14
  6244. static inline uint32_t A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS(uint32_t val)
  6245. {
  6246. return ((val) << A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__SHIFT) & A6XX_HLSQ_INVALIDATE_CMD_GFX_BINDLESS__MASK;
  6247. }
  6248. #define REG_A6XX_HLSQ_FS_CNTL 0x0000bb10
  6249. #define A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK 0x000000ff
  6250. #define A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT 0
  6251. static inline uint32_t A6XX_HLSQ_FS_CNTL_CONSTLEN(uint32_t val)
  6252. {
  6253. return ((val >> 2) << A6XX_HLSQ_FS_CNTL_CONSTLEN__SHIFT) & A6XX_HLSQ_FS_CNTL_CONSTLEN__MASK;
  6254. }
  6255. #define A6XX_HLSQ_FS_CNTL_ENABLED 0x00000100
  6256. #define REG_A6XX_HLSQ_SHARED_CONSTS 0x0000bb11
  6257. #define A6XX_HLSQ_SHARED_CONSTS_ENABLE 0x00000001
  6258. static inline uint32_t REG_A6XX_HLSQ_BINDLESS_BASE(uint32_t i0) { return 0x0000bb20 + 0x2*i0; }
  6259. static inline uint32_t REG_A6XX_HLSQ_BINDLESS_BASE_ADDR(uint32_t i0) { return 0x0000bb20 + 0x2*i0; }
  6260. #define REG_A6XX_HLSQ_2D_EVENT_CMD 0x0000bd80
  6261. #define A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__MASK 0x0000ff00
  6262. #define A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__SHIFT 8
  6263. static inline uint32_t A6XX_HLSQ_2D_EVENT_CMD_STATE_ID(uint32_t val)
  6264. {
  6265. return ((val) << A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__SHIFT) & A6XX_HLSQ_2D_EVENT_CMD_STATE_ID__MASK;
  6266. }
  6267. #define A6XX_HLSQ_2D_EVENT_CMD_EVENT__MASK 0x0000007f
  6268. #define A6XX_HLSQ_2D_EVENT_CMD_EVENT__SHIFT 0
  6269. static inline uint32_t A6XX_HLSQ_2D_EVENT_CMD_EVENT(enum vgt_event_type val)
  6270. {
  6271. return ((val) << A6XX_HLSQ_2D_EVENT_CMD_EVENT__SHIFT) & A6XX_HLSQ_2D_EVENT_CMD_EVENT__MASK;
  6272. }
  6273. #define REG_A6XX_HLSQ_UNKNOWN_BE00 0x0000be00
  6274. #define REG_A6XX_HLSQ_UNKNOWN_BE01 0x0000be01
  6275. #define REG_A6XX_HLSQ_UNKNOWN_BE04 0x0000be04
  6276. #define REG_A6XX_HLSQ_ADDR_MODE_CNTL 0x0000be05
  6277. #define REG_A6XX_HLSQ_UNKNOWN_BE08 0x0000be08
  6278. static inline uint32_t REG_A6XX_HLSQ_PERFCTR_HLSQ_SEL(uint32_t i0) { return 0x0000be10 + 0x1*i0; }
  6279. #define REG_A6XX_HLSQ_CONTEXT_SWITCH_GFX_PREEMPTION_SAFE_MODE 0x0000be22
  6280. #define REG_A6XX_CP_EVENT_START 0x0000d600
  6281. #define A6XX_CP_EVENT_START_STATE_ID__MASK 0x000000ff
  6282. #define A6XX_CP_EVENT_START_STATE_ID__SHIFT 0
  6283. static inline uint32_t A6XX_CP_EVENT_START_STATE_ID(uint32_t val)
  6284. {
  6285. return ((val) << A6XX_CP_EVENT_START_STATE_ID__SHIFT) & A6XX_CP_EVENT_START_STATE_ID__MASK;
  6286. }
  6287. #define REG_A6XX_CP_EVENT_END 0x0000d601
  6288. #define A6XX_CP_EVENT_END_STATE_ID__MASK 0x000000ff
  6289. #define A6XX_CP_EVENT_END_STATE_ID__SHIFT 0
  6290. static inline uint32_t A6XX_CP_EVENT_END_STATE_ID(uint32_t val)
  6291. {
  6292. return ((val) << A6XX_CP_EVENT_END_STATE_ID__SHIFT) & A6XX_CP_EVENT_END_STATE_ID__MASK;
  6293. }
  6294. #define REG_A6XX_CP_2D_EVENT_START 0x0000d700
  6295. #define A6XX_CP_2D_EVENT_START_STATE_ID__MASK 0x000000ff
  6296. #define A6XX_CP_2D_EVENT_START_STATE_ID__SHIFT 0
  6297. static inline uint32_t A6XX_CP_2D_EVENT_START_STATE_ID(uint32_t val)
  6298. {
  6299. return ((val) << A6XX_CP_2D_EVENT_START_STATE_ID__SHIFT) & A6XX_CP_2D_EVENT_START_STATE_ID__MASK;
  6300. }
  6301. #define REG_A6XX_CP_2D_EVENT_END 0x0000d701
  6302. #define A6XX_CP_2D_EVENT_END_STATE_ID__MASK 0x000000ff
  6303. #define A6XX_CP_2D_EVENT_END_STATE_ID__SHIFT 0
  6304. static inline uint32_t A6XX_CP_2D_EVENT_END_STATE_ID(uint32_t val)
  6305. {
  6306. return ((val) << A6XX_CP_2D_EVENT_END_STATE_ID__SHIFT) & A6XX_CP_2D_EVENT_END_STATE_ID__MASK;
  6307. }
  6308. #define REG_A6XX_TEX_SAMP_0 0x00000000
  6309. #define A6XX_TEX_SAMP_0_MIPFILTER_LINEAR_NEAR 0x00000001
  6310. #define A6XX_TEX_SAMP_0_XY_MAG__MASK 0x00000006
  6311. #define A6XX_TEX_SAMP_0_XY_MAG__SHIFT 1
  6312. static inline uint32_t A6XX_TEX_SAMP_0_XY_MAG(enum a6xx_tex_filter val)
  6313. {
  6314. return ((val) << A6XX_TEX_SAMP_0_XY_MAG__SHIFT) & A6XX_TEX_SAMP_0_XY_MAG__MASK;
  6315. }
  6316. #define A6XX_TEX_SAMP_0_XY_MIN__MASK 0x00000018
  6317. #define A6XX_TEX_SAMP_0_XY_MIN__SHIFT 3
  6318. static inline uint32_t A6XX_TEX_SAMP_0_XY_MIN(enum a6xx_tex_filter val)
  6319. {
  6320. return ((val) << A6XX_TEX_SAMP_0_XY_MIN__SHIFT) & A6XX_TEX_SAMP_0_XY_MIN__MASK;
  6321. }
  6322. #define A6XX_TEX_SAMP_0_WRAP_S__MASK 0x000000e0
  6323. #define A6XX_TEX_SAMP_0_WRAP_S__SHIFT 5
  6324. static inline uint32_t A6XX_TEX_SAMP_0_WRAP_S(enum a6xx_tex_clamp val)
  6325. {
  6326. return ((val) << A6XX_TEX_SAMP_0_WRAP_S__SHIFT) & A6XX_TEX_SAMP_0_WRAP_S__MASK;
  6327. }
  6328. #define A6XX_TEX_SAMP_0_WRAP_T__MASK 0x00000700
  6329. #define A6XX_TEX_SAMP_0_WRAP_T__SHIFT 8
  6330. static inline uint32_t A6XX_TEX_SAMP_0_WRAP_T(enum a6xx_tex_clamp val)
  6331. {
  6332. return ((val) << A6XX_TEX_SAMP_0_WRAP_T__SHIFT) & A6XX_TEX_SAMP_0_WRAP_T__MASK;
  6333. }
  6334. #define A6XX_TEX_SAMP_0_WRAP_R__MASK 0x00003800
  6335. #define A6XX_TEX_SAMP_0_WRAP_R__SHIFT 11
  6336. static inline uint32_t A6XX_TEX_SAMP_0_WRAP_R(enum a6xx_tex_clamp val)
  6337. {
  6338. return ((val) << A6XX_TEX_SAMP_0_WRAP_R__SHIFT) & A6XX_TEX_SAMP_0_WRAP_R__MASK;
  6339. }
  6340. #define A6XX_TEX_SAMP_0_ANISO__MASK 0x0001c000
  6341. #define A6XX_TEX_SAMP_0_ANISO__SHIFT 14
  6342. static inline uint32_t A6XX_TEX_SAMP_0_ANISO(enum a6xx_tex_aniso val)
  6343. {
  6344. return ((val) << A6XX_TEX_SAMP_0_ANISO__SHIFT) & A6XX_TEX_SAMP_0_ANISO__MASK;
  6345. }
  6346. #define A6XX_TEX_SAMP_0_LOD_BIAS__MASK 0xfff80000
  6347. #define A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT 19
  6348. static inline uint32_t A6XX_TEX_SAMP_0_LOD_BIAS(float val)
  6349. {
  6350. return ((((int32_t)(val * 256.0))) << A6XX_TEX_SAMP_0_LOD_BIAS__SHIFT) & A6XX_TEX_SAMP_0_LOD_BIAS__MASK;
  6351. }
  6352. #define REG_A6XX_TEX_SAMP_1 0x00000001
  6353. #define A6XX_TEX_SAMP_1_CLAMPENABLE 0x00000001
  6354. #define A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK 0x0000000e
  6355. #define A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT 1
  6356. static inline uint32_t A6XX_TEX_SAMP_1_COMPARE_FUNC(enum adreno_compare_func val)
  6357. {
  6358. return ((val) << A6XX_TEX_SAMP_1_COMPARE_FUNC__SHIFT) & A6XX_TEX_SAMP_1_COMPARE_FUNC__MASK;
  6359. }
  6360. #define A6XX_TEX_SAMP_1_CUBEMAPSEAMLESSFILTOFF 0x00000010
  6361. #define A6XX_TEX_SAMP_1_UNNORM_COORDS 0x00000020
  6362. #define A6XX_TEX_SAMP_1_MIPFILTER_LINEAR_FAR 0x00000040
  6363. #define A6XX_TEX_SAMP_1_MAX_LOD__MASK 0x000fff00
  6364. #define A6XX_TEX_SAMP_1_MAX_LOD__SHIFT 8
  6365. static inline uint32_t A6XX_TEX_SAMP_1_MAX_LOD(float val)
  6366. {
  6367. return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A6XX_TEX_SAMP_1_MAX_LOD__MASK;
  6368. }
  6369. #define A6XX_TEX_SAMP_1_MIN_LOD__MASK 0xfff00000
  6370. #define A6XX_TEX_SAMP_1_MIN_LOD__SHIFT 20
  6371. static inline uint32_t A6XX_TEX_SAMP_1_MIN_LOD(float val)
  6372. {
  6373. return ((((uint32_t)(val * 256.0))) << A6XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A6XX_TEX_SAMP_1_MIN_LOD__MASK;
  6374. }
  6375. #define REG_A6XX_TEX_SAMP_2 0x00000002
  6376. #define A6XX_TEX_SAMP_2_REDUCTION_MODE__MASK 0x00000003
  6377. #define A6XX_TEX_SAMP_2_REDUCTION_MODE__SHIFT 0
  6378. static inline uint32_t A6XX_TEX_SAMP_2_REDUCTION_MODE(enum a6xx_reduction_mode val)
  6379. {
  6380. return ((val) << A6XX_TEX_SAMP_2_REDUCTION_MODE__SHIFT) & A6XX_TEX_SAMP_2_REDUCTION_MODE__MASK;
  6381. }
  6382. #define A6XX_TEX_SAMP_2_CHROMA_LINEAR 0x00000020
  6383. #define A6XX_TEX_SAMP_2_BCOLOR__MASK 0xffffff80
  6384. #define A6XX_TEX_SAMP_2_BCOLOR__SHIFT 7
  6385. static inline uint32_t A6XX_TEX_SAMP_2_BCOLOR(uint32_t val)
  6386. {
  6387. return ((val) << A6XX_TEX_SAMP_2_BCOLOR__SHIFT) & A6XX_TEX_SAMP_2_BCOLOR__MASK;
  6388. }
  6389. #define REG_A6XX_TEX_SAMP_3 0x00000003
  6390. #define REG_A6XX_TEX_CONST_0 0x00000000
  6391. #define A6XX_TEX_CONST_0_TILE_MODE__MASK 0x00000003
  6392. #define A6XX_TEX_CONST_0_TILE_MODE__SHIFT 0
  6393. static inline uint32_t A6XX_TEX_CONST_0_TILE_MODE(enum a6xx_tile_mode val)
  6394. {
  6395. return ((val) << A6XX_TEX_CONST_0_TILE_MODE__SHIFT) & A6XX_TEX_CONST_0_TILE_MODE__MASK;
  6396. }
  6397. #define A6XX_TEX_CONST_0_SRGB 0x00000004
  6398. #define A6XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  6399. #define A6XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  6400. static inline uint32_t A6XX_TEX_CONST_0_SWIZ_X(enum a6xx_tex_swiz val)
  6401. {
  6402. return ((val) << A6XX_TEX_CONST_0_SWIZ_X__SHIFT) & A6XX_TEX_CONST_0_SWIZ_X__MASK;
  6403. }
  6404. #define A6XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  6405. #define A6XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  6406. static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Y(enum a6xx_tex_swiz val)
  6407. {
  6408. return ((val) << A6XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Y__MASK;
  6409. }
  6410. #define A6XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  6411. #define A6XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  6412. static inline uint32_t A6XX_TEX_CONST_0_SWIZ_Z(enum a6xx_tex_swiz val)
  6413. {
  6414. return ((val) << A6XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A6XX_TEX_CONST_0_SWIZ_Z__MASK;
  6415. }
  6416. #define A6XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  6417. #define A6XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  6418. static inline uint32_t A6XX_TEX_CONST_0_SWIZ_W(enum a6xx_tex_swiz val)
  6419. {
  6420. return ((val) << A6XX_TEX_CONST_0_SWIZ_W__SHIFT) & A6XX_TEX_CONST_0_SWIZ_W__MASK;
  6421. }
  6422. #define A6XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
  6423. #define A6XX_TEX_CONST_0_MIPLVLS__SHIFT 16
  6424. static inline uint32_t A6XX_TEX_CONST_0_MIPLVLS(uint32_t val)
  6425. {
  6426. return ((val) << A6XX_TEX_CONST_0_MIPLVLS__SHIFT) & A6XX_TEX_CONST_0_MIPLVLS__MASK;
  6427. }
  6428. #define A6XX_TEX_CONST_0_CHROMA_MIDPOINT_X 0x00010000
  6429. #define A6XX_TEX_CONST_0_CHROMA_MIDPOINT_Y 0x00040000
  6430. #define A6XX_TEX_CONST_0_SAMPLES__MASK 0x00300000
  6431. #define A6XX_TEX_CONST_0_SAMPLES__SHIFT 20
  6432. static inline uint32_t A6XX_TEX_CONST_0_SAMPLES(enum a3xx_msaa_samples val)
  6433. {
  6434. return ((val) << A6XX_TEX_CONST_0_SAMPLES__SHIFT) & A6XX_TEX_CONST_0_SAMPLES__MASK;
  6435. }
  6436. #define A6XX_TEX_CONST_0_FMT__MASK 0x3fc00000
  6437. #define A6XX_TEX_CONST_0_FMT__SHIFT 22
  6438. static inline uint32_t A6XX_TEX_CONST_0_FMT(enum a6xx_format val)
  6439. {
  6440. return ((val) << A6XX_TEX_CONST_0_FMT__SHIFT) & A6XX_TEX_CONST_0_FMT__MASK;
  6441. }
  6442. #define A6XX_TEX_CONST_0_SWAP__MASK 0xc0000000
  6443. #define A6XX_TEX_CONST_0_SWAP__SHIFT 30
  6444. static inline uint32_t A6XX_TEX_CONST_0_SWAP(enum a3xx_color_swap val)
  6445. {
  6446. return ((val) << A6XX_TEX_CONST_0_SWAP__SHIFT) & A6XX_TEX_CONST_0_SWAP__MASK;
  6447. }
  6448. #define REG_A6XX_TEX_CONST_1 0x00000001
  6449. #define A6XX_TEX_CONST_1_WIDTH__MASK 0x00007fff
  6450. #define A6XX_TEX_CONST_1_WIDTH__SHIFT 0
  6451. static inline uint32_t A6XX_TEX_CONST_1_WIDTH(uint32_t val)
  6452. {
  6453. return ((val) << A6XX_TEX_CONST_1_WIDTH__SHIFT) & A6XX_TEX_CONST_1_WIDTH__MASK;
  6454. }
  6455. #define A6XX_TEX_CONST_1_HEIGHT__MASK 0x3fff8000
  6456. #define A6XX_TEX_CONST_1_HEIGHT__SHIFT 15
  6457. static inline uint32_t A6XX_TEX_CONST_1_HEIGHT(uint32_t val)
  6458. {
  6459. return ((val) << A6XX_TEX_CONST_1_HEIGHT__SHIFT) & A6XX_TEX_CONST_1_HEIGHT__MASK;
  6460. }
  6461. #define REG_A6XX_TEX_CONST_2 0x00000002
  6462. #define A6XX_TEX_CONST_2_BUFFER 0x00000010
  6463. #define A6XX_TEX_CONST_2_PITCHALIGN__MASK 0x0000000f
  6464. #define A6XX_TEX_CONST_2_PITCHALIGN__SHIFT 0
  6465. static inline uint32_t A6XX_TEX_CONST_2_PITCHALIGN(uint32_t val)
  6466. {
  6467. return ((val) << A6XX_TEX_CONST_2_PITCHALIGN__SHIFT) & A6XX_TEX_CONST_2_PITCHALIGN__MASK;
  6468. }
  6469. #define A6XX_TEX_CONST_2_PITCH__MASK 0x1fffff80
  6470. #define A6XX_TEX_CONST_2_PITCH__SHIFT 7
  6471. static inline uint32_t A6XX_TEX_CONST_2_PITCH(uint32_t val)
  6472. {
  6473. return ((val) << A6XX_TEX_CONST_2_PITCH__SHIFT) & A6XX_TEX_CONST_2_PITCH__MASK;
  6474. }
  6475. #define A6XX_TEX_CONST_2_TYPE__MASK 0xe0000000
  6476. #define A6XX_TEX_CONST_2_TYPE__SHIFT 29
  6477. static inline uint32_t A6XX_TEX_CONST_2_TYPE(enum a6xx_tex_type val)
  6478. {
  6479. return ((val) << A6XX_TEX_CONST_2_TYPE__SHIFT) & A6XX_TEX_CONST_2_TYPE__MASK;
  6480. }
  6481. #define REG_A6XX_TEX_CONST_3 0x00000003
  6482. #define A6XX_TEX_CONST_3_ARRAY_PITCH__MASK 0x00003fff
  6483. #define A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT 0
  6484. static inline uint32_t A6XX_TEX_CONST_3_ARRAY_PITCH(uint32_t val)
  6485. {
  6486. return ((val >> 12) << A6XX_TEX_CONST_3_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_3_ARRAY_PITCH__MASK;
  6487. }
  6488. #define A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK 0x07800000
  6489. #define A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT 23
  6490. static inline uint32_t A6XX_TEX_CONST_3_MIN_LAYERSZ(uint32_t val)
  6491. {
  6492. return ((val >> 12) << A6XX_TEX_CONST_3_MIN_LAYERSZ__SHIFT) & A6XX_TEX_CONST_3_MIN_LAYERSZ__MASK;
  6493. }
  6494. #define A6XX_TEX_CONST_3_TILE_ALL 0x08000000
  6495. #define A6XX_TEX_CONST_3_FLAG 0x10000000
  6496. #define REG_A6XX_TEX_CONST_4 0x00000004
  6497. #define A6XX_TEX_CONST_4_BASE_LO__MASK 0xffffffe0
  6498. #define A6XX_TEX_CONST_4_BASE_LO__SHIFT 5
  6499. static inline uint32_t A6XX_TEX_CONST_4_BASE_LO(uint32_t val)
  6500. {
  6501. return ((val >> 5) << A6XX_TEX_CONST_4_BASE_LO__SHIFT) & A6XX_TEX_CONST_4_BASE_LO__MASK;
  6502. }
  6503. #define REG_A6XX_TEX_CONST_5 0x00000005
  6504. #define A6XX_TEX_CONST_5_BASE_HI__MASK 0x0001ffff
  6505. #define A6XX_TEX_CONST_5_BASE_HI__SHIFT 0
  6506. static inline uint32_t A6XX_TEX_CONST_5_BASE_HI(uint32_t val)
  6507. {
  6508. return ((val) << A6XX_TEX_CONST_5_BASE_HI__SHIFT) & A6XX_TEX_CONST_5_BASE_HI__MASK;
  6509. }
  6510. #define A6XX_TEX_CONST_5_DEPTH__MASK 0x3ffe0000
  6511. #define A6XX_TEX_CONST_5_DEPTH__SHIFT 17
  6512. static inline uint32_t A6XX_TEX_CONST_5_DEPTH(uint32_t val)
  6513. {
  6514. return ((val) << A6XX_TEX_CONST_5_DEPTH__SHIFT) & A6XX_TEX_CONST_5_DEPTH__MASK;
  6515. }
  6516. #define REG_A6XX_TEX_CONST_6 0x00000006
  6517. #define A6XX_TEX_CONST_6_PLANE_PITCH__MASK 0xffffff00
  6518. #define A6XX_TEX_CONST_6_PLANE_PITCH__SHIFT 8
  6519. static inline uint32_t A6XX_TEX_CONST_6_PLANE_PITCH(uint32_t val)
  6520. {
  6521. return ((val) << A6XX_TEX_CONST_6_PLANE_PITCH__SHIFT) & A6XX_TEX_CONST_6_PLANE_PITCH__MASK;
  6522. }
  6523. #define REG_A6XX_TEX_CONST_7 0x00000007
  6524. #define A6XX_TEX_CONST_7_FLAG_LO__MASK 0xffffffe0
  6525. #define A6XX_TEX_CONST_7_FLAG_LO__SHIFT 5
  6526. static inline uint32_t A6XX_TEX_CONST_7_FLAG_LO(uint32_t val)
  6527. {
  6528. return ((val >> 5) << A6XX_TEX_CONST_7_FLAG_LO__SHIFT) & A6XX_TEX_CONST_7_FLAG_LO__MASK;
  6529. }
  6530. #define REG_A6XX_TEX_CONST_8 0x00000008
  6531. #define A6XX_TEX_CONST_8_FLAG_HI__MASK 0x0001ffff
  6532. #define A6XX_TEX_CONST_8_FLAG_HI__SHIFT 0
  6533. static inline uint32_t A6XX_TEX_CONST_8_FLAG_HI(uint32_t val)
  6534. {
  6535. return ((val) << A6XX_TEX_CONST_8_FLAG_HI__SHIFT) & A6XX_TEX_CONST_8_FLAG_HI__MASK;
  6536. }
  6537. #define REG_A6XX_TEX_CONST_9 0x00000009
  6538. #define A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__MASK 0x0001ffff
  6539. #define A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__SHIFT 0
  6540. static inline uint32_t A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH(uint32_t val)
  6541. {
  6542. return ((val >> 4) << A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__SHIFT) & A6XX_TEX_CONST_9_FLAG_BUFFER_ARRAY_PITCH__MASK;
  6543. }
  6544. #define REG_A6XX_TEX_CONST_10 0x0000000a
  6545. #define A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__MASK 0x0000007f
  6546. #define A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__SHIFT 0
  6547. static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH(uint32_t val)
  6548. {
  6549. return ((val >> 6) << A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_PITCH__MASK;
  6550. }
  6551. #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__MASK 0x00000f00
  6552. #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__SHIFT 8
  6553. static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW(uint32_t val)
  6554. {
  6555. return ((val) << A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_LOGW__MASK;
  6556. }
  6557. #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__MASK 0x0000f000
  6558. #define A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__SHIFT 12
  6559. static inline uint32_t A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH(uint32_t val)
  6560. {
  6561. return ((val) << A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__SHIFT) & A6XX_TEX_CONST_10_FLAG_BUFFER_LOGH__MASK;
  6562. }
  6563. #define REG_A6XX_TEX_CONST_11 0x0000000b
  6564. #define REG_A6XX_TEX_CONST_12 0x0000000c
  6565. #define REG_A6XX_TEX_CONST_13 0x0000000d
  6566. #define REG_A6XX_TEX_CONST_14 0x0000000e
  6567. #define REG_A6XX_TEX_CONST_15 0x0000000f
  6568. #define REG_A6XX_UBO_0 0x00000000
  6569. #define A6XX_UBO_0_BASE_LO__MASK 0xffffffff
  6570. #define A6XX_UBO_0_BASE_LO__SHIFT 0
  6571. static inline uint32_t A6XX_UBO_0_BASE_LO(uint32_t val)
  6572. {
  6573. return ((val) << A6XX_UBO_0_BASE_LO__SHIFT) & A6XX_UBO_0_BASE_LO__MASK;
  6574. }
  6575. #define REG_A6XX_UBO_1 0x00000001
  6576. #define A6XX_UBO_1_BASE_HI__MASK 0x0001ffff
  6577. #define A6XX_UBO_1_BASE_HI__SHIFT 0
  6578. static inline uint32_t A6XX_UBO_1_BASE_HI(uint32_t val)
  6579. {
  6580. return ((val) << A6XX_UBO_1_BASE_HI__SHIFT) & A6XX_UBO_1_BASE_HI__MASK;
  6581. }
  6582. #define A6XX_UBO_1_SIZE__MASK 0xfffe0000
  6583. #define A6XX_UBO_1_SIZE__SHIFT 17
  6584. static inline uint32_t A6XX_UBO_1_SIZE(uint32_t val)
  6585. {
  6586. return ((val) << A6XX_UBO_1_SIZE__SHIFT) & A6XX_UBO_1_SIZE__MASK;
  6587. }
  6588. #define REG_A6XX_PDC_GPU_ENABLE_PDC 0x00001140
  6589. #define REG_A6XX_PDC_GPU_SEQ_START_ADDR 0x00001148
  6590. #define REG_A6XX_PDC_GPU_TCS0_CONTROL 0x00001540
  6591. #define REG_A6XX_PDC_GPU_TCS0_CMD_ENABLE_BANK 0x00001541
  6592. #define REG_A6XX_PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK 0x00001542
  6593. #define REG_A6XX_PDC_GPU_TCS0_CMD0_MSGID 0x00001543
  6594. #define REG_A6XX_PDC_GPU_TCS0_CMD0_ADDR 0x00001544
  6595. #define REG_A6XX_PDC_GPU_TCS0_CMD0_DATA 0x00001545
  6596. #define REG_A6XX_PDC_GPU_TCS1_CONTROL 0x00001572
  6597. #define REG_A6XX_PDC_GPU_TCS1_CMD_ENABLE_BANK 0x00001573
  6598. #define REG_A6XX_PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK 0x00001574
  6599. #define REG_A6XX_PDC_GPU_TCS1_CMD0_MSGID 0x00001575
  6600. #define REG_A6XX_PDC_GPU_TCS1_CMD0_ADDR 0x00001576
  6601. #define REG_A6XX_PDC_GPU_TCS1_CMD0_DATA 0x00001577
  6602. #define REG_A6XX_PDC_GPU_TCS2_CONTROL 0x000015a4
  6603. #define REG_A6XX_PDC_GPU_TCS2_CMD_ENABLE_BANK 0x000015a5
  6604. #define REG_A6XX_PDC_GPU_TCS2_CMD_WAIT_FOR_CMPL_BANK 0x000015a6
  6605. #define REG_A6XX_PDC_GPU_TCS2_CMD0_MSGID 0x000015a7
  6606. #define REG_A6XX_PDC_GPU_TCS2_CMD0_ADDR 0x000015a8
  6607. #define REG_A6XX_PDC_GPU_TCS2_CMD0_DATA 0x000015a9
  6608. #define REG_A6XX_PDC_GPU_TCS3_CONTROL 0x000015d6
  6609. #define REG_A6XX_PDC_GPU_TCS3_CMD_ENABLE_BANK 0x000015d7
  6610. #define REG_A6XX_PDC_GPU_TCS3_CMD_WAIT_FOR_CMPL_BANK 0x000015d8
  6611. #define REG_A6XX_PDC_GPU_TCS3_CMD0_MSGID 0x000015d9
  6612. #define REG_A6XX_PDC_GPU_TCS3_CMD0_ADDR 0x000015da
  6613. #define REG_A6XX_PDC_GPU_TCS3_CMD0_DATA 0x000015db
  6614. #define REG_A6XX_PDC_GPU_SEQ_MEM_0 0x00000000
  6615. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_A 0x00000000
  6616. #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK 0x000000ff
  6617. #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT 0
  6618. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX(uint32_t val)
  6619. {
  6620. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_INDEX__MASK;
  6621. }
  6622. #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK 0x0000ff00
  6623. #define A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT 8
  6624. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL(uint32_t val)
  6625. {
  6626. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_SEL_A_PING_BLK_SEL__MASK;
  6627. }
  6628. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_B 0x00000001
  6629. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_C 0x00000002
  6630. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_SEL_D 0x00000003
  6631. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLT 0x00000004
  6632. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK 0x0000003f
  6633. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT 0
  6634. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN(uint32_t val)
  6635. {
  6636. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_TRACEEN__MASK;
  6637. }
  6638. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK 0x00007000
  6639. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT 12
  6640. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU(uint32_t val)
  6641. {
  6642. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_GRANU__MASK;
  6643. }
  6644. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK 0xf0000000
  6645. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT 28
  6646. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT(uint32_t val)
  6647. {
  6648. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLT_SEGT__MASK;
  6649. }
  6650. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_CNTLM 0x00000005
  6651. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK 0x0f000000
  6652. #define A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT 24
  6653. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE(uint32_t val)
  6654. {
  6655. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_CNTLM_ENABLE__MASK;
  6656. }
  6657. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_0 0x00000008
  6658. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_1 0x00000009
  6659. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_2 0x0000000a
  6660. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_IVTL_3 0x0000000b
  6661. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_0 0x0000000c
  6662. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_1 0x0000000d
  6663. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_2 0x0000000e
  6664. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_MASKL_3 0x0000000f
  6665. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0 0x00000010
  6666. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK 0x0000000f
  6667. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT 0
  6668. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0(uint32_t val)
  6669. {
  6670. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL0__MASK;
  6671. }
  6672. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK 0x000000f0
  6673. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT 4
  6674. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1(uint32_t val)
  6675. {
  6676. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL1__MASK;
  6677. }
  6678. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK 0x00000f00
  6679. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT 8
  6680. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2(uint32_t val)
  6681. {
  6682. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL2__MASK;
  6683. }
  6684. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK 0x0000f000
  6685. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT 12
  6686. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3(uint32_t val)
  6687. {
  6688. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL3__MASK;
  6689. }
  6690. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK 0x000f0000
  6691. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT 16
  6692. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4(uint32_t val)
  6693. {
  6694. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL4__MASK;
  6695. }
  6696. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK 0x00f00000
  6697. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT 20
  6698. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5(uint32_t val)
  6699. {
  6700. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL5__MASK;
  6701. }
  6702. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK 0x0f000000
  6703. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT 24
  6704. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6(uint32_t val)
  6705. {
  6706. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL6__MASK;
  6707. }
  6708. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK 0xf0000000
  6709. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT 28
  6710. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7(uint32_t val)
  6711. {
  6712. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_0_BYTEL7__MASK;
  6713. }
  6714. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1 0x00000011
  6715. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK 0x0000000f
  6716. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT 0
  6717. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8(uint32_t val)
  6718. {
  6719. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL8__MASK;
  6720. }
  6721. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK 0x000000f0
  6722. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT 4
  6723. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9(uint32_t val)
  6724. {
  6725. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL9__MASK;
  6726. }
  6727. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK 0x00000f00
  6728. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT 8
  6729. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10(uint32_t val)
  6730. {
  6731. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL10__MASK;
  6732. }
  6733. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK 0x0000f000
  6734. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT 12
  6735. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11(uint32_t val)
  6736. {
  6737. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL11__MASK;
  6738. }
  6739. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK 0x000f0000
  6740. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT 16
  6741. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12(uint32_t val)
  6742. {
  6743. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL12__MASK;
  6744. }
  6745. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK 0x00f00000
  6746. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT 20
  6747. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13(uint32_t val)
  6748. {
  6749. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL13__MASK;
  6750. }
  6751. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK 0x0f000000
  6752. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT 24
  6753. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14(uint32_t val)
  6754. {
  6755. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL14__MASK;
  6756. }
  6757. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK 0xf0000000
  6758. #define A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT 28
  6759. static inline uint32_t A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15(uint32_t val)
  6760. {
  6761. return ((val) << A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__SHIFT) & A6XX_CX_DBGC_CFG_DBGBUS_BYTEL_1_BYTEL15__MASK;
  6762. }
  6763. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF1 0x0000002f
  6764. #define REG_A6XX_CX_DBGC_CFG_DBGBUS_TRACE_BUF2 0x00000030
  6765. #define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_0 0x00000001
  6766. #define REG_A6XX_CX_MISC_SYSTEM_CACHE_CNTL_1 0x00000002
  6767. #endif /* A6XX_XML */