12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212 |
- #ifndef A2XX_XML
- #define A2XX_XML
- /* Autogenerated file, DO NOT EDIT manually!
- This file was generated by the rules-ng-ng headergen tool in this git repository:
- http://github.com/freedreno/envytools/
- git clone https://github.com/freedreno/envytools.git
- The rules-ng-ng source files this header was generated from are:
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno.xml ( 594 bytes, from 2021-01-30 18:25:22)
- - /home/robclark/tmp/mesa/src/freedreno/registers/freedreno_copyright.xml ( 1572 bytes, from 2020-12-31 19:26:32)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a2xx.xml ( 90810 bytes, from 2021-06-21 15:24:24)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_common.xml ( 14609 bytes, from 2021-11-24 23:05:10)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_pm4.xml ( 69086 bytes, from 2022-03-03 16:41:33)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a3xx.xml ( 84231 bytes, from 2021-11-24 23:05:10)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a4xx.xml ( 113358 bytes, from 2022-01-31 23:06:21)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a5xx.xml ( 149512 bytes, from 2022-01-31 23:06:21)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a6xx.xml ( 184954 bytes, from 2022-03-03 16:41:33)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/a6xx_gmu.xml ( 11331 bytes, from 2021-07-22 15:21:56)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/ocmem.xml ( 1773 bytes, from 2021-01-30 18:25:22)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_control_regs.xml ( 6038 bytes, from 2021-07-22 15:21:56)
- - /home/robclark/tmp/mesa/src/freedreno/registers/adreno/adreno_pipe_regs.xml ( 2924 bytes, from 2021-07-22 15:21:56)
- Copyright (C) 2013-2021 by the following authors:
- - Rob Clark <[email protected]> (robclark)
- - Ilia Mirkin <[email protected]> (imirkin)
- Permission is hereby granted, free of charge, to any person obtaining
- a copy of this software and associated documentation files (the
- "Software"), to deal in the Software without restriction, including
- without limitation the rights to use, copy, modify, merge, publish,
- distribute, sublicense, and/or sell copies of the Software, and to
- permit persons to whom the Software is furnished to do so, subject to
- the following conditions:
- The above copyright notice and this permission notice (including the
- next paragraph) shall be included in all copies or substantial
- portions of the Software.
- THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
- IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
- LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
- OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
- WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
- */
- enum a2xx_rb_dither_type {
- DITHER_PIXEL = 0,
- DITHER_SUBPIXEL = 1,
- };
- enum a2xx_colorformatx {
- COLORX_4_4_4_4 = 0,
- COLORX_1_5_5_5 = 1,
- COLORX_5_6_5 = 2,
- COLORX_8 = 3,
- COLORX_8_8 = 4,
- COLORX_8_8_8_8 = 5,
- COLORX_S8_8_8_8 = 6,
- COLORX_16_FLOAT = 7,
- COLORX_16_16_FLOAT = 8,
- COLORX_16_16_16_16_FLOAT = 9,
- COLORX_32_FLOAT = 10,
- COLORX_32_32_FLOAT = 11,
- COLORX_32_32_32_32_FLOAT = 12,
- COLORX_2_3_3 = 13,
- COLORX_8_8_8 = 14,
- };
- enum a2xx_sq_surfaceformat {
- FMT_1_REVERSE = 0,
- FMT_1 = 1,
- FMT_8 = 2,
- FMT_1_5_5_5 = 3,
- FMT_5_6_5 = 4,
- FMT_6_5_5 = 5,
- FMT_8_8_8_8 = 6,
- FMT_2_10_10_10 = 7,
- FMT_8_A = 8,
- FMT_8_B = 9,
- FMT_8_8 = 10,
- FMT_Cr_Y1_Cb_Y0 = 11,
- FMT_Y1_Cr_Y0_Cb = 12,
- FMT_5_5_5_1 = 13,
- FMT_8_8_8_8_A = 14,
- FMT_4_4_4_4 = 15,
- FMT_8_8_8 = 16,
- FMT_DXT1 = 18,
- FMT_DXT2_3 = 19,
- FMT_DXT4_5 = 20,
- FMT_10_10_10_2 = 21,
- FMT_24_8 = 22,
- FMT_16 = 24,
- FMT_16_16 = 25,
- FMT_16_16_16_16 = 26,
- FMT_16_EXPAND = 27,
- FMT_16_16_EXPAND = 28,
- FMT_16_16_16_16_EXPAND = 29,
- FMT_16_FLOAT = 30,
- FMT_16_16_FLOAT = 31,
- FMT_16_16_16_16_FLOAT = 32,
- FMT_32 = 33,
- FMT_32_32 = 34,
- FMT_32_32_32_32 = 35,
- FMT_32_FLOAT = 36,
- FMT_32_32_FLOAT = 37,
- FMT_32_32_32_32_FLOAT = 38,
- FMT_ATI_TC_RGB = 39,
- FMT_ATI_TC_RGBA = 40,
- FMT_ATI_TC_555_565_RGB = 41,
- FMT_ATI_TC_555_565_RGBA = 42,
- FMT_ATI_TC_RGBA_INTERP = 43,
- FMT_ATI_TC_555_565_RGBA_INTERP = 44,
- FMT_ETC1_RGBA_INTERP = 46,
- FMT_ETC1_RGB = 47,
- FMT_ETC1_RGBA = 48,
- FMT_DXN = 49,
- FMT_2_3_3 = 51,
- FMT_2_10_10_10_AS_16_16_16_16 = 54,
- FMT_10_10_10_2_AS_16_16_16_16 = 55,
- FMT_32_32_32_FLOAT = 57,
- FMT_DXT3A = 58,
- FMT_DXT5A = 59,
- FMT_CTX1 = 60,
- };
- enum a2xx_sq_ps_vtx_mode {
- POSITION_1_VECTOR = 0,
- POSITION_2_VECTORS_UNUSED = 1,
- POSITION_2_VECTORS_SPRITE = 2,
- POSITION_2_VECTORS_EDGE = 3,
- POSITION_2_VECTORS_KILL = 4,
- POSITION_2_VECTORS_SPRITE_KILL = 5,
- POSITION_2_VECTORS_EDGE_KILL = 6,
- MULTIPASS = 7,
- };
- enum a2xx_sq_sample_cntl {
- CENTROIDS_ONLY = 0,
- CENTERS_ONLY = 1,
- CENTROIDS_AND_CENTERS = 2,
- };
- enum a2xx_dx_clip_space {
- DXCLIP_OPENGL = 0,
- DXCLIP_DIRECTX = 1,
- };
- enum a2xx_pa_su_sc_polymode {
- POLY_DISABLED = 0,
- POLY_DUALMODE = 1,
- };
- enum a2xx_rb_edram_mode {
- EDRAM_NOP = 0,
- COLOR_DEPTH = 4,
- DEPTH_ONLY = 5,
- EDRAM_COPY = 6,
- };
- enum a2xx_pa_sc_pattern_bit_order {
- LITTLE = 0,
- BIG = 1,
- };
- enum a2xx_pa_sc_auto_reset_cntl {
- NEVER = 0,
- EACH_PRIMITIVE = 1,
- EACH_PACKET = 2,
- };
- enum a2xx_pa_pixcenter {
- PIXCENTER_D3D = 0,
- PIXCENTER_OGL = 1,
- };
- enum a2xx_pa_roundmode {
- TRUNCATE = 0,
- ROUND = 1,
- ROUNDTOEVEN = 2,
- ROUNDTOODD = 3,
- };
- enum a2xx_pa_quantmode {
- ONE_SIXTEENTH = 0,
- ONE_EIGTH = 1,
- ONE_QUARTER = 2,
- ONE_HALF = 3,
- ONE = 4,
- };
- enum a2xx_rb_copy_sample_select {
- SAMPLE_0 = 0,
- SAMPLE_1 = 1,
- SAMPLE_2 = 2,
- SAMPLE_3 = 3,
- SAMPLE_01 = 4,
- SAMPLE_23 = 5,
- SAMPLE_0123 = 6,
- };
- enum a2xx_rb_blend_opcode {
- BLEND2_DST_PLUS_SRC = 0,
- BLEND2_SRC_MINUS_DST = 1,
- BLEND2_MIN_DST_SRC = 2,
- BLEND2_MAX_DST_SRC = 3,
- BLEND2_DST_MINUS_SRC = 4,
- BLEND2_DST_PLUS_SRC_BIAS = 5,
- };
- enum a2xx_su_perfcnt_select {
- PERF_PAPC_PASX_REQ = 0,
- PERF_PAPC_PASX_FIRST_VECTOR = 2,
- PERF_PAPC_PASX_SECOND_VECTOR = 3,
- PERF_PAPC_PASX_FIRST_DEAD = 4,
- PERF_PAPC_PASX_SECOND_DEAD = 5,
- PERF_PAPC_PASX_VTX_KILL_DISCARD = 6,
- PERF_PAPC_PASX_VTX_NAN_DISCARD = 7,
- PERF_PAPC_PA_INPUT_PRIM = 8,
- PERF_PAPC_PA_INPUT_NULL_PRIM = 9,
- PERF_PAPC_PA_INPUT_EVENT_FLAG = 10,
- PERF_PAPC_PA_INPUT_FIRST_PRIM_SLOT = 11,
- PERF_PAPC_PA_INPUT_END_OF_PACKET = 12,
- PERF_PAPC_CLPR_CULL_PRIM = 13,
- PERF_PAPC_CLPR_VV_CULL_PRIM = 15,
- PERF_PAPC_CLPR_VTX_KILL_CULL_PRIM = 17,
- PERF_PAPC_CLPR_VTX_NAN_CULL_PRIM = 18,
- PERF_PAPC_CLPR_CULL_TO_NULL_PRIM = 19,
- PERF_PAPC_CLPR_VV_CLIP_PRIM = 21,
- PERF_PAPC_CLPR_POINT_CLIP_CANDIDATE = 23,
- PERF_PAPC_CLPR_CLIP_PLANE_CNT_1 = 24,
- PERF_PAPC_CLPR_CLIP_PLANE_CNT_2 = 25,
- PERF_PAPC_CLPR_CLIP_PLANE_CNT_3 = 26,
- PERF_PAPC_CLPR_CLIP_PLANE_CNT_4 = 27,
- PERF_PAPC_CLPR_CLIP_PLANE_CNT_5 = 28,
- PERF_PAPC_CLPR_CLIP_PLANE_CNT_6 = 29,
- PERF_PAPC_CLPR_CLIP_PLANE_NEAR = 30,
- PERF_PAPC_CLPR_CLIP_PLANE_FAR = 31,
- PERF_PAPC_CLPR_CLIP_PLANE_LEFT = 32,
- PERF_PAPC_CLPR_CLIP_PLANE_RIGHT = 33,
- PERF_PAPC_CLPR_CLIP_PLANE_TOP = 34,
- PERF_PAPC_CLPR_CLIP_PLANE_BOTTOM = 35,
- PERF_PAPC_CLSM_NULL_PRIM = 36,
- PERF_PAPC_CLSM_TOTALLY_VISIBLE_PRIM = 37,
- PERF_PAPC_CLSM_CLIP_PRIM = 38,
- PERF_PAPC_CLSM_CULL_TO_NULL_PRIM = 39,
- PERF_PAPC_CLSM_OUT_PRIM_CNT_1 = 40,
- PERF_PAPC_CLSM_OUT_PRIM_CNT_2 = 41,
- PERF_PAPC_CLSM_OUT_PRIM_CNT_3 = 42,
- PERF_PAPC_CLSM_OUT_PRIM_CNT_4 = 43,
- PERF_PAPC_CLSM_OUT_PRIM_CNT_5 = 44,
- PERF_PAPC_CLSM_OUT_PRIM_CNT_6_7 = 45,
- PERF_PAPC_CLSM_NON_TRIVIAL_CULL = 46,
- PERF_PAPC_SU_INPUT_PRIM = 47,
- PERF_PAPC_SU_INPUT_CLIP_PRIM = 48,
- PERF_PAPC_SU_INPUT_NULL_PRIM = 49,
- PERF_PAPC_SU_ZERO_AREA_CULL_PRIM = 50,
- PERF_PAPC_SU_BACK_FACE_CULL_PRIM = 51,
- PERF_PAPC_SU_FRONT_FACE_CULL_PRIM = 52,
- PERF_PAPC_SU_POLYMODE_FACE_CULL = 53,
- PERF_PAPC_SU_POLYMODE_BACK_CULL = 54,
- PERF_PAPC_SU_POLYMODE_FRONT_CULL = 55,
- PERF_PAPC_SU_POLYMODE_INVALID_FILL = 56,
- PERF_PAPC_SU_OUTPUT_PRIM = 57,
- PERF_PAPC_SU_OUTPUT_CLIP_PRIM = 58,
- PERF_PAPC_SU_OUTPUT_NULL_PRIM = 59,
- PERF_PAPC_SU_OUTPUT_EVENT_FLAG = 60,
- PERF_PAPC_SU_OUTPUT_FIRST_PRIM_SLOT = 61,
- PERF_PAPC_SU_OUTPUT_END_OF_PACKET = 62,
- PERF_PAPC_SU_OUTPUT_POLYMODE_FACE = 63,
- PERF_PAPC_SU_OUTPUT_POLYMODE_BACK = 64,
- PERF_PAPC_SU_OUTPUT_POLYMODE_FRONT = 65,
- PERF_PAPC_SU_OUT_CLIP_POLYMODE_FACE = 66,
- PERF_PAPC_SU_OUT_CLIP_POLYMODE_BACK = 67,
- PERF_PAPC_SU_OUT_CLIP_POLYMODE_FRONT = 68,
- PERF_PAPC_PASX_REQ_IDLE = 69,
- PERF_PAPC_PASX_REQ_BUSY = 70,
- PERF_PAPC_PASX_REQ_STALLED = 71,
- PERF_PAPC_PASX_REC_IDLE = 72,
- PERF_PAPC_PASX_REC_BUSY = 73,
- PERF_PAPC_PASX_REC_STARVED_SX = 74,
- PERF_PAPC_PASX_REC_STALLED = 75,
- PERF_PAPC_PASX_REC_STALLED_POS_MEM = 76,
- PERF_PAPC_PASX_REC_STALLED_CCGSM_IN = 77,
- PERF_PAPC_CCGSM_IDLE = 78,
- PERF_PAPC_CCGSM_BUSY = 79,
- PERF_PAPC_CCGSM_STALLED = 80,
- PERF_PAPC_CLPRIM_IDLE = 81,
- PERF_PAPC_CLPRIM_BUSY = 82,
- PERF_PAPC_CLPRIM_STALLED = 83,
- PERF_PAPC_CLPRIM_STARVED_CCGSM = 84,
- PERF_PAPC_CLIPSM_IDLE = 85,
- PERF_PAPC_CLIPSM_BUSY = 86,
- PERF_PAPC_CLIPSM_WAIT_CLIP_VERT_ENGH = 87,
- PERF_PAPC_CLIPSM_WAIT_HIGH_PRI_SEQ = 88,
- PERF_PAPC_CLIPSM_WAIT_CLIPGA = 89,
- PERF_PAPC_CLIPSM_WAIT_AVAIL_VTE_CLIP = 90,
- PERF_PAPC_CLIPSM_WAIT_CLIP_OUTSM = 91,
- PERF_PAPC_CLIPGA_IDLE = 92,
- PERF_PAPC_CLIPGA_BUSY = 93,
- PERF_PAPC_CLIPGA_STARVED_VTE_CLIP = 94,
- PERF_PAPC_CLIPGA_STALLED = 95,
- PERF_PAPC_CLIP_IDLE = 96,
- PERF_PAPC_CLIP_BUSY = 97,
- PERF_PAPC_SU_IDLE = 98,
- PERF_PAPC_SU_BUSY = 99,
- PERF_PAPC_SU_STARVED_CLIP = 100,
- PERF_PAPC_SU_STALLED_SC = 101,
- PERF_PAPC_SU_FACENESS_CULL = 102,
- };
- enum a2xx_sc_perfcnt_select {
- SC_SR_WINDOW_VALID = 0,
- SC_CW_WINDOW_VALID = 1,
- SC_QM_WINDOW_VALID = 2,
- SC_FW_WINDOW_VALID = 3,
- SC_EZ_WINDOW_VALID = 4,
- SC_IT_WINDOW_VALID = 5,
- SC_STARVED_BY_PA = 6,
- SC_STALLED_BY_RB_TILE = 7,
- SC_STALLED_BY_RB_SAMP = 8,
- SC_STARVED_BY_RB_EZ = 9,
- SC_STALLED_BY_SAMPLE_FF = 10,
- SC_STALLED_BY_SQ = 11,
- SC_STALLED_BY_SP = 12,
- SC_TOTAL_NO_PRIMS = 13,
- SC_NON_EMPTY_PRIMS = 14,
- SC_NO_TILES_PASSING_QM = 15,
- SC_NO_PIXELS_PRE_EZ = 16,
- SC_NO_PIXELS_POST_EZ = 17,
- };
- enum a2xx_vgt_perfcount_select {
- VGT_SQ_EVENT_WINDOW_ACTIVE = 0,
- VGT_SQ_SEND = 1,
- VGT_SQ_STALLED = 2,
- VGT_SQ_STARVED_BUSY = 3,
- VGT_SQ_STARVED_IDLE = 4,
- VGT_SQ_STATIC = 5,
- VGT_PA_EVENT_WINDOW_ACTIVE = 6,
- VGT_PA_CLIP_V_SEND = 7,
- VGT_PA_CLIP_V_STALLED = 8,
- VGT_PA_CLIP_V_STARVED_BUSY = 9,
- VGT_PA_CLIP_V_STARVED_IDLE = 10,
- VGT_PA_CLIP_V_STATIC = 11,
- VGT_PA_CLIP_P_SEND = 12,
- VGT_PA_CLIP_P_STALLED = 13,
- VGT_PA_CLIP_P_STARVED_BUSY = 14,
- VGT_PA_CLIP_P_STARVED_IDLE = 15,
- VGT_PA_CLIP_P_STATIC = 16,
- VGT_PA_CLIP_S_SEND = 17,
- VGT_PA_CLIP_S_STALLED = 18,
- VGT_PA_CLIP_S_STARVED_BUSY = 19,
- VGT_PA_CLIP_S_STARVED_IDLE = 20,
- VGT_PA_CLIP_S_STATIC = 21,
- RBIU_FIFOS_EVENT_WINDOW_ACTIVE = 22,
- RBIU_IMMED_DATA_FIFO_STARVED = 23,
- RBIU_IMMED_DATA_FIFO_STALLED = 24,
- RBIU_DMA_REQUEST_FIFO_STARVED = 25,
- RBIU_DMA_REQUEST_FIFO_STALLED = 26,
- RBIU_DRAW_INITIATOR_FIFO_STARVED = 27,
- RBIU_DRAW_INITIATOR_FIFO_STALLED = 28,
- BIN_PRIM_NEAR_CULL = 29,
- BIN_PRIM_ZERO_CULL = 30,
- BIN_PRIM_FAR_CULL = 31,
- BIN_PRIM_BIN_CULL = 32,
- BIN_PRIM_FACE_CULL = 33,
- SPARE34 = 34,
- SPARE35 = 35,
- SPARE36 = 36,
- SPARE37 = 37,
- SPARE38 = 38,
- SPARE39 = 39,
- TE_SU_IN_VALID = 40,
- TE_SU_IN_READ = 41,
- TE_SU_IN_PRIM = 42,
- TE_SU_IN_EOP = 43,
- TE_SU_IN_NULL_PRIM = 44,
- TE_WK_IN_VALID = 45,
- TE_WK_IN_READ = 46,
- TE_OUT_PRIM_VALID = 47,
- TE_OUT_PRIM_READ = 48,
- };
- enum a2xx_tcr_perfcount_select {
- DGMMPD_IPMUX0_STALL = 0,
- DGMMPD_IPMUX_ALL_STALL = 4,
- OPMUX0_L2_WRITES = 5,
- };
- enum a2xx_tp_perfcount_select {
- POINT_QUADS = 0,
- BILIN_QUADS = 1,
- ANISO_QUADS = 2,
- MIP_QUADS = 3,
- VOL_QUADS = 4,
- MIP_VOL_QUADS = 5,
- MIP_ANISO_QUADS = 6,
- VOL_ANISO_QUADS = 7,
- ANISO_2_1_QUADS = 8,
- ANISO_4_1_QUADS = 9,
- ANISO_6_1_QUADS = 10,
- ANISO_8_1_QUADS = 11,
- ANISO_10_1_QUADS = 12,
- ANISO_12_1_QUADS = 13,
- ANISO_14_1_QUADS = 14,
- ANISO_16_1_QUADS = 15,
- MIP_VOL_ANISO_QUADS = 16,
- ALIGN_2_QUADS = 17,
- ALIGN_4_QUADS = 18,
- PIX_0_QUAD = 19,
- PIX_1_QUAD = 20,
- PIX_2_QUAD = 21,
- PIX_3_QUAD = 22,
- PIX_4_QUAD = 23,
- TP_MIPMAP_LOD0 = 24,
- TP_MIPMAP_LOD1 = 25,
- TP_MIPMAP_LOD2 = 26,
- TP_MIPMAP_LOD3 = 27,
- TP_MIPMAP_LOD4 = 28,
- TP_MIPMAP_LOD5 = 29,
- TP_MIPMAP_LOD6 = 30,
- TP_MIPMAP_LOD7 = 31,
- TP_MIPMAP_LOD8 = 32,
- TP_MIPMAP_LOD9 = 33,
- TP_MIPMAP_LOD10 = 34,
- TP_MIPMAP_LOD11 = 35,
- TP_MIPMAP_LOD12 = 36,
- TP_MIPMAP_LOD13 = 37,
- TP_MIPMAP_LOD14 = 38,
- };
- enum a2xx_tcm_perfcount_select {
- QUAD0_RD_LAT_FIFO_EMPTY = 0,
- QUAD0_RD_LAT_FIFO_4TH_FULL = 3,
- QUAD0_RD_LAT_FIFO_HALF_FULL = 4,
- QUAD0_RD_LAT_FIFO_FULL = 5,
- QUAD0_RD_LAT_FIFO_LT_4TH_FULL = 6,
- READ_STARVED_QUAD0 = 28,
- READ_STARVED = 32,
- READ_STALLED_QUAD0 = 33,
- READ_STALLED = 37,
- VALID_READ_QUAD0 = 38,
- TC_TP_STARVED_QUAD0 = 42,
- TC_TP_STARVED = 46,
- };
- enum a2xx_tcf_perfcount_select {
- VALID_CYCLES = 0,
- SINGLE_PHASES = 1,
- ANISO_PHASES = 2,
- MIP_PHASES = 3,
- VOL_PHASES = 4,
- MIP_VOL_PHASES = 5,
- MIP_ANISO_PHASES = 6,
- VOL_ANISO_PHASES = 7,
- ANISO_2_1_PHASES = 8,
- ANISO_4_1_PHASES = 9,
- ANISO_6_1_PHASES = 10,
- ANISO_8_1_PHASES = 11,
- ANISO_10_1_PHASES = 12,
- ANISO_12_1_PHASES = 13,
- ANISO_14_1_PHASES = 14,
- ANISO_16_1_PHASES = 15,
- MIP_VOL_ANISO_PHASES = 16,
- ALIGN_2_PHASES = 17,
- ALIGN_4_PHASES = 18,
- TPC_BUSY = 19,
- TPC_STALLED = 20,
- TPC_STARVED = 21,
- TPC_WORKING = 22,
- TPC_WALKER_BUSY = 23,
- TPC_WALKER_STALLED = 24,
- TPC_WALKER_WORKING = 25,
- TPC_ALIGNER_BUSY = 26,
- TPC_ALIGNER_STALLED = 27,
- TPC_ALIGNER_STALLED_BY_BLEND = 28,
- TPC_ALIGNER_STALLED_BY_CACHE = 29,
- TPC_ALIGNER_WORKING = 30,
- TPC_BLEND_BUSY = 31,
- TPC_BLEND_SYNC = 32,
- TPC_BLEND_STARVED = 33,
- TPC_BLEND_WORKING = 34,
- OPCODE_0x00 = 35,
- OPCODE_0x01 = 36,
- OPCODE_0x04 = 37,
- OPCODE_0x10 = 38,
- OPCODE_0x11 = 39,
- OPCODE_0x12 = 40,
- OPCODE_0x13 = 41,
- OPCODE_0x18 = 42,
- OPCODE_0x19 = 43,
- OPCODE_0x1A = 44,
- OPCODE_OTHER = 45,
- IN_FIFO_0_EMPTY = 56,
- IN_FIFO_0_LT_HALF_FULL = 57,
- IN_FIFO_0_HALF_FULL = 58,
- IN_FIFO_0_FULL = 59,
- IN_FIFO_TPC_EMPTY = 72,
- IN_FIFO_TPC_LT_HALF_FULL = 73,
- IN_FIFO_TPC_HALF_FULL = 74,
- IN_FIFO_TPC_FULL = 75,
- TPC_TC_XFC = 76,
- TPC_TC_STATE = 77,
- TC_STALL = 78,
- QUAD0_TAPS = 79,
- QUADS = 83,
- TCA_SYNC_STALL = 84,
- TAG_STALL = 85,
- TCB_SYNC_STALL = 88,
- TCA_VALID = 89,
- PROBES_VALID = 90,
- MISS_STALL = 91,
- FETCH_FIFO_STALL = 92,
- TCO_STALL = 93,
- ANY_STALL = 94,
- TAG_MISSES = 95,
- TAG_HITS = 96,
- SUB_TAG_MISSES = 97,
- SET0_INVALIDATES = 98,
- SET1_INVALIDATES = 99,
- SET2_INVALIDATES = 100,
- SET3_INVALIDATES = 101,
- SET0_TAG_MISSES = 102,
- SET1_TAG_MISSES = 103,
- SET2_TAG_MISSES = 104,
- SET3_TAG_MISSES = 105,
- SET0_TAG_HITS = 106,
- SET1_TAG_HITS = 107,
- SET2_TAG_HITS = 108,
- SET3_TAG_HITS = 109,
- SET0_SUB_TAG_MISSES = 110,
- SET1_SUB_TAG_MISSES = 111,
- SET2_SUB_TAG_MISSES = 112,
- SET3_SUB_TAG_MISSES = 113,
- SET0_EVICT1 = 114,
- SET0_EVICT2 = 115,
- SET0_EVICT3 = 116,
- SET0_EVICT4 = 117,
- SET0_EVICT5 = 118,
- SET0_EVICT6 = 119,
- SET0_EVICT7 = 120,
- SET0_EVICT8 = 121,
- SET1_EVICT1 = 130,
- SET1_EVICT2 = 131,
- SET1_EVICT3 = 132,
- SET1_EVICT4 = 133,
- SET1_EVICT5 = 134,
- SET1_EVICT6 = 135,
- SET1_EVICT7 = 136,
- SET1_EVICT8 = 137,
- SET2_EVICT1 = 146,
- SET2_EVICT2 = 147,
- SET2_EVICT3 = 148,
- SET2_EVICT4 = 149,
- SET2_EVICT5 = 150,
- SET2_EVICT6 = 151,
- SET2_EVICT7 = 152,
- SET2_EVICT8 = 153,
- SET3_EVICT1 = 162,
- SET3_EVICT2 = 163,
- SET3_EVICT3 = 164,
- SET3_EVICT4 = 165,
- SET3_EVICT5 = 166,
- SET3_EVICT6 = 167,
- SET3_EVICT7 = 168,
- SET3_EVICT8 = 169,
- FF_EMPTY = 178,
- FF_LT_HALF_FULL = 179,
- FF_HALF_FULL = 180,
- FF_FULL = 181,
- FF_XFC = 182,
- FF_STALLED = 183,
- FG_MASKS = 184,
- FG_LEFT_MASKS = 185,
- FG_LEFT_MASK_STALLED = 186,
- FG_LEFT_NOT_DONE_STALL = 187,
- FG_LEFT_FG_STALL = 188,
- FG_LEFT_SECTORS = 189,
- FG0_REQUESTS = 195,
- FG0_STALLED = 196,
- MEM_REQ512 = 199,
- MEM_REQ_SENT = 200,
- MEM_LOCAL_READ_REQ = 202,
- TC0_MH_STALLED = 203,
- };
- enum a2xx_sq_perfcnt_select {
- SQ_PIXEL_VECTORS_SUB = 0,
- SQ_VERTEX_VECTORS_SUB = 1,
- SQ_ALU0_ACTIVE_VTX_SIMD0 = 2,
- SQ_ALU1_ACTIVE_VTX_SIMD0 = 3,
- SQ_ALU0_ACTIVE_PIX_SIMD0 = 4,
- SQ_ALU1_ACTIVE_PIX_SIMD0 = 5,
- SQ_ALU0_ACTIVE_VTX_SIMD1 = 6,
- SQ_ALU1_ACTIVE_VTX_SIMD1 = 7,
- SQ_ALU0_ACTIVE_PIX_SIMD1 = 8,
- SQ_ALU1_ACTIVE_PIX_SIMD1 = 9,
- SQ_EXPORT_CYCLES = 10,
- SQ_ALU_CST_WRITTEN = 11,
- SQ_TEX_CST_WRITTEN = 12,
- SQ_ALU_CST_STALL = 13,
- SQ_ALU_TEX_STALL = 14,
- SQ_INST_WRITTEN = 15,
- SQ_BOOLEAN_WRITTEN = 16,
- SQ_LOOPS_WRITTEN = 17,
- SQ_PIXEL_SWAP_IN = 18,
- SQ_PIXEL_SWAP_OUT = 19,
- SQ_VERTEX_SWAP_IN = 20,
- SQ_VERTEX_SWAP_OUT = 21,
- SQ_ALU_VTX_INST_ISSUED = 22,
- SQ_TEX_VTX_INST_ISSUED = 23,
- SQ_VC_VTX_INST_ISSUED = 24,
- SQ_CF_VTX_INST_ISSUED = 25,
- SQ_ALU_PIX_INST_ISSUED = 26,
- SQ_TEX_PIX_INST_ISSUED = 27,
- SQ_VC_PIX_INST_ISSUED = 28,
- SQ_CF_PIX_INST_ISSUED = 29,
- SQ_ALU0_FIFO_EMPTY_SIMD0 = 30,
- SQ_ALU1_FIFO_EMPTY_SIMD0 = 31,
- SQ_ALU0_FIFO_EMPTY_SIMD1 = 32,
- SQ_ALU1_FIFO_EMPTY_SIMD1 = 33,
- SQ_ALU_NOPS = 34,
- SQ_PRED_SKIP = 35,
- SQ_SYNC_ALU_STALL_SIMD0_VTX = 36,
- SQ_SYNC_ALU_STALL_SIMD1_VTX = 37,
- SQ_SYNC_TEX_STALL_VTX = 38,
- SQ_SYNC_VC_STALL_VTX = 39,
- SQ_CONSTANTS_USED_SIMD0 = 40,
- SQ_CONSTANTS_SENT_SP_SIMD0 = 41,
- SQ_GPR_STALL_VTX = 42,
- SQ_GPR_STALL_PIX = 43,
- SQ_VTX_RS_STALL = 44,
- SQ_PIX_RS_STALL = 45,
- SQ_SX_PC_FULL = 46,
- SQ_SX_EXP_BUFF_FULL = 47,
- SQ_SX_POS_BUFF_FULL = 48,
- SQ_INTERP_QUADS = 49,
- SQ_INTERP_ACTIVE = 50,
- SQ_IN_PIXEL_STALL = 51,
- SQ_IN_VTX_STALL = 52,
- SQ_VTX_CNT = 53,
- SQ_VTX_VECTOR2 = 54,
- SQ_VTX_VECTOR3 = 55,
- SQ_VTX_VECTOR4 = 56,
- SQ_PIXEL_VECTOR1 = 57,
- SQ_PIXEL_VECTOR23 = 58,
- SQ_PIXEL_VECTOR4 = 59,
- SQ_CONSTANTS_USED_SIMD1 = 60,
- SQ_CONSTANTS_SENT_SP_SIMD1 = 61,
- SQ_SX_MEM_EXP_FULL = 62,
- SQ_ALU0_ACTIVE_VTX_SIMD2 = 63,
- SQ_ALU1_ACTIVE_VTX_SIMD2 = 64,
- SQ_ALU0_ACTIVE_PIX_SIMD2 = 65,
- SQ_ALU1_ACTIVE_PIX_SIMD2 = 66,
- SQ_ALU0_ACTIVE_VTX_SIMD3 = 67,
- SQ_PERFCOUNT_VTX_QUAL_TP_DONE = 68,
- SQ_ALU0_ACTIVE_PIX_SIMD3 = 69,
- SQ_PERFCOUNT_PIX_QUAL_TP_DONE = 70,
- SQ_ALU0_FIFO_EMPTY_SIMD2 = 71,
- SQ_ALU1_FIFO_EMPTY_SIMD2 = 72,
- SQ_ALU0_FIFO_EMPTY_SIMD3 = 73,
- SQ_ALU1_FIFO_EMPTY_SIMD3 = 74,
- SQ_SYNC_ALU_STALL_SIMD2_VTX = 75,
- SQ_PERFCOUNT_VTX_POP_THREAD = 76,
- SQ_SYNC_ALU_STALL_SIMD0_PIX = 77,
- SQ_SYNC_ALU_STALL_SIMD1_PIX = 78,
- SQ_SYNC_ALU_STALL_SIMD2_PIX = 79,
- SQ_PERFCOUNT_PIX_POP_THREAD = 80,
- SQ_SYNC_TEX_STALL_PIX = 81,
- SQ_SYNC_VC_STALL_PIX = 82,
- SQ_CONSTANTS_USED_SIMD2 = 83,
- SQ_CONSTANTS_SENT_SP_SIMD2 = 84,
- SQ_PERFCOUNT_VTX_DEALLOC_ACK = 85,
- SQ_PERFCOUNT_PIX_DEALLOC_ACK = 86,
- SQ_ALU0_FIFO_FULL_SIMD0 = 87,
- SQ_ALU1_FIFO_FULL_SIMD0 = 88,
- SQ_ALU0_FIFO_FULL_SIMD1 = 89,
- SQ_ALU1_FIFO_FULL_SIMD1 = 90,
- SQ_ALU0_FIFO_FULL_SIMD2 = 91,
- SQ_ALU1_FIFO_FULL_SIMD2 = 92,
- SQ_ALU0_FIFO_FULL_SIMD3 = 93,
- SQ_ALU1_FIFO_FULL_SIMD3 = 94,
- VC_PERF_STATIC = 95,
- VC_PERF_STALLED = 96,
- VC_PERF_STARVED = 97,
- VC_PERF_SEND = 98,
- VC_PERF_ACTUAL_STARVED = 99,
- PIXEL_THREAD_0_ACTIVE = 100,
- VERTEX_THREAD_0_ACTIVE = 101,
- PIXEL_THREAD_0_NUMBER = 102,
- VERTEX_THREAD_0_NUMBER = 103,
- VERTEX_EVENT_NUMBER = 104,
- PIXEL_EVENT_NUMBER = 105,
- PTRBUFF_EF_PUSH = 106,
- PTRBUFF_EF_POP_EVENT = 107,
- PTRBUFF_EF_POP_NEW_VTX = 108,
- PTRBUFF_EF_POP_DEALLOC = 109,
- PTRBUFF_EF_POP_PVECTOR = 110,
- PTRBUFF_EF_POP_PVECTOR_X = 111,
- PTRBUFF_EF_POP_PVECTOR_VNZ = 112,
- PTRBUFF_PB_DEALLOC = 113,
- PTRBUFF_PI_STATE_PPB_POP = 114,
- PTRBUFF_PI_RTR = 115,
- PTRBUFF_PI_READ_EN = 116,
- PTRBUFF_PI_BUFF_SWAP = 117,
- PTRBUFF_SQ_FREE_BUFF = 118,
- PTRBUFF_SQ_DEC = 119,
- PTRBUFF_SC_VALID_CNTL_EVENT = 120,
- PTRBUFF_SC_VALID_IJ_XFER = 121,
- PTRBUFF_SC_NEW_VECTOR_1_Q = 122,
- PTRBUFF_QUAL_NEW_VECTOR = 123,
- PTRBUFF_QUAL_EVENT = 124,
- PTRBUFF_END_BUFFER = 125,
- PTRBUFF_FILL_QUAD = 126,
- VERTS_WRITTEN_SPI = 127,
- TP_FETCH_INSTR_EXEC = 128,
- TP_FETCH_INSTR_REQ = 129,
- TP_DATA_RETURN = 130,
- SPI_WRITE_CYCLES_SP = 131,
- SPI_WRITES_SP = 132,
- SP_ALU_INSTR_EXEC = 133,
- SP_CONST_ADDR_TO_SQ = 134,
- SP_PRED_KILLS_TO_SQ = 135,
- SP_EXPORT_CYCLES_TO_SX = 136,
- SP_EXPORTS_TO_SX = 137,
- SQ_CYCLES_ELAPSED = 138,
- SQ_TCFS_OPT_ALLOC_EXEC = 139,
- SQ_TCFS_NO_OPT_ALLOC = 140,
- SQ_ALU0_NO_OPT_ALLOC = 141,
- SQ_ALU1_NO_OPT_ALLOC = 142,
- SQ_TCFS_ARB_XFC_CNT = 143,
- SQ_ALU0_ARB_XFC_CNT = 144,
- SQ_ALU1_ARB_XFC_CNT = 145,
- SQ_TCFS_CFS_UPDATE_CNT = 146,
- SQ_ALU0_CFS_UPDATE_CNT = 147,
- SQ_ALU1_CFS_UPDATE_CNT = 148,
- SQ_VTX_PUSH_THREAD_CNT = 149,
- SQ_VTX_POP_THREAD_CNT = 150,
- SQ_PIX_PUSH_THREAD_CNT = 151,
- SQ_PIX_POP_THREAD_CNT = 152,
- SQ_PIX_TOTAL = 153,
- SQ_PIX_KILLED = 154,
- };
- enum a2xx_sx_perfcnt_select {
- SX_EXPORT_VECTORS = 0,
- SX_DUMMY_QUADS = 1,
- SX_ALPHA_FAIL = 2,
- SX_RB_QUAD_BUSY = 3,
- SX_RB_COLOR_BUSY = 4,
- SX_RB_QUAD_STALL = 5,
- SX_RB_COLOR_STALL = 6,
- };
- enum a2xx_rbbm_perfcount1_sel {
- RBBM1_COUNT = 0,
- RBBM1_NRT_BUSY = 1,
- RBBM1_RB_BUSY = 2,
- RBBM1_SQ_CNTX0_BUSY = 3,
- RBBM1_SQ_CNTX17_BUSY = 4,
- RBBM1_VGT_BUSY = 5,
- RBBM1_VGT_NODMA_BUSY = 6,
- RBBM1_PA_BUSY = 7,
- RBBM1_SC_CNTX_BUSY = 8,
- RBBM1_TPC_BUSY = 9,
- RBBM1_TC_BUSY = 10,
- RBBM1_SX_BUSY = 11,
- RBBM1_CP_COHER_BUSY = 12,
- RBBM1_CP_NRT_BUSY = 13,
- RBBM1_GFX_IDLE_STALL = 14,
- RBBM1_INTERRUPT = 15,
- };
- enum a2xx_cp_perfcount_sel {
- ALWAYS_COUNT = 0,
- TRANS_FIFO_FULL = 1,
- TRANS_FIFO_AF = 2,
- RCIU_PFPTRANS_WAIT = 3,
- RCIU_NRTTRANS_WAIT = 6,
- CSF_NRT_READ_WAIT = 8,
- CSF_I1_FIFO_FULL = 9,
- CSF_I2_FIFO_FULL = 10,
- CSF_ST_FIFO_FULL = 11,
- CSF_RING_ROQ_FULL = 13,
- CSF_I1_ROQ_FULL = 14,
- CSF_I2_ROQ_FULL = 15,
- CSF_ST_ROQ_FULL = 16,
- MIU_TAG_MEM_FULL = 18,
- MIU_WRITECLEAN = 19,
- MIU_NRT_WRITE_STALLED = 22,
- MIU_NRT_READ_STALLED = 23,
- ME_WRITE_CONFIRM_FIFO_FULL = 24,
- ME_VS_DEALLOC_FIFO_FULL = 25,
- ME_PS_DEALLOC_FIFO_FULL = 26,
- ME_REGS_VS_EVENT_FIFO_FULL = 27,
- ME_REGS_PS_EVENT_FIFO_FULL = 28,
- ME_REGS_CF_EVENT_FIFO_FULL = 29,
- ME_MICRO_RB_STARVED = 30,
- ME_MICRO_I1_STARVED = 31,
- ME_MICRO_I2_STARVED = 32,
- ME_MICRO_ST_STARVED = 33,
- RCIU_RBBM_DWORD_SENT = 40,
- ME_BUSY_CLOCKS = 41,
- ME_WAIT_CONTEXT_AVAIL = 42,
- PFP_TYPE0_PACKET = 43,
- PFP_TYPE3_PACKET = 44,
- CSF_RB_WPTR_NEQ_RPTR = 45,
- CSF_I1_SIZE_NEQ_ZERO = 46,
- CSF_I2_SIZE_NEQ_ZERO = 47,
- CSF_RBI1I2_FETCHING = 48,
- };
- enum a2xx_rb_perfcnt_select {
- RBPERF_CNTX_BUSY = 0,
- RBPERF_CNTX_BUSY_MAX = 1,
- RBPERF_SX_QUAD_STARVED = 2,
- RBPERF_SX_QUAD_STARVED_MAX = 3,
- RBPERF_GA_GC_CH0_SYS_REQ = 4,
- RBPERF_GA_GC_CH0_SYS_REQ_MAX = 5,
- RBPERF_GA_GC_CH1_SYS_REQ = 6,
- RBPERF_GA_GC_CH1_SYS_REQ_MAX = 7,
- RBPERF_MH_STARVED = 8,
- RBPERF_MH_STARVED_MAX = 9,
- RBPERF_AZ_BC_COLOR_BUSY = 10,
- RBPERF_AZ_BC_COLOR_BUSY_MAX = 11,
- RBPERF_AZ_BC_Z_BUSY = 12,
- RBPERF_AZ_BC_Z_BUSY_MAX = 13,
- RBPERF_RB_SC_TILE_RTR_N = 14,
- RBPERF_RB_SC_TILE_RTR_N_MAX = 15,
- RBPERF_RB_SC_SAMP_RTR_N = 16,
- RBPERF_RB_SC_SAMP_RTR_N_MAX = 17,
- RBPERF_RB_SX_QUAD_RTR_N = 18,
- RBPERF_RB_SX_QUAD_RTR_N_MAX = 19,
- RBPERF_RB_SX_COLOR_RTR_N = 20,
- RBPERF_RB_SX_COLOR_RTR_N_MAX = 21,
- RBPERF_RB_SC_SAMP_LZ_BUSY = 22,
- RBPERF_RB_SC_SAMP_LZ_BUSY_MAX = 23,
- RBPERF_ZXP_STALL = 24,
- RBPERF_ZXP_STALL_MAX = 25,
- RBPERF_EVENT_PENDING = 26,
- RBPERF_EVENT_PENDING_MAX = 27,
- RBPERF_RB_MH_VALID = 28,
- RBPERF_RB_MH_VALID_MAX = 29,
- RBPERF_SX_RB_QUAD_SEND = 30,
- RBPERF_SX_RB_COLOR_SEND = 31,
- RBPERF_SC_RB_TILE_SEND = 32,
- RBPERF_SC_RB_SAMPLE_SEND = 33,
- RBPERF_SX_RB_MEM_EXPORT = 34,
- RBPERF_SX_RB_QUAD_EVENT = 35,
- RBPERF_SC_RB_TILE_EVENT_FILTERED = 36,
- RBPERF_SC_RB_TILE_EVENT_ALL = 37,
- RBPERF_RB_SC_EZ_SEND = 38,
- RBPERF_RB_SX_INDEX_SEND = 39,
- RBPERF_GMEM_INTFO_RD = 40,
- RBPERF_GMEM_INTF1_RD = 41,
- RBPERF_GMEM_INTFO_WR = 42,
- RBPERF_GMEM_INTF1_WR = 43,
- RBPERF_RB_CP_CONTEXT_DONE = 44,
- RBPERF_RB_CP_CACHE_FLUSH = 45,
- RBPERF_ZPASS_DONE = 46,
- RBPERF_ZCMD_VALID = 47,
- RBPERF_CCMD_VALID = 48,
- RBPERF_ACCUM_GRANT = 49,
- RBPERF_ACCUM_C0_GRANT = 50,
- RBPERF_ACCUM_C1_GRANT = 51,
- RBPERF_ACCUM_FULL_BE_WR = 52,
- RBPERF_ACCUM_REQUEST_NO_GRANT = 53,
- RBPERF_ACCUM_TIMEOUT_PULSE = 54,
- RBPERF_ACCUM_LIN_TIMEOUT_PULSE = 55,
- RBPERF_ACCUM_CAM_HIT_FLUSHING = 56,
- };
- enum a2xx_mh_perfcnt_select {
- CP_R0_REQUESTS = 0,
- CP_R1_REQUESTS = 1,
- CP_R2_REQUESTS = 2,
- CP_R3_REQUESTS = 3,
- CP_R4_REQUESTS = 4,
- CP_TOTAL_READ_REQUESTS = 5,
- CP_TOTAL_WRITE_REQUESTS = 6,
- CP_TOTAL_REQUESTS = 7,
- CP_DATA_BYTES_WRITTEN = 8,
- CP_WRITE_CLEAN_RESPONSES = 9,
- CP_R0_READ_BURSTS_RECEIVED = 10,
- CP_R1_READ_BURSTS_RECEIVED = 11,
- CP_R2_READ_BURSTS_RECEIVED = 12,
- CP_R3_READ_BURSTS_RECEIVED = 13,
- CP_R4_READ_BURSTS_RECEIVED = 14,
- CP_TOTAL_READ_BURSTS_RECEIVED = 15,
- CP_R0_DATA_BEATS_READ = 16,
- CP_R1_DATA_BEATS_READ = 17,
- CP_R2_DATA_BEATS_READ = 18,
- CP_R3_DATA_BEATS_READ = 19,
- CP_R4_DATA_BEATS_READ = 20,
- CP_TOTAL_DATA_BEATS_READ = 21,
- VGT_R0_REQUESTS = 22,
- VGT_R1_REQUESTS = 23,
- VGT_TOTAL_REQUESTS = 24,
- VGT_R0_READ_BURSTS_RECEIVED = 25,
- VGT_R1_READ_BURSTS_RECEIVED = 26,
- VGT_TOTAL_READ_BURSTS_RECEIVED = 27,
- VGT_R0_DATA_BEATS_READ = 28,
- VGT_R1_DATA_BEATS_READ = 29,
- VGT_TOTAL_DATA_BEATS_READ = 30,
- TC_TOTAL_REQUESTS = 31,
- TC_ROQ_REQUESTS = 32,
- TC_INFO_SENT = 33,
- TC_READ_BURSTS_RECEIVED = 34,
- TC_DATA_BEATS_READ = 35,
- TCD_BURSTS_READ = 36,
- RB_REQUESTS = 37,
- RB_DATA_BYTES_WRITTEN = 38,
- RB_WRITE_CLEAN_RESPONSES = 39,
- AXI_READ_REQUESTS_ID_0 = 40,
- AXI_READ_REQUESTS_ID_1 = 41,
- AXI_READ_REQUESTS_ID_2 = 42,
- AXI_READ_REQUESTS_ID_3 = 43,
- AXI_READ_REQUESTS_ID_4 = 44,
- AXI_READ_REQUESTS_ID_5 = 45,
- AXI_READ_REQUESTS_ID_6 = 46,
- AXI_READ_REQUESTS_ID_7 = 47,
- AXI_TOTAL_READ_REQUESTS = 48,
- AXI_WRITE_REQUESTS_ID_0 = 49,
- AXI_WRITE_REQUESTS_ID_1 = 50,
- AXI_WRITE_REQUESTS_ID_2 = 51,
- AXI_WRITE_REQUESTS_ID_3 = 52,
- AXI_WRITE_REQUESTS_ID_4 = 53,
- AXI_WRITE_REQUESTS_ID_5 = 54,
- AXI_WRITE_REQUESTS_ID_6 = 55,
- AXI_WRITE_REQUESTS_ID_7 = 56,
- AXI_TOTAL_WRITE_REQUESTS = 57,
- AXI_TOTAL_REQUESTS_ID_0 = 58,
- AXI_TOTAL_REQUESTS_ID_1 = 59,
- AXI_TOTAL_REQUESTS_ID_2 = 60,
- AXI_TOTAL_REQUESTS_ID_3 = 61,
- AXI_TOTAL_REQUESTS_ID_4 = 62,
- AXI_TOTAL_REQUESTS_ID_5 = 63,
- AXI_TOTAL_REQUESTS_ID_6 = 64,
- AXI_TOTAL_REQUESTS_ID_7 = 65,
- AXI_TOTAL_REQUESTS = 66,
- AXI_READ_CHANNEL_BURSTS_ID_0 = 67,
- AXI_READ_CHANNEL_BURSTS_ID_1 = 68,
- AXI_READ_CHANNEL_BURSTS_ID_2 = 69,
- AXI_READ_CHANNEL_BURSTS_ID_3 = 70,
- AXI_READ_CHANNEL_BURSTS_ID_4 = 71,
- AXI_READ_CHANNEL_BURSTS_ID_5 = 72,
- AXI_READ_CHANNEL_BURSTS_ID_6 = 73,
- AXI_READ_CHANNEL_BURSTS_ID_7 = 74,
- AXI_READ_CHANNEL_TOTAL_BURSTS = 75,
- AXI_READ_CHANNEL_DATA_BEATS_READ_ID_0 = 76,
- AXI_READ_CHANNEL_DATA_BEATS_READ_ID_1 = 77,
- AXI_READ_CHANNEL_DATA_BEATS_READ_ID_2 = 78,
- AXI_READ_CHANNEL_DATA_BEATS_READ_ID_3 = 79,
- AXI_READ_CHANNEL_DATA_BEATS_READ_ID_4 = 80,
- AXI_READ_CHANNEL_DATA_BEATS_READ_ID_5 = 81,
- AXI_READ_CHANNEL_DATA_BEATS_READ_ID_6 = 82,
- AXI_READ_CHANNEL_DATA_BEATS_READ_ID_7 = 83,
- AXI_READ_CHANNEL_TOTAL_DATA_BEATS_READ = 84,
- AXI_WRITE_CHANNEL_BURSTS_ID_0 = 85,
- AXI_WRITE_CHANNEL_BURSTS_ID_1 = 86,
- AXI_WRITE_CHANNEL_BURSTS_ID_2 = 87,
- AXI_WRITE_CHANNEL_BURSTS_ID_3 = 88,
- AXI_WRITE_CHANNEL_BURSTS_ID_4 = 89,
- AXI_WRITE_CHANNEL_BURSTS_ID_5 = 90,
- AXI_WRITE_CHANNEL_BURSTS_ID_6 = 91,
- AXI_WRITE_CHANNEL_BURSTS_ID_7 = 92,
- AXI_WRITE_CHANNEL_TOTAL_BURSTS = 93,
- AXI_WRITE_CHANNEL_DATA_BYTES_WRITTEN_ID_0 = 94,
- AXI_WRITE_CHANNEL_DATA_BYTES_WRITTEN_ID_1 = 95,
- AXI_WRITE_CHANNEL_DATA_BYTES_WRITTEN_ID_2 = 96,
- AXI_WRITE_CHANNEL_DATA_BYTES_WRITTEN_ID_3 = 97,
- AXI_WRITE_CHANNEL_DATA_BYTES_WRITTEN_ID_4 = 98,
- AXI_WRITE_CHANNEL_DATA_BYTES_WRITTEN_ID_5 = 99,
- AXI_WRITE_CHANNEL_DATA_BYTES_WRITTEN_ID_6 = 100,
- AXI_WRITE_CHANNEL_DATA_BYTES_WRITTEN_ID_7 = 101,
- AXI_WRITE_CHANNEL_TOTAL_DATA_BYTES_WRITTEN = 102,
- AXI_WRITE_RESPONSE_CHANNEL_RESPONSES_ID_0 = 103,
- AXI_WRITE_RESPONSE_CHANNEL_RESPONSES_ID_1 = 104,
- AXI_WRITE_RESPONSE_CHANNEL_RESPONSES_ID_2 = 105,
- AXI_WRITE_RESPONSE_CHANNEL_RESPONSES_ID_3 = 106,
- AXI_WRITE_RESPONSE_CHANNEL_RESPONSES_ID_4 = 107,
- AXI_WRITE_RESPONSE_CHANNEL_RESPONSES_ID_5 = 108,
- AXI_WRITE_RESPONSE_CHANNEL_RESPONSES_ID_6 = 109,
- AXI_WRITE_RESPONSE_CHANNEL_RESPONSES_ID_7 = 110,
- AXI_WRITE_RESPONSE_CHANNEL_TOTAL_RESPONSES = 111,
- TOTAL_MMU_MISSES = 112,
- MMU_READ_MISSES = 113,
- MMU_WRITE_MISSES = 114,
- TOTAL_MMU_HITS = 115,
- MMU_READ_HITS = 116,
- MMU_WRITE_HITS = 117,
- SPLIT_MODE_TC_HITS = 118,
- SPLIT_MODE_TC_MISSES = 119,
- SPLIT_MODE_NON_TC_HITS = 120,
- SPLIT_MODE_NON_TC_MISSES = 121,
- STALL_AWAITING_TLB_MISS_FETCH = 122,
- MMU_TLB_MISS_READ_BURSTS_RECEIVED = 123,
- MMU_TLB_MISS_DATA_BEATS_READ = 124,
- CP_CYCLES_HELD_OFF = 125,
- VGT_CYCLES_HELD_OFF = 126,
- TC_CYCLES_HELD_OFF = 127,
- TC_ROQ_CYCLES_HELD_OFF = 128,
- TC_CYCLES_HELD_OFF_TCD_FULL = 129,
- RB_CYCLES_HELD_OFF = 130,
- TOTAL_CYCLES_ANY_CLNT_HELD_OFF = 131,
- TLB_MISS_CYCLES_HELD_OFF = 132,
- AXI_READ_REQUEST_HELD_OFF = 133,
- AXI_WRITE_REQUEST_HELD_OFF = 134,
- AXI_REQUEST_HELD_OFF = 135,
- AXI_REQUEST_HELD_OFF_INFLIGHT_LIMIT = 136,
- AXI_WRITE_DATA_HELD_OFF = 137,
- CP_SAME_PAGE_BANK_REQUESTS = 138,
- VGT_SAME_PAGE_BANK_REQUESTS = 139,
- TC_SAME_PAGE_BANK_REQUESTS = 140,
- TC_ARB_HOLD_SAME_PAGE_BANK_REQUESTS = 141,
- RB_SAME_PAGE_BANK_REQUESTS = 142,
- TOTAL_SAME_PAGE_BANK_REQUESTS = 143,
- CP_SAME_PAGE_BANK_REQUESTS_KILLED_FAIRNESS_LIMIT = 144,
- VGT_SAME_PAGE_BANK_REQUESTS_KILLED_FAIRNESS_LIMIT = 145,
- TC_SAME_PAGE_BANK_REQUESTS_KILLED_FAIRNESS_LIMIT = 146,
- RB_SAME_PAGE_BANK_REQUESTS_KILLED_FAIRNESS_LIMIT = 147,
- TOTAL_SAME_PAGE_BANK_KILLED_FAIRNESS_LIMIT = 148,
- TOTAL_MH_READ_REQUESTS = 149,
- TOTAL_MH_WRITE_REQUESTS = 150,
- TOTAL_MH_REQUESTS = 151,
- MH_BUSY = 152,
- CP_NTH_ACCESS_SAME_PAGE_BANK_SEQUENCE = 153,
- VGT_NTH_ACCESS_SAME_PAGE_BANK_SEQUENCE = 154,
- TC_NTH_ACCESS_SAME_PAGE_BANK_SEQUENCE = 155,
- RB_NTH_ACCESS_SAME_PAGE_BANK_SEQUENCE = 156,
- TC_ROQ_N_VALID_ENTRIES = 157,
- ARQ_N_ENTRIES = 158,
- WDB_N_ENTRIES = 159,
- MH_READ_LATENCY_OUTST_REQ_SUM = 160,
- MC_READ_LATENCY_OUTST_REQ_SUM = 161,
- MC_TOTAL_READ_REQUESTS = 162,
- ELAPSED_CYCLES_MH_GATED_CLK = 163,
- ELAPSED_CLK_CYCLES = 164,
- CP_W_16B_REQUESTS = 165,
- CP_W_32B_REQUESTS = 166,
- TC_16B_REQUESTS = 167,
- TC_32B_REQUESTS = 168,
- PA_REQUESTS = 169,
- PA_DATA_BYTES_WRITTEN = 170,
- PA_WRITE_CLEAN_RESPONSES = 171,
- PA_CYCLES_HELD_OFF = 172,
- AXI_READ_REQUEST_DATA_BEATS_ID_0 = 173,
- AXI_READ_REQUEST_DATA_BEATS_ID_1 = 174,
- AXI_READ_REQUEST_DATA_BEATS_ID_2 = 175,
- AXI_READ_REQUEST_DATA_BEATS_ID_3 = 176,
- AXI_READ_REQUEST_DATA_BEATS_ID_4 = 177,
- AXI_READ_REQUEST_DATA_BEATS_ID_5 = 178,
- AXI_READ_REQUEST_DATA_BEATS_ID_6 = 179,
- AXI_READ_REQUEST_DATA_BEATS_ID_7 = 180,
- AXI_TOTAL_READ_REQUEST_DATA_BEATS = 181,
- };
- enum adreno_mmu_clnt_beh {
- BEH_NEVR = 0,
- BEH_TRAN_RNG = 1,
- BEH_TRAN_FLT = 2,
- };
- enum sq_tex_clamp {
- SQ_TEX_WRAP = 0,
- SQ_TEX_MIRROR = 1,
- SQ_TEX_CLAMP_LAST_TEXEL = 2,
- SQ_TEX_MIRROR_ONCE_LAST_TEXEL = 3,
- SQ_TEX_CLAMP_HALF_BORDER = 4,
- SQ_TEX_MIRROR_ONCE_HALF_BORDER = 5,
- SQ_TEX_CLAMP_BORDER = 6,
- SQ_TEX_MIRROR_ONCE_BORDER = 7,
- };
- enum sq_tex_swiz {
- SQ_TEX_X = 0,
- SQ_TEX_Y = 1,
- SQ_TEX_Z = 2,
- SQ_TEX_W = 3,
- SQ_TEX_ZERO = 4,
- SQ_TEX_ONE = 5,
- };
- enum sq_tex_filter {
- SQ_TEX_FILTER_POINT = 0,
- SQ_TEX_FILTER_BILINEAR = 1,
- SQ_TEX_FILTER_BASEMAP = 2,
- SQ_TEX_FILTER_USE_FETCH_CONST = 3,
- };
- enum sq_tex_aniso_filter {
- SQ_TEX_ANISO_FILTER_DISABLED = 0,
- SQ_TEX_ANISO_FILTER_MAX_1_1 = 1,
- SQ_TEX_ANISO_FILTER_MAX_2_1 = 2,
- SQ_TEX_ANISO_FILTER_MAX_4_1 = 3,
- SQ_TEX_ANISO_FILTER_MAX_8_1 = 4,
- SQ_TEX_ANISO_FILTER_MAX_16_1 = 5,
- SQ_TEX_ANISO_FILTER_USE_FETCH_CONST = 7,
- };
- enum sq_tex_dimension {
- SQ_TEX_DIMENSION_1D = 0,
- SQ_TEX_DIMENSION_2D = 1,
- SQ_TEX_DIMENSION_3D = 2,
- SQ_TEX_DIMENSION_CUBE = 3,
- };
- enum sq_tex_border_color {
- SQ_TEX_BORDER_COLOR_BLACK = 0,
- SQ_TEX_BORDER_COLOR_WHITE = 1,
- SQ_TEX_BORDER_COLOR_ACBYCR_BLACK = 2,
- SQ_TEX_BORDER_COLOR_ACBCRY_BLACK = 3,
- };
- enum sq_tex_sign {
- SQ_TEX_SIGN_UNSIGNED = 0,
- SQ_TEX_SIGN_SIGNED = 1,
- SQ_TEX_SIGN_UNSIGNED_BIASED = 2,
- SQ_TEX_SIGN_GAMMA = 3,
- };
- enum sq_tex_endian {
- SQ_TEX_ENDIAN_NONE = 0,
- SQ_TEX_ENDIAN_8IN16 = 1,
- SQ_TEX_ENDIAN_8IN32 = 2,
- SQ_TEX_ENDIAN_16IN32 = 3,
- };
- enum sq_tex_clamp_policy {
- SQ_TEX_CLAMP_POLICY_D3D = 0,
- SQ_TEX_CLAMP_POLICY_OGL = 1,
- };
- enum sq_tex_num_format {
- SQ_TEX_NUM_FORMAT_FRAC = 0,
- SQ_TEX_NUM_FORMAT_INT = 1,
- };
- enum sq_tex_type {
- SQ_TEX_TYPE_0 = 0,
- SQ_TEX_TYPE_1 = 1,
- SQ_TEX_TYPE_2 = 2,
- SQ_TEX_TYPE_3 = 3,
- };
- #define REG_A2XX_RBBM_PATCH_RELEASE 0x00000001
- #define REG_A2XX_RBBM_CNTL 0x0000003b
- #define REG_A2XX_RBBM_SOFT_RESET 0x0000003c
- #define REG_A2XX_CP_PFP_UCODE_ADDR 0x000000c0
- #define REG_A2XX_CP_PFP_UCODE_DATA 0x000000c1
- #define REG_A2XX_MH_MMU_CONFIG 0x00000040
- #define A2XX_MH_MMU_CONFIG_MMU_ENABLE 0x00000001
- #define A2XX_MH_MMU_CONFIG_SPLIT_MODE_ENABLE 0x00000002
- #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK 0x00000030
- #define A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT 4
- static inline uint32_t A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_RB_W_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK 0x000000c0
- #define A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT 6
- static inline uint32_t A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_W_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK 0x00000300
- #define A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT 8
- static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R0_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK 0x00000c00
- #define A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT 10
- static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R1_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK 0x00003000
- #define A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT 12
- static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R2_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK 0x0000c000
- #define A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT 14
- static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R3_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK 0x00030000
- #define A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT 16
- static inline uint32_t A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_CP_R4_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK 0x000c0000
- #define A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT 18
- static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R0_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK 0x00300000
- #define A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT 20
- static inline uint32_t A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_VGT_R1_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK 0x00c00000
- #define A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT 22
- static inline uint32_t A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_TC_R_CLNT_BEHAVIOR__MASK;
- }
- #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK 0x03000000
- #define A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT 24
- static inline uint32_t A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR(enum adreno_mmu_clnt_beh val)
- {
- return ((val) << A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__SHIFT) & A2XX_MH_MMU_CONFIG_PA_W_CLNT_BEHAVIOR__MASK;
- }
- #define REG_A2XX_MH_MMU_VA_RANGE 0x00000041
- #define A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__MASK 0x00000fff
- #define A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__SHIFT 0
- static inline uint32_t A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS(uint32_t val)
- {
- return ((val) << A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__SHIFT) & A2XX_MH_MMU_VA_RANGE_NUM_64KB_REGIONS__MASK;
- }
- #define A2XX_MH_MMU_VA_RANGE_VA_BASE__MASK 0xfffff000
- #define A2XX_MH_MMU_VA_RANGE_VA_BASE__SHIFT 12
- static inline uint32_t A2XX_MH_MMU_VA_RANGE_VA_BASE(uint32_t val)
- {
- return ((val) << A2XX_MH_MMU_VA_RANGE_VA_BASE__SHIFT) & A2XX_MH_MMU_VA_RANGE_VA_BASE__MASK;
- }
- #define REG_A2XX_MH_MMU_PT_BASE 0x00000042
- #define REG_A2XX_MH_MMU_PAGE_FAULT 0x00000043
- #define REG_A2XX_MH_MMU_TRAN_ERROR 0x00000044
- #define REG_A2XX_MH_MMU_INVALIDATE 0x00000045
- #define A2XX_MH_MMU_INVALIDATE_INVALIDATE_ALL 0x00000001
- #define A2XX_MH_MMU_INVALIDATE_INVALIDATE_TC 0x00000002
- #define REG_A2XX_MH_MMU_MPU_BASE 0x00000046
- #define REG_A2XX_MH_MMU_MPU_END 0x00000047
- #define REG_A2XX_NQWAIT_UNTIL 0x00000394
- #define REG_A2XX_RBBM_PERFCOUNTER0_SELECT 0x00000395
- #define REG_A2XX_RBBM_PERFCOUNTER1_SELECT 0x00000396
- #define REG_A2XX_RBBM_PERFCOUNTER0_LO 0x00000397
- #define REG_A2XX_RBBM_PERFCOUNTER0_HI 0x00000398
- #define REG_A2XX_RBBM_PERFCOUNTER1_LO 0x00000399
- #define REG_A2XX_RBBM_PERFCOUNTER1_HI 0x0000039a
- #define REG_A2XX_RBBM_DEBUG 0x0000039b
- #define REG_A2XX_RBBM_PM_OVERRIDE1 0x0000039c
- #define A2XX_RBBM_PM_OVERRIDE1_RBBM_AHBCLK_PM_OVERRIDE 0x00000001
- #define A2XX_RBBM_PM_OVERRIDE1_SC_REG_SCLK_PM_OVERRIDE 0x00000002
- #define A2XX_RBBM_PM_OVERRIDE1_SC_SCLK_PM_OVERRIDE 0x00000004
- #define A2XX_RBBM_PM_OVERRIDE1_SP_TOP_SCLK_PM_OVERRIDE 0x00000008
- #define A2XX_RBBM_PM_OVERRIDE1_SP_V0_SCLK_PM_OVERRIDE 0x00000010
- #define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_SCLK_PM_OVERRIDE 0x00000020
- #define A2XX_RBBM_PM_OVERRIDE1_SQ_REG_FIFOS_SCLK_PM_OVERRIDE 0x00000040
- #define A2XX_RBBM_PM_OVERRIDE1_SQ_CONST_MEM_SCLK_PM_OVERRIDE 0x00000080
- #define A2XX_RBBM_PM_OVERRIDE1_SQ_SQ_SCLK_PM_OVERRIDE 0x00000100
- #define A2XX_RBBM_PM_OVERRIDE1_SX_SCLK_PM_OVERRIDE 0x00000200
- #define A2XX_RBBM_PM_OVERRIDE1_SX_REG_SCLK_PM_OVERRIDE 0x00000400
- #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCO_SCLK_PM_OVERRIDE 0x00000800
- #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCM_SCLK_PM_OVERRIDE 0x00001000
- #define A2XX_RBBM_PM_OVERRIDE1_TCM_TCD_SCLK_PM_OVERRIDE 0x00002000
- #define A2XX_RBBM_PM_OVERRIDE1_TCM_REG_SCLK_PM_OVERRIDE 0x00004000
- #define A2XX_RBBM_PM_OVERRIDE1_TPC_TPC_SCLK_PM_OVERRIDE 0x00008000
- #define A2XX_RBBM_PM_OVERRIDE1_TPC_REG_SCLK_PM_OVERRIDE 0x00010000
- #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCA_SCLK_PM_OVERRIDE 0x00020000
- #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_SCLK_PM_OVERRIDE 0x00040000
- #define A2XX_RBBM_PM_OVERRIDE1_TCF_TCB_READ_SCLK_PM_OVERRIDE 0x00080000
- #define A2XX_RBBM_PM_OVERRIDE1_TP_TP_SCLK_PM_OVERRIDE 0x00100000
- #define A2XX_RBBM_PM_OVERRIDE1_TP_REG_SCLK_PM_OVERRIDE 0x00200000
- #define A2XX_RBBM_PM_OVERRIDE1_CP_G_SCLK_PM_OVERRIDE 0x00400000
- #define A2XX_RBBM_PM_OVERRIDE1_CP_REG_SCLK_PM_OVERRIDE 0x00800000
- #define A2XX_RBBM_PM_OVERRIDE1_CP_G_REG_SCLK_PM_OVERRIDE 0x01000000
- #define A2XX_RBBM_PM_OVERRIDE1_SPI_SCLK_PM_OVERRIDE 0x02000000
- #define A2XX_RBBM_PM_OVERRIDE1_RB_REG_SCLK_PM_OVERRIDE 0x04000000
- #define A2XX_RBBM_PM_OVERRIDE1_RB_SCLK_PM_OVERRIDE 0x08000000
- #define A2XX_RBBM_PM_OVERRIDE1_MH_MH_SCLK_PM_OVERRIDE 0x10000000
- #define A2XX_RBBM_PM_OVERRIDE1_MH_REG_SCLK_PM_OVERRIDE 0x20000000
- #define A2XX_RBBM_PM_OVERRIDE1_MH_MMU_SCLK_PM_OVERRIDE 0x40000000
- #define A2XX_RBBM_PM_OVERRIDE1_MH_TCROQ_SCLK_PM_OVERRIDE 0x80000000
- #define REG_A2XX_RBBM_PM_OVERRIDE2 0x0000039d
- #define REG_A2XX_RBBM_DEBUG_OUT 0x000003a0
- #define REG_A2XX_RBBM_DEBUG_CNTL 0x000003a1
- #define REG_A2XX_RBBM_READ_ERROR 0x000003b3
- #define REG_A2XX_RBBM_INT_CNTL 0x000003b4
- #define A2XX_RBBM_INT_CNTL_RDERR_INT_MASK 0x00000001
- #define A2XX_RBBM_INT_CNTL_DISPLAY_UPDATE_INT_MASK 0x00000002
- #define A2XX_RBBM_INT_CNTL_GUI_IDLE_INT_MASK 0x00080000
- #define REG_A2XX_RBBM_INT_STATUS 0x000003b5
- #define REG_A2XX_RBBM_INT_ACK 0x000003b6
- #define REG_A2XX_MASTER_INT_SIGNAL 0x000003b7
- #define A2XX_MASTER_INT_SIGNAL_MH_INT_STAT 0x00000020
- #define A2XX_MASTER_INT_SIGNAL_SQ_INT_STAT 0x04000000
- #define A2XX_MASTER_INT_SIGNAL_CP_INT_STAT 0x40000000
- #define A2XX_MASTER_INT_SIGNAL_RBBM_INT_STAT 0x80000000
- #define REG_A2XX_RBBM_PERIPHID1 0x000003f9
- #define REG_A2XX_RBBM_PERIPHID2 0x000003fa
- #define REG_A2XX_CP_PERFMON_CNTL 0x00000444
- #define REG_A2XX_CP_PERFCOUNTER_SELECT 0x00000445
- #define REG_A2XX_CP_PERFCOUNTER_LO 0x00000446
- #define REG_A2XX_CP_PERFCOUNTER_HI 0x00000447
- #define REG_A2XX_RBBM_STATUS 0x000005d0
- #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK 0x0000001f
- #define A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT 0
- static inline uint32_t A2XX_RBBM_STATUS_CMDFIFO_AVAIL(uint32_t val)
- {
- return ((val) << A2XX_RBBM_STATUS_CMDFIFO_AVAIL__SHIFT) & A2XX_RBBM_STATUS_CMDFIFO_AVAIL__MASK;
- }
- #define A2XX_RBBM_STATUS_TC_BUSY 0x00000020
- #define A2XX_RBBM_STATUS_HIRQ_PENDING 0x00000100
- #define A2XX_RBBM_STATUS_CPRQ_PENDING 0x00000200
- #define A2XX_RBBM_STATUS_CFRQ_PENDING 0x00000400
- #define A2XX_RBBM_STATUS_PFRQ_PENDING 0x00000800
- #define A2XX_RBBM_STATUS_VGT_BUSY_NO_DMA 0x00001000
- #define A2XX_RBBM_STATUS_RBBM_WU_BUSY 0x00004000
- #define A2XX_RBBM_STATUS_CP_NRT_BUSY 0x00010000
- #define A2XX_RBBM_STATUS_MH_BUSY 0x00040000
- #define A2XX_RBBM_STATUS_MH_COHERENCY_BUSY 0x00080000
- #define A2XX_RBBM_STATUS_SX_BUSY 0x00200000
- #define A2XX_RBBM_STATUS_TPC_BUSY 0x00400000
- #define A2XX_RBBM_STATUS_SC_CNTX_BUSY 0x01000000
- #define A2XX_RBBM_STATUS_PA_BUSY 0x02000000
- #define A2XX_RBBM_STATUS_VGT_BUSY 0x04000000
- #define A2XX_RBBM_STATUS_SQ_CNTX17_BUSY 0x08000000
- #define A2XX_RBBM_STATUS_SQ_CNTX0_BUSY 0x10000000
- #define A2XX_RBBM_STATUS_RB_CNTX_BUSY 0x40000000
- #define A2XX_RBBM_STATUS_GUI_ACTIVE 0x80000000
- #define REG_A2XX_MH_ARBITER_CONFIG 0x00000a40
- #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK 0x0000003f
- #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT 0
- static inline uint32_t A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT(uint32_t val)
- {
- return ((val) << A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_SAME_PAGE_LIMIT__MASK;
- }
- #define A2XX_MH_ARBITER_CONFIG_SAME_PAGE_GRANULARITY 0x00000040
- #define A2XX_MH_ARBITER_CONFIG_L1_ARB_ENABLE 0x00000080
- #define A2XX_MH_ARBITER_CONFIG_L1_ARB_HOLD_ENABLE 0x00000100
- #define A2XX_MH_ARBITER_CONFIG_L2_ARB_CONTROL 0x00000200
- #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK 0x00001c00
- #define A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT 10
- static inline uint32_t A2XX_MH_ARBITER_CONFIG_PAGE_SIZE(uint32_t val)
- {
- return ((val) << A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__SHIFT) & A2XX_MH_ARBITER_CONFIG_PAGE_SIZE__MASK;
- }
- #define A2XX_MH_ARBITER_CONFIG_TC_REORDER_ENABLE 0x00002000
- #define A2XX_MH_ARBITER_CONFIG_TC_ARB_HOLD_ENABLE 0x00004000
- #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT_ENABLE 0x00008000
- #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK 0x003f0000
- #define A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT 16
- static inline uint32_t A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT(uint32_t val)
- {
- return ((val) << A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__SHIFT) & A2XX_MH_ARBITER_CONFIG_IN_FLIGHT_LIMIT__MASK;
- }
- #define A2XX_MH_ARBITER_CONFIG_CP_CLNT_ENABLE 0x00400000
- #define A2XX_MH_ARBITER_CONFIG_VGT_CLNT_ENABLE 0x00800000
- #define A2XX_MH_ARBITER_CONFIG_TC_CLNT_ENABLE 0x01000000
- #define A2XX_MH_ARBITER_CONFIG_RB_CLNT_ENABLE 0x02000000
- #define A2XX_MH_ARBITER_CONFIG_PA_CLNT_ENABLE 0x04000000
- #define REG_A2XX_MH_INTERRUPT_MASK 0x00000a42
- #define A2XX_MH_INTERRUPT_MASK_AXI_READ_ERROR 0x00000001
- #define A2XX_MH_INTERRUPT_MASK_AXI_WRITE_ERROR 0x00000002
- #define A2XX_MH_INTERRUPT_MASK_MMU_PAGE_FAULT 0x00000004
- #define REG_A2XX_MH_INTERRUPT_STATUS 0x00000a43
- #define REG_A2XX_MH_INTERRUPT_CLEAR 0x00000a44
- #define REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG1 0x00000a54
- #define REG_A2XX_MH_CLNT_INTF_CTRL_CONFIG2 0x00000a55
- #define REG_A2XX_A220_VSC_BIN_SIZE 0x00000c01
- #define A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
- #define A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT 0
- static inline uint32_t A2XX_A220_VSC_BIN_SIZE_WIDTH(uint32_t val)
- {
- return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_WIDTH__SHIFT) & A2XX_A220_VSC_BIN_SIZE_WIDTH__MASK;
- }
- #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
- #define A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT 5
- static inline uint32_t A2XX_A220_VSC_BIN_SIZE_HEIGHT(uint32_t val)
- {
- return ((val >> 5) << A2XX_A220_VSC_BIN_SIZE_HEIGHT__SHIFT) & A2XX_A220_VSC_BIN_SIZE_HEIGHT__MASK;
- }
- static inline uint32_t REG_A2XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
- static inline uint32_t REG_A2XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
- static inline uint32_t REG_A2XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
- static inline uint32_t REG_A2XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
- #define REG_A2XX_PC_DEBUG_CNTL 0x00000c38
- #define REG_A2XX_PC_DEBUG_DATA 0x00000c39
- #define REG_A2XX_PA_SC_VIZ_QUERY_STATUS 0x00000c44
- #define REG_A2XX_GRAS_DEBUG_CNTL 0x00000c80
- #define REG_A2XX_PA_SU_DEBUG_CNTL 0x00000c80
- #define REG_A2XX_GRAS_DEBUG_DATA 0x00000c81
- #define REG_A2XX_PA_SU_DEBUG_DATA 0x00000c81
- #define REG_A2XX_PA_SU_FACE_DATA 0x00000c86
- #define A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK 0xffffffe0
- #define A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT 5
- static inline uint32_t A2XX_PA_SU_FACE_DATA_BASE_ADDR(uint32_t val)
- {
- return ((val) << A2XX_PA_SU_FACE_DATA_BASE_ADDR__SHIFT) & A2XX_PA_SU_FACE_DATA_BASE_ADDR__MASK;
- }
- #define REG_A2XX_SQ_GPR_MANAGEMENT 0x00000d00
- #define A2XX_SQ_GPR_MANAGEMENT_REG_DYNAMIC 0x00000001
- #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK 0x00000ff0
- #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT 4
- static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX(uint32_t val)
- {
- return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_PIX__MASK;
- }
- #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK 0x000ff000
- #define A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT 12
- static inline uint32_t A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX(uint32_t val)
- {
- return ((val) << A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__SHIFT) & A2XX_SQ_GPR_MANAGEMENT_REG_SIZE_VTX__MASK;
- }
- #define REG_A2XX_SQ_FLOW_CONTROL 0x00000d01
- #define REG_A2XX_SQ_INST_STORE_MANAGMENT 0x00000d02
- #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK 0x00000fff
- #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT 0
- static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX(uint32_t val)
- {
- return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_PIX__MASK;
- }
- #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK 0x0fff0000
- #define A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT 16
- static inline uint32_t A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX(uint32_t val)
- {
- return ((val) << A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__SHIFT) & A2XX_SQ_INST_STORE_MANAGMENT_INST_BASE_VTX__MASK;
- }
- #define REG_A2XX_SQ_DEBUG_MISC 0x00000d05
- #define REG_A2XX_SQ_INT_CNTL 0x00000d34
- #define REG_A2XX_SQ_INT_STATUS 0x00000d35
- #define REG_A2XX_SQ_INT_ACK 0x00000d36
- #define REG_A2XX_SQ_DEBUG_INPUT_FSM 0x00000dae
- #define REG_A2XX_SQ_DEBUG_CONST_MGR_FSM 0x00000daf
- #define REG_A2XX_SQ_DEBUG_TP_FSM 0x00000db0
- #define REG_A2XX_SQ_DEBUG_FSM_ALU_0 0x00000db1
- #define REG_A2XX_SQ_DEBUG_FSM_ALU_1 0x00000db2
- #define REG_A2XX_SQ_DEBUG_EXP_ALLOC 0x00000db3
- #define REG_A2XX_SQ_DEBUG_PTR_BUFF 0x00000db4
- #define REG_A2XX_SQ_DEBUG_GPR_VTX 0x00000db5
- #define REG_A2XX_SQ_DEBUG_GPR_PIX 0x00000db6
- #define REG_A2XX_SQ_DEBUG_TB_STATUS_SEL 0x00000db7
- #define REG_A2XX_SQ_DEBUG_VTX_TB_0 0x00000db8
- #define REG_A2XX_SQ_DEBUG_VTX_TB_1 0x00000db9
- #define REG_A2XX_SQ_DEBUG_VTX_TB_STATUS_REG 0x00000dba
- #define REG_A2XX_SQ_DEBUG_VTX_TB_STATE_MEM 0x00000dbb
- #define REG_A2XX_SQ_DEBUG_PIX_TB_0 0x00000dbc
- #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_0 0x00000dbd
- #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_1 0x00000dbe
- #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_2 0x00000dbf
- #define REG_A2XX_SQ_DEBUG_PIX_TB_STATUS_REG_3 0x00000dc0
- #define REG_A2XX_SQ_DEBUG_PIX_TB_STATE_MEM 0x00000dc1
- #define REG_A2XX_TC_CNTL_STATUS 0x00000e00
- #define A2XX_TC_CNTL_STATUS_L2_INVALIDATE 0x00000001
- #define REG_A2XX_TP0_CHICKEN 0x00000e1e
- #define REG_A2XX_RB_BC_CONTROL 0x00000f01
- #define A2XX_RB_BC_CONTROL_ACCUM_LINEAR_MODE_ENABLE 0x00000001
- #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK 0x00000006
- #define A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT 1
- static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT(uint32_t val)
- {
- return ((val) << A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_TIMEOUT_SELECT__MASK;
- }
- #define A2XX_RB_BC_CONTROL_DISABLE_EDRAM_CAM 0x00000008
- #define A2XX_RB_BC_CONTROL_DISABLE_EZ_FAST_CONTEXT_SWITCH 0x00000010
- #define A2XX_RB_BC_CONTROL_DISABLE_EZ_NULL_ZCMD_DROP 0x00000020
- #define A2XX_RB_BC_CONTROL_DISABLE_LZ_NULL_ZCMD_DROP 0x00000040
- #define A2XX_RB_BC_CONTROL_ENABLE_AZ_THROTTLE 0x00000080
- #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK 0x00001f00
- #define A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT 8
- static inline uint32_t A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT(uint32_t val)
- {
- return ((val) << A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__SHIFT) & A2XX_RB_BC_CONTROL_AZ_THROTTLE_COUNT__MASK;
- }
- #define A2XX_RB_BC_CONTROL_ENABLE_CRC_UPDATE 0x00004000
- #define A2XX_RB_BC_CONTROL_CRC_MODE 0x00008000
- #define A2XX_RB_BC_CONTROL_DISABLE_SAMPLE_COUNTERS 0x00010000
- #define A2XX_RB_BC_CONTROL_DISABLE_ACCUM 0x00020000
- #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK 0x003c0000
- #define A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT 18
- static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK(uint32_t val)
- {
- return ((val) << A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_ALLOC_MASK__MASK;
- }
- #define A2XX_RB_BC_CONTROL_LINEAR_PERFORMANCE_ENABLE 0x00400000
- #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK 0x07800000
- #define A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT 23
- static inline uint32_t A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT(uint32_t val)
- {
- return ((val) << A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__SHIFT) & A2XX_RB_BC_CONTROL_ACCUM_DATA_FIFO_LIMIT__MASK;
- }
- #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK 0x18000000
- #define A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT 27
- static inline uint32_t A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT(uint32_t val)
- {
- return ((val) << A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__SHIFT) & A2XX_RB_BC_CONTROL_MEM_EXPORT_TIMEOUT_SELECT__MASK;
- }
- #define A2XX_RB_BC_CONTROL_MEM_EXPORT_LINEAR_MODE_ENABLE 0x20000000
- #define A2XX_RB_BC_CONTROL_CRC_SYSTEM 0x40000000
- #define A2XX_RB_BC_CONTROL_RESERVED6 0x80000000
- #define REG_A2XX_RB_EDRAM_INFO 0x00000f02
- #define REG_A2XX_RB_DEBUG_CNTL 0x00000f26
- #define REG_A2XX_RB_DEBUG_DATA 0x00000f27
- #define REG_A2XX_RB_SURFACE_INFO 0x00002000
- #define A2XX_RB_SURFACE_INFO_SURFACE_PITCH__MASK 0x00003fff
- #define A2XX_RB_SURFACE_INFO_SURFACE_PITCH__SHIFT 0
- static inline uint32_t A2XX_RB_SURFACE_INFO_SURFACE_PITCH(uint32_t val)
- {
- return ((val) << A2XX_RB_SURFACE_INFO_SURFACE_PITCH__SHIFT) & A2XX_RB_SURFACE_INFO_SURFACE_PITCH__MASK;
- }
- #define A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__MASK 0x0000c000
- #define A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__SHIFT 14
- static inline uint32_t A2XX_RB_SURFACE_INFO_MSAA_SAMPLES(uint32_t val)
- {
- return ((val) << A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__SHIFT) & A2XX_RB_SURFACE_INFO_MSAA_SAMPLES__MASK;
- }
- #define REG_A2XX_RB_COLOR_INFO 0x00002001
- #define A2XX_RB_COLOR_INFO_FORMAT__MASK 0x0000000f
- #define A2XX_RB_COLOR_INFO_FORMAT__SHIFT 0
- static inline uint32_t A2XX_RB_COLOR_INFO_FORMAT(enum a2xx_colorformatx val)
- {
- return ((val) << A2XX_RB_COLOR_INFO_FORMAT__SHIFT) & A2XX_RB_COLOR_INFO_FORMAT__MASK;
- }
- #define A2XX_RB_COLOR_INFO_ROUND_MODE__MASK 0x00000030
- #define A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT 4
- static inline uint32_t A2XX_RB_COLOR_INFO_ROUND_MODE(uint32_t val)
- {
- return ((val) << A2XX_RB_COLOR_INFO_ROUND_MODE__SHIFT) & A2XX_RB_COLOR_INFO_ROUND_MODE__MASK;
- }
- #define A2XX_RB_COLOR_INFO_LINEAR 0x00000040
- #define A2XX_RB_COLOR_INFO_ENDIAN__MASK 0x00000180
- #define A2XX_RB_COLOR_INFO_ENDIAN__SHIFT 7
- static inline uint32_t A2XX_RB_COLOR_INFO_ENDIAN(uint32_t val)
- {
- return ((val) << A2XX_RB_COLOR_INFO_ENDIAN__SHIFT) & A2XX_RB_COLOR_INFO_ENDIAN__MASK;
- }
- #define A2XX_RB_COLOR_INFO_SWAP__MASK 0x00000600
- #define A2XX_RB_COLOR_INFO_SWAP__SHIFT 9
- static inline uint32_t A2XX_RB_COLOR_INFO_SWAP(uint32_t val)
- {
- return ((val) << A2XX_RB_COLOR_INFO_SWAP__SHIFT) & A2XX_RB_COLOR_INFO_SWAP__MASK;
- }
- #define A2XX_RB_COLOR_INFO_BASE__MASK 0xfffff000
- #define A2XX_RB_COLOR_INFO_BASE__SHIFT 12
- static inline uint32_t A2XX_RB_COLOR_INFO_BASE(uint32_t val)
- {
- return ((val >> 12) << A2XX_RB_COLOR_INFO_BASE__SHIFT) & A2XX_RB_COLOR_INFO_BASE__MASK;
- }
- #define REG_A2XX_RB_DEPTH_INFO 0x00002002
- #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
- #define A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
- static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
- {
- return ((val) << A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
- }
- #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff000
- #define A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 12
- static inline uint32_t A2XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
- {
- return ((val >> 12) << A2XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A2XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
- }
- #define REG_A2XX_A225_RB_COLOR_INFO3 0x00002005
- #define REG_A2XX_COHER_DEST_BASE_0 0x00002006
- #define REG_A2XX_PA_SC_SCREEN_SCISSOR_TL 0x0000200e
- #define A2XX_PA_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
- #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
- #define A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
- static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_X__MASK;
- }
- #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
- #define A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
- static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_TL_Y__MASK;
- }
- #define REG_A2XX_PA_SC_SCREEN_SCISSOR_BR 0x0000200f
- #define A2XX_PA_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
- #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
- #define A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
- static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_X__MASK;
- }
- #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
- #define A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
- static inline uint32_t A2XX_PA_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_SCREEN_SCISSOR_BR_Y__MASK;
- }
- #define REG_A2XX_PA_SC_WINDOW_OFFSET 0x00002080
- #define A2XX_PA_SC_WINDOW_OFFSET_X__MASK 0x00007fff
- #define A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT 0
- static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_X(int32_t val)
- {
- return ((val) << A2XX_PA_SC_WINDOW_OFFSET_X__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_X__MASK;
- }
- #define A2XX_PA_SC_WINDOW_OFFSET_Y__MASK 0x7fff0000
- #define A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT 16
- static inline uint32_t A2XX_PA_SC_WINDOW_OFFSET_Y(int32_t val)
- {
- return ((val) << A2XX_PA_SC_WINDOW_OFFSET_Y__SHIFT) & A2XX_PA_SC_WINDOW_OFFSET_Y__MASK;
- }
- #define A2XX_PA_SC_WINDOW_OFFSET_DISABLE 0x80000000
- #define REG_A2XX_PA_SC_WINDOW_SCISSOR_TL 0x00002081
- #define A2XX_PA_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
- #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
- #define A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
- static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_X__MASK;
- }
- #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
- #define A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
- static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_TL_Y__MASK;
- }
- #define REG_A2XX_PA_SC_WINDOW_SCISSOR_BR 0x00002082
- #define A2XX_PA_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
- #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
- #define A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
- static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_X__MASK;
- }
- #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
- #define A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
- static inline uint32_t A2XX_PA_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A2XX_PA_SC_WINDOW_SCISSOR_BR_Y__MASK;
- }
- #define REG_A2XX_UNKNOWN_2010 0x00002010
- #define REG_A2XX_VGT_MAX_VTX_INDX 0x00002100
- #define REG_A2XX_VGT_MIN_VTX_INDX 0x00002101
- #define REG_A2XX_VGT_INDX_OFFSET 0x00002102
- #define REG_A2XX_A225_PC_MULTI_PRIM_IB_RESET_INDX 0x00002103
- #define REG_A2XX_RB_COLOR_MASK 0x00002104
- #define A2XX_RB_COLOR_MASK_WRITE_RED 0x00000001
- #define A2XX_RB_COLOR_MASK_WRITE_GREEN 0x00000002
- #define A2XX_RB_COLOR_MASK_WRITE_BLUE 0x00000004
- #define A2XX_RB_COLOR_MASK_WRITE_ALPHA 0x00000008
- #define REG_A2XX_RB_BLEND_RED 0x00002105
- #define REG_A2XX_RB_BLEND_GREEN 0x00002106
- #define REG_A2XX_RB_BLEND_BLUE 0x00002107
- #define REG_A2XX_RB_BLEND_ALPHA 0x00002108
- #define REG_A2XX_RB_FOG_COLOR 0x00002109
- #define A2XX_RB_FOG_COLOR_FOG_RED__MASK 0x000000ff
- #define A2XX_RB_FOG_COLOR_FOG_RED__SHIFT 0
- static inline uint32_t A2XX_RB_FOG_COLOR_FOG_RED(uint32_t val)
- {
- return ((val) << A2XX_RB_FOG_COLOR_FOG_RED__SHIFT) & A2XX_RB_FOG_COLOR_FOG_RED__MASK;
- }
- #define A2XX_RB_FOG_COLOR_FOG_GREEN__MASK 0x0000ff00
- #define A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT 8
- static inline uint32_t A2XX_RB_FOG_COLOR_FOG_GREEN(uint32_t val)
- {
- return ((val) << A2XX_RB_FOG_COLOR_FOG_GREEN__SHIFT) & A2XX_RB_FOG_COLOR_FOG_GREEN__MASK;
- }
- #define A2XX_RB_FOG_COLOR_FOG_BLUE__MASK 0x00ff0000
- #define A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT 16
- static inline uint32_t A2XX_RB_FOG_COLOR_FOG_BLUE(uint32_t val)
- {
- return ((val) << A2XX_RB_FOG_COLOR_FOG_BLUE__SHIFT) & A2XX_RB_FOG_COLOR_FOG_BLUE__MASK;
- }
- #define REG_A2XX_RB_STENCILREFMASK_BF 0x0000210c
- #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
- #define A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
- static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
- {
- return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
- }
- #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
- #define A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
- static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
- {
- return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
- }
- #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
- #define A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
- static inline uint32_t A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
- {
- return ((val) << A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
- }
- #define REG_A2XX_RB_STENCILREFMASK 0x0000210d
- #define A2XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
- #define A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
- static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
- {
- return ((val) << A2XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILREF__MASK;
- }
- #define A2XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
- #define A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
- static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
- {
- return ((val) << A2XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILMASK__MASK;
- }
- #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
- #define A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
- static inline uint32_t A2XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
- {
- return ((val) << A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A2XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
- }
- #define REG_A2XX_RB_ALPHA_REF 0x0000210e
- #define REG_A2XX_PA_CL_VPORT_XSCALE 0x0000210f
- #define A2XX_PA_CL_VPORT_XSCALE__MASK 0xffffffff
- #define A2XX_PA_CL_VPORT_XSCALE__SHIFT 0
- static inline uint32_t A2XX_PA_CL_VPORT_XSCALE(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_VPORT_XSCALE__SHIFT) & A2XX_PA_CL_VPORT_XSCALE__MASK;
- }
- #define REG_A2XX_PA_CL_VPORT_XOFFSET 0x00002110
- #define A2XX_PA_CL_VPORT_XOFFSET__MASK 0xffffffff
- #define A2XX_PA_CL_VPORT_XOFFSET__SHIFT 0
- static inline uint32_t A2XX_PA_CL_VPORT_XOFFSET(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_VPORT_XOFFSET__SHIFT) & A2XX_PA_CL_VPORT_XOFFSET__MASK;
- }
- #define REG_A2XX_PA_CL_VPORT_YSCALE 0x00002111
- #define A2XX_PA_CL_VPORT_YSCALE__MASK 0xffffffff
- #define A2XX_PA_CL_VPORT_YSCALE__SHIFT 0
- static inline uint32_t A2XX_PA_CL_VPORT_YSCALE(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_VPORT_YSCALE__SHIFT) & A2XX_PA_CL_VPORT_YSCALE__MASK;
- }
- #define REG_A2XX_PA_CL_VPORT_YOFFSET 0x00002112
- #define A2XX_PA_CL_VPORT_YOFFSET__MASK 0xffffffff
- #define A2XX_PA_CL_VPORT_YOFFSET__SHIFT 0
- static inline uint32_t A2XX_PA_CL_VPORT_YOFFSET(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_VPORT_YOFFSET__SHIFT) & A2XX_PA_CL_VPORT_YOFFSET__MASK;
- }
- #define REG_A2XX_PA_CL_VPORT_ZSCALE 0x00002113
- #define A2XX_PA_CL_VPORT_ZSCALE__MASK 0xffffffff
- #define A2XX_PA_CL_VPORT_ZSCALE__SHIFT 0
- static inline uint32_t A2XX_PA_CL_VPORT_ZSCALE(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_VPORT_ZSCALE__SHIFT) & A2XX_PA_CL_VPORT_ZSCALE__MASK;
- }
- #define REG_A2XX_PA_CL_VPORT_ZOFFSET 0x00002114
- #define A2XX_PA_CL_VPORT_ZOFFSET__MASK 0xffffffff
- #define A2XX_PA_CL_VPORT_ZOFFSET__SHIFT 0
- static inline uint32_t A2XX_PA_CL_VPORT_ZOFFSET(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_VPORT_ZOFFSET__SHIFT) & A2XX_PA_CL_VPORT_ZOFFSET__MASK;
- }
- #define REG_A2XX_SQ_PROGRAM_CNTL 0x00002180
- #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK 0x000000ff
- #define A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT 0
- static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_REGS(uint32_t val)
- {
- return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_REGS__MASK;
- }
- #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK 0x0000ff00
- #define A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT 8
- static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_REGS(uint32_t val)
- {
- return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_REGS__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_REGS__MASK;
- }
- #define A2XX_SQ_PROGRAM_CNTL_VS_RESOURCE 0x00010000
- #define A2XX_SQ_PROGRAM_CNTL_PS_RESOURCE 0x00020000
- #define A2XX_SQ_PROGRAM_CNTL_PARAM_GEN 0x00040000
- #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_PIX 0x00080000
- #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK 0x00f00000
- #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT 20
- static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT(uint32_t val)
- {
- return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_COUNT__MASK;
- }
- #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK 0x07000000
- #define A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT 24
- static inline uint32_t A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE(enum a2xx_sq_ps_vtx_mode val)
- {
- return ((val) << A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_VS_EXPORT_MODE__MASK;
- }
- #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK 0x78000000
- #define A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT 27
- static inline uint32_t A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE(uint32_t val)
- {
- return ((val) << A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__SHIFT) & A2XX_SQ_PROGRAM_CNTL_PS_EXPORT_MODE__MASK;
- }
- #define A2XX_SQ_PROGRAM_CNTL_GEN_INDEX_VTX 0x80000000
- #define REG_A2XX_SQ_CONTEXT_MISC 0x00002181
- #define A2XX_SQ_CONTEXT_MISC_INST_PRED_OPTIMIZE 0x00000001
- #define A2XX_SQ_CONTEXT_MISC_SC_OUTPUT_SCREEN_XY 0x00000002
- #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK 0x0000000c
- #define A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT 2
- static inline uint32_t A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL(enum a2xx_sq_sample_cntl val)
- {
- return ((val) << A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__SHIFT) & A2XX_SQ_CONTEXT_MISC_SC_SAMPLE_CNTL__MASK;
- }
- #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK 0x0000ff00
- #define A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT 8
- static inline uint32_t A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS(uint32_t val)
- {
- return ((val) << A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__SHIFT) & A2XX_SQ_CONTEXT_MISC_PARAM_GEN_POS__MASK;
- }
- #define A2XX_SQ_CONTEXT_MISC_PERFCOUNTER_REF 0x00010000
- #define A2XX_SQ_CONTEXT_MISC_YEILD_OPTIMIZE 0x00020000
- #define A2XX_SQ_CONTEXT_MISC_TX_CACHE_SEL 0x00040000
- #define REG_A2XX_SQ_INTERPOLATOR_CNTL 0x00002182
- #define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK 0x0000ffff
- #define A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT 0
- static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE(uint32_t val)
- {
- return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_PARAM_SHADE__MASK;
- }
- #define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK 0xffff0000
- #define A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT 16
- static inline uint32_t A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN(uint32_t val)
- {
- return ((val) << A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__SHIFT) & A2XX_SQ_INTERPOLATOR_CNTL_SAMPLING_PATTERN__MASK;
- }
- #define REG_A2XX_SQ_WRAPPING_0 0x00002183
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK 0x0000000f
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT 0
- static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_0(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_0__MASK;
- }
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK 0x000000f0
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT 4
- static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_1(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_1__MASK;
- }
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK 0x00000f00
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT 8
- static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_2(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_2__MASK;
- }
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK 0x0000f000
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT 12
- static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_3(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_3__MASK;
- }
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK 0x000f0000
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT 16
- static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_4(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_4__MASK;
- }
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK 0x00f00000
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT 20
- static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_5(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_5__MASK;
- }
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK 0x0f000000
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT 24
- static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_6(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_6__MASK;
- }
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK 0xf0000000
- #define A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT 28
- static inline uint32_t A2XX_SQ_WRAPPING_0_PARAM_WRAP_7(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__SHIFT) & A2XX_SQ_WRAPPING_0_PARAM_WRAP_7__MASK;
- }
- #define REG_A2XX_SQ_WRAPPING_1 0x00002184
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK 0x0000000f
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT 0
- static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_8(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_8__MASK;
- }
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK 0x000000f0
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT 4
- static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_9(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_9__MASK;
- }
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK 0x00000f00
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT 8
- static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_10(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_10__MASK;
- }
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK 0x0000f000
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT 12
- static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_11(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_11__MASK;
- }
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK 0x000f0000
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT 16
- static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_12(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_12__MASK;
- }
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK 0x00f00000
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT 20
- static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_13(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_13__MASK;
- }
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK 0x0f000000
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT 24
- static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_14(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_14__MASK;
- }
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK 0xf0000000
- #define A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT 28
- static inline uint32_t A2XX_SQ_WRAPPING_1_PARAM_WRAP_15(uint32_t val)
- {
- return ((val) << A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__SHIFT) & A2XX_SQ_WRAPPING_1_PARAM_WRAP_15__MASK;
- }
- #define REG_A2XX_SQ_PS_PROGRAM 0x000021f6
- #define A2XX_SQ_PS_PROGRAM_BASE__MASK 0x00000fff
- #define A2XX_SQ_PS_PROGRAM_BASE__SHIFT 0
- static inline uint32_t A2XX_SQ_PS_PROGRAM_BASE(uint32_t val)
- {
- return ((val) << A2XX_SQ_PS_PROGRAM_BASE__SHIFT) & A2XX_SQ_PS_PROGRAM_BASE__MASK;
- }
- #define A2XX_SQ_PS_PROGRAM_SIZE__MASK 0x00fff000
- #define A2XX_SQ_PS_PROGRAM_SIZE__SHIFT 12
- static inline uint32_t A2XX_SQ_PS_PROGRAM_SIZE(uint32_t val)
- {
- return ((val) << A2XX_SQ_PS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_PS_PROGRAM_SIZE__MASK;
- }
- #define REG_A2XX_SQ_VS_PROGRAM 0x000021f7
- #define A2XX_SQ_VS_PROGRAM_BASE__MASK 0x00000fff
- #define A2XX_SQ_VS_PROGRAM_BASE__SHIFT 0
- static inline uint32_t A2XX_SQ_VS_PROGRAM_BASE(uint32_t val)
- {
- return ((val) << A2XX_SQ_VS_PROGRAM_BASE__SHIFT) & A2XX_SQ_VS_PROGRAM_BASE__MASK;
- }
- #define A2XX_SQ_VS_PROGRAM_SIZE__MASK 0x00fff000
- #define A2XX_SQ_VS_PROGRAM_SIZE__SHIFT 12
- static inline uint32_t A2XX_SQ_VS_PROGRAM_SIZE(uint32_t val)
- {
- return ((val) << A2XX_SQ_VS_PROGRAM_SIZE__SHIFT) & A2XX_SQ_VS_PROGRAM_SIZE__MASK;
- }
- #define REG_A2XX_VGT_EVENT_INITIATOR 0x000021f9
- #define REG_A2XX_VGT_DRAW_INITIATOR 0x000021fc
- #define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
- #define A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
- static inline uint32_t A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
- {
- return ((val) << A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
- }
- #define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
- #define A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
- static inline uint32_t A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
- {
- return ((val) << A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A2XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
- }
- #define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
- #define A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
- static inline uint32_t A2XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
- {
- return ((val) << A2XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A2XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
- }
- #define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
- #define A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
- static inline uint32_t A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
- {
- return ((val) << A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A2XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
- }
- #define A2XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
- #define A2XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
- #define A2XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
- #define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK 0xff000000
- #define A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT 24
- static inline uint32_t A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES(uint32_t val)
- {
- return ((val) << A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__SHIFT) & A2XX_VGT_DRAW_INITIATOR_NUM_INSTANCES__MASK;
- }
- #define REG_A2XX_VGT_IMMED_DATA 0x000021fd
- #define REG_A2XX_RB_DEPTHCONTROL 0x00002200
- #define A2XX_RB_DEPTHCONTROL_STENCIL_ENABLE 0x00000001
- #define A2XX_RB_DEPTHCONTROL_Z_ENABLE 0x00000002
- #define A2XX_RB_DEPTHCONTROL_Z_WRITE_ENABLE 0x00000004
- #define A2XX_RB_DEPTHCONTROL_EARLY_Z_ENABLE 0x00000008
- #define A2XX_RB_DEPTHCONTROL_ZFUNC__MASK 0x00000070
- #define A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT 4
- static inline uint32_t A2XX_RB_DEPTHCONTROL_ZFUNC(enum adreno_compare_func val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_ZFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_ZFUNC__MASK;
- }
- #define A2XX_RB_DEPTHCONTROL_BACKFACE_ENABLE 0x00000080
- #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK 0x00000700
- #define A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT 8
- static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC(enum adreno_compare_func val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC__MASK;
- }
- #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK 0x00003800
- #define A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT 11
- static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL(enum adreno_stencil_op val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL__MASK;
- }
- #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK 0x0001c000
- #define A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT 14
- static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS(enum adreno_stencil_op val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS__MASK;
- }
- #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK 0x000e0000
- #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT 17
- static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL(enum adreno_stencil_op val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL__MASK;
- }
- #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK 0x00700000
- #define A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT 20
- static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF(enum adreno_compare_func val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFUNC_BF__MASK;
- }
- #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK 0x03800000
- #define A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT 23
- static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF(enum adreno_stencil_op val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILFAIL_BF__MASK;
- }
- #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK 0x1c000000
- #define A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT 26
- static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF(enum adreno_stencil_op val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZPASS_BF__MASK;
- }
- #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK 0xe0000000
- #define A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT 29
- static inline uint32_t A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF(enum adreno_stencil_op val)
- {
- return ((val) << A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__SHIFT) & A2XX_RB_DEPTHCONTROL_STENCILZFAIL_BF__MASK;
- }
- #define REG_A2XX_RB_BLEND_CONTROL 0x00002201
- #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK 0x0000001f
- #define A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT 0
- static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND(enum adreno_rb_blend_factor val)
- {
- return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_SRCBLEND__MASK;
- }
- #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK 0x000000e0
- #define A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT 5
- static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN(enum a2xx_rb_blend_opcode val)
- {
- return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_COMB_FCN__MASK;
- }
- #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK 0x00001f00
- #define A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT 8
- static inline uint32_t A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND(enum adreno_rb_blend_factor val)
- {
- return ((val) << A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_COLOR_DESTBLEND__MASK;
- }
- #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK 0x001f0000
- #define A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT 16
- static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND(enum adreno_rb_blend_factor val)
- {
- return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_SRCBLEND__MASK;
- }
- #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK 0x00e00000
- #define A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT 21
- static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN(enum a2xx_rb_blend_opcode val)
- {
- return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_COMB_FCN__MASK;
- }
- #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK 0x1f000000
- #define A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT 24
- static inline uint32_t A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND(enum adreno_rb_blend_factor val)
- {
- return ((val) << A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__SHIFT) & A2XX_RB_BLEND_CONTROL_ALPHA_DESTBLEND__MASK;
- }
- #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE_ENABLE 0x20000000
- #define A2XX_RB_BLEND_CONTROL_BLEND_FORCE 0x40000000
- #define REG_A2XX_RB_COLORCONTROL 0x00002202
- #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK 0x00000007
- #define A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT 0
- static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_FUNC(enum adreno_compare_func val)
- {
- return ((val) << A2XX_RB_COLORCONTROL_ALPHA_FUNC__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_FUNC__MASK;
- }
- #define A2XX_RB_COLORCONTROL_ALPHA_TEST_ENABLE 0x00000008
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_ENABLE 0x00000010
- #define A2XX_RB_COLORCONTROL_BLEND_DISABLE 0x00000020
- #define A2XX_RB_COLORCONTROL_VOB_ENABLE 0x00000040
- #define A2XX_RB_COLORCONTROL_VS_EXPORTS_FOG 0x00000080
- #define A2XX_RB_COLORCONTROL_ROP_CODE__MASK 0x00000f00
- #define A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT 8
- static inline uint32_t A2XX_RB_COLORCONTROL_ROP_CODE(uint32_t val)
- {
- return ((val) << A2XX_RB_COLORCONTROL_ROP_CODE__SHIFT) & A2XX_RB_COLORCONTROL_ROP_CODE__MASK;
- }
- #define A2XX_RB_COLORCONTROL_DITHER_MODE__MASK 0x00003000
- #define A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT 12
- static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
- {
- return ((val) << A2XX_RB_COLORCONTROL_DITHER_MODE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_MODE__MASK;
- }
- #define A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK 0x0000c000
- #define A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT 14
- static inline uint32_t A2XX_RB_COLORCONTROL_DITHER_TYPE(enum a2xx_rb_dither_type val)
- {
- return ((val) << A2XX_RB_COLORCONTROL_DITHER_TYPE__SHIFT) & A2XX_RB_COLORCONTROL_DITHER_TYPE__MASK;
- }
- #define A2XX_RB_COLORCONTROL_PIXEL_FOG 0x00010000
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK 0x03000000
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT 24
- static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0(uint32_t val)
- {
- return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET0__MASK;
- }
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK 0x0c000000
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT 26
- static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1(uint32_t val)
- {
- return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET1__MASK;
- }
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK 0x30000000
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT 28
- static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2(uint32_t val)
- {
- return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET2__MASK;
- }
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK 0xc0000000
- #define A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT 30
- static inline uint32_t A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3(uint32_t val)
- {
- return ((val) << A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__SHIFT) & A2XX_RB_COLORCONTROL_ALPHA_TO_MASK_OFFSET3__MASK;
- }
- #define REG_A2XX_VGT_CURRENT_BIN_ID_MAX 0x00002203
- #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK 0x00000007
- #define A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT 0
- static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN(uint32_t val)
- {
- return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_COLUMN__MASK;
- }
- #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK 0x00000038
- #define A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT 3
- static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_ROW(uint32_t val)
- {
- return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_ROW__MASK;
- }
- #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK 0x000001c0
- #define A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT 6
- static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK(uint32_t val)
- {
- return ((val) << A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MAX_GUARD_BAND_MASK__MASK;
- }
- #define REG_A2XX_PA_CL_CLIP_CNTL 0x00002204
- #define A2XX_PA_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
- #define A2XX_PA_CL_CLIP_CNTL_BOUNDARY_EDGE_FLAG_ENA 0x00040000
- #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK 0x00080000
- #define A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT 19
- static inline uint32_t A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF(enum a2xx_dx_clip_space val)
- {
- return ((val) << A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__SHIFT) & A2XX_PA_CL_CLIP_CNTL_DX_CLIP_SPACE_DEF__MASK;
- }
- #define A2XX_PA_CL_CLIP_CNTL_DIS_CLIP_ERR_DETECT 0x00100000
- #define A2XX_PA_CL_CLIP_CNTL_VTX_KILL_OR 0x00200000
- #define A2XX_PA_CL_CLIP_CNTL_XY_NAN_RETAIN 0x00400000
- #define A2XX_PA_CL_CLIP_CNTL_Z_NAN_RETAIN 0x00800000
- #define A2XX_PA_CL_CLIP_CNTL_W_NAN_RETAIN 0x01000000
- #define REG_A2XX_PA_SU_SC_MODE_CNTL 0x00002205
- #define A2XX_PA_SU_SC_MODE_CNTL_CULL_FRONT 0x00000001
- #define A2XX_PA_SU_SC_MODE_CNTL_CULL_BACK 0x00000002
- #define A2XX_PA_SU_SC_MODE_CNTL_FACE 0x00000004
- #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK 0x00000018
- #define A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT 3
- static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_POLYMODE(enum a2xx_pa_su_sc_polymode val)
- {
- return ((val) << A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_POLYMODE__MASK;
- }
- #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK 0x000000e0
- #define A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT 5
- static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
- {
- return ((val) << A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_FRONT_PTYPE__MASK;
- }
- #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK 0x00000700
- #define A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT 8
- static inline uint32_t A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
- {
- return ((val) << A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__SHIFT) & A2XX_PA_SU_SC_MODE_CNTL_BACK_PTYPE__MASK;
- }
- #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_FRONT_ENABLE 0x00000800
- #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_BACK_ENABLE 0x00001000
- #define A2XX_PA_SU_SC_MODE_CNTL_POLY_OFFSET_PARA_ENABLE 0x00002000
- #define A2XX_PA_SU_SC_MODE_CNTL_MSAA_ENABLE 0x00008000
- #define A2XX_PA_SU_SC_MODE_CNTL_VTX_WINDOW_OFFSET_ENABLE 0x00010000
- #define A2XX_PA_SU_SC_MODE_CNTL_LINE_STIPPLE_ENABLE 0x00040000
- #define A2XX_PA_SU_SC_MODE_CNTL_PROVOKING_VTX_LAST 0x00080000
- #define A2XX_PA_SU_SC_MODE_CNTL_PERSP_CORR_DIS 0x00100000
- #define A2XX_PA_SU_SC_MODE_CNTL_MULTI_PRIM_IB_ENA 0x00200000
- #define A2XX_PA_SU_SC_MODE_CNTL_QUAD_ORDER_ENABLE 0x00800000
- #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_ALL_TRI 0x02000000
- #define A2XX_PA_SU_SC_MODE_CNTL_WAIT_RB_IDLE_FIRST_TRI_NEW_STATE 0x04000000
- #define A2XX_PA_SU_SC_MODE_CNTL_CLAMPED_FACENESS 0x10000000
- #define A2XX_PA_SU_SC_MODE_CNTL_ZERO_AREA_FACENESS 0x20000000
- #define A2XX_PA_SU_SC_MODE_CNTL_FACE_KILL_ENABLE 0x40000000
- #define A2XX_PA_SU_SC_MODE_CNTL_FACE_WRITE_ENABLE 0x80000000
- #define REG_A2XX_PA_CL_VTE_CNTL 0x00002206
- #define A2XX_PA_CL_VTE_CNTL_VPORT_X_SCALE_ENA 0x00000001
- #define A2XX_PA_CL_VTE_CNTL_VPORT_X_OFFSET_ENA 0x00000002
- #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_SCALE_ENA 0x00000004
- #define A2XX_PA_CL_VTE_CNTL_VPORT_Y_OFFSET_ENA 0x00000008
- #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_SCALE_ENA 0x00000010
- #define A2XX_PA_CL_VTE_CNTL_VPORT_Z_OFFSET_ENA 0x00000020
- #define A2XX_PA_CL_VTE_CNTL_VTX_XY_FMT 0x00000100
- #define A2XX_PA_CL_VTE_CNTL_VTX_Z_FMT 0x00000200
- #define A2XX_PA_CL_VTE_CNTL_VTX_W0_FMT 0x00000400
- #define A2XX_PA_CL_VTE_CNTL_PERFCOUNTER_REF 0x00000800
- #define REG_A2XX_VGT_CURRENT_BIN_ID_MIN 0x00002207
- #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK 0x00000007
- #define A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT 0
- static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN(uint32_t val)
- {
- return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_COLUMN__MASK;
- }
- #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK 0x00000038
- #define A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT 3
- static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_ROW(uint32_t val)
- {
- return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_ROW__MASK;
- }
- #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK 0x000001c0
- #define A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT 6
- static inline uint32_t A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK(uint32_t val)
- {
- return ((val) << A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__SHIFT) & A2XX_VGT_CURRENT_BIN_ID_MIN_GUARD_BAND_MASK__MASK;
- }
- #define REG_A2XX_RB_MODECONTROL 0x00002208
- #define A2XX_RB_MODECONTROL_EDRAM_MODE__MASK 0x00000007
- #define A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT 0
- static inline uint32_t A2XX_RB_MODECONTROL_EDRAM_MODE(enum a2xx_rb_edram_mode val)
- {
- return ((val) << A2XX_RB_MODECONTROL_EDRAM_MODE__SHIFT) & A2XX_RB_MODECONTROL_EDRAM_MODE__MASK;
- }
- #define REG_A2XX_A220_RB_LRZ_VSC_CONTROL 0x00002209
- #define REG_A2XX_RB_SAMPLE_POS 0x0000220a
- #define REG_A2XX_CLEAR_COLOR 0x0000220b
- #define A2XX_CLEAR_COLOR_RED__MASK 0x000000ff
- #define A2XX_CLEAR_COLOR_RED__SHIFT 0
- static inline uint32_t A2XX_CLEAR_COLOR_RED(uint32_t val)
- {
- return ((val) << A2XX_CLEAR_COLOR_RED__SHIFT) & A2XX_CLEAR_COLOR_RED__MASK;
- }
- #define A2XX_CLEAR_COLOR_GREEN__MASK 0x0000ff00
- #define A2XX_CLEAR_COLOR_GREEN__SHIFT 8
- static inline uint32_t A2XX_CLEAR_COLOR_GREEN(uint32_t val)
- {
- return ((val) << A2XX_CLEAR_COLOR_GREEN__SHIFT) & A2XX_CLEAR_COLOR_GREEN__MASK;
- }
- #define A2XX_CLEAR_COLOR_BLUE__MASK 0x00ff0000
- #define A2XX_CLEAR_COLOR_BLUE__SHIFT 16
- static inline uint32_t A2XX_CLEAR_COLOR_BLUE(uint32_t val)
- {
- return ((val) << A2XX_CLEAR_COLOR_BLUE__SHIFT) & A2XX_CLEAR_COLOR_BLUE__MASK;
- }
- #define A2XX_CLEAR_COLOR_ALPHA__MASK 0xff000000
- #define A2XX_CLEAR_COLOR_ALPHA__SHIFT 24
- static inline uint32_t A2XX_CLEAR_COLOR_ALPHA(uint32_t val)
- {
- return ((val) << A2XX_CLEAR_COLOR_ALPHA__SHIFT) & A2XX_CLEAR_COLOR_ALPHA__MASK;
- }
- #define REG_A2XX_A220_GRAS_CONTROL 0x00002210
- #define REG_A2XX_PA_SU_POINT_SIZE 0x00002280
- #define A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK 0x0000ffff
- #define A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT 0
- static inline uint32_t A2XX_PA_SU_POINT_SIZE_HEIGHT(float val)
- {
- return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_HEIGHT__SHIFT) & A2XX_PA_SU_POINT_SIZE_HEIGHT__MASK;
- }
- #define A2XX_PA_SU_POINT_SIZE_WIDTH__MASK 0xffff0000
- #define A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT 16
- static inline uint32_t A2XX_PA_SU_POINT_SIZE_WIDTH(float val)
- {
- return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_SIZE_WIDTH__SHIFT) & A2XX_PA_SU_POINT_SIZE_WIDTH__MASK;
- }
- #define REG_A2XX_PA_SU_POINT_MINMAX 0x00002281
- #define A2XX_PA_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
- #define A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT 0
- static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MIN(float val)
- {
- return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MIN__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MIN__MASK;
- }
- #define A2XX_PA_SU_POINT_MINMAX_MAX__MASK 0xffff0000
- #define A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT 16
- static inline uint32_t A2XX_PA_SU_POINT_MINMAX_MAX(float val)
- {
- return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_POINT_MINMAX_MAX__SHIFT) & A2XX_PA_SU_POINT_MINMAX_MAX__MASK;
- }
- #define REG_A2XX_PA_SU_LINE_CNTL 0x00002282
- #define A2XX_PA_SU_LINE_CNTL_WIDTH__MASK 0x0000ffff
- #define A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT 0
- static inline uint32_t A2XX_PA_SU_LINE_CNTL_WIDTH(float val)
- {
- return ((((uint32_t)(val * 16.0))) << A2XX_PA_SU_LINE_CNTL_WIDTH__SHIFT) & A2XX_PA_SU_LINE_CNTL_WIDTH__MASK;
- }
- #define REG_A2XX_PA_SC_LINE_STIPPLE 0x00002283
- #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK 0x0000ffff
- #define A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT 0
- static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_LINE_PATTERN__MASK;
- }
- #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK 0x00ff0000
- #define A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT 16
- static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_REPEAT_COUNT__MASK;
- }
- #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK 0x10000000
- #define A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT 28
- static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER(enum a2xx_pa_sc_pattern_bit_order val)
- {
- return ((val) << A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_PATTERN_BIT_ORDER__MASK;
- }
- #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK 0x60000000
- #define A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT 29
- static inline uint32_t A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL(enum a2xx_pa_sc_auto_reset_cntl val)
- {
- return ((val) << A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__SHIFT) & A2XX_PA_SC_LINE_STIPPLE_AUTO_RESET_CNTL__MASK;
- }
- #define REG_A2XX_PA_SC_VIZ_QUERY 0x00002293
- #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ENA 0x00000001
- #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK 0x0000007e
- #define A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT 1
- static inline uint32_t A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__SHIFT) & A2XX_PA_SC_VIZ_QUERY_VIZ_QUERY_ID__MASK;
- }
- #define A2XX_PA_SC_VIZ_QUERY_KILL_PIX_POST_EARLY_Z 0x00000100
- #define REG_A2XX_VGT_ENHANCE 0x00002294
- #define REG_A2XX_PA_SC_LINE_CNTL 0x00002300
- #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK 0x0000ffff
- #define A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT 0
- static inline uint32_t A2XX_PA_SC_LINE_CNTL_BRES_CNTL(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_LINE_CNTL_BRES_CNTL__SHIFT) & A2XX_PA_SC_LINE_CNTL_BRES_CNTL__MASK;
- }
- #define A2XX_PA_SC_LINE_CNTL_USE_BRES_CNTL 0x00000100
- #define A2XX_PA_SC_LINE_CNTL_EXPAND_LINE_WIDTH 0x00000200
- #define A2XX_PA_SC_LINE_CNTL_LAST_PIXEL 0x00000400
- #define REG_A2XX_PA_SC_AA_CONFIG 0x00002301
- #define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK 0x00000007
- #define A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT 0
- static inline uint32_t A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__SHIFT) & A2XX_PA_SC_AA_CONFIG_MSAA_NUM_SAMPLES__MASK;
- }
- #define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK 0x0001e000
- #define A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT 13
- static inline uint32_t A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST(uint32_t val)
- {
- return ((val) << A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__SHIFT) & A2XX_PA_SC_AA_CONFIG_MAX_SAMPLE_DIST__MASK;
- }
- #define REG_A2XX_PA_SU_VTX_CNTL 0x00002302
- #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK 0x00000001
- #define A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT 0
- static inline uint32_t A2XX_PA_SU_VTX_CNTL_PIX_CENTER(enum a2xx_pa_pixcenter val)
- {
- return ((val) << A2XX_PA_SU_VTX_CNTL_PIX_CENTER__SHIFT) & A2XX_PA_SU_VTX_CNTL_PIX_CENTER__MASK;
- }
- #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK 0x00000006
- #define A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT 1
- static inline uint32_t A2XX_PA_SU_VTX_CNTL_ROUND_MODE(enum a2xx_pa_roundmode val)
- {
- return ((val) << A2XX_PA_SU_VTX_CNTL_ROUND_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_ROUND_MODE__MASK;
- }
- #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK 0x00000380
- #define A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT 7
- static inline uint32_t A2XX_PA_SU_VTX_CNTL_QUANT_MODE(enum a2xx_pa_quantmode val)
- {
- return ((val) << A2XX_PA_SU_VTX_CNTL_QUANT_MODE__SHIFT) & A2XX_PA_SU_VTX_CNTL_QUANT_MODE__MASK;
- }
- #define REG_A2XX_PA_CL_GB_VERT_CLIP_ADJ 0x00002303
- #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK 0xffffffff
- #define A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT 0
- static inline uint32_t A2XX_PA_CL_GB_VERT_CLIP_ADJ(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_GB_VERT_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_CLIP_ADJ__MASK;
- }
- #define REG_A2XX_PA_CL_GB_VERT_DISC_ADJ 0x00002304
- #define A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK 0xffffffff
- #define A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT 0
- static inline uint32_t A2XX_PA_CL_GB_VERT_DISC_ADJ(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_GB_VERT_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_VERT_DISC_ADJ__MASK;
- }
- #define REG_A2XX_PA_CL_GB_HORZ_CLIP_ADJ 0x00002305
- #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK 0xffffffff
- #define A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT 0
- static inline uint32_t A2XX_PA_CL_GB_HORZ_CLIP_ADJ(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_GB_HORZ_CLIP_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_CLIP_ADJ__MASK;
- }
- #define REG_A2XX_PA_CL_GB_HORZ_DISC_ADJ 0x00002306
- #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK 0xffffffff
- #define A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT 0
- static inline uint32_t A2XX_PA_CL_GB_HORZ_DISC_ADJ(float val)
- {
- return ((fui(val)) << A2XX_PA_CL_GB_HORZ_DISC_ADJ__SHIFT) & A2XX_PA_CL_GB_HORZ_DISC_ADJ__MASK;
- }
- #define REG_A2XX_SQ_VS_CONST 0x00002307
- #define A2XX_SQ_VS_CONST_BASE__MASK 0x000001ff
- #define A2XX_SQ_VS_CONST_BASE__SHIFT 0
- static inline uint32_t A2XX_SQ_VS_CONST_BASE(uint32_t val)
- {
- return ((val) << A2XX_SQ_VS_CONST_BASE__SHIFT) & A2XX_SQ_VS_CONST_BASE__MASK;
- }
- #define A2XX_SQ_VS_CONST_SIZE__MASK 0x001ff000
- #define A2XX_SQ_VS_CONST_SIZE__SHIFT 12
- static inline uint32_t A2XX_SQ_VS_CONST_SIZE(uint32_t val)
- {
- return ((val) << A2XX_SQ_VS_CONST_SIZE__SHIFT) & A2XX_SQ_VS_CONST_SIZE__MASK;
- }
- #define REG_A2XX_SQ_PS_CONST 0x00002308
- #define A2XX_SQ_PS_CONST_BASE__MASK 0x000001ff
- #define A2XX_SQ_PS_CONST_BASE__SHIFT 0
- static inline uint32_t A2XX_SQ_PS_CONST_BASE(uint32_t val)
- {
- return ((val) << A2XX_SQ_PS_CONST_BASE__SHIFT) & A2XX_SQ_PS_CONST_BASE__MASK;
- }
- #define A2XX_SQ_PS_CONST_SIZE__MASK 0x001ff000
- #define A2XX_SQ_PS_CONST_SIZE__SHIFT 12
- static inline uint32_t A2XX_SQ_PS_CONST_SIZE(uint32_t val)
- {
- return ((val) << A2XX_SQ_PS_CONST_SIZE__SHIFT) & A2XX_SQ_PS_CONST_SIZE__MASK;
- }
- #define REG_A2XX_SQ_DEBUG_MISC_0 0x00002309
- #define REG_A2XX_SQ_DEBUG_MISC_1 0x0000230a
- #define REG_A2XX_PA_SC_AA_MASK 0x00002312
- #define REG_A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL 0x00002316
- #define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK 0x00000007
- #define A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT 0
- static inline uint32_t A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH(uint32_t val)
- {
- return ((val) << A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__SHIFT) & A2XX_VGT_VERTEX_REUSE_BLOCK_CNTL_VTX_REUSE_DEPTH__MASK;
- }
- #define REG_A2XX_VGT_OUT_DEALLOC_CNTL 0x00002317
- #define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK 0x00000003
- #define A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT 0
- static inline uint32_t A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST(uint32_t val)
- {
- return ((val) << A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__SHIFT) & A2XX_VGT_OUT_DEALLOC_CNTL_DEALLOC_DIST__MASK;
- }
- #define REG_A2XX_RB_COPY_CONTROL 0x00002318
- #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK 0x00000007
- #define A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT 0
- static inline uint32_t A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT(enum a2xx_rb_copy_sample_select val)
- {
- return ((val) << A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__SHIFT) & A2XX_RB_COPY_CONTROL_COPY_SAMPLE_SELECT__MASK;
- }
- #define A2XX_RB_COPY_CONTROL_DEPTH_CLEAR_ENABLE 0x00000008
- #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK 0x000000f0
- #define A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT 4
- static inline uint32_t A2XX_RB_COPY_CONTROL_CLEAR_MASK(uint32_t val)
- {
- return ((val) << A2XX_RB_COPY_CONTROL_CLEAR_MASK__SHIFT) & A2XX_RB_COPY_CONTROL_CLEAR_MASK__MASK;
- }
- #define REG_A2XX_RB_COPY_DEST_BASE 0x00002319
- #define REG_A2XX_RB_COPY_DEST_PITCH 0x0000231a
- #define A2XX_RB_COPY_DEST_PITCH__MASK 0xffffffff
- #define A2XX_RB_COPY_DEST_PITCH__SHIFT 0
- static inline uint32_t A2XX_RB_COPY_DEST_PITCH(uint32_t val)
- {
- return ((val >> 5) << A2XX_RB_COPY_DEST_PITCH__SHIFT) & A2XX_RB_COPY_DEST_PITCH__MASK;
- }
- #define REG_A2XX_RB_COPY_DEST_INFO 0x0000231b
- #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK 0x00000007
- #define A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT 0
- static inline uint32_t A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN(enum adreno_rb_surface_endian val)
- {
- return ((val) << A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__SHIFT) & A2XX_RB_COPY_DEST_INFO_DEST_ENDIAN__MASK;
- }
- #define A2XX_RB_COPY_DEST_INFO_LINEAR 0x00000008
- #define A2XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000f0
- #define A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 4
- static inline uint32_t A2XX_RB_COPY_DEST_INFO_FORMAT(enum a2xx_colorformatx val)
- {
- return ((val) << A2XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A2XX_RB_COPY_DEST_INFO_FORMAT__MASK;
- }
- #define A2XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
- #define A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
- static inline uint32_t A2XX_RB_COPY_DEST_INFO_SWAP(uint32_t val)
- {
- return ((val) << A2XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A2XX_RB_COPY_DEST_INFO_SWAP__MASK;
- }
- #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
- #define A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
- static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
- {
- return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
- }
- #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK 0x00003000
- #define A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT 12
- static inline uint32_t A2XX_RB_COPY_DEST_INFO_DITHER_TYPE(enum a2xx_rb_dither_type val)
- {
- return ((val) << A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__SHIFT) & A2XX_RB_COPY_DEST_INFO_DITHER_TYPE__MASK;
- }
- #define A2XX_RB_COPY_DEST_INFO_WRITE_RED 0x00004000
- #define A2XX_RB_COPY_DEST_INFO_WRITE_GREEN 0x00008000
- #define A2XX_RB_COPY_DEST_INFO_WRITE_BLUE 0x00010000
- #define A2XX_RB_COPY_DEST_INFO_WRITE_ALPHA 0x00020000
- #define REG_A2XX_RB_COPY_DEST_OFFSET 0x0000231c
- #define A2XX_RB_COPY_DEST_OFFSET_X__MASK 0x00001fff
- #define A2XX_RB_COPY_DEST_OFFSET_X__SHIFT 0
- static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_X(uint32_t val)
- {
- return ((val) << A2XX_RB_COPY_DEST_OFFSET_X__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_X__MASK;
- }
- #define A2XX_RB_COPY_DEST_OFFSET_Y__MASK 0x03ffe000
- #define A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT 13
- static inline uint32_t A2XX_RB_COPY_DEST_OFFSET_Y(uint32_t val)
- {
- return ((val) << A2XX_RB_COPY_DEST_OFFSET_Y__SHIFT) & A2XX_RB_COPY_DEST_OFFSET_Y__MASK;
- }
- #define REG_A2XX_RB_DEPTH_CLEAR 0x0000231d
- #define REG_A2XX_RB_SAMPLE_COUNT_CTL 0x00002324
- #define REG_A2XX_RB_COLOR_DEST_MASK 0x00002326
- #define REG_A2XX_A225_GRAS_UCP0X 0x00002340
- #define REG_A2XX_A225_GRAS_UCP5W 0x00002357
- #define REG_A2XX_A225_GRAS_UCP_ENABLED 0x00002360
- #define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_SCALE 0x00002380
- #define REG_A2XX_PA_SU_POLY_OFFSET_FRONT_OFFSET 0x00002381
- #define REG_A2XX_PA_SU_POLY_OFFSET_BACK_SCALE 0x00002382
- #define REG_A2XX_PA_SU_POLY_OFFSET_BACK_OFFSET 0x00002383
- #define REG_A2XX_SQ_CONSTANT_0 0x00004000
- #define REG_A2XX_SQ_FETCH_0 0x00004800
- #define REG_A2XX_SQ_CF_BOOLEANS 0x00004900
- #define REG_A2XX_SQ_CF_LOOP 0x00004908
- #define REG_A2XX_COHER_SIZE_PM4 0x00000a29
- #define REG_A2XX_COHER_BASE_PM4 0x00000a2a
- #define REG_A2XX_COHER_STATUS_PM4 0x00000a2b
- #define REG_A2XX_PA_SU_PERFCOUNTER0_SELECT 0x00000c88
- #define REG_A2XX_PA_SU_PERFCOUNTER1_SELECT 0x00000c89
- #define REG_A2XX_PA_SU_PERFCOUNTER2_SELECT 0x00000c8a
- #define REG_A2XX_PA_SU_PERFCOUNTER3_SELECT 0x00000c8b
- #define REG_A2XX_PA_SU_PERFCOUNTER0_LOW 0x00000c8c
- #define REG_A2XX_PA_SU_PERFCOUNTER0_HI 0x00000c8d
- #define REG_A2XX_PA_SU_PERFCOUNTER1_LOW 0x00000c8e
- #define REG_A2XX_PA_SU_PERFCOUNTER1_HI 0x00000c8f
- #define REG_A2XX_PA_SU_PERFCOUNTER2_LOW 0x00000c90
- #define REG_A2XX_PA_SU_PERFCOUNTER2_HI 0x00000c91
- #define REG_A2XX_PA_SU_PERFCOUNTER3_LOW 0x00000c92
- #define REG_A2XX_PA_SU_PERFCOUNTER3_HI 0x00000c93
- #define REG_A2XX_PA_SC_PERFCOUNTER0_SELECT 0x00000c98
- #define REG_A2XX_PA_SC_PERFCOUNTER0_LOW 0x00000c99
- #define REG_A2XX_PA_SC_PERFCOUNTER0_HI 0x00000c9a
- #define REG_A2XX_VGT_PERFCOUNTER0_SELECT 0x00000c48
- #define REG_A2XX_VGT_PERFCOUNTER1_SELECT 0x00000c49
- #define REG_A2XX_VGT_PERFCOUNTER2_SELECT 0x00000c4a
- #define REG_A2XX_VGT_PERFCOUNTER3_SELECT 0x00000c4b
- #define REG_A2XX_VGT_PERFCOUNTER0_LOW 0x00000c4c
- #define REG_A2XX_VGT_PERFCOUNTER1_LOW 0x00000c4e
- #define REG_A2XX_VGT_PERFCOUNTER2_LOW 0x00000c50
- #define REG_A2XX_VGT_PERFCOUNTER3_LOW 0x00000c52
- #define REG_A2XX_VGT_PERFCOUNTER0_HI 0x00000c4d
- #define REG_A2XX_VGT_PERFCOUNTER1_HI 0x00000c4f
- #define REG_A2XX_VGT_PERFCOUNTER2_HI 0x00000c51
- #define REG_A2XX_VGT_PERFCOUNTER3_HI 0x00000c53
- #define REG_A2XX_TCR_PERFCOUNTER0_SELECT 0x00000e05
- #define REG_A2XX_TCR_PERFCOUNTER1_SELECT 0x00000e08
- #define REG_A2XX_TCR_PERFCOUNTER0_HI 0x00000e06
- #define REG_A2XX_TCR_PERFCOUNTER1_HI 0x00000e09
- #define REG_A2XX_TCR_PERFCOUNTER0_LOW 0x00000e07
- #define REG_A2XX_TCR_PERFCOUNTER1_LOW 0x00000e0a
- #define REG_A2XX_TP0_PERFCOUNTER0_SELECT 0x00000e1f
- #define REG_A2XX_TP0_PERFCOUNTER0_HI 0x00000e20
- #define REG_A2XX_TP0_PERFCOUNTER0_LOW 0x00000e21
- #define REG_A2XX_TP0_PERFCOUNTER1_SELECT 0x00000e22
- #define REG_A2XX_TP0_PERFCOUNTER1_HI 0x00000e23
- #define REG_A2XX_TP0_PERFCOUNTER1_LOW 0x00000e24
- #define REG_A2XX_TCM_PERFCOUNTER0_SELECT 0x00000e54
- #define REG_A2XX_TCM_PERFCOUNTER1_SELECT 0x00000e57
- #define REG_A2XX_TCM_PERFCOUNTER0_HI 0x00000e55
- #define REG_A2XX_TCM_PERFCOUNTER1_HI 0x00000e58
- #define REG_A2XX_TCM_PERFCOUNTER0_LOW 0x00000e56
- #define REG_A2XX_TCM_PERFCOUNTER1_LOW 0x00000e59
- #define REG_A2XX_TCF_PERFCOUNTER0_SELECT 0x00000e5a
- #define REG_A2XX_TCF_PERFCOUNTER1_SELECT 0x00000e5d
- #define REG_A2XX_TCF_PERFCOUNTER2_SELECT 0x00000e60
- #define REG_A2XX_TCF_PERFCOUNTER3_SELECT 0x00000e63
- #define REG_A2XX_TCF_PERFCOUNTER4_SELECT 0x00000e66
- #define REG_A2XX_TCF_PERFCOUNTER5_SELECT 0x00000e69
- #define REG_A2XX_TCF_PERFCOUNTER6_SELECT 0x00000e6c
- #define REG_A2XX_TCF_PERFCOUNTER7_SELECT 0x00000e6f
- #define REG_A2XX_TCF_PERFCOUNTER8_SELECT 0x00000e72
- #define REG_A2XX_TCF_PERFCOUNTER9_SELECT 0x00000e75
- #define REG_A2XX_TCF_PERFCOUNTER10_SELECT 0x00000e78
- #define REG_A2XX_TCF_PERFCOUNTER11_SELECT 0x00000e7b
- #define REG_A2XX_TCF_PERFCOUNTER0_HI 0x00000e5b
- #define REG_A2XX_TCF_PERFCOUNTER1_HI 0x00000e5e
- #define REG_A2XX_TCF_PERFCOUNTER2_HI 0x00000e61
- #define REG_A2XX_TCF_PERFCOUNTER3_HI 0x00000e64
- #define REG_A2XX_TCF_PERFCOUNTER4_HI 0x00000e67
- #define REG_A2XX_TCF_PERFCOUNTER5_HI 0x00000e6a
- #define REG_A2XX_TCF_PERFCOUNTER6_HI 0x00000e6d
- #define REG_A2XX_TCF_PERFCOUNTER7_HI 0x00000e70
- #define REG_A2XX_TCF_PERFCOUNTER8_HI 0x00000e73
- #define REG_A2XX_TCF_PERFCOUNTER9_HI 0x00000e76
- #define REG_A2XX_TCF_PERFCOUNTER10_HI 0x00000e79
- #define REG_A2XX_TCF_PERFCOUNTER11_HI 0x00000e7c
- #define REG_A2XX_TCF_PERFCOUNTER0_LOW 0x00000e5c
- #define REG_A2XX_TCF_PERFCOUNTER1_LOW 0x00000e5f
- #define REG_A2XX_TCF_PERFCOUNTER2_LOW 0x00000e62
- #define REG_A2XX_TCF_PERFCOUNTER3_LOW 0x00000e65
- #define REG_A2XX_TCF_PERFCOUNTER4_LOW 0x00000e68
- #define REG_A2XX_TCF_PERFCOUNTER5_LOW 0x00000e6b
- #define REG_A2XX_TCF_PERFCOUNTER6_LOW 0x00000e6e
- #define REG_A2XX_TCF_PERFCOUNTER7_LOW 0x00000e71
- #define REG_A2XX_TCF_PERFCOUNTER8_LOW 0x00000e74
- #define REG_A2XX_TCF_PERFCOUNTER9_LOW 0x00000e77
- #define REG_A2XX_TCF_PERFCOUNTER10_LOW 0x00000e7a
- #define REG_A2XX_TCF_PERFCOUNTER11_LOW 0x00000e7d
- #define REG_A2XX_SQ_PERFCOUNTER0_SELECT 0x00000dc8
- #define REG_A2XX_SQ_PERFCOUNTER1_SELECT 0x00000dc9
- #define REG_A2XX_SQ_PERFCOUNTER2_SELECT 0x00000dca
- #define REG_A2XX_SQ_PERFCOUNTER3_SELECT 0x00000dcb
- #define REG_A2XX_SQ_PERFCOUNTER0_LOW 0x00000dcc
- #define REG_A2XX_SQ_PERFCOUNTER0_HI 0x00000dcd
- #define REG_A2XX_SQ_PERFCOUNTER1_LOW 0x00000dce
- #define REG_A2XX_SQ_PERFCOUNTER1_HI 0x00000dcf
- #define REG_A2XX_SQ_PERFCOUNTER2_LOW 0x00000dd0
- #define REG_A2XX_SQ_PERFCOUNTER2_HI 0x00000dd1
- #define REG_A2XX_SQ_PERFCOUNTER3_LOW 0x00000dd2
- #define REG_A2XX_SQ_PERFCOUNTER3_HI 0x00000dd3
- #define REG_A2XX_SX_PERFCOUNTER0_SELECT 0x00000dd4
- #define REG_A2XX_SX_PERFCOUNTER0_LOW 0x00000dd8
- #define REG_A2XX_SX_PERFCOUNTER0_HI 0x00000dd9
- #define REG_A2XX_MH_PERFCOUNTER0_SELECT 0x00000a46
- #define REG_A2XX_MH_PERFCOUNTER1_SELECT 0x00000a4a
- #define REG_A2XX_MH_PERFCOUNTER0_CONFIG 0x00000a47
- #define REG_A2XX_MH_PERFCOUNTER1_CONFIG 0x00000a4b
- #define REG_A2XX_MH_PERFCOUNTER0_LOW 0x00000a48
- #define REG_A2XX_MH_PERFCOUNTER1_LOW 0x00000a4c
- #define REG_A2XX_MH_PERFCOUNTER0_HI 0x00000a49
- #define REG_A2XX_MH_PERFCOUNTER1_HI 0x00000a4d
- #define REG_A2XX_RB_PERFCOUNTER0_SELECT 0x00000f04
- #define REG_A2XX_RB_PERFCOUNTER1_SELECT 0x00000f05
- #define REG_A2XX_RB_PERFCOUNTER2_SELECT 0x00000f06
- #define REG_A2XX_RB_PERFCOUNTER3_SELECT 0x00000f07
- #define REG_A2XX_RB_PERFCOUNTER0_LOW 0x00000f08
- #define REG_A2XX_RB_PERFCOUNTER0_HI 0x00000f09
- #define REG_A2XX_RB_PERFCOUNTER1_LOW 0x00000f0a
- #define REG_A2XX_RB_PERFCOUNTER1_HI 0x00000f0b
- #define REG_A2XX_RB_PERFCOUNTER2_LOW 0x00000f0c
- #define REG_A2XX_RB_PERFCOUNTER2_HI 0x00000f0d
- #define REG_A2XX_RB_PERFCOUNTER3_LOW 0x00000f0e
- #define REG_A2XX_RB_PERFCOUNTER3_HI 0x00000f0f
- #define REG_A2XX_SQ_TEX_0 0x00000000
- #define A2XX_SQ_TEX_0_TYPE__MASK 0x00000003
- #define A2XX_SQ_TEX_0_TYPE__SHIFT 0
- static inline uint32_t A2XX_SQ_TEX_0_TYPE(enum sq_tex_type val)
- {
- return ((val) << A2XX_SQ_TEX_0_TYPE__SHIFT) & A2XX_SQ_TEX_0_TYPE__MASK;
- }
- #define A2XX_SQ_TEX_0_SIGN_X__MASK 0x0000000c
- #define A2XX_SQ_TEX_0_SIGN_X__SHIFT 2
- static inline uint32_t A2XX_SQ_TEX_0_SIGN_X(enum sq_tex_sign val)
- {
- return ((val) << A2XX_SQ_TEX_0_SIGN_X__SHIFT) & A2XX_SQ_TEX_0_SIGN_X__MASK;
- }
- #define A2XX_SQ_TEX_0_SIGN_Y__MASK 0x00000030
- #define A2XX_SQ_TEX_0_SIGN_Y__SHIFT 4
- static inline uint32_t A2XX_SQ_TEX_0_SIGN_Y(enum sq_tex_sign val)
- {
- return ((val) << A2XX_SQ_TEX_0_SIGN_Y__SHIFT) & A2XX_SQ_TEX_0_SIGN_Y__MASK;
- }
- #define A2XX_SQ_TEX_0_SIGN_Z__MASK 0x000000c0
- #define A2XX_SQ_TEX_0_SIGN_Z__SHIFT 6
- static inline uint32_t A2XX_SQ_TEX_0_SIGN_Z(enum sq_tex_sign val)
- {
- return ((val) << A2XX_SQ_TEX_0_SIGN_Z__SHIFT) & A2XX_SQ_TEX_0_SIGN_Z__MASK;
- }
- #define A2XX_SQ_TEX_0_SIGN_W__MASK 0x00000300
- #define A2XX_SQ_TEX_0_SIGN_W__SHIFT 8
- static inline uint32_t A2XX_SQ_TEX_0_SIGN_W(enum sq_tex_sign val)
- {
- return ((val) << A2XX_SQ_TEX_0_SIGN_W__SHIFT) & A2XX_SQ_TEX_0_SIGN_W__MASK;
- }
- #define A2XX_SQ_TEX_0_CLAMP_X__MASK 0x00001c00
- #define A2XX_SQ_TEX_0_CLAMP_X__SHIFT 10
- static inline uint32_t A2XX_SQ_TEX_0_CLAMP_X(enum sq_tex_clamp val)
- {
- return ((val) << A2XX_SQ_TEX_0_CLAMP_X__SHIFT) & A2XX_SQ_TEX_0_CLAMP_X__MASK;
- }
- #define A2XX_SQ_TEX_0_CLAMP_Y__MASK 0x0000e000
- #define A2XX_SQ_TEX_0_CLAMP_Y__SHIFT 13
- static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Y(enum sq_tex_clamp val)
- {
- return ((val) << A2XX_SQ_TEX_0_CLAMP_Y__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Y__MASK;
- }
- #define A2XX_SQ_TEX_0_CLAMP_Z__MASK 0x00070000
- #define A2XX_SQ_TEX_0_CLAMP_Z__SHIFT 16
- static inline uint32_t A2XX_SQ_TEX_0_CLAMP_Z(enum sq_tex_clamp val)
- {
- return ((val) << A2XX_SQ_TEX_0_CLAMP_Z__SHIFT) & A2XX_SQ_TEX_0_CLAMP_Z__MASK;
- }
- #define A2XX_SQ_TEX_0_PITCH__MASK 0x7fc00000
- #define A2XX_SQ_TEX_0_PITCH__SHIFT 22
- static inline uint32_t A2XX_SQ_TEX_0_PITCH(uint32_t val)
- {
- return ((val >> 5) << A2XX_SQ_TEX_0_PITCH__SHIFT) & A2XX_SQ_TEX_0_PITCH__MASK;
- }
- #define A2XX_SQ_TEX_0_TILED 0x80000000
- #define REG_A2XX_SQ_TEX_1 0x00000001
- #define A2XX_SQ_TEX_1_FORMAT__MASK 0x0000003f
- #define A2XX_SQ_TEX_1_FORMAT__SHIFT 0
- static inline uint32_t A2XX_SQ_TEX_1_FORMAT(enum a2xx_sq_surfaceformat val)
- {
- return ((val) << A2XX_SQ_TEX_1_FORMAT__SHIFT) & A2XX_SQ_TEX_1_FORMAT__MASK;
- }
- #define A2XX_SQ_TEX_1_ENDIANNESS__MASK 0x000000c0
- #define A2XX_SQ_TEX_1_ENDIANNESS__SHIFT 6
- static inline uint32_t A2XX_SQ_TEX_1_ENDIANNESS(enum sq_tex_endian val)
- {
- return ((val) << A2XX_SQ_TEX_1_ENDIANNESS__SHIFT) & A2XX_SQ_TEX_1_ENDIANNESS__MASK;
- }
- #define A2XX_SQ_TEX_1_REQUEST_SIZE__MASK 0x00000300
- #define A2XX_SQ_TEX_1_REQUEST_SIZE__SHIFT 8
- static inline uint32_t A2XX_SQ_TEX_1_REQUEST_SIZE(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_1_REQUEST_SIZE__SHIFT) & A2XX_SQ_TEX_1_REQUEST_SIZE__MASK;
- }
- #define A2XX_SQ_TEX_1_STACKED 0x00000400
- #define A2XX_SQ_TEX_1_CLAMP_POLICY__MASK 0x00000800
- #define A2XX_SQ_TEX_1_CLAMP_POLICY__SHIFT 11
- static inline uint32_t A2XX_SQ_TEX_1_CLAMP_POLICY(enum sq_tex_clamp_policy val)
- {
- return ((val) << A2XX_SQ_TEX_1_CLAMP_POLICY__SHIFT) & A2XX_SQ_TEX_1_CLAMP_POLICY__MASK;
- }
- #define A2XX_SQ_TEX_1_BASE_ADDRESS__MASK 0xfffff000
- #define A2XX_SQ_TEX_1_BASE_ADDRESS__SHIFT 12
- static inline uint32_t A2XX_SQ_TEX_1_BASE_ADDRESS(uint32_t val)
- {
- return ((val >> 12) << A2XX_SQ_TEX_1_BASE_ADDRESS__SHIFT) & A2XX_SQ_TEX_1_BASE_ADDRESS__MASK;
- }
- #define REG_A2XX_SQ_TEX_2 0x00000002
- #define A2XX_SQ_TEX_2_WIDTH__MASK 0x00001fff
- #define A2XX_SQ_TEX_2_WIDTH__SHIFT 0
- static inline uint32_t A2XX_SQ_TEX_2_WIDTH(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_2_WIDTH__SHIFT) & A2XX_SQ_TEX_2_WIDTH__MASK;
- }
- #define A2XX_SQ_TEX_2_HEIGHT__MASK 0x03ffe000
- #define A2XX_SQ_TEX_2_HEIGHT__SHIFT 13
- static inline uint32_t A2XX_SQ_TEX_2_HEIGHT(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_2_HEIGHT__SHIFT) & A2XX_SQ_TEX_2_HEIGHT__MASK;
- }
- #define A2XX_SQ_TEX_2_DEPTH__MASK 0xfc000000
- #define A2XX_SQ_TEX_2_DEPTH__SHIFT 26
- static inline uint32_t A2XX_SQ_TEX_2_DEPTH(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_2_DEPTH__SHIFT) & A2XX_SQ_TEX_2_DEPTH__MASK;
- }
- #define REG_A2XX_SQ_TEX_3 0x00000003
- #define A2XX_SQ_TEX_3_NUM_FORMAT__MASK 0x00000001
- #define A2XX_SQ_TEX_3_NUM_FORMAT__SHIFT 0
- static inline uint32_t A2XX_SQ_TEX_3_NUM_FORMAT(enum sq_tex_num_format val)
- {
- return ((val) << A2XX_SQ_TEX_3_NUM_FORMAT__SHIFT) & A2XX_SQ_TEX_3_NUM_FORMAT__MASK;
- }
- #define A2XX_SQ_TEX_3_SWIZ_X__MASK 0x0000000e
- #define A2XX_SQ_TEX_3_SWIZ_X__SHIFT 1
- static inline uint32_t A2XX_SQ_TEX_3_SWIZ_X(enum sq_tex_swiz val)
- {
- return ((val) << A2XX_SQ_TEX_3_SWIZ_X__SHIFT) & A2XX_SQ_TEX_3_SWIZ_X__MASK;
- }
- #define A2XX_SQ_TEX_3_SWIZ_Y__MASK 0x00000070
- #define A2XX_SQ_TEX_3_SWIZ_Y__SHIFT 4
- static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Y(enum sq_tex_swiz val)
- {
- return ((val) << A2XX_SQ_TEX_3_SWIZ_Y__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Y__MASK;
- }
- #define A2XX_SQ_TEX_3_SWIZ_Z__MASK 0x00000380
- #define A2XX_SQ_TEX_3_SWIZ_Z__SHIFT 7
- static inline uint32_t A2XX_SQ_TEX_3_SWIZ_Z(enum sq_tex_swiz val)
- {
- return ((val) << A2XX_SQ_TEX_3_SWIZ_Z__SHIFT) & A2XX_SQ_TEX_3_SWIZ_Z__MASK;
- }
- #define A2XX_SQ_TEX_3_SWIZ_W__MASK 0x00001c00
- #define A2XX_SQ_TEX_3_SWIZ_W__SHIFT 10
- static inline uint32_t A2XX_SQ_TEX_3_SWIZ_W(enum sq_tex_swiz val)
- {
- return ((val) << A2XX_SQ_TEX_3_SWIZ_W__SHIFT) & A2XX_SQ_TEX_3_SWIZ_W__MASK;
- }
- #define A2XX_SQ_TEX_3_EXP_ADJUST__MASK 0x0007e000
- #define A2XX_SQ_TEX_3_EXP_ADJUST__SHIFT 13
- static inline uint32_t A2XX_SQ_TEX_3_EXP_ADJUST(int32_t val)
- {
- return ((val) << A2XX_SQ_TEX_3_EXP_ADJUST__SHIFT) & A2XX_SQ_TEX_3_EXP_ADJUST__MASK;
- }
- #define A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK 0x00180000
- #define A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT 19
- static inline uint32_t A2XX_SQ_TEX_3_XY_MAG_FILTER(enum sq_tex_filter val)
- {
- return ((val) << A2XX_SQ_TEX_3_XY_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MAG_FILTER__MASK;
- }
- #define A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK 0x00600000
- #define A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT 21
- static inline uint32_t A2XX_SQ_TEX_3_XY_MIN_FILTER(enum sq_tex_filter val)
- {
- return ((val) << A2XX_SQ_TEX_3_XY_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_3_XY_MIN_FILTER__MASK;
- }
- #define A2XX_SQ_TEX_3_MIP_FILTER__MASK 0x01800000
- #define A2XX_SQ_TEX_3_MIP_FILTER__SHIFT 23
- static inline uint32_t A2XX_SQ_TEX_3_MIP_FILTER(enum sq_tex_filter val)
- {
- return ((val) << A2XX_SQ_TEX_3_MIP_FILTER__SHIFT) & A2XX_SQ_TEX_3_MIP_FILTER__MASK;
- }
- #define A2XX_SQ_TEX_3_ANISO_FILTER__MASK 0x0e000000
- #define A2XX_SQ_TEX_3_ANISO_FILTER__SHIFT 25
- static inline uint32_t A2XX_SQ_TEX_3_ANISO_FILTER(enum sq_tex_aniso_filter val)
- {
- return ((val) << A2XX_SQ_TEX_3_ANISO_FILTER__SHIFT) & A2XX_SQ_TEX_3_ANISO_FILTER__MASK;
- }
- #define A2XX_SQ_TEX_3_BORDER_SIZE__MASK 0x80000000
- #define A2XX_SQ_TEX_3_BORDER_SIZE__SHIFT 31
- static inline uint32_t A2XX_SQ_TEX_3_BORDER_SIZE(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_3_BORDER_SIZE__SHIFT) & A2XX_SQ_TEX_3_BORDER_SIZE__MASK;
- }
- #define REG_A2XX_SQ_TEX_4 0x00000004
- #define A2XX_SQ_TEX_4_VOL_MAG_FILTER__MASK 0x00000001
- #define A2XX_SQ_TEX_4_VOL_MAG_FILTER__SHIFT 0
- static inline uint32_t A2XX_SQ_TEX_4_VOL_MAG_FILTER(enum sq_tex_filter val)
- {
- return ((val) << A2XX_SQ_TEX_4_VOL_MAG_FILTER__SHIFT) & A2XX_SQ_TEX_4_VOL_MAG_FILTER__MASK;
- }
- #define A2XX_SQ_TEX_4_VOL_MIN_FILTER__MASK 0x00000002
- #define A2XX_SQ_TEX_4_VOL_MIN_FILTER__SHIFT 1
- static inline uint32_t A2XX_SQ_TEX_4_VOL_MIN_FILTER(enum sq_tex_filter val)
- {
- return ((val) << A2XX_SQ_TEX_4_VOL_MIN_FILTER__SHIFT) & A2XX_SQ_TEX_4_VOL_MIN_FILTER__MASK;
- }
- #define A2XX_SQ_TEX_4_MIP_MIN_LEVEL__MASK 0x0000003c
- #define A2XX_SQ_TEX_4_MIP_MIN_LEVEL__SHIFT 2
- static inline uint32_t A2XX_SQ_TEX_4_MIP_MIN_LEVEL(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_4_MIP_MIN_LEVEL__SHIFT) & A2XX_SQ_TEX_4_MIP_MIN_LEVEL__MASK;
- }
- #define A2XX_SQ_TEX_4_MIP_MAX_LEVEL__MASK 0x000003c0
- #define A2XX_SQ_TEX_4_MIP_MAX_LEVEL__SHIFT 6
- static inline uint32_t A2XX_SQ_TEX_4_MIP_MAX_LEVEL(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_4_MIP_MAX_LEVEL__SHIFT) & A2XX_SQ_TEX_4_MIP_MAX_LEVEL__MASK;
- }
- #define A2XX_SQ_TEX_4_MAX_ANISO_WALK 0x00000400
- #define A2XX_SQ_TEX_4_MIN_ANISO_WALK 0x00000800
- #define A2XX_SQ_TEX_4_LOD_BIAS__MASK 0x003ff000
- #define A2XX_SQ_TEX_4_LOD_BIAS__SHIFT 12
- static inline uint32_t A2XX_SQ_TEX_4_LOD_BIAS(float val)
- {
- return ((((int32_t)(val * 32.0))) << A2XX_SQ_TEX_4_LOD_BIAS__SHIFT) & A2XX_SQ_TEX_4_LOD_BIAS__MASK;
- }
- #define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__MASK 0x07c00000
- #define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__SHIFT 22
- static inline uint32_t A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__SHIFT) & A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_H__MASK;
- }
- #define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__MASK 0xf8000000
- #define A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__SHIFT 27
- static inline uint32_t A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__SHIFT) & A2XX_SQ_TEX_4_GRAD_EXP_ADJUST_V__MASK;
- }
- #define REG_A2XX_SQ_TEX_5 0x00000005
- #define A2XX_SQ_TEX_5_BORDER_COLOR__MASK 0x00000003
- #define A2XX_SQ_TEX_5_BORDER_COLOR__SHIFT 0
- static inline uint32_t A2XX_SQ_TEX_5_BORDER_COLOR(enum sq_tex_border_color val)
- {
- return ((val) << A2XX_SQ_TEX_5_BORDER_COLOR__SHIFT) & A2XX_SQ_TEX_5_BORDER_COLOR__MASK;
- }
- #define A2XX_SQ_TEX_5_FORCE_BCW_MAX 0x00000004
- #define A2XX_SQ_TEX_5_TRI_CLAMP__MASK 0x00000018
- #define A2XX_SQ_TEX_5_TRI_CLAMP__SHIFT 3
- static inline uint32_t A2XX_SQ_TEX_5_TRI_CLAMP(uint32_t val)
- {
- return ((val) << A2XX_SQ_TEX_5_TRI_CLAMP__SHIFT) & A2XX_SQ_TEX_5_TRI_CLAMP__MASK;
- }
- #define A2XX_SQ_TEX_5_ANISO_BIAS__MASK 0x000001e0
- #define A2XX_SQ_TEX_5_ANISO_BIAS__SHIFT 5
- static inline uint32_t A2XX_SQ_TEX_5_ANISO_BIAS(float val)
- {
- return ((((int32_t)(val * 1.0))) << A2XX_SQ_TEX_5_ANISO_BIAS__SHIFT) & A2XX_SQ_TEX_5_ANISO_BIAS__MASK;
- }
- #define A2XX_SQ_TEX_5_DIMENSION__MASK 0x00000600
- #define A2XX_SQ_TEX_5_DIMENSION__SHIFT 9
- static inline uint32_t A2XX_SQ_TEX_5_DIMENSION(enum sq_tex_dimension val)
- {
- return ((val) << A2XX_SQ_TEX_5_DIMENSION__SHIFT) & A2XX_SQ_TEX_5_DIMENSION__MASK;
- }
- #define A2XX_SQ_TEX_5_PACKED_MIPS 0x00000800
- #define A2XX_SQ_TEX_5_MIP_ADDRESS__MASK 0xfffff000
- #define A2XX_SQ_TEX_5_MIP_ADDRESS__SHIFT 12
- static inline uint32_t A2XX_SQ_TEX_5_MIP_ADDRESS(uint32_t val)
- {
- return ((val >> 12) << A2XX_SQ_TEX_5_MIP_ADDRESS__SHIFT) & A2XX_SQ_TEX_5_MIP_ADDRESS__MASK;
- }
- #endif /* A2XX_XML */
|