mgag200_mode.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright 2010 Matt Turner.
  4. * Copyright 2012 Red Hat
  5. *
  6. * Authors: Matthew Garrett
  7. * Matt Turner
  8. * Dave Airlie
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/iosys-map.h>
  12. #include <drm/drm_atomic.h>
  13. #include <drm/drm_atomic_helper.h>
  14. #include <drm/drm_damage_helper.h>
  15. #include <drm/drm_format_helper.h>
  16. #include <drm/drm_fourcc.h>
  17. #include <drm/drm_framebuffer.h>
  18. #include <drm/drm_gem_atomic_helper.h>
  19. #include <drm/drm_gem_framebuffer_helper.h>
  20. #include <drm/drm_print.h>
  21. #include <drm/drm_probe_helper.h>
  22. #include "mgag200_drv.h"
  23. /*
  24. * This file contains setup code for the CRTC.
  25. */
  26. static void mgag200_crtc_set_gamma_linear(struct mga_device *mdev,
  27. const struct drm_format_info *format)
  28. {
  29. int i;
  30. WREG8(DAC_INDEX + MGA1064_INDEX, 0);
  31. switch (format->format) {
  32. case DRM_FORMAT_RGB565:
  33. /* Use better interpolation, to take 32 values from 0 to 255 */
  34. for (i = 0; i < MGAG200_LUT_SIZE / 8; i++) {
  35. WREG8(DAC_INDEX + MGA1064_COL_PAL, i * 8 + i / 4);
  36. WREG8(DAC_INDEX + MGA1064_COL_PAL, i * 4 + i / 16);
  37. WREG8(DAC_INDEX + MGA1064_COL_PAL, i * 8 + i / 4);
  38. }
  39. /* Green has one more bit, so add padding with 0 for red and blue. */
  40. for (i = MGAG200_LUT_SIZE / 8; i < MGAG200_LUT_SIZE / 4; i++) {
  41. WREG8(DAC_INDEX + MGA1064_COL_PAL, 0);
  42. WREG8(DAC_INDEX + MGA1064_COL_PAL, i * 4 + i / 16);
  43. WREG8(DAC_INDEX + MGA1064_COL_PAL, 0);
  44. }
  45. break;
  46. case DRM_FORMAT_RGB888:
  47. case DRM_FORMAT_XRGB8888:
  48. for (i = 0; i < MGAG200_LUT_SIZE; i++) {
  49. WREG8(DAC_INDEX + MGA1064_COL_PAL, i);
  50. WREG8(DAC_INDEX + MGA1064_COL_PAL, i);
  51. WREG8(DAC_INDEX + MGA1064_COL_PAL, i);
  52. }
  53. break;
  54. default:
  55. drm_warn_once(&mdev->base, "Unsupported format %p4cc for gamma correction\n",
  56. &format->format);
  57. break;
  58. }
  59. }
  60. static void mgag200_crtc_set_gamma(struct mga_device *mdev,
  61. const struct drm_format_info *format,
  62. struct drm_color_lut *lut)
  63. {
  64. int i;
  65. WREG8(DAC_INDEX + MGA1064_INDEX, 0);
  66. switch (format->format) {
  67. case DRM_FORMAT_RGB565:
  68. /* Use better interpolation, to take 32 values from lut[0] to lut[255] */
  69. for (i = 0; i < MGAG200_LUT_SIZE / 8; i++) {
  70. WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i * 8 + i / 4].red >> 8);
  71. WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i * 4 + i / 16].green >> 8);
  72. WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i * 8 + i / 4].blue >> 8);
  73. }
  74. /* Green has one more bit, so add padding with 0 for red and blue. */
  75. for (i = MGAG200_LUT_SIZE / 8; i < MGAG200_LUT_SIZE / 4; i++) {
  76. WREG8(DAC_INDEX + MGA1064_COL_PAL, 0);
  77. WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i * 4 + i / 16].green >> 8);
  78. WREG8(DAC_INDEX + MGA1064_COL_PAL, 0);
  79. }
  80. break;
  81. case DRM_FORMAT_RGB888:
  82. case DRM_FORMAT_XRGB8888:
  83. for (i = 0; i < MGAG200_LUT_SIZE; i++) {
  84. WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i].red >> 8);
  85. WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i].green >> 8);
  86. WREG8(DAC_INDEX + MGA1064_COL_PAL, lut[i].blue >> 8);
  87. }
  88. break;
  89. default:
  90. drm_warn_once(&mdev->base, "Unsupported format %p4cc for gamma correction\n",
  91. &format->format);
  92. break;
  93. }
  94. }
  95. static inline void mga_wait_vsync(struct mga_device *mdev)
  96. {
  97. unsigned long timeout = jiffies + HZ/10;
  98. unsigned int status = 0;
  99. do {
  100. status = RREG32(MGAREG_Status);
  101. } while ((status & 0x08) && time_before(jiffies, timeout));
  102. timeout = jiffies + HZ/10;
  103. status = 0;
  104. do {
  105. status = RREG32(MGAREG_Status);
  106. } while (!(status & 0x08) && time_before(jiffies, timeout));
  107. }
  108. static inline void mga_wait_busy(struct mga_device *mdev)
  109. {
  110. unsigned long timeout = jiffies + HZ;
  111. unsigned int status = 0;
  112. do {
  113. status = RREG8(MGAREG_Status + 2);
  114. } while ((status & 0x01) && time_before(jiffies, timeout));
  115. }
  116. /*
  117. * This is how the framebuffer base address is stored in g200 cards:
  118. * * Assume @offset is the gpu_addr variable of the framebuffer object
  119. * * Then addr is the number of _pixels_ (not bytes) from the start of
  120. * VRAM to the first pixel we want to display. (divided by 2 for 32bit
  121. * framebuffers)
  122. * * addr is stored in the CRTCEXT0, CRTCC and CRTCD registers
  123. * addr<20> -> CRTCEXT0<6>
  124. * addr<19-16> -> CRTCEXT0<3-0>
  125. * addr<15-8> -> CRTCC<7-0>
  126. * addr<7-0> -> CRTCD<7-0>
  127. *
  128. * CRTCEXT0 has to be programmed last to trigger an update and make the
  129. * new addr variable take effect.
  130. */
  131. static void mgag200_set_startadd(struct mga_device *mdev,
  132. unsigned long offset)
  133. {
  134. struct drm_device *dev = &mdev->base;
  135. u32 startadd;
  136. u8 crtcc, crtcd, crtcext0;
  137. startadd = offset / 8;
  138. if (startadd > 0)
  139. drm_WARN_ON_ONCE(dev, mdev->info->bug_no_startadd);
  140. /*
  141. * Can't store addresses any higher than that, but we also
  142. * don't have more than 16 MiB of memory, so it should be fine.
  143. */
  144. drm_WARN_ON(dev, startadd > 0x1fffff);
  145. RREG_ECRT(0x00, crtcext0);
  146. crtcc = (startadd >> 8) & 0xff;
  147. crtcd = startadd & 0xff;
  148. crtcext0 &= 0xb0;
  149. crtcext0 |= ((startadd >> 14) & BIT(6)) |
  150. ((startadd >> 16) & 0x0f);
  151. WREG_CRT(0x0c, crtcc);
  152. WREG_CRT(0x0d, crtcd);
  153. WREG_ECRT(0x00, crtcext0);
  154. }
  155. void mgag200_init_registers(struct mga_device *mdev)
  156. {
  157. u8 crtc11, misc;
  158. WREG_SEQ(2, 0x0f);
  159. WREG_SEQ(3, 0x00);
  160. WREG_SEQ(4, 0x0e);
  161. WREG_CRT(10, 0);
  162. WREG_CRT(11, 0);
  163. WREG_CRT(12, 0);
  164. WREG_CRT(13, 0);
  165. WREG_CRT(14, 0);
  166. WREG_CRT(15, 0);
  167. RREG_CRT(0x11, crtc11);
  168. crtc11 &= ~(MGAREG_CRTC11_CRTCPROTECT |
  169. MGAREG_CRTC11_VINTEN |
  170. MGAREG_CRTC11_VINTCLR);
  171. WREG_CRT(0x11, crtc11);
  172. misc = RREG8(MGA_MISC_IN);
  173. misc |= MGAREG_MISC_IOADSEL;
  174. WREG8(MGA_MISC_OUT, misc);
  175. }
  176. void mgag200_set_mode_regs(struct mga_device *mdev, const struct drm_display_mode *mode)
  177. {
  178. const struct mgag200_device_info *info = mdev->info;
  179. unsigned int hdisplay, hsyncstart, hsyncend, htotal;
  180. unsigned int vdisplay, vsyncstart, vsyncend, vtotal;
  181. u8 misc, crtcext1, crtcext2, crtcext5;
  182. hdisplay = mode->hdisplay / 8 - 1;
  183. hsyncstart = mode->hsync_start / 8 - 1;
  184. hsyncend = mode->hsync_end / 8 - 1;
  185. htotal = mode->htotal / 8 - 1;
  186. /* Work around hardware quirk */
  187. if ((htotal & 0x07) == 0x06 || (htotal & 0x07) == 0x04)
  188. htotal++;
  189. vdisplay = mode->vdisplay - 1;
  190. vsyncstart = mode->vsync_start - 1;
  191. vsyncend = mode->vsync_end - 1;
  192. vtotal = mode->vtotal - 2;
  193. misc = RREG8(MGA_MISC_IN);
  194. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  195. misc |= MGAREG_MISC_HSYNCPOL;
  196. else
  197. misc &= ~MGAREG_MISC_HSYNCPOL;
  198. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  199. misc |= MGAREG_MISC_VSYNCPOL;
  200. else
  201. misc &= ~MGAREG_MISC_VSYNCPOL;
  202. crtcext1 = (((htotal - 4) & 0x100) >> 8) |
  203. ((hdisplay & 0x100) >> 7) |
  204. ((hsyncstart & 0x100) >> 6) |
  205. (htotal & 0x40);
  206. if (info->has_vidrst)
  207. crtcext1 |= MGAREG_CRTCEXT1_VRSTEN |
  208. MGAREG_CRTCEXT1_HRSTEN;
  209. crtcext2 = ((vtotal & 0xc00) >> 10) |
  210. ((vdisplay & 0x400) >> 8) |
  211. ((vdisplay & 0xc00) >> 7) |
  212. ((vsyncstart & 0xc00) >> 5) |
  213. ((vdisplay & 0x400) >> 3);
  214. crtcext5 = 0x00;
  215. WREG_CRT(0, htotal - 4);
  216. WREG_CRT(1, hdisplay);
  217. WREG_CRT(2, hdisplay);
  218. WREG_CRT(3, (htotal & 0x1F) | 0x80);
  219. WREG_CRT(4, hsyncstart);
  220. WREG_CRT(5, ((htotal & 0x20) << 2) | (hsyncend & 0x1F));
  221. WREG_CRT(6, vtotal & 0xFF);
  222. WREG_CRT(7, ((vtotal & 0x100) >> 8) |
  223. ((vdisplay & 0x100) >> 7) |
  224. ((vsyncstart & 0x100) >> 6) |
  225. ((vdisplay & 0x100) >> 5) |
  226. ((vdisplay & 0x100) >> 4) | /* linecomp */
  227. ((vtotal & 0x200) >> 4) |
  228. ((vdisplay & 0x200) >> 3) |
  229. ((vsyncstart & 0x200) >> 2));
  230. WREG_CRT(9, ((vdisplay & 0x200) >> 4) |
  231. ((vdisplay & 0x200) >> 3));
  232. WREG_CRT(16, vsyncstart & 0xFF);
  233. WREG_CRT(17, (vsyncend & 0x0F) | 0x20);
  234. WREG_CRT(18, vdisplay & 0xFF);
  235. WREG_CRT(20, 0);
  236. WREG_CRT(21, vdisplay & 0xFF);
  237. WREG_CRT(22, (vtotal + 1) & 0xFF);
  238. WREG_CRT(23, 0xc3);
  239. WREG_CRT(24, vdisplay & 0xFF);
  240. WREG_ECRT(0x01, crtcext1);
  241. WREG_ECRT(0x02, crtcext2);
  242. WREG_ECRT(0x05, crtcext5);
  243. WREG8(MGA_MISC_OUT, misc);
  244. }
  245. static u8 mgag200_get_bpp_shift(const struct drm_format_info *format)
  246. {
  247. static const u8 bpp_shift[] = {0, 1, 0, 2};
  248. return bpp_shift[format->cpp[0] - 1];
  249. }
  250. /*
  251. * Calculates the HW offset value from the framebuffer's pitch. The
  252. * offset is a multiple of the pixel size and depends on the display
  253. * format.
  254. */
  255. static u32 mgag200_calculate_offset(struct mga_device *mdev,
  256. const struct drm_framebuffer *fb)
  257. {
  258. u32 offset = fb->pitches[0] / fb->format->cpp[0];
  259. u8 bppshift = mgag200_get_bpp_shift(fb->format);
  260. if (fb->format->cpp[0] * 8 == 24)
  261. offset = (offset * 3) >> (4 - bppshift);
  262. else
  263. offset = offset >> (4 - bppshift);
  264. return offset;
  265. }
  266. static void mgag200_set_offset(struct mga_device *mdev,
  267. const struct drm_framebuffer *fb)
  268. {
  269. u8 crtc13, crtcext0;
  270. u32 offset = mgag200_calculate_offset(mdev, fb);
  271. RREG_ECRT(0, crtcext0);
  272. crtc13 = offset & 0xff;
  273. crtcext0 &= ~MGAREG_CRTCEXT0_OFFSET_MASK;
  274. crtcext0 |= (offset >> 4) & MGAREG_CRTCEXT0_OFFSET_MASK;
  275. WREG_CRT(0x13, crtc13);
  276. WREG_ECRT(0x00, crtcext0);
  277. }
  278. void mgag200_set_format_regs(struct mga_device *mdev, const struct drm_format_info *format)
  279. {
  280. struct drm_device *dev = &mdev->base;
  281. unsigned int bpp, bppshift, scale;
  282. u8 crtcext3, xmulctrl;
  283. bpp = format->cpp[0] * 8;
  284. bppshift = mgag200_get_bpp_shift(format);
  285. switch (bpp) {
  286. case 24:
  287. scale = ((1 << bppshift) * 3) - 1;
  288. break;
  289. default:
  290. scale = (1 << bppshift) - 1;
  291. break;
  292. }
  293. RREG_ECRT(3, crtcext3);
  294. switch (bpp) {
  295. case 8:
  296. xmulctrl = MGA1064_MUL_CTL_8bits;
  297. break;
  298. case 16:
  299. if (format->depth == 15)
  300. xmulctrl = MGA1064_MUL_CTL_15bits;
  301. else
  302. xmulctrl = MGA1064_MUL_CTL_16bits;
  303. break;
  304. case 24:
  305. xmulctrl = MGA1064_MUL_CTL_24bits;
  306. break;
  307. case 32:
  308. xmulctrl = MGA1064_MUL_CTL_32_24bits;
  309. break;
  310. default:
  311. /* BUG: We should have caught this problem already. */
  312. drm_WARN_ON(dev, "invalid format depth\n");
  313. return;
  314. }
  315. crtcext3 &= ~GENMASK(2, 0);
  316. crtcext3 |= scale;
  317. WREG_DAC(MGA1064_MUL_CTL, xmulctrl);
  318. WREG_GFX(0, 0x00);
  319. WREG_GFX(1, 0x00);
  320. WREG_GFX(2, 0x00);
  321. WREG_GFX(3, 0x00);
  322. WREG_GFX(4, 0x00);
  323. WREG_GFX(5, 0x40);
  324. /* GCTL6 should be 0x05, but we configure memmapsl to 0xb8000 (text mode),
  325. * so that it doesn't hang when running kexec/kdump on G200_SE rev42.
  326. */
  327. WREG_GFX(6, 0x0d);
  328. WREG_GFX(7, 0x0f);
  329. WREG_GFX(8, 0x0f);
  330. WREG_ECRT(3, crtcext3);
  331. }
  332. void mgag200_enable_display(struct mga_device *mdev)
  333. {
  334. u8 seq0, crtcext1;
  335. RREG_SEQ(0x00, seq0);
  336. seq0 |= MGAREG_SEQ0_SYNCRST |
  337. MGAREG_SEQ0_ASYNCRST;
  338. WREG_SEQ(0x00, seq0);
  339. /*
  340. * TODO: replace busy waiting with vblank IRQ; put
  341. * msleep(50) before changing SCROFF
  342. */
  343. mga_wait_vsync(mdev);
  344. mga_wait_busy(mdev);
  345. RREG_ECRT(0x01, crtcext1);
  346. crtcext1 &= ~MGAREG_CRTCEXT1_VSYNCOFF;
  347. crtcext1 &= ~MGAREG_CRTCEXT1_HSYNCOFF;
  348. WREG_ECRT(0x01, crtcext1);
  349. }
  350. static void mgag200_disable_display(struct mga_device *mdev)
  351. {
  352. u8 seq0, crtcext1;
  353. RREG_SEQ(0x00, seq0);
  354. seq0 &= ~MGAREG_SEQ0_SYNCRST;
  355. WREG_SEQ(0x00, seq0);
  356. /*
  357. * TODO: replace busy waiting with vblank IRQ; put
  358. * msleep(50) before changing SCROFF
  359. */
  360. mga_wait_vsync(mdev);
  361. mga_wait_busy(mdev);
  362. RREG_ECRT(0x01, crtcext1);
  363. crtcext1 |= MGAREG_CRTCEXT1_VSYNCOFF |
  364. MGAREG_CRTCEXT1_HSYNCOFF;
  365. WREG_ECRT(0x01, crtcext1);
  366. }
  367. static void mgag200_handle_damage(struct mga_device *mdev, const struct iosys_map *vmap,
  368. struct drm_framebuffer *fb, struct drm_rect *clip)
  369. {
  370. struct iosys_map dst = IOSYS_MAP_INIT_VADDR_IOMEM(mdev->vram);
  371. iosys_map_incr(&dst, drm_fb_clip_offset(fb->pitches[0], fb->format, clip));
  372. drm_fb_memcpy(&dst, fb->pitches, vmap, fb, clip);
  373. }
  374. /*
  375. * Primary plane
  376. */
  377. const uint32_t mgag200_primary_plane_formats[] = {
  378. DRM_FORMAT_XRGB8888,
  379. DRM_FORMAT_RGB565,
  380. DRM_FORMAT_RGB888,
  381. };
  382. const size_t mgag200_primary_plane_formats_size = ARRAY_SIZE(mgag200_primary_plane_formats);
  383. const uint64_t mgag200_primary_plane_fmtmods[] = {
  384. DRM_FORMAT_MOD_LINEAR,
  385. DRM_FORMAT_MOD_INVALID
  386. };
  387. int mgag200_primary_plane_helper_atomic_check(struct drm_plane *plane,
  388. struct drm_atomic_state *new_state)
  389. {
  390. struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(new_state, plane);
  391. struct drm_framebuffer *new_fb = new_plane_state->fb;
  392. struct drm_framebuffer *fb = NULL;
  393. struct drm_crtc *new_crtc = new_plane_state->crtc;
  394. struct drm_crtc_state *new_crtc_state = NULL;
  395. struct mgag200_crtc_state *new_mgag200_crtc_state;
  396. int ret;
  397. if (new_crtc)
  398. new_crtc_state = drm_atomic_get_new_crtc_state(new_state, new_crtc);
  399. ret = drm_atomic_helper_check_plane_state(new_plane_state, new_crtc_state,
  400. DRM_PLANE_NO_SCALING,
  401. DRM_PLANE_NO_SCALING,
  402. false, true);
  403. if (ret)
  404. return ret;
  405. else if (!new_plane_state->visible)
  406. return 0;
  407. if (plane->state)
  408. fb = plane->state->fb;
  409. if (!fb || (fb->format != new_fb->format))
  410. new_crtc_state->mode_changed = true; /* update PLL settings */
  411. new_mgag200_crtc_state = to_mgag200_crtc_state(new_crtc_state);
  412. new_mgag200_crtc_state->format = new_fb->format;
  413. return 0;
  414. }
  415. void mgag200_primary_plane_helper_atomic_update(struct drm_plane *plane,
  416. struct drm_atomic_state *old_state)
  417. {
  418. struct drm_device *dev = plane->dev;
  419. struct mga_device *mdev = to_mga_device(dev);
  420. struct drm_plane_state *plane_state = plane->state;
  421. struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(old_state, plane);
  422. struct drm_shadow_plane_state *shadow_plane_state = to_drm_shadow_plane_state(plane_state);
  423. struct drm_framebuffer *fb = plane_state->fb;
  424. struct drm_atomic_helper_damage_iter iter;
  425. struct drm_rect damage;
  426. u8 seq1;
  427. if (!fb)
  428. return;
  429. drm_atomic_helper_damage_iter_init(&iter, old_plane_state, plane_state);
  430. drm_atomic_for_each_plane_damage(&iter, &damage) {
  431. mgag200_handle_damage(mdev, shadow_plane_state->data, fb, &damage);
  432. }
  433. /* Always scanout image at VRAM offset 0 */
  434. mgag200_set_startadd(mdev, (u32)0);
  435. mgag200_set_offset(mdev, fb);
  436. if (!old_plane_state->crtc && plane_state->crtc) { // enabling
  437. RREG_SEQ(0x01, seq1);
  438. seq1 &= ~MGAREG_SEQ1_SCROFF;
  439. WREG_SEQ(0x01, seq1);
  440. msleep(20);
  441. }
  442. }
  443. void mgag200_primary_plane_helper_atomic_disable(struct drm_plane *plane,
  444. struct drm_atomic_state *old_state)
  445. {
  446. struct drm_device *dev = plane->dev;
  447. struct mga_device *mdev = to_mga_device(dev);
  448. u8 seq1;
  449. RREG_SEQ(0x01, seq1);
  450. seq1 |= MGAREG_SEQ1_SCROFF;
  451. WREG_SEQ(0x01, seq1);
  452. msleep(20);
  453. }
  454. /*
  455. * CRTC
  456. */
  457. enum drm_mode_status mgag200_crtc_helper_mode_valid(struct drm_crtc *crtc,
  458. const struct drm_display_mode *mode)
  459. {
  460. struct mga_device *mdev = to_mga_device(crtc->dev);
  461. const struct mgag200_device_info *info = mdev->info;
  462. /*
  463. * Some devices have additional limits on the size of the
  464. * display mode.
  465. */
  466. if (mode->hdisplay > info->max_hdisplay)
  467. return MODE_VIRTUAL_X;
  468. if (mode->vdisplay > info->max_vdisplay)
  469. return MODE_VIRTUAL_Y;
  470. if ((mode->hdisplay % 8) != 0 || (mode->hsync_start % 8) != 0 ||
  471. (mode->hsync_end % 8) != 0 || (mode->htotal % 8) != 0) {
  472. return MODE_H_ILLEGAL;
  473. }
  474. if (mode->crtc_hdisplay > 2048 || mode->crtc_hsync_start > 4096 ||
  475. mode->crtc_hsync_end > 4096 || mode->crtc_htotal > 4096 ||
  476. mode->crtc_vdisplay > 2048 || mode->crtc_vsync_start > 4096 ||
  477. mode->crtc_vsync_end > 4096 || mode->crtc_vtotal > 4096) {
  478. return MODE_BAD;
  479. }
  480. return MODE_OK;
  481. }
  482. int mgag200_crtc_helper_atomic_check(struct drm_crtc *crtc, struct drm_atomic_state *new_state)
  483. {
  484. struct drm_device *dev = crtc->dev;
  485. struct mga_device *mdev = to_mga_device(dev);
  486. const struct mgag200_device_funcs *funcs = mdev->funcs;
  487. struct drm_crtc_state *new_crtc_state = drm_atomic_get_new_crtc_state(new_state, crtc);
  488. struct drm_property_blob *new_gamma_lut = new_crtc_state->gamma_lut;
  489. int ret;
  490. ret = drm_atomic_helper_check_crtc_state(new_crtc_state, false);
  491. if (ret)
  492. return ret;
  493. if (!new_crtc_state->enable)
  494. return 0;
  495. if (new_crtc_state->mode_changed) {
  496. if (funcs->pixpllc_atomic_check) {
  497. ret = funcs->pixpllc_atomic_check(crtc, new_state);
  498. if (ret)
  499. return ret;
  500. }
  501. }
  502. if (new_crtc_state->color_mgmt_changed && new_gamma_lut) {
  503. if (new_gamma_lut->length != MGAG200_LUT_SIZE * sizeof(struct drm_color_lut)) {
  504. drm_dbg(dev, "Wrong size for gamma_lut %zu\n", new_gamma_lut->length);
  505. return -EINVAL;
  506. }
  507. }
  508. return drm_atomic_add_affected_planes(new_state, crtc);
  509. }
  510. void mgag200_crtc_helper_atomic_flush(struct drm_crtc *crtc, struct drm_atomic_state *old_state)
  511. {
  512. struct drm_crtc_state *crtc_state = crtc->state;
  513. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  514. struct drm_device *dev = crtc->dev;
  515. struct mga_device *mdev = to_mga_device(dev);
  516. if (crtc_state->enable && crtc_state->color_mgmt_changed) {
  517. const struct drm_format_info *format = mgag200_crtc_state->format;
  518. if (crtc_state->gamma_lut)
  519. mgag200_crtc_set_gamma(mdev, format, crtc_state->gamma_lut->data);
  520. else
  521. mgag200_crtc_set_gamma_linear(mdev, format);
  522. }
  523. }
  524. void mgag200_crtc_helper_atomic_enable(struct drm_crtc *crtc, struct drm_atomic_state *old_state)
  525. {
  526. struct drm_device *dev = crtc->dev;
  527. struct mga_device *mdev = to_mga_device(dev);
  528. const struct mgag200_device_funcs *funcs = mdev->funcs;
  529. struct drm_crtc_state *crtc_state = crtc->state;
  530. struct drm_display_mode *adjusted_mode = &crtc_state->adjusted_mode;
  531. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  532. const struct drm_format_info *format = mgag200_crtc_state->format;
  533. if (funcs->disable_vidrst)
  534. funcs->disable_vidrst(mdev);
  535. mgag200_set_format_regs(mdev, format);
  536. mgag200_set_mode_regs(mdev, adjusted_mode);
  537. if (funcs->pixpllc_atomic_update)
  538. funcs->pixpllc_atomic_update(crtc, old_state);
  539. if (crtc_state->gamma_lut)
  540. mgag200_crtc_set_gamma(mdev, format, crtc_state->gamma_lut->data);
  541. else
  542. mgag200_crtc_set_gamma_linear(mdev, format);
  543. mgag200_enable_display(mdev);
  544. if (funcs->enable_vidrst)
  545. funcs->enable_vidrst(mdev);
  546. }
  547. void mgag200_crtc_helper_atomic_disable(struct drm_crtc *crtc, struct drm_atomic_state *old_state)
  548. {
  549. struct mga_device *mdev = to_mga_device(crtc->dev);
  550. const struct mgag200_device_funcs *funcs = mdev->funcs;
  551. if (funcs->disable_vidrst)
  552. funcs->disable_vidrst(mdev);
  553. mgag200_disable_display(mdev);
  554. if (funcs->enable_vidrst)
  555. funcs->enable_vidrst(mdev);
  556. }
  557. void mgag200_crtc_reset(struct drm_crtc *crtc)
  558. {
  559. struct mgag200_crtc_state *mgag200_crtc_state;
  560. if (crtc->state)
  561. crtc->funcs->atomic_destroy_state(crtc, crtc->state);
  562. mgag200_crtc_state = kzalloc(sizeof(*mgag200_crtc_state), GFP_KERNEL);
  563. if (mgag200_crtc_state)
  564. __drm_atomic_helper_crtc_reset(crtc, &mgag200_crtc_state->base);
  565. else
  566. __drm_atomic_helper_crtc_reset(crtc, NULL);
  567. }
  568. struct drm_crtc_state *mgag200_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
  569. {
  570. struct drm_crtc_state *crtc_state = crtc->state;
  571. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  572. struct mgag200_crtc_state *new_mgag200_crtc_state;
  573. if (!crtc_state)
  574. return NULL;
  575. new_mgag200_crtc_state = kzalloc(sizeof(*new_mgag200_crtc_state), GFP_KERNEL);
  576. if (!new_mgag200_crtc_state)
  577. return NULL;
  578. __drm_atomic_helper_crtc_duplicate_state(crtc, &new_mgag200_crtc_state->base);
  579. new_mgag200_crtc_state->format = mgag200_crtc_state->format;
  580. memcpy(&new_mgag200_crtc_state->pixpllc, &mgag200_crtc_state->pixpllc,
  581. sizeof(new_mgag200_crtc_state->pixpllc));
  582. return &new_mgag200_crtc_state->base;
  583. }
  584. void mgag200_crtc_atomic_destroy_state(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  585. {
  586. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  587. __drm_atomic_helper_crtc_destroy_state(&mgag200_crtc_state->base);
  588. kfree(mgag200_crtc_state);
  589. }
  590. /*
  591. * Connector
  592. */
  593. int mgag200_vga_connector_helper_get_modes(struct drm_connector *connector)
  594. {
  595. struct mga_device *mdev = to_mga_device(connector->dev);
  596. int ret;
  597. /*
  598. * Protect access to I/O registers from concurrent modesetting
  599. * by acquiring the I/O-register lock.
  600. */
  601. mutex_lock(&mdev->rmmio_lock);
  602. ret = drm_connector_helper_get_modes_from_ddc(connector);
  603. mutex_unlock(&mdev->rmmio_lock);
  604. return ret;
  605. }
  606. /*
  607. * Mode config
  608. */
  609. static void mgag200_mode_config_helper_atomic_commit_tail(struct drm_atomic_state *state)
  610. {
  611. struct mga_device *mdev = to_mga_device(state->dev);
  612. /*
  613. * Concurrent operations could possibly trigger a call to
  614. * drm_connector_helper_funcs.get_modes by trying to read the
  615. * display modes. Protect access to I/O registers by acquiring
  616. * the I/O-register lock.
  617. */
  618. mutex_lock(&mdev->rmmio_lock);
  619. drm_atomic_helper_commit_tail(state);
  620. mutex_unlock(&mdev->rmmio_lock);
  621. }
  622. static const struct drm_mode_config_helper_funcs mgag200_mode_config_helper_funcs = {
  623. .atomic_commit_tail = mgag200_mode_config_helper_atomic_commit_tail,
  624. };
  625. /* Calculates a mode's required memory bandwidth (in KiB/sec). */
  626. static uint32_t mgag200_calculate_mode_bandwidth(const struct drm_display_mode *mode,
  627. unsigned int bits_per_pixel)
  628. {
  629. uint32_t total_area, divisor;
  630. uint64_t active_area, pixels_per_second, bandwidth;
  631. uint64_t bytes_per_pixel = (bits_per_pixel + 7) / 8;
  632. divisor = 1024;
  633. if (!mode->htotal || !mode->vtotal || !mode->clock)
  634. return 0;
  635. active_area = mode->hdisplay * mode->vdisplay;
  636. total_area = mode->htotal * mode->vtotal;
  637. pixels_per_second = active_area * mode->clock * 1000;
  638. do_div(pixels_per_second, total_area);
  639. bandwidth = pixels_per_second * bytes_per_pixel * 100;
  640. do_div(bandwidth, divisor);
  641. return (uint32_t)bandwidth;
  642. }
  643. static enum drm_mode_status mgag200_mode_config_mode_valid(struct drm_device *dev,
  644. const struct drm_display_mode *mode)
  645. {
  646. static const unsigned int max_bpp = 4; // DRM_FORMAT_XRGB8888
  647. struct mga_device *mdev = to_mga_device(dev);
  648. unsigned long fbsize, fbpages, max_fbpages;
  649. const struct mgag200_device_info *info = mdev->info;
  650. max_fbpages = mdev->vram_available >> PAGE_SHIFT;
  651. fbsize = mode->hdisplay * mode->vdisplay * max_bpp;
  652. fbpages = DIV_ROUND_UP(fbsize, PAGE_SIZE);
  653. if (fbpages > max_fbpages)
  654. return MODE_MEM;
  655. /*
  656. * Test the mode's required memory bandwidth if the device
  657. * specifies a maximum. Not all devices do though.
  658. */
  659. if (info->max_mem_bandwidth) {
  660. uint32_t mode_bandwidth = mgag200_calculate_mode_bandwidth(mode, max_bpp * 8);
  661. if (mode_bandwidth > (info->max_mem_bandwidth * 1024))
  662. return MODE_BAD;
  663. }
  664. return MODE_OK;
  665. }
  666. static const struct drm_mode_config_funcs mgag200_mode_config_funcs = {
  667. .fb_create = drm_gem_fb_create_with_dirty,
  668. .mode_valid = mgag200_mode_config_mode_valid,
  669. .atomic_check = drm_atomic_helper_check,
  670. .atomic_commit = drm_atomic_helper_commit,
  671. };
  672. int mgag200_mode_config_init(struct mga_device *mdev, resource_size_t vram_available)
  673. {
  674. struct drm_device *dev = &mdev->base;
  675. int ret;
  676. mdev->vram_available = vram_available;
  677. ret = drmm_mode_config_init(dev);
  678. if (ret) {
  679. drm_err(dev, "drmm_mode_config_init() failed: %d\n", ret);
  680. return ret;
  681. }
  682. dev->mode_config.max_width = MGAG200_MAX_FB_WIDTH;
  683. dev->mode_config.max_height = MGAG200_MAX_FB_HEIGHT;
  684. dev->mode_config.preferred_depth = 24;
  685. dev->mode_config.fb_base = mdev->vram_res->start;
  686. dev->mode_config.funcs = &mgag200_mode_config_funcs;
  687. dev->mode_config.helper_private = &mgag200_mode_config_helper_funcs;
  688. return 0;
  689. }