mgag200_g200wb.c 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. #include <linux/delay.h>
  3. #include <linux/pci.h>
  4. #include <drm/drm_atomic.h>
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_drv.h>
  7. #include <drm/drm_gem_atomic_helper.h>
  8. #include <drm/drm_probe_helper.h>
  9. #include "mgag200_drv.h"
  10. void mgag200_g200wb_init_registers(struct mga_device *mdev)
  11. {
  12. static const u8 dacvalue[] = {
  13. MGAG200_DAC_DEFAULT(0x07, 0xc9, 0x1f, 0x00, 0x00, 0x00)
  14. };
  15. size_t i;
  16. for (i = 0; i < ARRAY_SIZE(dacvalue); i++) {
  17. if ((i <= 0x17) ||
  18. (i == 0x1b) ||
  19. (i == 0x1c) ||
  20. ((i >= 0x1f) && (i <= 0x29)) ||
  21. ((i >= 0x30) && (i <= 0x37)) ||
  22. ((i >= 0x44) && (i <= 0x4e)))
  23. continue;
  24. WREG_DAC(i, dacvalue[i]);
  25. }
  26. mgag200_init_registers(mdev);
  27. }
  28. /*
  29. * PIXPLLC
  30. */
  31. static int mgag200_g200wb_pixpllc_atomic_check(struct drm_crtc *crtc,
  32. struct drm_atomic_state *new_state)
  33. {
  34. static const unsigned int vcomax = 550000;
  35. static const unsigned int vcomin = 150000;
  36. static const unsigned int pllreffreq = 48000;
  37. struct drm_crtc_state *new_crtc_state = drm_atomic_get_new_crtc_state(new_state, crtc);
  38. struct mgag200_crtc_state *new_mgag200_crtc_state = to_mgag200_crtc_state(new_crtc_state);
  39. long clock = new_crtc_state->mode.clock;
  40. struct mgag200_pll_values *pixpllc = &new_mgag200_crtc_state->pixpllc;
  41. unsigned int delta, tmpdelta;
  42. unsigned int testp, testm, testn;
  43. unsigned int p, m, n, s;
  44. unsigned int computed;
  45. m = n = p = s = 0;
  46. delta = 0xffffffff;
  47. for (testp = 1; testp < 9; testp++) {
  48. if (clock * testp > vcomax)
  49. continue;
  50. if (clock * testp < vcomin)
  51. continue;
  52. for (testm = 1; testm < 17; testm++) {
  53. for (testn = 1; testn < 151; testn++) {
  54. computed = (pllreffreq * testn) / (testm * testp);
  55. if (computed > clock)
  56. tmpdelta = computed - clock;
  57. else
  58. tmpdelta = clock - computed;
  59. if (tmpdelta < delta) {
  60. delta = tmpdelta;
  61. n = testn;
  62. m = testm;
  63. p = testp;
  64. s = 0;
  65. }
  66. }
  67. }
  68. }
  69. pixpllc->m = m;
  70. pixpllc->n = n;
  71. pixpllc->p = p;
  72. pixpllc->s = s;
  73. return 0;
  74. }
  75. void mgag200_g200wb_pixpllc_atomic_update(struct drm_crtc *crtc,
  76. struct drm_atomic_state *old_state)
  77. {
  78. struct drm_device *dev = crtc->dev;
  79. struct mga_device *mdev = to_mga_device(dev);
  80. struct drm_crtc_state *crtc_state = crtc->state;
  81. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  82. struct mgag200_pll_values *pixpllc = &mgag200_crtc_state->pixpllc;
  83. bool pll_locked = false;
  84. unsigned int pixpllcm, pixpllcn, pixpllcp, pixpllcs;
  85. u8 xpixpllcm, xpixpllcn, xpixpllcp, tmp;
  86. int i, j, tmpcount, vcount;
  87. pixpllcm = pixpllc->m - 1;
  88. pixpllcn = pixpllc->n - 1;
  89. pixpllcp = pixpllc->p - 1;
  90. pixpllcs = pixpllc->s;
  91. xpixpllcm = ((pixpllcn & BIT(8)) >> 1) | pixpllcm;
  92. xpixpllcn = pixpllcn;
  93. xpixpllcp = ((pixpllcn & GENMASK(10, 9)) >> 3) | (pixpllcs << 3) | pixpllcp;
  94. WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
  95. for (i = 0; i <= 32 && pll_locked == false; i++) {
  96. if (i > 0) {
  97. WREG8(MGAREG_CRTC_INDEX, 0x1e);
  98. tmp = RREG8(MGAREG_CRTC_DATA);
  99. if (tmp < 0xff)
  100. WREG8(MGAREG_CRTC_DATA, tmp+1);
  101. }
  102. /* set pixclkdis to 1 */
  103. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  104. tmp = RREG8(DAC_DATA);
  105. tmp |= MGA1064_PIX_CLK_CTL_CLK_DIS;
  106. WREG8(DAC_DATA, tmp);
  107. WREG8(DAC_INDEX, MGA1064_REMHEADCTL);
  108. tmp = RREG8(DAC_DATA);
  109. tmp |= MGA1064_REMHEADCTL_CLKDIS;
  110. WREG8(DAC_DATA, tmp);
  111. /* select PLL Set C */
  112. tmp = RREG8(MGAREG_MEM_MISC_READ);
  113. tmp |= 0x3 << 2;
  114. WREG8(MGAREG_MEM_MISC_WRITE, tmp);
  115. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  116. tmp = RREG8(DAC_DATA);
  117. tmp |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN | 0x80;
  118. WREG8(DAC_DATA, tmp);
  119. udelay(500);
  120. /* reset the PLL */
  121. WREG8(DAC_INDEX, MGA1064_VREF_CTL);
  122. tmp = RREG8(DAC_DATA);
  123. tmp &= ~0x04;
  124. WREG8(DAC_DATA, tmp);
  125. udelay(50);
  126. /* program pixel pll register */
  127. WREG_DAC(MGA1064_WB_PIX_PLLC_N, xpixpllcn);
  128. WREG_DAC(MGA1064_WB_PIX_PLLC_M, xpixpllcm);
  129. WREG_DAC(MGA1064_WB_PIX_PLLC_P, xpixpllcp);
  130. udelay(50);
  131. /* turn pll on */
  132. WREG8(DAC_INDEX, MGA1064_VREF_CTL);
  133. tmp = RREG8(DAC_DATA);
  134. tmp |= 0x04;
  135. WREG_DAC(MGA1064_VREF_CTL, tmp);
  136. udelay(500);
  137. /* select the pixel pll */
  138. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  139. tmp = RREG8(DAC_DATA);
  140. tmp &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
  141. tmp |= MGA1064_PIX_CLK_CTL_SEL_PLL;
  142. WREG8(DAC_DATA, tmp);
  143. WREG8(DAC_INDEX, MGA1064_REMHEADCTL);
  144. tmp = RREG8(DAC_DATA);
  145. tmp &= ~MGA1064_REMHEADCTL_CLKSL_MSK;
  146. tmp |= MGA1064_REMHEADCTL_CLKSL_PLL;
  147. WREG8(DAC_DATA, tmp);
  148. /* reset dotclock rate bit */
  149. WREG8(MGAREG_SEQ_INDEX, 1);
  150. tmp = RREG8(MGAREG_SEQ_DATA);
  151. tmp &= ~0x8;
  152. WREG8(MGAREG_SEQ_DATA, tmp);
  153. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  154. tmp = RREG8(DAC_DATA);
  155. tmp &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
  156. WREG8(DAC_DATA, tmp);
  157. vcount = RREG8(MGAREG_VCOUNT);
  158. for (j = 0; j < 30 && pll_locked == false; j++) {
  159. tmpcount = RREG8(MGAREG_VCOUNT);
  160. if (tmpcount < vcount)
  161. vcount = 0;
  162. if ((tmpcount - vcount) > 2)
  163. pll_locked = true;
  164. else
  165. udelay(5);
  166. }
  167. }
  168. WREG8(DAC_INDEX, MGA1064_REMHEADCTL);
  169. tmp = RREG8(DAC_DATA);
  170. tmp &= ~MGA1064_REMHEADCTL_CLKDIS;
  171. WREG_DAC(MGA1064_REMHEADCTL, tmp);
  172. }
  173. /*
  174. * Mode-setting pipeline
  175. */
  176. static const struct drm_plane_helper_funcs mgag200_g200wb_primary_plane_helper_funcs = {
  177. MGAG200_PRIMARY_PLANE_HELPER_FUNCS,
  178. };
  179. static const struct drm_plane_funcs mgag200_g200wb_primary_plane_funcs = {
  180. MGAG200_PRIMARY_PLANE_FUNCS,
  181. };
  182. static const struct drm_crtc_helper_funcs mgag200_g200wb_crtc_helper_funcs = {
  183. MGAG200_CRTC_HELPER_FUNCS,
  184. };
  185. static const struct drm_crtc_funcs mgag200_g200wb_crtc_funcs = {
  186. MGAG200_CRTC_FUNCS,
  187. };
  188. static const struct drm_encoder_funcs mgag200_g200wb_dac_encoder_funcs = {
  189. MGAG200_DAC_ENCODER_FUNCS,
  190. };
  191. static const struct drm_connector_helper_funcs mgag200_g200wb_vga_connector_helper_funcs = {
  192. MGAG200_VGA_CONNECTOR_HELPER_FUNCS,
  193. };
  194. static const struct drm_connector_funcs mgag200_g200wb_vga_connector_funcs = {
  195. MGAG200_VGA_CONNECTOR_FUNCS,
  196. };
  197. static int mgag200_g200wb_pipeline_init(struct mga_device *mdev)
  198. {
  199. struct drm_device *dev = &mdev->base;
  200. struct drm_plane *primary_plane = &mdev->primary_plane;
  201. struct drm_crtc *crtc = &mdev->crtc;
  202. struct drm_encoder *encoder = &mdev->encoder;
  203. struct mga_i2c_chan *i2c = &mdev->i2c;
  204. struct drm_connector *connector = &mdev->connector;
  205. int ret;
  206. ret = drm_universal_plane_init(dev, primary_plane, 0,
  207. &mgag200_g200wb_primary_plane_funcs,
  208. mgag200_primary_plane_formats,
  209. mgag200_primary_plane_formats_size,
  210. mgag200_primary_plane_fmtmods,
  211. DRM_PLANE_TYPE_PRIMARY, NULL);
  212. if (ret) {
  213. drm_err(dev, "drm_universal_plane_init() failed: %d\n", ret);
  214. return ret;
  215. }
  216. drm_plane_helper_add(primary_plane, &mgag200_g200wb_primary_plane_helper_funcs);
  217. drm_plane_enable_fb_damage_clips(primary_plane);
  218. ret = drm_crtc_init_with_planes(dev, crtc, primary_plane, NULL,
  219. &mgag200_g200wb_crtc_funcs, NULL);
  220. if (ret) {
  221. drm_err(dev, "drm_crtc_init_with_planes() failed: %d\n", ret);
  222. return ret;
  223. }
  224. drm_crtc_helper_add(crtc, &mgag200_g200wb_crtc_helper_funcs);
  225. /* FIXME: legacy gamma tables, but atomic gamma doesn't work without */
  226. drm_mode_crtc_set_gamma_size(crtc, MGAG200_LUT_SIZE);
  227. drm_crtc_enable_color_mgmt(crtc, 0, false, MGAG200_LUT_SIZE);
  228. encoder->possible_crtcs = drm_crtc_mask(crtc);
  229. ret = drm_encoder_init(dev, encoder, &mgag200_g200wb_dac_encoder_funcs,
  230. DRM_MODE_ENCODER_DAC, NULL);
  231. if (ret) {
  232. drm_err(dev, "drm_encoder_init() failed: %d\n", ret);
  233. return ret;
  234. }
  235. ret = mgag200_i2c_init(mdev, i2c);
  236. if (ret) {
  237. drm_err(dev, "failed to add DDC bus: %d\n", ret);
  238. return ret;
  239. }
  240. ret = drm_connector_init_with_ddc(dev, connector,
  241. &mgag200_g200wb_vga_connector_funcs,
  242. DRM_MODE_CONNECTOR_VGA,
  243. &i2c->adapter);
  244. if (ret) {
  245. drm_err(dev, "drm_connector_init_with_ddc() failed: %d\n", ret);
  246. return ret;
  247. }
  248. drm_connector_helper_add(connector, &mgag200_g200wb_vga_connector_helper_funcs);
  249. ret = drm_connector_attach_encoder(connector, encoder);
  250. if (ret) {
  251. drm_err(dev, "drm_connector_attach_encoder() failed: %d\n", ret);
  252. return ret;
  253. }
  254. return 0;
  255. }
  256. /*
  257. * DRM device
  258. */
  259. static const struct mgag200_device_info mgag200_g200wb_device_info =
  260. MGAG200_DEVICE_INFO_INIT(1280, 1024, 31877, true, 0, 1, false);
  261. static const struct mgag200_device_funcs mgag200_g200wb_device_funcs = {
  262. .disable_vidrst = mgag200_bmc_disable_vidrst,
  263. .enable_vidrst = mgag200_bmc_enable_vidrst,
  264. .pixpllc_atomic_check = mgag200_g200wb_pixpllc_atomic_check,
  265. .pixpllc_atomic_update = mgag200_g200wb_pixpllc_atomic_update,
  266. };
  267. struct mga_device *mgag200_g200wb_device_create(struct pci_dev *pdev, const struct drm_driver *drv)
  268. {
  269. struct mga_device *mdev;
  270. struct drm_device *dev;
  271. resource_size_t vram_available;
  272. int ret;
  273. mdev = devm_drm_dev_alloc(&pdev->dev, drv, struct mga_device, base);
  274. if (IS_ERR(mdev))
  275. return mdev;
  276. dev = &mdev->base;
  277. pci_set_drvdata(pdev, dev);
  278. ret = mgag200_init_pci_options(pdev, 0x41049120, 0x0000b000);
  279. if (ret)
  280. return ERR_PTR(ret);
  281. ret = mgag200_device_preinit(mdev);
  282. if (ret)
  283. return ERR_PTR(ret);
  284. ret = mgag200_device_init(mdev, &mgag200_g200wb_device_info,
  285. &mgag200_g200wb_device_funcs);
  286. if (ret)
  287. return ERR_PTR(ret);
  288. mgag200_g200wb_init_registers(mdev);
  289. vram_available = mgag200_device_probe_vram(mdev);
  290. ret = mgag200_mode_config_init(mdev, vram_available);
  291. if (ret)
  292. return ERR_PTR(ret);
  293. ret = mgag200_g200wb_pipeline_init(mdev);
  294. if (ret)
  295. return ERR_PTR(ret);
  296. drm_mode_config_reset(dev);
  297. return mdev;
  298. }