mgag200_g200eh.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. #include <linux/delay.h>
  3. #include <linux/pci.h>
  4. #include <drm/drm_atomic.h>
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_drv.h>
  7. #include <drm/drm_gem_atomic_helper.h>
  8. #include <drm/drm_probe_helper.h>
  9. #include "mgag200_drv.h"
  10. void mgag200_g200eh_init_registers(struct mga_device *mdev)
  11. {
  12. static const u8 dacvalue[] = {
  13. MGAG200_DAC_DEFAULT(0x00, 0xc9,
  14. MGA1064_MISC_CTL_VGA8 | MGA1064_MISC_CTL_DAC_RAM_CS,
  15. 0x00, 0x00, 0x00)
  16. };
  17. size_t i;
  18. for (i = 0; i < ARRAY_SIZE(dacvalue); i++) {
  19. if ((i <= 0x17) ||
  20. (i == 0x1b) ||
  21. (i == 0x1c) ||
  22. ((i >= 0x1f) && (i <= 0x29)) ||
  23. ((i >= 0x30) && (i <= 0x37)) ||
  24. ((i >= 0x44) && (i <= 0x4e)))
  25. continue;
  26. WREG_DAC(i, dacvalue[i]);
  27. }
  28. mgag200_init_registers(mdev);
  29. }
  30. /*
  31. * PIXPLLC
  32. */
  33. static int mgag200_g200eh_pixpllc_atomic_check(struct drm_crtc *crtc,
  34. struct drm_atomic_state *new_state)
  35. {
  36. static const unsigned int vcomax = 800000;
  37. static const unsigned int vcomin = 400000;
  38. static const unsigned int pllreffreq = 33333;
  39. struct drm_crtc_state *new_crtc_state = drm_atomic_get_new_crtc_state(new_state, crtc);
  40. struct mgag200_crtc_state *new_mgag200_crtc_state = to_mgag200_crtc_state(new_crtc_state);
  41. long clock = new_crtc_state->mode.clock;
  42. struct mgag200_pll_values *pixpllc = &new_mgag200_crtc_state->pixpllc;
  43. unsigned int delta, tmpdelta;
  44. unsigned int testp, testm, testn;
  45. unsigned int p, m, n, s;
  46. unsigned int computed;
  47. m = n = p = s = 0;
  48. delta = 0xffffffff;
  49. for (testp = 16; testp > 0; testp >>= 1) {
  50. if (clock * testp > vcomax)
  51. continue;
  52. if (clock * testp < vcomin)
  53. continue;
  54. for (testm = 1; testm < 33; testm++) {
  55. for (testn = 17; testn < 257; testn++) {
  56. computed = (pllreffreq * testn) / (testm * testp);
  57. if (computed > clock)
  58. tmpdelta = computed - clock;
  59. else
  60. tmpdelta = clock - computed;
  61. if (tmpdelta < delta) {
  62. delta = tmpdelta;
  63. n = testn;
  64. m = testm;
  65. p = testp;
  66. }
  67. }
  68. }
  69. }
  70. pixpllc->m = m;
  71. pixpllc->n = n;
  72. pixpllc->p = p;
  73. pixpllc->s = s;
  74. return 0;
  75. }
  76. void mgag200_g200eh_pixpllc_atomic_update(struct drm_crtc *crtc,
  77. struct drm_atomic_state *old_state)
  78. {
  79. struct drm_device *dev = crtc->dev;
  80. struct mga_device *mdev = to_mga_device(dev);
  81. struct drm_crtc_state *crtc_state = crtc->state;
  82. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  83. struct mgag200_pll_values *pixpllc = &mgag200_crtc_state->pixpllc;
  84. unsigned int pixpllcm, pixpllcn, pixpllcp, pixpllcs;
  85. u8 xpixpllcm, xpixpllcn, xpixpllcp, tmp;
  86. int i, j, tmpcount, vcount;
  87. bool pll_locked = false;
  88. pixpllcm = pixpllc->m - 1;
  89. pixpllcn = pixpllc->n - 1;
  90. pixpllcp = pixpllc->p - 1;
  91. pixpllcs = pixpllc->s;
  92. xpixpllcm = ((pixpllcn & BIT(8)) >> 1) | pixpllcm;
  93. xpixpllcn = pixpllcn;
  94. xpixpllcp = (pixpllcs << 3) | pixpllcp;
  95. WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
  96. for (i = 0; i <= 32 && pll_locked == false; i++) {
  97. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  98. tmp = RREG8(DAC_DATA);
  99. tmp |= MGA1064_PIX_CLK_CTL_CLK_DIS;
  100. WREG8(DAC_DATA, tmp);
  101. tmp = RREG8(MGAREG_MEM_MISC_READ);
  102. tmp |= 0x3 << 2;
  103. WREG8(MGAREG_MEM_MISC_WRITE, tmp);
  104. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  105. tmp = RREG8(DAC_DATA);
  106. tmp |= MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
  107. WREG8(DAC_DATA, tmp);
  108. udelay(500);
  109. WREG_DAC(MGA1064_EH_PIX_PLLC_M, xpixpllcm);
  110. WREG_DAC(MGA1064_EH_PIX_PLLC_N, xpixpllcn);
  111. WREG_DAC(MGA1064_EH_PIX_PLLC_P, xpixpllcp);
  112. udelay(500);
  113. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  114. tmp = RREG8(DAC_DATA);
  115. tmp &= ~MGA1064_PIX_CLK_CTL_SEL_MSK;
  116. tmp |= MGA1064_PIX_CLK_CTL_SEL_PLL;
  117. WREG8(DAC_DATA, tmp);
  118. WREG8(DAC_INDEX, MGA1064_PIX_CLK_CTL);
  119. tmp = RREG8(DAC_DATA);
  120. tmp &= ~MGA1064_PIX_CLK_CTL_CLK_DIS;
  121. tmp &= ~MGA1064_PIX_CLK_CTL_CLK_POW_DOWN;
  122. WREG8(DAC_DATA, tmp);
  123. vcount = RREG8(MGAREG_VCOUNT);
  124. for (j = 0; j < 30 && pll_locked == false; j++) {
  125. tmpcount = RREG8(MGAREG_VCOUNT);
  126. if (tmpcount < vcount)
  127. vcount = 0;
  128. if ((tmpcount - vcount) > 2)
  129. pll_locked = true;
  130. else
  131. udelay(5);
  132. }
  133. }
  134. }
  135. /*
  136. * Mode-setting pipeline
  137. */
  138. static const struct drm_plane_helper_funcs mgag200_g200eh_primary_plane_helper_funcs = {
  139. MGAG200_PRIMARY_PLANE_HELPER_FUNCS,
  140. };
  141. static const struct drm_plane_funcs mgag200_g200eh_primary_plane_funcs = {
  142. MGAG200_PRIMARY_PLANE_FUNCS,
  143. };
  144. static const struct drm_crtc_helper_funcs mgag200_g200eh_crtc_helper_funcs = {
  145. MGAG200_CRTC_HELPER_FUNCS,
  146. };
  147. static const struct drm_crtc_funcs mgag200_g200eh_crtc_funcs = {
  148. MGAG200_CRTC_FUNCS,
  149. };
  150. static const struct drm_encoder_funcs mgag200_g200eh_dac_encoder_funcs = {
  151. MGAG200_DAC_ENCODER_FUNCS,
  152. };
  153. static const struct drm_connector_helper_funcs mgag200_g200eh_vga_connector_helper_funcs = {
  154. MGAG200_VGA_CONNECTOR_HELPER_FUNCS,
  155. };
  156. static const struct drm_connector_funcs mgag200_g200eh_vga_connector_funcs = {
  157. MGAG200_VGA_CONNECTOR_FUNCS,
  158. };
  159. static int mgag200_g200eh_pipeline_init(struct mga_device *mdev)
  160. {
  161. struct drm_device *dev = &mdev->base;
  162. struct drm_plane *primary_plane = &mdev->primary_plane;
  163. struct drm_crtc *crtc = &mdev->crtc;
  164. struct drm_encoder *encoder = &mdev->encoder;
  165. struct mga_i2c_chan *i2c = &mdev->i2c;
  166. struct drm_connector *connector = &mdev->connector;
  167. int ret;
  168. ret = drm_universal_plane_init(dev, primary_plane, 0,
  169. &mgag200_g200eh_primary_plane_funcs,
  170. mgag200_primary_plane_formats,
  171. mgag200_primary_plane_formats_size,
  172. mgag200_primary_plane_fmtmods,
  173. DRM_PLANE_TYPE_PRIMARY, NULL);
  174. if (ret) {
  175. drm_err(dev, "drm_universal_plane_init() failed: %d\n", ret);
  176. return ret;
  177. }
  178. drm_plane_helper_add(primary_plane, &mgag200_g200eh_primary_plane_helper_funcs);
  179. drm_plane_enable_fb_damage_clips(primary_plane);
  180. ret = drm_crtc_init_with_planes(dev, crtc, primary_plane, NULL,
  181. &mgag200_g200eh_crtc_funcs, NULL);
  182. if (ret) {
  183. drm_err(dev, "drm_crtc_init_with_planes() failed: %d\n", ret);
  184. return ret;
  185. }
  186. drm_crtc_helper_add(crtc, &mgag200_g200eh_crtc_helper_funcs);
  187. /* FIXME: legacy gamma tables, but atomic gamma doesn't work without */
  188. drm_mode_crtc_set_gamma_size(crtc, MGAG200_LUT_SIZE);
  189. drm_crtc_enable_color_mgmt(crtc, 0, false, MGAG200_LUT_SIZE);
  190. encoder->possible_crtcs = drm_crtc_mask(crtc);
  191. ret = drm_encoder_init(dev, encoder, &mgag200_g200eh_dac_encoder_funcs,
  192. DRM_MODE_ENCODER_DAC, NULL);
  193. if (ret) {
  194. drm_err(dev, "drm_encoder_init() failed: %d\n", ret);
  195. return ret;
  196. }
  197. ret = mgag200_i2c_init(mdev, i2c);
  198. if (ret) {
  199. drm_err(dev, "failed to add DDC bus: %d\n", ret);
  200. return ret;
  201. }
  202. ret = drm_connector_init_with_ddc(dev, connector,
  203. &mgag200_g200eh_vga_connector_funcs,
  204. DRM_MODE_CONNECTOR_VGA,
  205. &i2c->adapter);
  206. if (ret) {
  207. drm_err(dev, "drm_connector_init_with_ddc() failed: %d\n", ret);
  208. return ret;
  209. }
  210. drm_connector_helper_add(connector, &mgag200_g200eh_vga_connector_helper_funcs);
  211. ret = drm_connector_attach_encoder(connector, encoder);
  212. if (ret) {
  213. drm_err(dev, "drm_connector_attach_encoder() failed: %d\n", ret);
  214. return ret;
  215. }
  216. return 0;
  217. }
  218. /*
  219. * DRM device
  220. */
  221. static const struct mgag200_device_info mgag200_g200eh_device_info =
  222. MGAG200_DEVICE_INFO_INIT(2048, 2048, 37500, false, 1, 0, false);
  223. static const struct mgag200_device_funcs mgag200_g200eh_device_funcs = {
  224. .pixpllc_atomic_check = mgag200_g200eh_pixpllc_atomic_check,
  225. .pixpllc_atomic_update = mgag200_g200eh_pixpllc_atomic_update,
  226. };
  227. struct mga_device *mgag200_g200eh_device_create(struct pci_dev *pdev, const struct drm_driver *drv)
  228. {
  229. struct mga_device *mdev;
  230. struct drm_device *dev;
  231. resource_size_t vram_available;
  232. int ret;
  233. mdev = devm_drm_dev_alloc(&pdev->dev, drv, struct mga_device, base);
  234. if (IS_ERR(mdev))
  235. return mdev;
  236. dev = &mdev->base;
  237. pci_set_drvdata(pdev, dev);
  238. ret = mgag200_init_pci_options(pdev, 0x00000120, 0x0000b000);
  239. if (ret)
  240. return ERR_PTR(ret);
  241. ret = mgag200_device_preinit(mdev);
  242. if (ret)
  243. return ERR_PTR(ret);
  244. ret = mgag200_device_init(mdev, &mgag200_g200eh_device_info,
  245. &mgag200_g200eh_device_funcs);
  246. if (ret)
  247. return ERR_PTR(ret);
  248. mgag200_g200eh_init_registers(mdev);
  249. vram_available = mgag200_device_probe_vram(mdev);
  250. ret = mgag200_mode_config_init(mdev, vram_available);
  251. if (ret)
  252. return ERR_PTR(ret);
  253. ret = mgag200_g200eh_pipeline_init(mdev);
  254. if (ret)
  255. return ERR_PTR(ret);
  256. drm_mode_config_reset(dev);
  257. return mdev;
  258. }