mgag200_g200.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. #include <linux/pci.h>
  3. #include <linux/vmalloc.h>
  4. #include <drm/drm_atomic.h>
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_drv.h>
  7. #include <drm/drm_gem_atomic_helper.h>
  8. #include <drm/drm_probe_helper.h>
  9. #include "mgag200_drv.h"
  10. static int mgag200_g200_init_pci_options(struct pci_dev *pdev)
  11. {
  12. struct device *dev = &pdev->dev;
  13. bool has_sgram;
  14. u32 option;
  15. int err;
  16. err = pci_read_config_dword(pdev, PCI_MGA_OPTION, &option);
  17. if (err != PCIBIOS_SUCCESSFUL) {
  18. dev_err(dev, "pci_read_config_dword(PCI_MGA_OPTION) failed: %d\n", err);
  19. return pcibios_err_to_errno(err);
  20. }
  21. has_sgram = !!(option & PCI_MGA_OPTION_HARDPWMSK);
  22. if (has_sgram)
  23. option = 0x4049cd21;
  24. else
  25. option = 0x40499121;
  26. return mgag200_init_pci_options(pdev, option, 0x00008000);
  27. }
  28. static void mgag200_g200_init_registers(struct mgag200_g200_device *g200)
  29. {
  30. static const u8 dacvalue[] = {
  31. MGAG200_DAC_DEFAULT(0x00, 0xc9, 0x1f,
  32. 0x04, 0x2d, 0x19)
  33. };
  34. struct mga_device *mdev = &g200->base;
  35. size_t i;
  36. for (i = 0; i < ARRAY_SIZE(dacvalue); ++i) {
  37. if ((i <= 0x17) ||
  38. (i == 0x1b) ||
  39. (i == 0x1c) ||
  40. ((i >= 0x1f) && (i <= 0x29)) ||
  41. ((i >= 0x30) && (i <= 0x37)))
  42. continue;
  43. WREG_DAC(i, dacvalue[i]);
  44. }
  45. mgag200_init_registers(mdev);
  46. }
  47. /*
  48. * PIXPLLC
  49. */
  50. static int mgag200_g200_pixpllc_atomic_check(struct drm_crtc *crtc, struct drm_atomic_state *new_state)
  51. {
  52. static const int post_div_max = 7;
  53. static const int in_div_min = 1;
  54. static const int in_div_max = 6;
  55. static const int feed_div_min = 7;
  56. static const int feed_div_max = 127;
  57. struct drm_device *dev = crtc->dev;
  58. struct mgag200_g200_device *g200 = to_mgag200_g200_device(dev);
  59. struct drm_crtc_state *new_crtc_state = drm_atomic_get_new_crtc_state(new_state, crtc);
  60. struct mgag200_crtc_state *new_mgag200_crtc_state = to_mgag200_crtc_state(new_crtc_state);
  61. long clock = new_crtc_state->mode.clock;
  62. struct mgag200_pll_values *pixpllc = &new_mgag200_crtc_state->pixpllc;
  63. u8 testp, testm, testn;
  64. u8 n = 0, m = 0, p, s;
  65. long f_vco;
  66. long computed;
  67. long delta, tmp_delta;
  68. long ref_clk = g200->ref_clk;
  69. long p_clk_min = g200->pclk_min;
  70. long p_clk_max = g200->pclk_max;
  71. if (clock > p_clk_max) {
  72. drm_err(dev, "Pixel Clock %ld too high\n", clock);
  73. return -EINVAL;
  74. }
  75. if (clock < p_clk_min >> 3)
  76. clock = p_clk_min >> 3;
  77. f_vco = clock;
  78. for (testp = 0;
  79. testp <= post_div_max && f_vco < p_clk_min;
  80. testp = (testp << 1) + 1, f_vco <<= 1)
  81. ;
  82. p = testp + 1;
  83. delta = clock;
  84. for (testm = in_div_min; testm <= in_div_max; testm++) {
  85. for (testn = feed_div_min; testn <= feed_div_max; testn++) {
  86. computed = ref_clk * (testn + 1) / (testm + 1);
  87. if (computed < f_vco)
  88. tmp_delta = f_vco - computed;
  89. else
  90. tmp_delta = computed - f_vco;
  91. if (tmp_delta < delta) {
  92. delta = tmp_delta;
  93. m = testm + 1;
  94. n = testn + 1;
  95. }
  96. }
  97. }
  98. f_vco = ref_clk * n / m;
  99. if (f_vco < 100000)
  100. s = 0;
  101. else if (f_vco < 140000)
  102. s = 1;
  103. else if (f_vco < 180000)
  104. s = 2;
  105. else
  106. s = 3;
  107. drm_dbg_kms(dev, "clock: %ld vco: %ld m: %d n: %d p: %d s: %d\n",
  108. clock, f_vco, m, n, p, s);
  109. pixpllc->m = m;
  110. pixpllc->n = n;
  111. pixpllc->p = p;
  112. pixpllc->s = s;
  113. return 0;
  114. }
  115. static void mgag200_g200_pixpllc_atomic_update(struct drm_crtc *crtc,
  116. struct drm_atomic_state *old_state)
  117. {
  118. struct drm_device *dev = crtc->dev;
  119. struct mga_device *mdev = to_mga_device(dev);
  120. struct drm_crtc_state *crtc_state = crtc->state;
  121. struct mgag200_crtc_state *mgag200_crtc_state = to_mgag200_crtc_state(crtc_state);
  122. struct mgag200_pll_values *pixpllc = &mgag200_crtc_state->pixpllc;
  123. unsigned int pixpllcm, pixpllcn, pixpllcp, pixpllcs;
  124. u8 xpixpllcm, xpixpllcn, xpixpllcp;
  125. pixpllcm = pixpllc->m - 1;
  126. pixpllcn = pixpllc->n - 1;
  127. pixpllcp = pixpllc->p - 1;
  128. pixpllcs = pixpllc->s;
  129. xpixpllcm = pixpllcm;
  130. xpixpllcn = pixpllcn;
  131. xpixpllcp = (pixpllcs << 3) | pixpllcp;
  132. WREG_MISC_MASKED(MGAREG_MISC_CLKSEL_MGA, MGAREG_MISC_CLKSEL_MASK);
  133. WREG_DAC(MGA1064_PIX_PLLC_M, xpixpllcm);
  134. WREG_DAC(MGA1064_PIX_PLLC_N, xpixpllcn);
  135. WREG_DAC(MGA1064_PIX_PLLC_P, xpixpllcp);
  136. }
  137. /*
  138. * Mode-setting pipeline
  139. */
  140. static const struct drm_plane_helper_funcs mgag200_g200_primary_plane_helper_funcs = {
  141. MGAG200_PRIMARY_PLANE_HELPER_FUNCS,
  142. };
  143. static const struct drm_plane_funcs mgag200_g200_primary_plane_funcs = {
  144. MGAG200_PRIMARY_PLANE_FUNCS,
  145. };
  146. static const struct drm_crtc_helper_funcs mgag200_g200_crtc_helper_funcs = {
  147. MGAG200_CRTC_HELPER_FUNCS,
  148. };
  149. static const struct drm_crtc_funcs mgag200_g200_crtc_funcs = {
  150. MGAG200_CRTC_FUNCS,
  151. };
  152. static const struct drm_encoder_funcs mgag200_g200_dac_encoder_funcs = {
  153. MGAG200_DAC_ENCODER_FUNCS,
  154. };
  155. static const struct drm_connector_helper_funcs mgag200_g200_vga_connector_helper_funcs = {
  156. MGAG200_VGA_CONNECTOR_HELPER_FUNCS,
  157. };
  158. static const struct drm_connector_funcs mgag200_g200_vga_connector_funcs = {
  159. MGAG200_VGA_CONNECTOR_FUNCS,
  160. };
  161. static int mgag200_g200_pipeline_init(struct mga_device *mdev)
  162. {
  163. struct drm_device *dev = &mdev->base;
  164. struct drm_plane *primary_plane = &mdev->primary_plane;
  165. struct drm_crtc *crtc = &mdev->crtc;
  166. struct drm_encoder *encoder = &mdev->encoder;
  167. struct mga_i2c_chan *i2c = &mdev->i2c;
  168. struct drm_connector *connector = &mdev->connector;
  169. int ret;
  170. ret = drm_universal_plane_init(dev, primary_plane, 0,
  171. &mgag200_g200_primary_plane_funcs,
  172. mgag200_primary_plane_formats,
  173. mgag200_primary_plane_formats_size,
  174. mgag200_primary_plane_fmtmods,
  175. DRM_PLANE_TYPE_PRIMARY, NULL);
  176. if (ret) {
  177. drm_err(dev, "drm_universal_plane_init() failed: %d\n", ret);
  178. return ret;
  179. }
  180. drm_plane_helper_add(primary_plane, &mgag200_g200_primary_plane_helper_funcs);
  181. drm_plane_enable_fb_damage_clips(primary_plane);
  182. ret = drm_crtc_init_with_planes(dev, crtc, primary_plane, NULL,
  183. &mgag200_g200_crtc_funcs, NULL);
  184. if (ret) {
  185. drm_err(dev, "drm_crtc_init_with_planes() failed: %d\n", ret);
  186. return ret;
  187. }
  188. drm_crtc_helper_add(crtc, &mgag200_g200_crtc_helper_funcs);
  189. /* FIXME: legacy gamma tables, but atomic gamma doesn't work without */
  190. drm_mode_crtc_set_gamma_size(crtc, MGAG200_LUT_SIZE);
  191. drm_crtc_enable_color_mgmt(crtc, 0, false, MGAG200_LUT_SIZE);
  192. encoder->possible_crtcs = drm_crtc_mask(crtc);
  193. ret = drm_encoder_init(dev, encoder, &mgag200_g200_dac_encoder_funcs,
  194. DRM_MODE_ENCODER_DAC, NULL);
  195. if (ret) {
  196. drm_err(dev, "drm_encoder_init() failed: %d\n", ret);
  197. return ret;
  198. }
  199. ret = mgag200_i2c_init(mdev, i2c);
  200. if (ret) {
  201. drm_err(dev, "failed to add DDC bus: %d\n", ret);
  202. return ret;
  203. }
  204. ret = drm_connector_init_with_ddc(dev, connector,
  205. &mgag200_g200_vga_connector_funcs,
  206. DRM_MODE_CONNECTOR_VGA,
  207. &i2c->adapter);
  208. if (ret) {
  209. drm_err(dev, "drm_connector_init_with_ddc() failed: %d\n", ret);
  210. return ret;
  211. }
  212. drm_connector_helper_add(connector, &mgag200_g200_vga_connector_helper_funcs);
  213. ret = drm_connector_attach_encoder(connector, encoder);
  214. if (ret) {
  215. drm_err(dev, "drm_connector_attach_encoder() failed: %d\n", ret);
  216. return ret;
  217. }
  218. return 0;
  219. }
  220. /*
  221. * DRM Device
  222. */
  223. static const struct mgag200_device_info mgag200_g200_device_info =
  224. MGAG200_DEVICE_INFO_INIT(2048, 2048, 0, false, 1, 3, false);
  225. static void mgag200_g200_interpret_bios(struct mgag200_g200_device *g200,
  226. const unsigned char *bios, size_t size)
  227. {
  228. static const char matrox[] = {'M', 'A', 'T', 'R', 'O', 'X'};
  229. static const unsigned int expected_length[6] = {
  230. 0, 64, 64, 64, 128, 128
  231. };
  232. struct mga_device *mdev = &g200->base;
  233. struct drm_device *dev = &mdev->base;
  234. const unsigned char *pins;
  235. unsigned int pins_len, version;
  236. int offset;
  237. int tmp;
  238. /* Test for MATROX string. */
  239. if (size < 45 + sizeof(matrox))
  240. return;
  241. if (memcmp(&bios[45], matrox, sizeof(matrox)) != 0)
  242. return;
  243. /* Get the PInS offset. */
  244. if (size < MGA_BIOS_OFFSET + 2)
  245. return;
  246. offset = (bios[MGA_BIOS_OFFSET + 1] << 8) | bios[MGA_BIOS_OFFSET];
  247. /* Get PInS data structure. */
  248. if (size < offset + 6)
  249. return;
  250. pins = bios + offset;
  251. if (pins[0] == 0x2e && pins[1] == 0x41) {
  252. version = pins[5];
  253. pins_len = pins[2];
  254. } else {
  255. version = 1;
  256. pins_len = pins[0] + (pins[1] << 8);
  257. }
  258. if (version < 1 || version > 5) {
  259. drm_warn(dev, "Unknown BIOS PInS version: %d\n", version);
  260. return;
  261. }
  262. if (pins_len != expected_length[version]) {
  263. drm_warn(dev, "Unexpected BIOS PInS size: %d expected: %d\n",
  264. pins_len, expected_length[version]);
  265. return;
  266. }
  267. if (size < offset + pins_len)
  268. return;
  269. drm_dbg_kms(dev, "MATROX BIOS PInS version %d size: %d found\n", version, pins_len);
  270. /* Extract the clock values */
  271. switch (version) {
  272. case 1:
  273. tmp = pins[24] + (pins[25] << 8);
  274. if (tmp)
  275. g200->pclk_max = tmp * 10;
  276. break;
  277. case 2:
  278. if (pins[41] != 0xff)
  279. g200->pclk_max = (pins[41] + 100) * 1000;
  280. break;
  281. case 3:
  282. if (pins[36] != 0xff)
  283. g200->pclk_max = (pins[36] + 100) * 1000;
  284. if (pins[52] & 0x20)
  285. g200->ref_clk = 14318;
  286. break;
  287. case 4:
  288. if (pins[39] != 0xff)
  289. g200->pclk_max = pins[39] * 4 * 1000;
  290. if (pins[92] & 0x01)
  291. g200->ref_clk = 14318;
  292. break;
  293. case 5:
  294. tmp = pins[4] ? 8000 : 6000;
  295. if (pins[123] != 0xff)
  296. g200->pclk_min = pins[123] * tmp;
  297. if (pins[38] != 0xff)
  298. g200->pclk_max = pins[38] * tmp;
  299. if (pins[110] & 0x01)
  300. g200->ref_clk = 14318;
  301. break;
  302. default:
  303. break;
  304. }
  305. }
  306. static void mgag200_g200_init_refclk(struct mgag200_g200_device *g200)
  307. {
  308. struct mga_device *mdev = &g200->base;
  309. struct drm_device *dev = &mdev->base;
  310. struct pci_dev *pdev = to_pci_dev(dev->dev);
  311. unsigned char __iomem *rom;
  312. unsigned char *bios;
  313. size_t size;
  314. g200->pclk_min = 50000;
  315. g200->pclk_max = 230000;
  316. g200->ref_clk = 27050;
  317. rom = pci_map_rom(pdev, &size);
  318. if (!rom)
  319. return;
  320. bios = vmalloc(size);
  321. if (!bios)
  322. goto out;
  323. memcpy_fromio(bios, rom, size);
  324. if (size != 0 && bios[0] == 0x55 && bios[1] == 0xaa)
  325. mgag200_g200_interpret_bios(g200, bios, size);
  326. drm_dbg_kms(dev, "pclk_min: %ld pclk_max: %ld ref_clk: %ld\n",
  327. g200->pclk_min, g200->pclk_max, g200->ref_clk);
  328. vfree(bios);
  329. out:
  330. pci_unmap_rom(pdev, rom);
  331. }
  332. static const struct mgag200_device_funcs mgag200_g200_device_funcs = {
  333. .pixpllc_atomic_check = mgag200_g200_pixpllc_atomic_check,
  334. .pixpllc_atomic_update = mgag200_g200_pixpllc_atomic_update,
  335. };
  336. struct mga_device *mgag200_g200_device_create(struct pci_dev *pdev, const struct drm_driver *drv)
  337. {
  338. struct mgag200_g200_device *g200;
  339. struct mga_device *mdev;
  340. struct drm_device *dev;
  341. resource_size_t vram_available;
  342. int ret;
  343. g200 = devm_drm_dev_alloc(&pdev->dev, drv, struct mgag200_g200_device, base.base);
  344. if (IS_ERR(g200))
  345. return ERR_CAST(g200);
  346. mdev = &g200->base;
  347. dev = &mdev->base;
  348. pci_set_drvdata(pdev, dev);
  349. ret = mgag200_g200_init_pci_options(pdev);
  350. if (ret)
  351. return ERR_PTR(ret);
  352. ret = mgag200_device_preinit(mdev);
  353. if (ret)
  354. return ERR_PTR(ret);
  355. mgag200_g200_init_refclk(g200);
  356. ret = mgag200_device_init(mdev, &mgag200_g200_device_info,
  357. &mgag200_g200_device_funcs);
  358. if (ret)
  359. return ERR_PTR(ret);
  360. mgag200_g200_init_registers(g200);
  361. vram_available = mgag200_device_probe_vram(mdev);
  362. ret = mgag200_mode_config_init(mdev, vram_available);
  363. if (ret)
  364. return ERR_PTR(ret);
  365. ret = mgag200_g200_pipeline_init(mdev);
  366. if (ret)
  367. return ERR_PTR(ret);
  368. drm_mode_config_reset(dev);
  369. return mdev;
  370. }