meson_overlay.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2018 BayLibre, SAS
  4. * Author: Neil Armstrong <[email protected]>
  5. * Copyright (C) 2015 Amlogic, Inc. All rights reserved.
  6. */
  7. #include <linux/bitfield.h>
  8. #include <drm/drm_atomic.h>
  9. #include <drm/drm_atomic_helper.h>
  10. #include <drm/drm_blend.h>
  11. #include <drm/drm_device.h>
  12. #include <drm/drm_fb_dma_helper.h>
  13. #include <drm/drm_fourcc.h>
  14. #include <drm/drm_framebuffer.h>
  15. #include <drm/drm_gem_atomic_helper.h>
  16. #include <drm/drm_gem_dma_helper.h>
  17. #include "meson_overlay.h"
  18. #include "meson_registers.h"
  19. #include "meson_viu.h"
  20. #include "meson_vpp.h"
  21. /* VD1_IF0_GEN_REG */
  22. #define VD_URGENT_CHROMA BIT(28)
  23. #define VD_URGENT_LUMA BIT(27)
  24. #define VD_HOLD_LINES(lines) FIELD_PREP(GENMASK(24, 19), lines)
  25. #define VD_DEMUX_MODE_RGB BIT(16)
  26. #define VD_BYTES_PER_PIXEL(val) FIELD_PREP(GENMASK(15, 14), val)
  27. #define VD_CHRO_RPT_LASTL_CTRL BIT(6)
  28. #define VD_LITTLE_ENDIAN BIT(4)
  29. #define VD_SEPARATE_EN BIT(1)
  30. #define VD_ENABLE BIT(0)
  31. /* VD1_IF0_CANVAS0 */
  32. #define CANVAS_ADDR2(addr) FIELD_PREP(GENMASK(23, 16), addr)
  33. #define CANVAS_ADDR1(addr) FIELD_PREP(GENMASK(15, 8), addr)
  34. #define CANVAS_ADDR0(addr) FIELD_PREP(GENMASK(7, 0), addr)
  35. /* VD1_IF0_LUMA_X0 VD1_IF0_CHROMA_X0 */
  36. #define VD_X_START(value) FIELD_PREP(GENMASK(14, 0), value)
  37. #define VD_X_END(value) FIELD_PREP(GENMASK(30, 16), value)
  38. /* VD1_IF0_LUMA_Y0 VD1_IF0_CHROMA_Y0 */
  39. #define VD_Y_START(value) FIELD_PREP(GENMASK(12, 0), value)
  40. #define VD_Y_END(value) FIELD_PREP(GENMASK(28, 16), value)
  41. /* VD1_IF0_GEN_REG2 */
  42. #define VD_COLOR_MAP(value) FIELD_PREP(GENMASK(1, 0), value)
  43. /* VIU_VD1_FMT_CTRL */
  44. #define VD_HORZ_Y_C_RATIO(value) FIELD_PREP(GENMASK(22, 21), value)
  45. #define VD_HORZ_FMT_EN BIT(20)
  46. #define VD_VERT_RPT_LINE0 BIT(16)
  47. #define VD_VERT_INITIAL_PHASE(value) FIELD_PREP(GENMASK(11, 8), value)
  48. #define VD_VERT_PHASE_STEP(value) FIELD_PREP(GENMASK(7, 1), value)
  49. #define VD_VERT_FMT_EN BIT(0)
  50. /* VPP_POSTBLEND_VD1_H_START_END */
  51. #define VD_H_END(value) FIELD_PREP(GENMASK(11, 0), value)
  52. #define VD_H_START(value) FIELD_PREP(GENMASK(27, 16), \
  53. ((value) & GENMASK(13, 0)))
  54. /* VPP_POSTBLEND_VD1_V_START_END */
  55. #define VD_V_END(value) FIELD_PREP(GENMASK(11, 0), value)
  56. #define VD_V_START(value) FIELD_PREP(GENMASK(27, 16), value)
  57. /* VPP_BLEND_VD2_V_START_END */
  58. #define VD2_V_END(value) FIELD_PREP(GENMASK(11, 0), value)
  59. #define VD2_V_START(value) FIELD_PREP(GENMASK(27, 16), value)
  60. /* VIU_VD1_FMT_W */
  61. #define VD_V_WIDTH(value) FIELD_PREP(GENMASK(11, 0), value)
  62. #define VD_H_WIDTH(value) FIELD_PREP(GENMASK(27, 16), value)
  63. /* VPP_HSC_REGION12_STARTP VPP_HSC_REGION34_STARTP */
  64. #define VD_REGION24_START(value) FIELD_PREP(GENMASK(11, 0), value)
  65. #define VD_REGION13_END(value) FIELD_PREP(GENMASK(27, 16), value)
  66. /* AFBC_ENABLE */
  67. #define AFBC_DEC_ENABLE BIT(8)
  68. #define AFBC_FRM_START BIT(0)
  69. /* AFBC_MODE */
  70. #define AFBC_HORZ_SKIP_UV(value) FIELD_PREP(GENMASK(1, 0), value)
  71. #define AFBC_VERT_SKIP_UV(value) FIELD_PREP(GENMASK(3, 2), value)
  72. #define AFBC_HORZ_SKIP_Y(value) FIELD_PREP(GENMASK(5, 4), value)
  73. #define AFBC_VERT_SKIP_Y(value) FIELD_PREP(GENMASK(7, 6), value)
  74. #define AFBC_COMPBITS_YUV(value) FIELD_PREP(GENMASK(13, 8), value)
  75. #define AFBC_COMPBITS_8BIT 0
  76. #define AFBC_COMPBITS_10BIT (2 | (2 << 2) | (2 << 4))
  77. #define AFBC_BURST_LEN(value) FIELD_PREP(GENMASK(15, 14), value)
  78. #define AFBC_HOLD_LINE_NUM(value) FIELD_PREP(GENMASK(22, 16), value)
  79. #define AFBC_MIF_URGENT(value) FIELD_PREP(GENMASK(25, 24), value)
  80. #define AFBC_REV_MODE(value) FIELD_PREP(GENMASK(27, 26), value)
  81. #define AFBC_BLK_MEM_MODE BIT(28)
  82. #define AFBC_SCATTER_MODE BIT(29)
  83. #define AFBC_SOFT_RESET BIT(31)
  84. /* AFBC_SIZE_IN */
  85. #define AFBC_HSIZE_IN(value) FIELD_PREP(GENMASK(28, 16), value)
  86. #define AFBC_VSIZE_IN(value) FIELD_PREP(GENMASK(12, 0), value)
  87. /* AFBC_DEC_DEF_COLOR */
  88. #define AFBC_DEF_COLOR_Y(value) FIELD_PREP(GENMASK(29, 20), value)
  89. #define AFBC_DEF_COLOR_U(value) FIELD_PREP(GENMASK(19, 10), value)
  90. #define AFBC_DEF_COLOR_V(value) FIELD_PREP(GENMASK(9, 0), value)
  91. /* AFBC_CONV_CTRL */
  92. #define AFBC_CONV_LBUF_LEN(value) FIELD_PREP(GENMASK(11, 0), value)
  93. /* AFBC_LBUF_DEPTH */
  94. #define AFBC_DEC_LBUF_DEPTH(value) FIELD_PREP(GENMASK(27, 16), value)
  95. #define AFBC_MIF_LBUF_DEPTH(value) FIELD_PREP(GENMASK(11, 0), value)
  96. /* AFBC_OUT_XSCOPE/AFBC_SIZE_OUT */
  97. #define AFBC_HSIZE_OUT(value) FIELD_PREP(GENMASK(28, 16), value)
  98. #define AFBC_VSIZE_OUT(value) FIELD_PREP(GENMASK(12, 0), value)
  99. #define AFBC_OUT_HORZ_BGN(value) FIELD_PREP(GENMASK(28, 16), value)
  100. #define AFBC_OUT_HORZ_END(value) FIELD_PREP(GENMASK(12, 0), value)
  101. /* AFBC_OUT_YSCOPE */
  102. #define AFBC_OUT_VERT_BGN(value) FIELD_PREP(GENMASK(28, 16), value)
  103. #define AFBC_OUT_VERT_END(value) FIELD_PREP(GENMASK(12, 0), value)
  104. /* AFBC_VD_CFMT_CTRL */
  105. #define AFBC_HORZ_RPT_PIXEL0 BIT(23)
  106. #define AFBC_HORZ_Y_C_RATIO(value) FIELD_PREP(GENMASK(22, 21), value)
  107. #define AFBC_HORZ_FMT_EN BIT(20)
  108. #define AFBC_VERT_RPT_LINE0 BIT(16)
  109. #define AFBC_VERT_INITIAL_PHASE(value) FIELD_PREP(GENMASK(11, 8), value)
  110. #define AFBC_VERT_PHASE_STEP(value) FIELD_PREP(GENMASK(7, 1), value)
  111. #define AFBC_VERT_FMT_EN BIT(0)
  112. /* AFBC_VD_CFMT_W */
  113. #define AFBC_VD_V_WIDTH(value) FIELD_PREP(GENMASK(11, 0), value)
  114. #define AFBC_VD_H_WIDTH(value) FIELD_PREP(GENMASK(27, 16), value)
  115. /* AFBC_MIF_HOR_SCOPE */
  116. #define AFBC_MIF_BLK_BGN_H(value) FIELD_PREP(GENMASK(25, 16), value)
  117. #define AFBC_MIF_BLK_END_H(value) FIELD_PREP(GENMASK(9, 0), value)
  118. /* AFBC_MIF_VER_SCOPE */
  119. #define AFBC_MIF_BLK_BGN_V(value) FIELD_PREP(GENMASK(27, 16), value)
  120. #define AFBC_MIF_BLK_END_V(value) FIELD_PREP(GENMASK(11, 0), value)
  121. /* AFBC_PIXEL_HOR_SCOPE */
  122. #define AFBC_DEC_PIXEL_BGN_H(value) FIELD_PREP(GENMASK(28, 16), \
  123. ((value) & GENMASK(12, 0)))
  124. #define AFBC_DEC_PIXEL_END_H(value) FIELD_PREP(GENMASK(12, 0), value)
  125. /* AFBC_PIXEL_VER_SCOPE */
  126. #define AFBC_DEC_PIXEL_BGN_V(value) FIELD_PREP(GENMASK(28, 16), value)
  127. #define AFBC_DEC_PIXEL_END_V(value) FIELD_PREP(GENMASK(12, 0), value)
  128. /* AFBC_VD_CFMT_H */
  129. #define AFBC_VD_HEIGHT(value) FIELD_PREP(GENMASK(12, 0), value)
  130. struct meson_overlay {
  131. struct drm_plane base;
  132. struct meson_drm *priv;
  133. };
  134. #define to_meson_overlay(x) container_of(x, struct meson_overlay, base)
  135. #define FRAC_16_16(mult, div) (((mult) << 16) / (div))
  136. static int meson_overlay_atomic_check(struct drm_plane *plane,
  137. struct drm_atomic_state *state)
  138. {
  139. struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
  140. plane);
  141. struct drm_crtc_state *crtc_state;
  142. if (!new_plane_state->crtc)
  143. return 0;
  144. crtc_state = drm_atomic_get_crtc_state(state,
  145. new_plane_state->crtc);
  146. if (IS_ERR(crtc_state))
  147. return PTR_ERR(crtc_state);
  148. return drm_atomic_helper_check_plane_state(new_plane_state,
  149. crtc_state,
  150. FRAC_16_16(1, 5),
  151. FRAC_16_16(5, 1),
  152. true, true);
  153. }
  154. /* Takes a fixed 16.16 number and converts it to integer. */
  155. static inline int64_t fixed16_to_int(int64_t value)
  156. {
  157. return value >> 16;
  158. }
  159. static const uint8_t skip_tab[6] = {
  160. 0x24, 0x04, 0x68, 0x48, 0x28, 0x08,
  161. };
  162. static void meson_overlay_get_vertical_phase(unsigned int ratio_y, int *phase,
  163. int *repeat, bool interlace)
  164. {
  165. int offset_in = 0;
  166. int offset_out = 0;
  167. int repeat_skip = 0;
  168. if (!interlace && ratio_y > (1 << 18))
  169. offset_out = (1 * ratio_y) >> 10;
  170. while ((offset_in + (4 << 8)) <= offset_out) {
  171. repeat_skip++;
  172. offset_in += 4 << 8;
  173. }
  174. *phase = (offset_out - offset_in) >> 2;
  175. if (*phase > 0x100)
  176. repeat_skip++;
  177. *phase = *phase & 0xff;
  178. if (repeat_skip > 5)
  179. repeat_skip = 5;
  180. *repeat = skip_tab[repeat_skip];
  181. }
  182. static void meson_overlay_setup_scaler_params(struct meson_drm *priv,
  183. struct drm_plane *plane,
  184. bool interlace_mode)
  185. {
  186. struct drm_crtc_state *crtc_state = priv->crtc->state;
  187. int video_top, video_left, video_width, video_height;
  188. struct drm_plane_state *state = plane->state;
  189. unsigned int vd_start_lines, vd_end_lines;
  190. unsigned int hd_start_lines, hd_end_lines;
  191. unsigned int crtc_height, crtc_width;
  192. unsigned int vsc_startp, vsc_endp;
  193. unsigned int hsc_startp, hsc_endp;
  194. unsigned int crop_top, crop_left;
  195. int vphase, vphase_repeat_skip;
  196. unsigned int ratio_x, ratio_y;
  197. int temp_height, temp_width;
  198. unsigned int w_in, h_in;
  199. int afbc_left, afbc_right;
  200. int afbc_top_src, afbc_bottom_src;
  201. int afbc_top, afbc_bottom;
  202. int temp, start, end;
  203. if (!crtc_state) {
  204. DRM_ERROR("Invalid crtc_state\n");
  205. return;
  206. }
  207. crtc_height = crtc_state->mode.vdisplay;
  208. crtc_width = crtc_state->mode.hdisplay;
  209. w_in = fixed16_to_int(state->src_w);
  210. h_in = fixed16_to_int(state->src_h);
  211. crop_top = fixed16_to_int(state->src_y);
  212. crop_left = fixed16_to_int(state->src_x);
  213. video_top = state->crtc_y;
  214. video_left = state->crtc_x;
  215. video_width = state->crtc_w;
  216. video_height = state->crtc_h;
  217. DRM_DEBUG("crtc_width %d crtc_height %d interlace %d\n",
  218. crtc_width, crtc_height, interlace_mode);
  219. DRM_DEBUG("w_in %d h_in %d crop_top %d crop_left %d\n",
  220. w_in, h_in, crop_top, crop_left);
  221. DRM_DEBUG("video top %d left %d width %d height %d\n",
  222. video_top, video_left, video_width, video_height);
  223. ratio_x = (w_in << 18) / video_width;
  224. ratio_y = (h_in << 18) / video_height;
  225. if (ratio_x * video_width < (w_in << 18))
  226. ratio_x++;
  227. DRM_DEBUG("ratio x 0x%x y 0x%x\n", ratio_x, ratio_y);
  228. meson_overlay_get_vertical_phase(ratio_y, &vphase, &vphase_repeat_skip,
  229. interlace_mode);
  230. DRM_DEBUG("vphase 0x%x skip %d\n", vphase, vphase_repeat_skip);
  231. /* Vertical */
  232. start = video_top + video_height / 2 - ((h_in << 17) / ratio_y);
  233. end = (h_in << 18) / ratio_y + start - 1;
  234. if (video_top < 0 && start < 0)
  235. vd_start_lines = (-(start) * ratio_y) >> 18;
  236. else if (start < video_top)
  237. vd_start_lines = ((video_top - start) * ratio_y) >> 18;
  238. else
  239. vd_start_lines = 0;
  240. if (video_top < 0)
  241. temp_height = min_t(unsigned int,
  242. video_top + video_height - 1,
  243. crtc_height - 1);
  244. else
  245. temp_height = min_t(unsigned int,
  246. video_top + video_height - 1,
  247. crtc_height - 1) - video_top + 1;
  248. temp = vd_start_lines + (temp_height * ratio_y >> 18);
  249. vd_end_lines = (temp <= (h_in - 1)) ? temp : (h_in - 1);
  250. vd_start_lines += crop_left;
  251. vd_end_lines += crop_left;
  252. /*
  253. * TOFIX: Input frames are handled and scaled like progressive frames,
  254. * proper handling of interlaced field input frames need to be figured
  255. * out using the proper framebuffer flags set by userspace.
  256. */
  257. if (interlace_mode) {
  258. start >>= 1;
  259. end >>= 1;
  260. }
  261. vsc_startp = max_t(int, start,
  262. max_t(int, 0, video_top));
  263. vsc_endp = min_t(int, end,
  264. min_t(int, crtc_height - 1,
  265. video_top + video_height - 1));
  266. DRM_DEBUG("vsc startp %d endp %d start_lines %d end_lines %d\n",
  267. vsc_startp, vsc_endp, vd_start_lines, vd_end_lines);
  268. afbc_top = round_down(vd_start_lines, 4);
  269. afbc_bottom = round_up(vd_end_lines + 1, 4);
  270. afbc_top_src = 0;
  271. afbc_bottom_src = round_up(h_in + 1, 4);
  272. DRM_DEBUG("afbc top %d (src %d) bottom %d (src %d)\n",
  273. afbc_top, afbc_top_src, afbc_bottom, afbc_bottom_src);
  274. /* Horizontal */
  275. start = video_left + video_width / 2 - ((w_in << 17) / ratio_x);
  276. end = (w_in << 18) / ratio_x + start - 1;
  277. if (video_left < 0 && start < 0)
  278. hd_start_lines = (-(start) * ratio_x) >> 18;
  279. else if (start < video_left)
  280. hd_start_lines = ((video_left - start) * ratio_x) >> 18;
  281. else
  282. hd_start_lines = 0;
  283. if (video_left < 0)
  284. temp_width = min_t(unsigned int,
  285. video_left + video_width - 1,
  286. crtc_width - 1);
  287. else
  288. temp_width = min_t(unsigned int,
  289. video_left + video_width - 1,
  290. crtc_width - 1) - video_left + 1;
  291. temp = hd_start_lines + (temp_width * ratio_x >> 18);
  292. hd_end_lines = (temp <= (w_in - 1)) ? temp : (w_in - 1);
  293. priv->viu.vpp_line_in_length = hd_end_lines - hd_start_lines + 1;
  294. hsc_startp = max_t(int, start, max_t(int, 0, video_left));
  295. hsc_endp = min_t(int, end, min_t(int, crtc_width - 1,
  296. video_left + video_width - 1));
  297. hd_start_lines += crop_top;
  298. hd_end_lines += crop_top;
  299. DRM_DEBUG("hsc startp %d endp %d start_lines %d end_lines %d\n",
  300. hsc_startp, hsc_endp, hd_start_lines, hd_end_lines);
  301. if (hd_start_lines > 0 || (hd_end_lines < w_in)) {
  302. afbc_left = 0;
  303. afbc_right = round_up(w_in, 32);
  304. } else {
  305. afbc_left = round_down(hd_start_lines, 32);
  306. afbc_right = round_up(hd_end_lines + 1, 32);
  307. }
  308. DRM_DEBUG("afbc left %d right %d\n", afbc_left, afbc_right);
  309. priv->viu.vpp_vsc_start_phase_step = ratio_y << 6;
  310. priv->viu.vpp_vsc_ini_phase = vphase << 8;
  311. priv->viu.vpp_vsc_phase_ctrl = (1 << 13) | (4 << 8) |
  312. vphase_repeat_skip;
  313. priv->viu.vd1_if0_luma_x0 = VD_X_START(hd_start_lines) |
  314. VD_X_END(hd_end_lines);
  315. priv->viu.vd1_if0_chroma_x0 = VD_X_START(hd_start_lines >> 1) |
  316. VD_X_END(hd_end_lines >> 1);
  317. priv->viu.viu_vd1_fmt_w =
  318. VD_H_WIDTH(hd_end_lines - hd_start_lines + 1) |
  319. VD_V_WIDTH(hd_end_lines/2 - hd_start_lines/2 + 1);
  320. priv->viu.vd1_afbc_vd_cfmt_w =
  321. AFBC_VD_H_WIDTH(afbc_right - afbc_left) |
  322. AFBC_VD_V_WIDTH(afbc_right / 2 - afbc_left / 2);
  323. priv->viu.vd1_afbc_vd_cfmt_h =
  324. AFBC_VD_HEIGHT((afbc_bottom - afbc_top) / 2);
  325. priv->viu.vd1_afbc_mif_hor_scope = AFBC_MIF_BLK_BGN_H(afbc_left / 32) |
  326. AFBC_MIF_BLK_END_H((afbc_right / 32) - 1);
  327. priv->viu.vd1_afbc_mif_ver_scope = AFBC_MIF_BLK_BGN_V(afbc_top / 4) |
  328. AFBC_MIF_BLK_END_H((afbc_bottom / 4) - 1);
  329. priv->viu.vd1_afbc_size_out =
  330. AFBC_HSIZE_OUT(afbc_right - afbc_left) |
  331. AFBC_VSIZE_OUT(afbc_bottom - afbc_top);
  332. priv->viu.vd1_afbc_pixel_hor_scope =
  333. AFBC_DEC_PIXEL_BGN_H(hd_start_lines - afbc_left) |
  334. AFBC_DEC_PIXEL_END_H(hd_end_lines - afbc_left);
  335. priv->viu.vd1_afbc_pixel_ver_scope =
  336. AFBC_DEC_PIXEL_BGN_V(vd_start_lines - afbc_top) |
  337. AFBC_DEC_PIXEL_END_V(vd_end_lines - afbc_top);
  338. priv->viu.vd1_afbc_size_in =
  339. AFBC_HSIZE_IN(afbc_right - afbc_left) |
  340. AFBC_VSIZE_IN(afbc_bottom_src - afbc_top_src);
  341. priv->viu.vd1_if0_luma_y0 = VD_Y_START(vd_start_lines) |
  342. VD_Y_END(vd_end_lines);
  343. priv->viu.vd1_if0_chroma_y0 = VD_Y_START(vd_start_lines >> 1) |
  344. VD_Y_END(vd_end_lines >> 1);
  345. priv->viu.vpp_pic_in_height = h_in;
  346. priv->viu.vpp_postblend_vd1_h_start_end = VD_H_START(hsc_startp) |
  347. VD_H_END(hsc_endp);
  348. priv->viu.vpp_blend_vd2_h_start_end = VD_H_START(hd_start_lines) |
  349. VD_H_END(hd_end_lines);
  350. priv->viu.vpp_hsc_region12_startp = VD_REGION13_END(0) |
  351. VD_REGION24_START(hsc_startp);
  352. priv->viu.vpp_hsc_region34_startp =
  353. VD_REGION13_END(hsc_startp) |
  354. VD_REGION24_START(hsc_endp - hsc_startp);
  355. priv->viu.vpp_hsc_region4_endp = hsc_endp - hsc_startp;
  356. priv->viu.vpp_hsc_start_phase_step = ratio_x << 6;
  357. priv->viu.vpp_hsc_region1_phase_slope = 0;
  358. priv->viu.vpp_hsc_region3_phase_slope = 0;
  359. priv->viu.vpp_hsc_phase_ctrl = (1 << 21) | (4 << 16);
  360. priv->viu.vpp_line_in_length = hd_end_lines - hd_start_lines + 1;
  361. priv->viu.vpp_preblend_h_size = hd_end_lines - hd_start_lines + 1;
  362. priv->viu.vpp_postblend_vd1_v_start_end = VD_V_START(vsc_startp) |
  363. VD_V_END(vsc_endp);
  364. priv->viu.vpp_blend_vd2_v_start_end =
  365. VD2_V_START((vd_end_lines + 1) >> 1) |
  366. VD2_V_END(vd_end_lines);
  367. priv->viu.vpp_vsc_region12_startp = 0;
  368. priv->viu.vpp_vsc_region34_startp =
  369. VD_REGION13_END(vsc_endp - vsc_startp) |
  370. VD_REGION24_START(vsc_endp - vsc_startp);
  371. priv->viu.vpp_vsc_region4_endp = vsc_endp - vsc_startp;
  372. priv->viu.vpp_vsc_start_phase_step = ratio_y << 6;
  373. }
  374. static void meson_overlay_atomic_update(struct drm_plane *plane,
  375. struct drm_atomic_state *state)
  376. {
  377. struct meson_overlay *meson_overlay = to_meson_overlay(plane);
  378. struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
  379. plane);
  380. struct drm_framebuffer *fb = new_state->fb;
  381. struct meson_drm *priv = meson_overlay->priv;
  382. struct drm_gem_dma_object *gem;
  383. unsigned long flags;
  384. bool interlace_mode;
  385. DRM_DEBUG_DRIVER("\n");
  386. interlace_mode = new_state->crtc->mode.flags & DRM_MODE_FLAG_INTERLACE;
  387. spin_lock_irqsave(&priv->drm->event_lock, flags);
  388. if ((fb->modifier & DRM_FORMAT_MOD_AMLOGIC_FBC(0, 0)) ==
  389. DRM_FORMAT_MOD_AMLOGIC_FBC(0, 0)) {
  390. priv->viu.vd1_afbc = true;
  391. priv->viu.vd1_afbc_mode = AFBC_MIF_URGENT(3) |
  392. AFBC_HOLD_LINE_NUM(8) |
  393. AFBC_BURST_LEN(2);
  394. if (fb->modifier & DRM_FORMAT_MOD_AMLOGIC_FBC(0,
  395. AMLOGIC_FBC_OPTION_MEM_SAVING))
  396. priv->viu.vd1_afbc_mode |= AFBC_BLK_MEM_MODE;
  397. if ((fb->modifier & __fourcc_mod_amlogic_layout_mask) ==
  398. AMLOGIC_FBC_LAYOUT_SCATTER)
  399. priv->viu.vd1_afbc_mode |= AFBC_SCATTER_MODE;
  400. priv->viu.vd1_afbc_en = 0x1600 | AFBC_DEC_ENABLE;
  401. priv->viu.vd1_afbc_conv_ctrl = AFBC_CONV_LBUF_LEN(256);
  402. priv->viu.vd1_afbc_dec_def_color = AFBC_DEF_COLOR_Y(1023);
  403. /* 420: horizontal / 2, vertical / 4 */
  404. priv->viu.vd1_afbc_vd_cfmt_ctrl = AFBC_HORZ_RPT_PIXEL0 |
  405. AFBC_HORZ_Y_C_RATIO(1) |
  406. AFBC_HORZ_FMT_EN |
  407. AFBC_VERT_RPT_LINE0 |
  408. AFBC_VERT_INITIAL_PHASE(12) |
  409. AFBC_VERT_PHASE_STEP(8) |
  410. AFBC_VERT_FMT_EN;
  411. switch (fb->format->format) {
  412. /* AFBC Only formats */
  413. case DRM_FORMAT_YUV420_10BIT:
  414. priv->viu.vd1_afbc_mode |=
  415. AFBC_COMPBITS_YUV(AFBC_COMPBITS_10BIT);
  416. priv->viu.vd1_afbc_dec_def_color |=
  417. AFBC_DEF_COLOR_U(512) |
  418. AFBC_DEF_COLOR_V(512);
  419. break;
  420. case DRM_FORMAT_YUV420_8BIT:
  421. priv->viu.vd1_afbc_dec_def_color |=
  422. AFBC_DEF_COLOR_U(128) |
  423. AFBC_DEF_COLOR_V(128);
  424. break;
  425. }
  426. priv->viu.vd1_if0_gen_reg = 0;
  427. priv->viu.vd1_if0_canvas0 = 0;
  428. priv->viu.viu_vd1_fmt_ctrl = 0;
  429. } else {
  430. priv->viu.vd1_afbc = false;
  431. priv->viu.vd1_if0_gen_reg = VD_URGENT_CHROMA |
  432. VD_URGENT_LUMA |
  433. VD_HOLD_LINES(9) |
  434. VD_CHRO_RPT_LASTL_CTRL |
  435. VD_ENABLE;
  436. }
  437. /* Setup scaler params */
  438. meson_overlay_setup_scaler_params(priv, plane, interlace_mode);
  439. priv->viu.vd1_if0_repeat_loop = 0;
  440. priv->viu.vd1_if0_luma0_rpt_pat = interlace_mode ? 8 : 0;
  441. priv->viu.vd1_if0_chroma0_rpt_pat = interlace_mode ? 8 : 0;
  442. priv->viu.vd1_range_map_y = 0;
  443. priv->viu.vd1_range_map_cb = 0;
  444. priv->viu.vd1_range_map_cr = 0;
  445. /* Default values for RGB888/YUV444 */
  446. priv->viu.vd1_if0_gen_reg2 = 0;
  447. priv->viu.viu_vd1_fmt_ctrl = 0;
  448. /* None will match for AFBC Only formats */
  449. switch (fb->format->format) {
  450. /* TOFIX DRM_FORMAT_RGB888 should be supported */
  451. case DRM_FORMAT_YUYV:
  452. priv->viu.vd1_if0_gen_reg |= VD_BYTES_PER_PIXEL(1);
  453. priv->viu.vd1_if0_canvas0 =
  454. CANVAS_ADDR2(priv->canvas_id_vd1_0) |
  455. CANVAS_ADDR1(priv->canvas_id_vd1_0) |
  456. CANVAS_ADDR0(priv->canvas_id_vd1_0);
  457. priv->viu.viu_vd1_fmt_ctrl = VD_HORZ_Y_C_RATIO(1) | /* /2 */
  458. VD_HORZ_FMT_EN |
  459. VD_VERT_RPT_LINE0 |
  460. VD_VERT_INITIAL_PHASE(12) |
  461. VD_VERT_PHASE_STEP(16) | /* /2 */
  462. VD_VERT_FMT_EN;
  463. break;
  464. case DRM_FORMAT_NV12:
  465. case DRM_FORMAT_NV21:
  466. priv->viu.vd1_if0_gen_reg |= VD_SEPARATE_EN;
  467. priv->viu.vd1_if0_canvas0 =
  468. CANVAS_ADDR2(priv->canvas_id_vd1_1) |
  469. CANVAS_ADDR1(priv->canvas_id_vd1_1) |
  470. CANVAS_ADDR0(priv->canvas_id_vd1_0);
  471. if (fb->format->format == DRM_FORMAT_NV12)
  472. priv->viu.vd1_if0_gen_reg2 = VD_COLOR_MAP(1);
  473. else
  474. priv->viu.vd1_if0_gen_reg2 = VD_COLOR_MAP(2);
  475. priv->viu.viu_vd1_fmt_ctrl = VD_HORZ_Y_C_RATIO(1) | /* /2 */
  476. VD_HORZ_FMT_EN |
  477. VD_VERT_RPT_LINE0 |
  478. VD_VERT_INITIAL_PHASE(12) |
  479. VD_VERT_PHASE_STEP(8) | /* /4 */
  480. VD_VERT_FMT_EN;
  481. break;
  482. case DRM_FORMAT_YUV444:
  483. case DRM_FORMAT_YUV422:
  484. case DRM_FORMAT_YUV420:
  485. case DRM_FORMAT_YUV411:
  486. case DRM_FORMAT_YUV410:
  487. priv->viu.vd1_if0_gen_reg |= VD_SEPARATE_EN;
  488. priv->viu.vd1_if0_canvas0 =
  489. CANVAS_ADDR2(priv->canvas_id_vd1_2) |
  490. CANVAS_ADDR1(priv->canvas_id_vd1_1) |
  491. CANVAS_ADDR0(priv->canvas_id_vd1_0);
  492. switch (fb->format->format) {
  493. case DRM_FORMAT_YUV422:
  494. priv->viu.viu_vd1_fmt_ctrl =
  495. VD_HORZ_Y_C_RATIO(1) | /* /2 */
  496. VD_HORZ_FMT_EN |
  497. VD_VERT_RPT_LINE0 |
  498. VD_VERT_INITIAL_PHASE(12) |
  499. VD_VERT_PHASE_STEP(16) | /* /2 */
  500. VD_VERT_FMT_EN;
  501. break;
  502. case DRM_FORMAT_YUV420:
  503. priv->viu.viu_vd1_fmt_ctrl =
  504. VD_HORZ_Y_C_RATIO(1) | /* /2 */
  505. VD_HORZ_FMT_EN |
  506. VD_VERT_RPT_LINE0 |
  507. VD_VERT_INITIAL_PHASE(12) |
  508. VD_VERT_PHASE_STEP(8) | /* /4 */
  509. VD_VERT_FMT_EN;
  510. break;
  511. case DRM_FORMAT_YUV411:
  512. priv->viu.viu_vd1_fmt_ctrl =
  513. VD_HORZ_Y_C_RATIO(2) | /* /4 */
  514. VD_HORZ_FMT_EN |
  515. VD_VERT_RPT_LINE0 |
  516. VD_VERT_INITIAL_PHASE(12) |
  517. VD_VERT_PHASE_STEP(16) | /* /2 */
  518. VD_VERT_FMT_EN;
  519. break;
  520. case DRM_FORMAT_YUV410:
  521. priv->viu.viu_vd1_fmt_ctrl =
  522. VD_HORZ_Y_C_RATIO(2) | /* /4 */
  523. VD_HORZ_FMT_EN |
  524. VD_VERT_RPT_LINE0 |
  525. VD_VERT_INITIAL_PHASE(12) |
  526. VD_VERT_PHASE_STEP(8) | /* /4 */
  527. VD_VERT_FMT_EN;
  528. break;
  529. }
  530. break;
  531. }
  532. /* Update Canvas with buffer address */
  533. priv->viu.vd1_planes = fb->format->num_planes;
  534. switch (priv->viu.vd1_planes) {
  535. case 3:
  536. gem = drm_fb_dma_get_gem_obj(fb, 2);
  537. priv->viu.vd1_addr2 = gem->dma_addr + fb->offsets[2];
  538. priv->viu.vd1_stride2 = fb->pitches[2];
  539. priv->viu.vd1_height2 =
  540. drm_format_info_plane_height(fb->format,
  541. fb->height, 2);
  542. DRM_DEBUG("plane 2 addr 0x%x stride %d height %d\n",
  543. priv->viu.vd1_addr2,
  544. priv->viu.vd1_stride2,
  545. priv->viu.vd1_height2);
  546. fallthrough;
  547. case 2:
  548. gem = drm_fb_dma_get_gem_obj(fb, 1);
  549. priv->viu.vd1_addr1 = gem->dma_addr + fb->offsets[1];
  550. priv->viu.vd1_stride1 = fb->pitches[1];
  551. priv->viu.vd1_height1 =
  552. drm_format_info_plane_height(fb->format,
  553. fb->height, 1);
  554. DRM_DEBUG("plane 1 addr 0x%x stride %d height %d\n",
  555. priv->viu.vd1_addr1,
  556. priv->viu.vd1_stride1,
  557. priv->viu.vd1_height1);
  558. fallthrough;
  559. case 1:
  560. gem = drm_fb_dma_get_gem_obj(fb, 0);
  561. priv->viu.vd1_addr0 = gem->dma_addr + fb->offsets[0];
  562. priv->viu.vd1_stride0 = fb->pitches[0];
  563. priv->viu.vd1_height0 =
  564. drm_format_info_plane_height(fb->format,
  565. fb->height, 0);
  566. DRM_DEBUG("plane 0 addr 0x%x stride %d height %d\n",
  567. priv->viu.vd1_addr0,
  568. priv->viu.vd1_stride0,
  569. priv->viu.vd1_height0);
  570. }
  571. if (priv->viu.vd1_afbc) {
  572. if (priv->viu.vd1_afbc_mode & AFBC_SCATTER_MODE) {
  573. /*
  574. * In Scatter mode, the header contains the physical
  575. * body content layout, thus the body content
  576. * size isn't needed.
  577. */
  578. priv->viu.vd1_afbc_head_addr = priv->viu.vd1_addr0 >> 4;
  579. priv->viu.vd1_afbc_body_addr = 0;
  580. } else {
  581. /* Default mode is 4k per superblock */
  582. unsigned long block_size = 4096;
  583. unsigned long body_size;
  584. /* 8bit mem saving mode is 3072bytes per superblock */
  585. if (priv->viu.vd1_afbc_mode & AFBC_BLK_MEM_MODE)
  586. block_size = 3072;
  587. body_size = (ALIGN(priv->viu.vd1_stride0, 64) / 64) *
  588. (ALIGN(priv->viu.vd1_height0, 32) / 32) *
  589. block_size;
  590. priv->viu.vd1_afbc_body_addr = priv->viu.vd1_addr0 >> 4;
  591. /* Header is after body content */
  592. priv->viu.vd1_afbc_head_addr = (priv->viu.vd1_addr0 +
  593. body_size) >> 4;
  594. }
  595. }
  596. priv->viu.vd1_enabled = true;
  597. spin_unlock_irqrestore(&priv->drm->event_lock, flags);
  598. DRM_DEBUG_DRIVER("\n");
  599. }
  600. static void meson_overlay_atomic_disable(struct drm_plane *plane,
  601. struct drm_atomic_state *state)
  602. {
  603. struct meson_overlay *meson_overlay = to_meson_overlay(plane);
  604. struct meson_drm *priv = meson_overlay->priv;
  605. DRM_DEBUG_DRIVER("\n");
  606. priv->viu.vd1_enabled = false;
  607. /* Disable VD1 */
  608. if (meson_vpu_is_compatible(priv, VPU_COMPATIBLE_G12A)) {
  609. writel_relaxed(0, priv->io_base + _REG(VD1_BLEND_SRC_CTRL));
  610. writel_relaxed(0, priv->io_base + _REG(VD2_BLEND_SRC_CTRL));
  611. writel_relaxed(0, priv->io_base + _REG(VD1_IF0_GEN_REG + 0x17b0));
  612. writel_relaxed(0, priv->io_base + _REG(VD2_IF0_GEN_REG + 0x17b0));
  613. } else
  614. writel_bits_relaxed(VPP_VD1_POSTBLEND | VPP_VD1_PREBLEND, 0,
  615. priv->io_base + _REG(VPP_MISC));
  616. }
  617. static const struct drm_plane_helper_funcs meson_overlay_helper_funcs = {
  618. .atomic_check = meson_overlay_atomic_check,
  619. .atomic_disable = meson_overlay_atomic_disable,
  620. .atomic_update = meson_overlay_atomic_update,
  621. };
  622. static bool meson_overlay_format_mod_supported(struct drm_plane *plane,
  623. u32 format, u64 modifier)
  624. {
  625. if (modifier == DRM_FORMAT_MOD_LINEAR &&
  626. format != DRM_FORMAT_YUV420_8BIT &&
  627. format != DRM_FORMAT_YUV420_10BIT)
  628. return true;
  629. if ((modifier & DRM_FORMAT_MOD_AMLOGIC_FBC(0, 0)) ==
  630. DRM_FORMAT_MOD_AMLOGIC_FBC(0, 0)) {
  631. unsigned int layout = modifier &
  632. DRM_FORMAT_MOD_AMLOGIC_FBC(
  633. __fourcc_mod_amlogic_layout_mask, 0);
  634. unsigned int options =
  635. (modifier >> __fourcc_mod_amlogic_options_shift) &
  636. __fourcc_mod_amlogic_options_mask;
  637. if (format != DRM_FORMAT_YUV420_8BIT &&
  638. format != DRM_FORMAT_YUV420_10BIT) {
  639. DRM_DEBUG_KMS("%llx invalid format 0x%08x\n",
  640. modifier, format);
  641. return false;
  642. }
  643. if (layout != AMLOGIC_FBC_LAYOUT_BASIC &&
  644. layout != AMLOGIC_FBC_LAYOUT_SCATTER) {
  645. DRM_DEBUG_KMS("%llx invalid layout %x\n",
  646. modifier, layout);
  647. return false;
  648. }
  649. if (options &&
  650. options != AMLOGIC_FBC_OPTION_MEM_SAVING) {
  651. DRM_DEBUG_KMS("%llx invalid layout %x\n",
  652. modifier, layout);
  653. return false;
  654. }
  655. return true;
  656. }
  657. DRM_DEBUG_KMS("invalid modifier %llx for format 0x%08x\n",
  658. modifier, format);
  659. return false;
  660. }
  661. static const struct drm_plane_funcs meson_overlay_funcs = {
  662. .update_plane = drm_atomic_helper_update_plane,
  663. .disable_plane = drm_atomic_helper_disable_plane,
  664. .destroy = drm_plane_cleanup,
  665. .reset = drm_atomic_helper_plane_reset,
  666. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  667. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  668. .format_mod_supported = meson_overlay_format_mod_supported,
  669. };
  670. static const uint32_t supported_drm_formats[] = {
  671. DRM_FORMAT_YUYV,
  672. DRM_FORMAT_NV12,
  673. DRM_FORMAT_NV21,
  674. DRM_FORMAT_YUV444,
  675. DRM_FORMAT_YUV422,
  676. DRM_FORMAT_YUV420,
  677. DRM_FORMAT_YUV411,
  678. DRM_FORMAT_YUV410,
  679. DRM_FORMAT_YUV420_8BIT, /* Amlogic FBC Only */
  680. DRM_FORMAT_YUV420_10BIT, /* Amlogic FBC Only */
  681. };
  682. static const uint64_t format_modifiers[] = {
  683. DRM_FORMAT_MOD_AMLOGIC_FBC(AMLOGIC_FBC_LAYOUT_SCATTER,
  684. AMLOGIC_FBC_OPTION_MEM_SAVING),
  685. DRM_FORMAT_MOD_AMLOGIC_FBC(AMLOGIC_FBC_LAYOUT_BASIC,
  686. AMLOGIC_FBC_OPTION_MEM_SAVING),
  687. DRM_FORMAT_MOD_AMLOGIC_FBC(AMLOGIC_FBC_LAYOUT_SCATTER, 0),
  688. DRM_FORMAT_MOD_AMLOGIC_FBC(AMLOGIC_FBC_LAYOUT_BASIC, 0),
  689. DRM_FORMAT_MOD_LINEAR,
  690. DRM_FORMAT_MOD_INVALID,
  691. };
  692. int meson_overlay_create(struct meson_drm *priv)
  693. {
  694. struct meson_overlay *meson_overlay;
  695. struct drm_plane *plane;
  696. DRM_DEBUG_DRIVER("\n");
  697. meson_overlay = devm_kzalloc(priv->drm->dev, sizeof(*meson_overlay),
  698. GFP_KERNEL);
  699. if (!meson_overlay)
  700. return -ENOMEM;
  701. meson_overlay->priv = priv;
  702. plane = &meson_overlay->base;
  703. drm_universal_plane_init(priv->drm, plane, 0xFF,
  704. &meson_overlay_funcs,
  705. supported_drm_formats,
  706. ARRAY_SIZE(supported_drm_formats),
  707. format_modifiers,
  708. DRM_PLANE_TYPE_OVERLAY, "meson_overlay_plane");
  709. drm_plane_helper_add(plane, &meson_overlay_helper_funcs);
  710. /* For now, VD Overlay plane is always on the back */
  711. drm_plane_create_zpos_immutable_property(plane, 0);
  712. priv->overlay_plane = plane;
  713. DRM_DEBUG_DRIVER("\n");
  714. return 0;
  715. }