mtk_dsi.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015 MediaTek Inc.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/component.h>
  7. #include <linux/iopoll.h>
  8. #include <linux/irq.h>
  9. #include <linux/of.h>
  10. #include <linux/of_platform.h>
  11. #include <linux/phy/phy.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/reset.h>
  14. #include <video/mipi_display.h>
  15. #include <video/videomode.h>
  16. #include <drm/drm_atomic_helper.h>
  17. #include <drm/drm_bridge.h>
  18. #include <drm/drm_bridge_connector.h>
  19. #include <drm/drm_mipi_dsi.h>
  20. #include <drm/drm_of.h>
  21. #include <drm/drm_panel.h>
  22. #include <drm/drm_print.h>
  23. #include <drm/drm_probe_helper.h>
  24. #include <drm/drm_simple_kms_helper.h>
  25. #include "mtk_disp_drv.h"
  26. #include "mtk_drm_ddp_comp.h"
  27. #define DSI_START 0x00
  28. #define DSI_INTEN 0x08
  29. #define DSI_INTSTA 0x0c
  30. #define LPRX_RD_RDY_INT_FLAG BIT(0)
  31. #define CMD_DONE_INT_FLAG BIT(1)
  32. #define TE_RDY_INT_FLAG BIT(2)
  33. #define VM_DONE_INT_FLAG BIT(3)
  34. #define EXT_TE_RDY_INT_FLAG BIT(4)
  35. #define DSI_BUSY BIT(31)
  36. #define DSI_CON_CTRL 0x10
  37. #define DSI_RESET BIT(0)
  38. #define DSI_EN BIT(1)
  39. #define DPHY_RESET BIT(2)
  40. #define DSI_MODE_CTRL 0x14
  41. #define MODE (3)
  42. #define CMD_MODE 0
  43. #define SYNC_PULSE_MODE 1
  44. #define SYNC_EVENT_MODE 2
  45. #define BURST_MODE 3
  46. #define FRM_MODE BIT(16)
  47. #define MIX_MODE BIT(17)
  48. #define DSI_TXRX_CTRL 0x18
  49. #define VC_NUM BIT(1)
  50. #define LANE_NUM (0xf << 2)
  51. #define DIS_EOT BIT(6)
  52. #define NULL_EN BIT(7)
  53. #define TE_FREERUN BIT(8)
  54. #define EXT_TE_EN BIT(9)
  55. #define EXT_TE_EDGE BIT(10)
  56. #define MAX_RTN_SIZE (0xf << 12)
  57. #define HSTX_CKLP_EN BIT(16)
  58. #define DSI_PSCTRL 0x1c
  59. #define DSI_PS_WC 0x3fff
  60. #define DSI_PS_SEL (3 << 16)
  61. #define PACKED_PS_16BIT_RGB565 (0 << 16)
  62. #define LOOSELY_PS_18BIT_RGB666 (1 << 16)
  63. #define PACKED_PS_18BIT_RGB666 (2 << 16)
  64. #define PACKED_PS_24BIT_RGB888 (3 << 16)
  65. #define DSI_VSA_NL 0x20
  66. #define DSI_VBP_NL 0x24
  67. #define DSI_VFP_NL 0x28
  68. #define DSI_VACT_NL 0x2C
  69. #define DSI_SIZE_CON 0x38
  70. #define DSI_HSA_WC 0x50
  71. #define DSI_HBP_WC 0x54
  72. #define DSI_HFP_WC 0x58
  73. #define DSI_CMDQ_SIZE 0x60
  74. #define CMDQ_SIZE 0x3f
  75. #define DSI_HSTX_CKL_WC 0x64
  76. #define DSI_RX_DATA0 0x74
  77. #define DSI_RX_DATA1 0x78
  78. #define DSI_RX_DATA2 0x7c
  79. #define DSI_RX_DATA3 0x80
  80. #define DSI_RACK 0x84
  81. #define RACK BIT(0)
  82. #define DSI_PHY_LCCON 0x104
  83. #define LC_HS_TX_EN BIT(0)
  84. #define LC_ULPM_EN BIT(1)
  85. #define LC_WAKEUP_EN BIT(2)
  86. #define DSI_PHY_LD0CON 0x108
  87. #define LD0_HS_TX_EN BIT(0)
  88. #define LD0_ULPM_EN BIT(1)
  89. #define LD0_WAKEUP_EN BIT(2)
  90. #define DSI_PHY_TIMECON0 0x110
  91. #define LPX (0xff << 0)
  92. #define HS_PREP (0xff << 8)
  93. #define HS_ZERO (0xff << 16)
  94. #define HS_TRAIL (0xff << 24)
  95. #define DSI_PHY_TIMECON1 0x114
  96. #define TA_GO (0xff << 0)
  97. #define TA_SURE (0xff << 8)
  98. #define TA_GET (0xff << 16)
  99. #define DA_HS_EXIT (0xff << 24)
  100. #define DSI_PHY_TIMECON2 0x118
  101. #define CONT_DET (0xff << 0)
  102. #define CLK_ZERO (0xff << 16)
  103. #define CLK_TRAIL (0xff << 24)
  104. #define DSI_PHY_TIMECON3 0x11c
  105. #define CLK_HS_PREP (0xff << 0)
  106. #define CLK_HS_POST (0xff << 8)
  107. #define CLK_HS_EXIT (0xff << 16)
  108. #define DSI_VM_CMD_CON 0x130
  109. #define VM_CMD_EN BIT(0)
  110. #define TS_VFP_EN BIT(5)
  111. #define DSI_SHADOW_DEBUG 0x190U
  112. #define FORCE_COMMIT BIT(0)
  113. #define BYPASS_SHADOW BIT(1)
  114. #define CONFIG (0xff << 0)
  115. #define SHORT_PACKET 0
  116. #define LONG_PACKET 2
  117. #define BTA BIT(2)
  118. #define DATA_ID (0xff << 8)
  119. #define DATA_0 (0xff << 16)
  120. #define DATA_1 (0xff << 24)
  121. #define NS_TO_CYCLE(n, c) ((n) / (c) + (((n) % (c)) ? 1 : 0))
  122. #define MTK_DSI_HOST_IS_READ(type) \
  123. ((type == MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM) || \
  124. (type == MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM) || \
  125. (type == MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM) || \
  126. (type == MIPI_DSI_DCS_READ))
  127. struct mtk_phy_timing {
  128. u32 lpx;
  129. u32 da_hs_prepare;
  130. u32 da_hs_zero;
  131. u32 da_hs_trail;
  132. u32 ta_go;
  133. u32 ta_sure;
  134. u32 ta_get;
  135. u32 da_hs_exit;
  136. u32 clk_hs_zero;
  137. u32 clk_hs_trail;
  138. u32 clk_hs_prepare;
  139. u32 clk_hs_post;
  140. u32 clk_hs_exit;
  141. };
  142. struct phy;
  143. struct mtk_dsi_driver_data {
  144. const u32 reg_cmdq_off;
  145. bool has_shadow_ctl;
  146. bool has_size_ctl;
  147. };
  148. struct mtk_dsi {
  149. struct device *dev;
  150. struct mipi_dsi_host host;
  151. struct drm_encoder encoder;
  152. struct drm_bridge bridge;
  153. struct drm_bridge *next_bridge;
  154. struct drm_connector *connector;
  155. struct phy *phy;
  156. void __iomem *regs;
  157. struct clk *engine_clk;
  158. struct clk *digital_clk;
  159. struct clk *hs_clk;
  160. u32 data_rate;
  161. unsigned long mode_flags;
  162. enum mipi_dsi_pixel_format format;
  163. unsigned int lanes;
  164. struct videomode vm;
  165. struct mtk_phy_timing phy_timing;
  166. int refcount;
  167. bool enabled;
  168. bool lanes_ready;
  169. u32 irq_data;
  170. wait_queue_head_t irq_wait_queue;
  171. const struct mtk_dsi_driver_data *driver_data;
  172. };
  173. static inline struct mtk_dsi *bridge_to_dsi(struct drm_bridge *b)
  174. {
  175. return container_of(b, struct mtk_dsi, bridge);
  176. }
  177. static inline struct mtk_dsi *host_to_dsi(struct mipi_dsi_host *h)
  178. {
  179. return container_of(h, struct mtk_dsi, host);
  180. }
  181. static void mtk_dsi_mask(struct mtk_dsi *dsi, u32 offset, u32 mask, u32 data)
  182. {
  183. u32 temp = readl(dsi->regs + offset);
  184. writel((temp & ~mask) | (data & mask), dsi->regs + offset);
  185. }
  186. static void mtk_dsi_phy_timconfig(struct mtk_dsi *dsi)
  187. {
  188. u32 timcon0, timcon1, timcon2, timcon3;
  189. u32 data_rate_mhz = DIV_ROUND_UP(dsi->data_rate, 1000000);
  190. struct mtk_phy_timing *timing = &dsi->phy_timing;
  191. timing->lpx = (60 * data_rate_mhz / (8 * 1000)) + 1;
  192. timing->da_hs_prepare = (80 * data_rate_mhz + 4 * 1000) / 8000;
  193. timing->da_hs_zero = (170 * data_rate_mhz + 10 * 1000) / 8000 + 1 -
  194. timing->da_hs_prepare;
  195. timing->da_hs_trail = timing->da_hs_prepare + 1;
  196. timing->ta_go = 4 * timing->lpx - 2;
  197. timing->ta_sure = timing->lpx + 2;
  198. timing->ta_get = 4 * timing->lpx;
  199. timing->da_hs_exit = 2 * timing->lpx + 1;
  200. timing->clk_hs_prepare = 70 * data_rate_mhz / (8 * 1000);
  201. timing->clk_hs_post = timing->clk_hs_prepare + 8;
  202. timing->clk_hs_trail = timing->clk_hs_prepare;
  203. timing->clk_hs_zero = timing->clk_hs_trail * 4;
  204. timing->clk_hs_exit = 2 * timing->clk_hs_trail;
  205. timcon0 = timing->lpx | timing->da_hs_prepare << 8 |
  206. timing->da_hs_zero << 16 | timing->da_hs_trail << 24;
  207. timcon1 = timing->ta_go | timing->ta_sure << 8 |
  208. timing->ta_get << 16 | timing->da_hs_exit << 24;
  209. timcon2 = 1 << 8 | timing->clk_hs_zero << 16 |
  210. timing->clk_hs_trail << 24;
  211. timcon3 = timing->clk_hs_prepare | timing->clk_hs_post << 8 |
  212. timing->clk_hs_exit << 16;
  213. writel(timcon0, dsi->regs + DSI_PHY_TIMECON0);
  214. writel(timcon1, dsi->regs + DSI_PHY_TIMECON1);
  215. writel(timcon2, dsi->regs + DSI_PHY_TIMECON2);
  216. writel(timcon3, dsi->regs + DSI_PHY_TIMECON3);
  217. }
  218. static void mtk_dsi_enable(struct mtk_dsi *dsi)
  219. {
  220. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_EN, DSI_EN);
  221. }
  222. static void mtk_dsi_disable(struct mtk_dsi *dsi)
  223. {
  224. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_EN, 0);
  225. }
  226. static void mtk_dsi_reset_engine(struct mtk_dsi *dsi)
  227. {
  228. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_RESET, DSI_RESET);
  229. mtk_dsi_mask(dsi, DSI_CON_CTRL, DSI_RESET, 0);
  230. }
  231. static void mtk_dsi_reset_dphy(struct mtk_dsi *dsi)
  232. {
  233. mtk_dsi_mask(dsi, DSI_CON_CTRL, DPHY_RESET, DPHY_RESET);
  234. mtk_dsi_mask(dsi, DSI_CON_CTRL, DPHY_RESET, 0);
  235. }
  236. static void mtk_dsi_clk_ulp_mode_enter(struct mtk_dsi *dsi)
  237. {
  238. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, 0);
  239. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_ULPM_EN, 0);
  240. }
  241. static void mtk_dsi_clk_ulp_mode_leave(struct mtk_dsi *dsi)
  242. {
  243. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_ULPM_EN, 0);
  244. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_WAKEUP_EN, LC_WAKEUP_EN);
  245. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_WAKEUP_EN, 0);
  246. }
  247. static void mtk_dsi_lane0_ulp_mode_enter(struct mtk_dsi *dsi)
  248. {
  249. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_HS_TX_EN, 0);
  250. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_ULPM_EN, 0);
  251. }
  252. static void mtk_dsi_lane0_ulp_mode_leave(struct mtk_dsi *dsi)
  253. {
  254. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_ULPM_EN, 0);
  255. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_WAKEUP_EN, LD0_WAKEUP_EN);
  256. mtk_dsi_mask(dsi, DSI_PHY_LD0CON, LD0_WAKEUP_EN, 0);
  257. }
  258. static bool mtk_dsi_clk_hs_state(struct mtk_dsi *dsi)
  259. {
  260. return readl(dsi->regs + DSI_PHY_LCCON) & LC_HS_TX_EN;
  261. }
  262. static void mtk_dsi_clk_hs_mode(struct mtk_dsi *dsi, bool enter)
  263. {
  264. if (enter && !mtk_dsi_clk_hs_state(dsi))
  265. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, LC_HS_TX_EN);
  266. else if (!enter && mtk_dsi_clk_hs_state(dsi))
  267. mtk_dsi_mask(dsi, DSI_PHY_LCCON, LC_HS_TX_EN, 0);
  268. }
  269. static void mtk_dsi_set_mode(struct mtk_dsi *dsi)
  270. {
  271. u32 vid_mode = CMD_MODE;
  272. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO) {
  273. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
  274. vid_mode = BURST_MODE;
  275. else if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  276. vid_mode = SYNC_PULSE_MODE;
  277. else
  278. vid_mode = SYNC_EVENT_MODE;
  279. }
  280. writel(vid_mode, dsi->regs + DSI_MODE_CTRL);
  281. }
  282. static void mtk_dsi_set_vm_cmd(struct mtk_dsi *dsi)
  283. {
  284. mtk_dsi_mask(dsi, DSI_VM_CMD_CON, VM_CMD_EN, VM_CMD_EN);
  285. mtk_dsi_mask(dsi, DSI_VM_CMD_CON, TS_VFP_EN, TS_VFP_EN);
  286. }
  287. static void mtk_dsi_ps_control_vact(struct mtk_dsi *dsi)
  288. {
  289. struct videomode *vm = &dsi->vm;
  290. u32 dsi_buf_bpp, ps_wc;
  291. u32 ps_bpp_mode;
  292. if (dsi->format == MIPI_DSI_FMT_RGB565)
  293. dsi_buf_bpp = 2;
  294. else
  295. dsi_buf_bpp = 3;
  296. ps_wc = vm->hactive * dsi_buf_bpp;
  297. ps_bpp_mode = ps_wc;
  298. switch (dsi->format) {
  299. case MIPI_DSI_FMT_RGB888:
  300. ps_bpp_mode |= PACKED_PS_24BIT_RGB888;
  301. break;
  302. case MIPI_DSI_FMT_RGB666:
  303. ps_bpp_mode |= PACKED_PS_18BIT_RGB666;
  304. break;
  305. case MIPI_DSI_FMT_RGB666_PACKED:
  306. ps_bpp_mode |= LOOSELY_PS_18BIT_RGB666;
  307. break;
  308. case MIPI_DSI_FMT_RGB565:
  309. ps_bpp_mode |= PACKED_PS_16BIT_RGB565;
  310. break;
  311. }
  312. writel(vm->vactive, dsi->regs + DSI_VACT_NL);
  313. writel(ps_bpp_mode, dsi->regs + DSI_PSCTRL);
  314. writel(ps_wc, dsi->regs + DSI_HSTX_CKL_WC);
  315. }
  316. static void mtk_dsi_rxtx_control(struct mtk_dsi *dsi)
  317. {
  318. u32 tmp_reg;
  319. switch (dsi->lanes) {
  320. case 1:
  321. tmp_reg = 1 << 2;
  322. break;
  323. case 2:
  324. tmp_reg = 3 << 2;
  325. break;
  326. case 3:
  327. tmp_reg = 7 << 2;
  328. break;
  329. case 4:
  330. tmp_reg = 0xf << 2;
  331. break;
  332. default:
  333. tmp_reg = 0xf << 2;
  334. break;
  335. }
  336. if (dsi->mode_flags & MIPI_DSI_CLOCK_NON_CONTINUOUS)
  337. tmp_reg |= HSTX_CKLP_EN;
  338. if (dsi->mode_flags & MIPI_DSI_MODE_NO_EOT_PACKET)
  339. tmp_reg |= DIS_EOT;
  340. writel(tmp_reg, dsi->regs + DSI_TXRX_CTRL);
  341. }
  342. static void mtk_dsi_ps_control(struct mtk_dsi *dsi)
  343. {
  344. u32 dsi_tmp_buf_bpp;
  345. u32 tmp_reg;
  346. switch (dsi->format) {
  347. case MIPI_DSI_FMT_RGB888:
  348. tmp_reg = PACKED_PS_24BIT_RGB888;
  349. dsi_tmp_buf_bpp = 3;
  350. break;
  351. case MIPI_DSI_FMT_RGB666:
  352. tmp_reg = LOOSELY_PS_18BIT_RGB666;
  353. dsi_tmp_buf_bpp = 3;
  354. break;
  355. case MIPI_DSI_FMT_RGB666_PACKED:
  356. tmp_reg = PACKED_PS_18BIT_RGB666;
  357. dsi_tmp_buf_bpp = 3;
  358. break;
  359. case MIPI_DSI_FMT_RGB565:
  360. tmp_reg = PACKED_PS_16BIT_RGB565;
  361. dsi_tmp_buf_bpp = 2;
  362. break;
  363. default:
  364. tmp_reg = PACKED_PS_24BIT_RGB888;
  365. dsi_tmp_buf_bpp = 3;
  366. break;
  367. }
  368. tmp_reg += dsi->vm.hactive * dsi_tmp_buf_bpp & DSI_PS_WC;
  369. writel(tmp_reg, dsi->regs + DSI_PSCTRL);
  370. }
  371. static void mtk_dsi_config_vdo_timing(struct mtk_dsi *dsi)
  372. {
  373. u32 horizontal_sync_active_byte;
  374. u32 horizontal_backporch_byte;
  375. u32 horizontal_frontporch_byte;
  376. u32 horizontal_front_back_byte;
  377. u32 data_phy_cycles_byte;
  378. u32 dsi_tmp_buf_bpp, data_phy_cycles;
  379. u32 delta;
  380. struct mtk_phy_timing *timing = &dsi->phy_timing;
  381. struct videomode *vm = &dsi->vm;
  382. if (dsi->format == MIPI_DSI_FMT_RGB565)
  383. dsi_tmp_buf_bpp = 2;
  384. else
  385. dsi_tmp_buf_bpp = 3;
  386. writel(vm->vsync_len, dsi->regs + DSI_VSA_NL);
  387. writel(vm->vback_porch, dsi->regs + DSI_VBP_NL);
  388. writel(vm->vfront_porch, dsi->regs + DSI_VFP_NL);
  389. writel(vm->vactive, dsi->regs + DSI_VACT_NL);
  390. if (dsi->driver_data->has_size_ctl)
  391. writel(vm->vactive << 16 | vm->hactive,
  392. dsi->regs + DSI_SIZE_CON);
  393. horizontal_sync_active_byte = (vm->hsync_len * dsi_tmp_buf_bpp - 10);
  394. if (dsi->mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
  395. horizontal_backporch_byte = vm->hback_porch * dsi_tmp_buf_bpp - 10;
  396. else
  397. horizontal_backporch_byte = (vm->hback_porch + vm->hsync_len) *
  398. dsi_tmp_buf_bpp - 10;
  399. data_phy_cycles = timing->lpx + timing->da_hs_prepare +
  400. timing->da_hs_zero + timing->da_hs_exit + 3;
  401. delta = dsi->mode_flags & MIPI_DSI_MODE_VIDEO_BURST ? 18 : 12;
  402. delta += dsi->mode_flags & MIPI_DSI_MODE_NO_EOT_PACKET ? 0 : 2;
  403. horizontal_frontporch_byte = vm->hfront_porch * dsi_tmp_buf_bpp;
  404. horizontal_front_back_byte = horizontal_frontporch_byte + horizontal_backporch_byte;
  405. data_phy_cycles_byte = data_phy_cycles * dsi->lanes + delta;
  406. if (horizontal_front_back_byte > data_phy_cycles_byte) {
  407. horizontal_frontporch_byte -= data_phy_cycles_byte *
  408. horizontal_frontporch_byte /
  409. horizontal_front_back_byte;
  410. horizontal_backporch_byte -= data_phy_cycles_byte *
  411. horizontal_backporch_byte /
  412. horizontal_front_back_byte;
  413. } else {
  414. DRM_WARN("HFP + HBP less than d-phy, FPS will under 60Hz\n");
  415. }
  416. if ((dsi->mode_flags & MIPI_DSI_HS_PKT_END_ALIGNED) &&
  417. (dsi->lanes == 4)) {
  418. horizontal_sync_active_byte =
  419. roundup(horizontal_sync_active_byte, dsi->lanes) - 2;
  420. horizontal_frontporch_byte =
  421. roundup(horizontal_frontporch_byte, dsi->lanes) - 2;
  422. horizontal_backporch_byte =
  423. roundup(horizontal_backporch_byte, dsi->lanes) - 2;
  424. horizontal_backporch_byte -=
  425. (vm->hactive * dsi_tmp_buf_bpp + 2) % dsi->lanes;
  426. }
  427. writel(horizontal_sync_active_byte, dsi->regs + DSI_HSA_WC);
  428. writel(horizontal_backporch_byte, dsi->regs + DSI_HBP_WC);
  429. writel(horizontal_frontporch_byte, dsi->regs + DSI_HFP_WC);
  430. mtk_dsi_ps_control(dsi);
  431. }
  432. static void mtk_dsi_start(struct mtk_dsi *dsi)
  433. {
  434. writel(0, dsi->regs + DSI_START);
  435. writel(1, dsi->regs + DSI_START);
  436. }
  437. static void mtk_dsi_stop(struct mtk_dsi *dsi)
  438. {
  439. writel(0, dsi->regs + DSI_START);
  440. }
  441. static void mtk_dsi_set_cmd_mode(struct mtk_dsi *dsi)
  442. {
  443. writel(CMD_MODE, dsi->regs + DSI_MODE_CTRL);
  444. }
  445. static void mtk_dsi_set_interrupt_enable(struct mtk_dsi *dsi)
  446. {
  447. u32 inten = LPRX_RD_RDY_INT_FLAG | CMD_DONE_INT_FLAG | VM_DONE_INT_FLAG;
  448. writel(inten, dsi->regs + DSI_INTEN);
  449. }
  450. static void mtk_dsi_irq_data_set(struct mtk_dsi *dsi, u32 irq_bit)
  451. {
  452. dsi->irq_data |= irq_bit;
  453. }
  454. static void mtk_dsi_irq_data_clear(struct mtk_dsi *dsi, u32 irq_bit)
  455. {
  456. dsi->irq_data &= ~irq_bit;
  457. }
  458. static s32 mtk_dsi_wait_for_irq_done(struct mtk_dsi *dsi, u32 irq_flag,
  459. unsigned int timeout)
  460. {
  461. s32 ret = 0;
  462. unsigned long jiffies = msecs_to_jiffies(timeout);
  463. ret = wait_event_interruptible_timeout(dsi->irq_wait_queue,
  464. dsi->irq_data & irq_flag,
  465. jiffies);
  466. if (ret == 0) {
  467. DRM_WARN("Wait DSI IRQ(0x%08x) Timeout\n", irq_flag);
  468. mtk_dsi_enable(dsi);
  469. mtk_dsi_reset_engine(dsi);
  470. }
  471. return ret;
  472. }
  473. static irqreturn_t mtk_dsi_irq(int irq, void *dev_id)
  474. {
  475. struct mtk_dsi *dsi = dev_id;
  476. u32 status, tmp;
  477. u32 flag = LPRX_RD_RDY_INT_FLAG | CMD_DONE_INT_FLAG | VM_DONE_INT_FLAG;
  478. status = readl(dsi->regs + DSI_INTSTA) & flag;
  479. if (status) {
  480. do {
  481. mtk_dsi_mask(dsi, DSI_RACK, RACK, RACK);
  482. tmp = readl(dsi->regs + DSI_INTSTA);
  483. } while (tmp & DSI_BUSY);
  484. mtk_dsi_mask(dsi, DSI_INTSTA, status, 0);
  485. mtk_dsi_irq_data_set(dsi, status);
  486. wake_up_interruptible(&dsi->irq_wait_queue);
  487. }
  488. return IRQ_HANDLED;
  489. }
  490. static s32 mtk_dsi_switch_to_cmd_mode(struct mtk_dsi *dsi, u8 irq_flag, u32 t)
  491. {
  492. mtk_dsi_irq_data_clear(dsi, irq_flag);
  493. mtk_dsi_set_cmd_mode(dsi);
  494. if (!mtk_dsi_wait_for_irq_done(dsi, irq_flag, t)) {
  495. DRM_ERROR("failed to switch cmd mode\n");
  496. return -ETIME;
  497. } else {
  498. return 0;
  499. }
  500. }
  501. static int mtk_dsi_poweron(struct mtk_dsi *dsi)
  502. {
  503. struct device *dev = dsi->host.dev;
  504. int ret;
  505. u32 bit_per_pixel;
  506. if (++dsi->refcount != 1)
  507. return 0;
  508. switch (dsi->format) {
  509. case MIPI_DSI_FMT_RGB565:
  510. bit_per_pixel = 16;
  511. break;
  512. case MIPI_DSI_FMT_RGB666_PACKED:
  513. bit_per_pixel = 18;
  514. break;
  515. case MIPI_DSI_FMT_RGB666:
  516. case MIPI_DSI_FMT_RGB888:
  517. default:
  518. bit_per_pixel = 24;
  519. break;
  520. }
  521. dsi->data_rate = DIV_ROUND_UP_ULL(dsi->vm.pixelclock * bit_per_pixel,
  522. dsi->lanes);
  523. ret = clk_set_rate(dsi->hs_clk, dsi->data_rate);
  524. if (ret < 0) {
  525. dev_err(dev, "Failed to set data rate: %d\n", ret);
  526. goto err_refcount;
  527. }
  528. phy_power_on(dsi->phy);
  529. ret = clk_prepare_enable(dsi->engine_clk);
  530. if (ret < 0) {
  531. dev_err(dev, "Failed to enable engine clock: %d\n", ret);
  532. goto err_phy_power_off;
  533. }
  534. ret = clk_prepare_enable(dsi->digital_clk);
  535. if (ret < 0) {
  536. dev_err(dev, "Failed to enable digital clock: %d\n", ret);
  537. goto err_disable_engine_clk;
  538. }
  539. mtk_dsi_enable(dsi);
  540. if (dsi->driver_data->has_shadow_ctl)
  541. writel(FORCE_COMMIT | BYPASS_SHADOW,
  542. dsi->regs + DSI_SHADOW_DEBUG);
  543. mtk_dsi_reset_engine(dsi);
  544. mtk_dsi_phy_timconfig(dsi);
  545. mtk_dsi_ps_control_vact(dsi);
  546. mtk_dsi_set_vm_cmd(dsi);
  547. mtk_dsi_config_vdo_timing(dsi);
  548. mtk_dsi_set_interrupt_enable(dsi);
  549. return 0;
  550. err_disable_engine_clk:
  551. clk_disable_unprepare(dsi->engine_clk);
  552. err_phy_power_off:
  553. phy_power_off(dsi->phy);
  554. err_refcount:
  555. dsi->refcount--;
  556. return ret;
  557. }
  558. static void mtk_dsi_poweroff(struct mtk_dsi *dsi)
  559. {
  560. if (WARN_ON(dsi->refcount == 0))
  561. return;
  562. if (--dsi->refcount != 0)
  563. return;
  564. /*
  565. * mtk_dsi_stop() and mtk_dsi_start() is asymmetric, since
  566. * mtk_dsi_stop() should be called after mtk_drm_crtc_atomic_disable(),
  567. * which needs irq for vblank, and mtk_dsi_stop() will disable irq.
  568. * mtk_dsi_start() needs to be called in mtk_output_dsi_enable(),
  569. * after dsi is fully set.
  570. */
  571. mtk_dsi_stop(dsi);
  572. mtk_dsi_switch_to_cmd_mode(dsi, VM_DONE_INT_FLAG, 500);
  573. mtk_dsi_reset_engine(dsi);
  574. mtk_dsi_lane0_ulp_mode_enter(dsi);
  575. mtk_dsi_clk_ulp_mode_enter(dsi);
  576. /* set the lane number as 0 to pull down mipi */
  577. writel(0, dsi->regs + DSI_TXRX_CTRL);
  578. mtk_dsi_disable(dsi);
  579. clk_disable_unprepare(dsi->engine_clk);
  580. clk_disable_unprepare(dsi->digital_clk);
  581. phy_power_off(dsi->phy);
  582. dsi->lanes_ready = false;
  583. }
  584. static void mtk_dsi_lane_ready(struct mtk_dsi *dsi)
  585. {
  586. if (!dsi->lanes_ready) {
  587. dsi->lanes_ready = true;
  588. mtk_dsi_rxtx_control(dsi);
  589. usleep_range(30, 100);
  590. mtk_dsi_reset_dphy(dsi);
  591. mtk_dsi_clk_ulp_mode_leave(dsi);
  592. mtk_dsi_lane0_ulp_mode_leave(dsi);
  593. mtk_dsi_clk_hs_mode(dsi, 0);
  594. usleep_range(1000, 3000);
  595. /* The reaction time after pulling up the mipi signal for dsi_rx */
  596. }
  597. }
  598. static void mtk_output_dsi_enable(struct mtk_dsi *dsi)
  599. {
  600. if (dsi->enabled)
  601. return;
  602. mtk_dsi_lane_ready(dsi);
  603. mtk_dsi_set_mode(dsi);
  604. mtk_dsi_clk_hs_mode(dsi, 1);
  605. mtk_dsi_start(dsi);
  606. dsi->enabled = true;
  607. }
  608. static void mtk_output_dsi_disable(struct mtk_dsi *dsi)
  609. {
  610. if (!dsi->enabled)
  611. return;
  612. dsi->enabled = false;
  613. }
  614. static int mtk_dsi_bridge_attach(struct drm_bridge *bridge,
  615. enum drm_bridge_attach_flags flags)
  616. {
  617. struct mtk_dsi *dsi = bridge_to_dsi(bridge);
  618. /* Attach the panel or bridge to the dsi bridge */
  619. return drm_bridge_attach(bridge->encoder, dsi->next_bridge,
  620. &dsi->bridge, flags);
  621. }
  622. static void mtk_dsi_bridge_mode_set(struct drm_bridge *bridge,
  623. const struct drm_display_mode *mode,
  624. const struct drm_display_mode *adjusted)
  625. {
  626. struct mtk_dsi *dsi = bridge_to_dsi(bridge);
  627. drm_display_mode_to_videomode(adjusted, &dsi->vm);
  628. }
  629. static void mtk_dsi_bridge_atomic_disable(struct drm_bridge *bridge,
  630. struct drm_bridge_state *old_bridge_state)
  631. {
  632. struct mtk_dsi *dsi = bridge_to_dsi(bridge);
  633. mtk_output_dsi_disable(dsi);
  634. }
  635. static void mtk_dsi_bridge_atomic_enable(struct drm_bridge *bridge,
  636. struct drm_bridge_state *old_bridge_state)
  637. {
  638. struct mtk_dsi *dsi = bridge_to_dsi(bridge);
  639. if (dsi->refcount == 0)
  640. return;
  641. mtk_output_dsi_enable(dsi);
  642. }
  643. static void mtk_dsi_bridge_atomic_pre_enable(struct drm_bridge *bridge,
  644. struct drm_bridge_state *old_bridge_state)
  645. {
  646. struct mtk_dsi *dsi = bridge_to_dsi(bridge);
  647. int ret;
  648. ret = mtk_dsi_poweron(dsi);
  649. if (ret < 0)
  650. DRM_ERROR("failed to power on dsi\n");
  651. }
  652. static void mtk_dsi_bridge_atomic_post_disable(struct drm_bridge *bridge,
  653. struct drm_bridge_state *old_bridge_state)
  654. {
  655. struct mtk_dsi *dsi = bridge_to_dsi(bridge);
  656. mtk_dsi_poweroff(dsi);
  657. }
  658. static const struct drm_bridge_funcs mtk_dsi_bridge_funcs = {
  659. .attach = mtk_dsi_bridge_attach,
  660. .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
  661. .atomic_disable = mtk_dsi_bridge_atomic_disable,
  662. .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
  663. .atomic_enable = mtk_dsi_bridge_atomic_enable,
  664. .atomic_pre_enable = mtk_dsi_bridge_atomic_pre_enable,
  665. .atomic_post_disable = mtk_dsi_bridge_atomic_post_disable,
  666. .atomic_reset = drm_atomic_helper_bridge_reset,
  667. .mode_set = mtk_dsi_bridge_mode_set,
  668. };
  669. void mtk_dsi_ddp_start(struct device *dev)
  670. {
  671. struct mtk_dsi *dsi = dev_get_drvdata(dev);
  672. mtk_dsi_poweron(dsi);
  673. }
  674. void mtk_dsi_ddp_stop(struct device *dev)
  675. {
  676. struct mtk_dsi *dsi = dev_get_drvdata(dev);
  677. mtk_dsi_poweroff(dsi);
  678. }
  679. static int mtk_dsi_encoder_init(struct drm_device *drm, struct mtk_dsi *dsi)
  680. {
  681. int ret;
  682. ret = drm_simple_encoder_init(drm, &dsi->encoder,
  683. DRM_MODE_ENCODER_DSI);
  684. if (ret) {
  685. DRM_ERROR("Failed to encoder init to drm\n");
  686. return ret;
  687. }
  688. dsi->encoder.possible_crtcs = mtk_drm_find_possible_crtc_by_comp(drm, dsi->host.dev);
  689. ret = drm_bridge_attach(&dsi->encoder, &dsi->bridge, NULL,
  690. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  691. if (ret)
  692. goto err_cleanup_encoder;
  693. dsi->connector = drm_bridge_connector_init(drm, &dsi->encoder);
  694. if (IS_ERR(dsi->connector)) {
  695. DRM_ERROR("Unable to create bridge connector\n");
  696. ret = PTR_ERR(dsi->connector);
  697. goto err_cleanup_encoder;
  698. }
  699. drm_connector_attach_encoder(dsi->connector, &dsi->encoder);
  700. return 0;
  701. err_cleanup_encoder:
  702. drm_encoder_cleanup(&dsi->encoder);
  703. return ret;
  704. }
  705. static int mtk_dsi_bind(struct device *dev, struct device *master, void *data)
  706. {
  707. int ret;
  708. struct drm_device *drm = data;
  709. struct mtk_dsi *dsi = dev_get_drvdata(dev);
  710. ret = mtk_dsi_encoder_init(drm, dsi);
  711. if (ret)
  712. return ret;
  713. return device_reset_optional(dev);
  714. }
  715. static void mtk_dsi_unbind(struct device *dev, struct device *master,
  716. void *data)
  717. {
  718. struct mtk_dsi *dsi = dev_get_drvdata(dev);
  719. drm_encoder_cleanup(&dsi->encoder);
  720. }
  721. static const struct component_ops mtk_dsi_component_ops = {
  722. .bind = mtk_dsi_bind,
  723. .unbind = mtk_dsi_unbind,
  724. };
  725. static int mtk_dsi_host_attach(struct mipi_dsi_host *host,
  726. struct mipi_dsi_device *device)
  727. {
  728. struct mtk_dsi *dsi = host_to_dsi(host);
  729. struct device *dev = host->dev;
  730. int ret;
  731. dsi->lanes = device->lanes;
  732. dsi->format = device->format;
  733. dsi->mode_flags = device->mode_flags;
  734. dsi->next_bridge = devm_drm_of_get_bridge(dev, dev->of_node, 0, 0);
  735. if (IS_ERR(dsi->next_bridge))
  736. return PTR_ERR(dsi->next_bridge);
  737. drm_bridge_add(&dsi->bridge);
  738. ret = component_add(host->dev, &mtk_dsi_component_ops);
  739. if (ret) {
  740. DRM_ERROR("failed to add dsi_host component: %d\n", ret);
  741. drm_bridge_remove(&dsi->bridge);
  742. return ret;
  743. }
  744. return 0;
  745. }
  746. static int mtk_dsi_host_detach(struct mipi_dsi_host *host,
  747. struct mipi_dsi_device *device)
  748. {
  749. struct mtk_dsi *dsi = host_to_dsi(host);
  750. component_del(host->dev, &mtk_dsi_component_ops);
  751. drm_bridge_remove(&dsi->bridge);
  752. return 0;
  753. }
  754. static void mtk_dsi_wait_for_idle(struct mtk_dsi *dsi)
  755. {
  756. int ret;
  757. u32 val;
  758. ret = readl_poll_timeout(dsi->regs + DSI_INTSTA, val, !(val & DSI_BUSY),
  759. 4, 2000000);
  760. if (ret) {
  761. DRM_WARN("polling dsi wait not busy timeout!\n");
  762. mtk_dsi_enable(dsi);
  763. mtk_dsi_reset_engine(dsi);
  764. }
  765. }
  766. static u32 mtk_dsi_recv_cnt(u8 type, u8 *read_data)
  767. {
  768. switch (type) {
  769. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
  770. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
  771. return 1;
  772. case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
  773. case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
  774. return 2;
  775. case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
  776. case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
  777. return read_data[1] + read_data[2] * 16;
  778. case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
  779. DRM_INFO("type is 0x02, try again\n");
  780. break;
  781. default:
  782. DRM_INFO("type(0x%x) not recognized\n", type);
  783. break;
  784. }
  785. return 0;
  786. }
  787. static void mtk_dsi_cmdq(struct mtk_dsi *dsi, const struct mipi_dsi_msg *msg)
  788. {
  789. const char *tx_buf = msg->tx_buf;
  790. u8 config, cmdq_size, cmdq_off, type = msg->type;
  791. u32 reg_val, cmdq_mask, i;
  792. u32 reg_cmdq_off = dsi->driver_data->reg_cmdq_off;
  793. if (MTK_DSI_HOST_IS_READ(type))
  794. config = BTA;
  795. else
  796. config = (msg->tx_len > 2) ? LONG_PACKET : SHORT_PACKET;
  797. if (msg->tx_len > 2) {
  798. cmdq_size = 1 + (msg->tx_len + 3) / 4;
  799. cmdq_off = 4;
  800. cmdq_mask = CONFIG | DATA_ID | DATA_0 | DATA_1;
  801. reg_val = (msg->tx_len << 16) | (type << 8) | config;
  802. } else {
  803. cmdq_size = 1;
  804. cmdq_off = 2;
  805. cmdq_mask = CONFIG | DATA_ID;
  806. reg_val = (type << 8) | config;
  807. }
  808. for (i = 0; i < msg->tx_len; i++)
  809. mtk_dsi_mask(dsi, (reg_cmdq_off + cmdq_off + i) & (~0x3U),
  810. (0xffUL << (((i + cmdq_off) & 3U) * 8U)),
  811. tx_buf[i] << (((i + cmdq_off) & 3U) * 8U));
  812. mtk_dsi_mask(dsi, reg_cmdq_off, cmdq_mask, reg_val);
  813. mtk_dsi_mask(dsi, DSI_CMDQ_SIZE, CMDQ_SIZE, cmdq_size);
  814. }
  815. static ssize_t mtk_dsi_host_send_cmd(struct mtk_dsi *dsi,
  816. const struct mipi_dsi_msg *msg, u8 flag)
  817. {
  818. mtk_dsi_wait_for_idle(dsi);
  819. mtk_dsi_irq_data_clear(dsi, flag);
  820. mtk_dsi_cmdq(dsi, msg);
  821. mtk_dsi_start(dsi);
  822. if (!mtk_dsi_wait_for_irq_done(dsi, flag, 2000))
  823. return -ETIME;
  824. else
  825. return 0;
  826. }
  827. static ssize_t mtk_dsi_host_transfer(struct mipi_dsi_host *host,
  828. const struct mipi_dsi_msg *msg)
  829. {
  830. struct mtk_dsi *dsi = host_to_dsi(host);
  831. u32 recv_cnt, i;
  832. u8 read_data[16];
  833. void *src_addr;
  834. u8 irq_flag = CMD_DONE_INT_FLAG;
  835. u32 dsi_mode;
  836. int ret;
  837. dsi_mode = readl(dsi->regs + DSI_MODE_CTRL);
  838. if (dsi_mode & MODE) {
  839. mtk_dsi_stop(dsi);
  840. ret = mtk_dsi_switch_to_cmd_mode(dsi, VM_DONE_INT_FLAG, 500);
  841. if (ret)
  842. goto restore_dsi_mode;
  843. }
  844. if (MTK_DSI_HOST_IS_READ(msg->type))
  845. irq_flag |= LPRX_RD_RDY_INT_FLAG;
  846. mtk_dsi_lane_ready(dsi);
  847. ret = mtk_dsi_host_send_cmd(dsi, msg, irq_flag);
  848. if (ret)
  849. goto restore_dsi_mode;
  850. if (!MTK_DSI_HOST_IS_READ(msg->type)) {
  851. recv_cnt = 0;
  852. goto restore_dsi_mode;
  853. }
  854. if (!msg->rx_buf) {
  855. DRM_ERROR("dsi receive buffer size may be NULL\n");
  856. ret = -EINVAL;
  857. goto restore_dsi_mode;
  858. }
  859. for (i = 0; i < 16; i++)
  860. *(read_data + i) = readb(dsi->regs + DSI_RX_DATA0 + i);
  861. recv_cnt = mtk_dsi_recv_cnt(read_data[0], read_data);
  862. if (recv_cnt > 2)
  863. src_addr = &read_data[4];
  864. else
  865. src_addr = &read_data[1];
  866. if (recv_cnt > 10)
  867. recv_cnt = 10;
  868. if (recv_cnt > msg->rx_len)
  869. recv_cnt = msg->rx_len;
  870. if (recv_cnt)
  871. memcpy(msg->rx_buf, src_addr, recv_cnt);
  872. DRM_INFO("dsi get %d byte data from the panel address(0x%x)\n",
  873. recv_cnt, *((u8 *)(msg->tx_buf)));
  874. restore_dsi_mode:
  875. if (dsi_mode & MODE) {
  876. mtk_dsi_set_mode(dsi);
  877. mtk_dsi_start(dsi);
  878. }
  879. return ret < 0 ? ret : recv_cnt;
  880. }
  881. static const struct mipi_dsi_host_ops mtk_dsi_ops = {
  882. .attach = mtk_dsi_host_attach,
  883. .detach = mtk_dsi_host_detach,
  884. .transfer = mtk_dsi_host_transfer,
  885. };
  886. static int mtk_dsi_probe(struct platform_device *pdev)
  887. {
  888. struct mtk_dsi *dsi;
  889. struct device *dev = &pdev->dev;
  890. struct resource *regs;
  891. int irq_num;
  892. int ret;
  893. dsi = devm_kzalloc(dev, sizeof(*dsi), GFP_KERNEL);
  894. if (!dsi)
  895. return -ENOMEM;
  896. dsi->host.ops = &mtk_dsi_ops;
  897. dsi->host.dev = dev;
  898. ret = mipi_dsi_host_register(&dsi->host);
  899. if (ret < 0) {
  900. dev_err(dev, "failed to register DSI host: %d\n", ret);
  901. return ret;
  902. }
  903. dsi->driver_data = of_device_get_match_data(dev);
  904. dsi->engine_clk = devm_clk_get(dev, "engine");
  905. if (IS_ERR(dsi->engine_clk)) {
  906. ret = PTR_ERR(dsi->engine_clk);
  907. if (ret != -EPROBE_DEFER)
  908. dev_err(dev, "Failed to get engine clock: %d\n", ret);
  909. goto err_unregister_host;
  910. }
  911. dsi->digital_clk = devm_clk_get(dev, "digital");
  912. if (IS_ERR(dsi->digital_clk)) {
  913. ret = PTR_ERR(dsi->digital_clk);
  914. if (ret != -EPROBE_DEFER)
  915. dev_err(dev, "Failed to get digital clock: %d\n", ret);
  916. goto err_unregister_host;
  917. }
  918. dsi->hs_clk = devm_clk_get(dev, "hs");
  919. if (IS_ERR(dsi->hs_clk)) {
  920. ret = PTR_ERR(dsi->hs_clk);
  921. dev_err(dev, "Failed to get hs clock: %d\n", ret);
  922. goto err_unregister_host;
  923. }
  924. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  925. dsi->regs = devm_ioremap_resource(dev, regs);
  926. if (IS_ERR(dsi->regs)) {
  927. ret = PTR_ERR(dsi->regs);
  928. dev_err(dev, "Failed to ioremap memory: %d\n", ret);
  929. goto err_unregister_host;
  930. }
  931. dsi->phy = devm_phy_get(dev, "dphy");
  932. if (IS_ERR(dsi->phy)) {
  933. ret = PTR_ERR(dsi->phy);
  934. dev_err(dev, "Failed to get MIPI-DPHY: %d\n", ret);
  935. goto err_unregister_host;
  936. }
  937. irq_num = platform_get_irq(pdev, 0);
  938. if (irq_num < 0) {
  939. ret = irq_num;
  940. goto err_unregister_host;
  941. }
  942. ret = devm_request_irq(&pdev->dev, irq_num, mtk_dsi_irq,
  943. IRQF_TRIGGER_NONE, dev_name(&pdev->dev), dsi);
  944. if (ret) {
  945. dev_err(&pdev->dev, "failed to request mediatek dsi irq\n");
  946. goto err_unregister_host;
  947. }
  948. init_waitqueue_head(&dsi->irq_wait_queue);
  949. platform_set_drvdata(pdev, dsi);
  950. dsi->bridge.funcs = &mtk_dsi_bridge_funcs;
  951. dsi->bridge.of_node = dev->of_node;
  952. dsi->bridge.type = DRM_MODE_CONNECTOR_DSI;
  953. return 0;
  954. err_unregister_host:
  955. mipi_dsi_host_unregister(&dsi->host);
  956. return ret;
  957. }
  958. static int mtk_dsi_remove(struct platform_device *pdev)
  959. {
  960. struct mtk_dsi *dsi = platform_get_drvdata(pdev);
  961. mtk_output_dsi_disable(dsi);
  962. mipi_dsi_host_unregister(&dsi->host);
  963. return 0;
  964. }
  965. static const struct mtk_dsi_driver_data mt8173_dsi_driver_data = {
  966. .reg_cmdq_off = 0x200,
  967. };
  968. static const struct mtk_dsi_driver_data mt2701_dsi_driver_data = {
  969. .reg_cmdq_off = 0x180,
  970. };
  971. static const struct mtk_dsi_driver_data mt8183_dsi_driver_data = {
  972. .reg_cmdq_off = 0x200,
  973. .has_shadow_ctl = true,
  974. .has_size_ctl = true,
  975. };
  976. static const struct mtk_dsi_driver_data mt8186_dsi_driver_data = {
  977. .reg_cmdq_off = 0xd00,
  978. .has_shadow_ctl = true,
  979. .has_size_ctl = true,
  980. };
  981. static const struct of_device_id mtk_dsi_of_match[] = {
  982. { .compatible = "mediatek,mt2701-dsi",
  983. .data = &mt2701_dsi_driver_data },
  984. { .compatible = "mediatek,mt8173-dsi",
  985. .data = &mt8173_dsi_driver_data },
  986. { .compatible = "mediatek,mt8183-dsi",
  987. .data = &mt8183_dsi_driver_data },
  988. { .compatible = "mediatek,mt8186-dsi",
  989. .data = &mt8186_dsi_driver_data },
  990. { },
  991. };
  992. MODULE_DEVICE_TABLE(of, mtk_dsi_of_match);
  993. struct platform_driver mtk_dsi_driver = {
  994. .probe = mtk_dsi_probe,
  995. .remove = mtk_dsi_remove,
  996. .driver = {
  997. .name = "mtk-dsi",
  998. .of_match_table = mtk_dsi_of_match,
  999. },
  1000. };