kmb_regs.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /* SPDX-License-Identifier: GPL-2.0-only
  2. *
  3. * Copyright © 2018-2020 Intel Corporation
  4. */
  5. #ifndef __KMB_REGS_H__
  6. #define __KMB_REGS_H__
  7. /***************************************************************************
  8. * LCD controller control register defines
  9. ***************************************************************************/
  10. #define LCD_CONTROL (0x4 * 0x000)
  11. #define LCD_CTRL_PROGRESSIVE (0 << 0)
  12. #define LCD_CTRL_INTERLACED BIT(0)
  13. #define LCD_CTRL_ENABLE BIT(1)
  14. #define LCD_CTRL_VL1_ENABLE BIT(2)
  15. #define LCD_CTRL_VL2_ENABLE BIT(3)
  16. #define LCD_CTRL_GL1_ENABLE BIT(4)
  17. #define LCD_CTRL_GL2_ENABLE BIT(5)
  18. #define LCD_CTRL_ALPHA_BLEND_VL1 (0 << 6)
  19. #define LCD_CTRL_ALPHA_BLEND_VL2 BIT(6)
  20. #define LCD_CTRL_ALPHA_BLEND_GL1 (2 << 6)
  21. #define LCD_CTRL_ALPHA_BLEND_GL2 (3 << 6)
  22. #define LCD_CTRL_ALPHA_TOP_VL1 (0 << 8)
  23. #define LCD_CTRL_ALPHA_TOP_VL2 BIT(8)
  24. #define LCD_CTRL_ALPHA_TOP_GL1 (2 << 8)
  25. #define LCD_CTRL_ALPHA_TOP_GL2 (3 << 8)
  26. #define LCD_CTRL_ALPHA_MIDDLE_VL1 (0 << 10)
  27. #define LCD_CTRL_ALPHA_MIDDLE_VL2 BIT(10)
  28. #define LCD_CTRL_ALPHA_MIDDLE_GL1 (2 << 10)
  29. #define LCD_CTRL_ALPHA_MIDDLE_GL2 (3 << 10)
  30. #define LCD_CTRL_ALPHA_BOTTOM_VL1 (0 << 12)
  31. #define LCD_CTRL_ALPHA_BOTTOM_VL2 BIT(12)
  32. #define LCD_CTRL_ALPHA_BOTTOM_GL1 (2 << 12)
  33. #define LCD_CTRL_ALPHA_BOTTOM_GL2 (3 << 12)
  34. #define LCD_CTRL_TIM_GEN_ENABLE BIT(14)
  35. #define LCD_CTRL_CONTINUOUS (0 << 15)
  36. #define LCD_CTRL_ONE_SHOT BIT(15)
  37. #define LCD_CTRL_PWM0_EN BIT(16)
  38. #define LCD_CTRL_PWM1_EN BIT(17)
  39. #define LCD_CTRL_PWM2_EN BIT(18)
  40. #define LCD_CTRL_OUTPUT_DISABLED (0 << 19)
  41. #define LCD_CTRL_OUTPUT_ENABLED BIT(19)
  42. #define LCD_CTRL_BPORCH_ENABLE BIT(21)
  43. #define LCD_CTRL_FPORCH_ENABLE BIT(22)
  44. #define LCD_CTRL_ALPHA_BLEND_BKGND_DISABLE BIT(23)
  45. #define LCD_CTRL_PIPELINE_DMA BIT(28)
  46. #define LCD_CTRL_VHSYNC_IDLE_LVL BIT(31)
  47. #define LCD_CTRL_ALPHA_ALL (0xff << 6)
  48. /* interrupts */
  49. #define LCD_INT_STATUS (0x4 * 0x001)
  50. #define LCD_INT_EOF BIT(0)
  51. #define LCD_INT_LINE_CMP BIT(1)
  52. #define LCD_INT_VERT_COMP BIT(2)
  53. #define LAYER0_DMA_DONE BIT(3)
  54. #define LAYER0_DMA_IDLE BIT(4)
  55. #define LAYER0_DMA_FIFO_OVERFLOW BIT(5)
  56. #define LAYER0_DMA_FIFO_UNDERFLOW BIT(6)
  57. #define LAYER0_DMA_CB_FIFO_OVERFLOW BIT(7)
  58. #define LAYER0_DMA_CB_FIFO_UNDERFLOW BIT(8)
  59. #define LAYER0_DMA_CR_FIFO_OVERFLOW BIT(9)
  60. #define LAYER0_DMA_CR_FIFO_UNDERFLOW BIT(10)
  61. #define LAYER1_DMA_DONE BIT(11)
  62. #define LAYER1_DMA_IDLE BIT(12)
  63. #define LAYER1_DMA_FIFO_OVERFLOW BIT(13)
  64. #define LAYER1_DMA_FIFO_UNDERFLOW BIT(14)
  65. #define LAYER1_DMA_CB_FIFO_OVERFLOW BIT(15)
  66. #define LAYER1_DMA_CB_FIFO_UNDERFLOW BIT(16)
  67. #define LAYER1_DMA_CR_FIFO_OVERFLOW BIT(17)
  68. #define LAYER1_DMA_CR_FIFO_UNDERFLOW BIT(18)
  69. #define LAYER2_DMA_DONE BIT(19)
  70. #define LAYER2_DMA_IDLE BIT(20)
  71. #define LAYER2_DMA_FIFO_OVERFLOW BIT(21)
  72. #define LAYER2_DMA_FIFO_UNDERFLOW BIT(22)
  73. #define LAYER3_DMA_DONE BIT(23)
  74. #define LAYER3_DMA_IDLE BIT(24)
  75. #define LAYER3_DMA_FIFO_OVERFLOW BIT(25)
  76. #define LAYER3_DMA_FIFO_UNDERFLOW BIT(26)
  77. #define LCD_INT_LAYER (0x07fffff8)
  78. #define LCD_INT_ENABLE (0x4 * 0x002)
  79. #define LCD_INT_CLEAR (0x4 * 0x003)
  80. #define LCD_LINE_COUNT (0x4 * 0x004)
  81. #define LCD_LINE_COMPARE (0x4 * 0x005)
  82. #define LCD_VSTATUS (0x4 * 0x006)
  83. /*LCD_VSTATUS_COMPARE Vertcal interval in which to generate vertcal
  84. * interval interrupt
  85. */
  86. /* BITS 13 and 14 */
  87. #define LCD_VSTATUS_COMPARE (0x4 * 0x007)
  88. #define LCD_VSTATUS_VERTICAL_STATUS_MASK (3 << 13)
  89. #define LCD_VSTATUS_COMPARE_VSYNC (0 << 13)
  90. #define LCD_VSTATUS_COMPARE_BACKPORCH BIT(13)
  91. #define LCD_VSTATUS_COMPARE_ACTIVE (2 << 13)
  92. #define LCD_VSTATUS_COMPARE_FRONT_PORCH (3 << 13)
  93. #define LCD_SCREEN_WIDTH (0x4 * 0x008)
  94. #define LCD_SCREEN_HEIGHT (0x4 * 0x009)
  95. #define LCD_FIELD_INT_CFG (0x4 * 0x00a)
  96. #define LCD_FIFO_FLUSH (0x4 * 0x00b)
  97. #define LCD_BG_COLOUR_LS (0x4 * 0x00c)
  98. #define LCD_BG_COLOUR_MS (0x4 * 0x00d)
  99. #define LCD_RAM_CFG (0x4 * 0x00e)
  100. /****************************************************************************
  101. * LCD controller Layer config register
  102. ***************************************************************************/
  103. #define LCD_LAYER0_CFG (0x4 * 0x100)
  104. #define LCD_LAYERn_CFG(N) (LCD_LAYER0_CFG + (0x400 * (N)))
  105. #define LCD_LAYER_SCALE_H BIT(1)
  106. #define LCD_LAYER_SCALE_V BIT(2)
  107. #define LCD_LAYER_SCALE_H_V (LCD_LAYER_SCALE_H | \
  108. LCD_LAYER_SCALE_V)
  109. #define LCD_LAYER_CSC_EN BIT(3)
  110. #define LCD_LAYER_ALPHA_STATIC BIT(4)
  111. #define LCD_LAYER_ALPHA_EMBED BIT(5)
  112. #define LCD_LAYER_ALPHA_COMBI (LCD_LAYER_ALPHA_STATIC | \
  113. LCD_LAYER_ALPHA_EMBED)
  114. #define LCD_LAYER_ALPHA_DISABLED ~(LCD_LAYER_ALPHA_COMBI)
  115. /* RGB multiplied with alpha */
  116. #define LCD_LAYER_ALPHA_PREMULT BIT(6)
  117. #define LCD_LAYER_INVERT_COL BIT(7)
  118. #define LCD_LAYER_TRANSPARENT_EN BIT(8)
  119. #define LCD_LAYER_FORMAT_YCBCR444PLAN (0 << 9)
  120. #define LCD_LAYER_FORMAT_YCBCR422PLAN BIT(9)
  121. #define LCD_LAYER_FORMAT_YCBCR420PLAN (2 << 9)
  122. #define LCD_LAYER_FORMAT_RGB888PLAN (3 << 9)
  123. #define LCD_LAYER_FORMAT_YCBCR444LIN (4 << 9)
  124. #define LCD_LAYER_FORMAT_YCBCR422LIN (5 << 9)
  125. #define LCD_LAYER_FORMAT_RGB888 (6 << 9)
  126. #define LCD_LAYER_FORMAT_RGBA8888 (7 << 9)
  127. #define LCD_LAYER_FORMAT_RGBX8888 (8 << 9)
  128. #define LCD_LAYER_FORMAT_RGB565 (9 << 9)
  129. #define LCD_LAYER_FORMAT_RGBA1555 (0xa << 9)
  130. #define LCD_LAYER_FORMAT_XRGB1555 (0xb << 9)
  131. #define LCD_LAYER_FORMAT_RGB444 (0xc << 9)
  132. #define LCD_LAYER_FORMAT_RGBA4444 (0xd << 9)
  133. #define LCD_LAYER_FORMAT_RGBX4444 (0xe << 9)
  134. #define LCD_LAYER_FORMAT_RGB332 (0xf << 9)
  135. #define LCD_LAYER_FORMAT_RGBA3328 (0x10 << 9)
  136. #define LCD_LAYER_FORMAT_RGBX3328 (0x11 << 9)
  137. #define LCD_LAYER_FORMAT_CLUT (0x12 << 9)
  138. #define LCD_LAYER_FORMAT_NV12 (0x1c << 9)
  139. #define LCD_LAYER_PLANAR_STORAGE BIT(14)
  140. #define LCD_LAYER_8BPP (0 << 15)
  141. #define LCD_LAYER_16BPP BIT(15)
  142. #define LCD_LAYER_24BPP (2 << 15)
  143. #define LCD_LAYER_32BPP (3 << 15)
  144. #define LCD_LAYER_Y_ORDER BIT(17)
  145. #define LCD_LAYER_CRCB_ORDER BIT(18)
  146. #define LCD_LAYER_BGR_ORDER BIT(19)
  147. #define LCD_LAYER_LUT_2ENT (0 << 20)
  148. #define LCD_LAYER_LUT_4ENT BIT(20)
  149. #define LCD_LAYER_LUT_16ENT (2 << 20)
  150. #define LCD_LAYER_NO_FLIP (0 << 22)
  151. #define LCD_LAYER_FLIP_V BIT(22)
  152. #define LCD_LAYER_FLIP_H (2 << 22)
  153. #define LCD_LAYER_ROT_R90 (3 << 22)
  154. #define LCD_LAYER_ROT_L90 (4 << 22)
  155. #define LCD_LAYER_ROT_180 (5 << 22)
  156. #define LCD_LAYER_FIFO_00 (0 << 25)
  157. #define LCD_LAYER_FIFO_25 BIT(25)
  158. #define LCD_LAYER_FIFO_50 (2 << 25)
  159. #define LCD_LAYER_FIFO_100 (3 << 25)
  160. #define LCD_LAYER_INTERLEAVE_DIS (0 << 27)
  161. #define LCD_LAYER_INTERLEAVE_V BIT(27)
  162. #define LCD_LAYER_INTERLEAVE_H (2 << 27)
  163. #define LCD_LAYER_INTERLEAVE_CH (3 << 27)
  164. #define LCD_LAYER_INTERLEAVE_V_SUB (4 << 27)
  165. #define LCD_LAYER_INTERLEAVE_H_SUB (5 << 27)
  166. #define LCD_LAYER_INTERLEAVE_CH_SUB (6 << 27)
  167. #define LCD_LAYER_INTER_POS_EVEN (0 << 30)
  168. #define LCD_LAYER_INTER_POS_ODD BIT(30)
  169. #define LCD_LAYER0_COL_START (0x4 * 0x101)
  170. #define LCD_LAYERn_COL_START(N) (LCD_LAYER0_COL_START + (0x400 * (N)))
  171. #define LCD_LAYER0_ROW_START (0x4 * 0x102)
  172. #define LCD_LAYERn_ROW_START(N) (LCD_LAYER0_ROW_START + (0x400 * (N)))
  173. #define LCD_LAYER0_WIDTH (0x4 * 0x103)
  174. #define LCD_LAYERn_WIDTH(N) (LCD_LAYER0_WIDTH + (0x400 * (N)))
  175. #define LCD_LAYER0_HEIGHT (0x4 * 0x104)
  176. #define LCD_LAYERn_HEIGHT(N) (LCD_LAYER0_HEIGHT + (0x400 * (N)))
  177. #define LCD_LAYER0_SCALE_CFG (0x4 * 0x105)
  178. #define LCD_LAYERn_SCALE_CFG(N) (LCD_LAYER0_SCALE_CFG + (0x400 * (N)))
  179. #define LCD_LAYER0_ALPHA (0x4 * 0x106)
  180. #define LCD_LAYERn_ALPHA(N) (LCD_LAYER0_ALPHA + (0x400 * (N)))
  181. #define LCD_LAYER0_INV_COLOUR_LS (0x4 * 0x107)
  182. #define LCD_LAYERn_INV_COLOUR_LS(N) (LCD_LAYER0_INV_COLOUR_LS + \
  183. (0x400 * (N)))
  184. #define LCD_LAYER0_INV_COLOUR_MS (0x4 * 0x108)
  185. #define LCD_LAYERn_INV_COLOUR_MS(N) (LCD_LAYER0_INV_COLOUR_MS + \
  186. (0x400 * (N)))
  187. #define LCD_LAYER0_TRANS_COLOUR_LS (0x4 * 0x109)
  188. #define LCD_LAYERn_TRANS_COLOUR_LS(N) (LCD_LAYER0_TRANS_COLOUR_LS + \
  189. (0x400 * (N)))
  190. #define LCD_LAYER0_TRANS_COLOUR_MS (0x4 * 0x10a)
  191. #define LCD_LAYERn_TRANS_COLOUR_MS(N) (LCD_LAYER0_TRANS_COLOUR_MS + \
  192. (0x400 * (N)))
  193. #define LCD_LAYER0_CSC_COEFF11 (0x4 * 0x10b)
  194. #define LCD_LAYERn_CSC_COEFF11(N) (LCD_LAYER0_CSC_COEFF11 + (0x400 * (N)))
  195. #define LCD_LAYER0_CSC_COEFF12 (0x4 * 0x10c)
  196. #define LCD_LAYERn_CSC_COEFF12(N) (LCD_LAYER0_CSC_COEFF12 + (0x400 * (N)))
  197. #define LCD_LAYER0_CSC_COEFF13 (0x4 * 0x10d)
  198. #define LCD_LAYERn_CSC_COEFF13(N) (LCD_LAYER0_CSC_COEFF13 + (0x400 * (N)))
  199. #define LCD_LAYER0_CSC_COEFF21 (0x4 * 0x10e)
  200. #define LCD_LAYERn_CSC_COEFF21(N) (LCD_LAYER0_CSC_COEFF21 + (0x400 * (N)))
  201. #define LCD_LAYER0_CSC_COEFF22 (0x4 * 0x10f)
  202. #define LCD_LAYERn_CSC_COEFF22(N) (LCD_LAYER0_CSC_COEFF22 + (0x400 * (N)))
  203. #define LCD_LAYER0_CSC_COEFF23 (0x4 * 0x110)
  204. #define LCD_LAYERn_CSC_COEFF23(N) (LCD_LAYER0_CSC_COEFF23 + (0x400 * (N)))
  205. #define LCD_LAYER0_CSC_COEFF31 (0x4 * 0x111)
  206. #define LCD_LAYERn_CSC_COEFF31(N) (LCD_LAYER0_CSC_COEFF31 + (0x400 * (N)))
  207. #define LCD_LAYER0_CSC_COEFF32 (0x4 * 0x112)
  208. #define LCD_LAYERn_CSC_COEFF32(N) (LCD_LAYER0_CSC_COEFF32 + (0x400 * (N)))
  209. #define LCD_LAYER0_CSC_COEFF33 (0x4 * 0x113)
  210. #define LCD_LAYERn_CSC_COEFF33(N) (LCD_LAYER0_CSC_COEFF33 + (0x400 * (N)))
  211. #define LCD_LAYER0_CSC_OFF1 (0x4 * 0x114)
  212. #define LCD_LAYERn_CSC_OFF1(N) (LCD_LAYER0_CSC_OFF1 + (0x400 * (N)))
  213. #define LCD_LAYER0_CSC_OFF2 (0x4 * 0x115)
  214. #define LCD_LAYERn_CSC_OFF2(N) (LCD_LAYER0_CSC_OFF2 + (0x400 * (N)))
  215. #define LCD_LAYER0_CSC_OFF3 (0x4 * 0x116)
  216. #define LCD_LAYERn_CSC_OFF3(N) (LCD_LAYER0_CSC_OFF3 + (0x400 * (N)))
  217. /* LCD controller Layer DMA config register */
  218. #define LCD_LAYER0_DMA_CFG (0x4 * 0x117)
  219. #define LCD_LAYERn_DMA_CFG(N) (LCD_LAYER0_DMA_CFG + \
  220. (0x400 * (N)))
  221. #define LCD_DMA_LAYER_ENABLE BIT(0)
  222. #define LCD_DMA_LAYER_STATUS BIT(1)
  223. #define LCD_DMA_LAYER_AUTO_UPDATE BIT(2)
  224. #define LCD_DMA_LAYER_CONT_UPDATE BIT(3)
  225. #define LCD_DMA_LAYER_CONT_PING_PONG_UPDATE (LCD_DMA_LAYER_AUTO_UPDATE \
  226. | LCD_DMA_LAYER_CONT_UPDATE)
  227. #define LCD_DMA_LAYER_FIFO_ADR_MODE BIT(4)
  228. #define LCD_DMA_LAYER_AXI_BURST_1 BIT(5)
  229. #define LCD_DMA_LAYER_AXI_BURST_2 (2 << 5)
  230. #define LCD_DMA_LAYER_AXI_BURST_3 (3 << 5)
  231. #define LCD_DMA_LAYER_AXI_BURST_4 (4 << 5)
  232. #define LCD_DMA_LAYER_AXI_BURST_5 (5 << 5)
  233. #define LCD_DMA_LAYER_AXI_BURST_6 (6 << 5)
  234. #define LCD_DMA_LAYER_AXI_BURST_7 (7 << 5)
  235. #define LCD_DMA_LAYER_AXI_BURST_8 (8 << 5)
  236. #define LCD_DMA_LAYER_AXI_BURST_9 (9 << 5)
  237. #define LCD_DMA_LAYER_AXI_BURST_10 (0xa << 5)
  238. #define LCD_DMA_LAYER_AXI_BURST_11 (0xb << 5)
  239. #define LCD_DMA_LAYER_AXI_BURST_12 (0xc << 5)
  240. #define LCD_DMA_LAYER_AXI_BURST_13 (0xd << 5)
  241. #define LCD_DMA_LAYER_AXI_BURST_14 (0xe << 5)
  242. #define LCD_DMA_LAYER_AXI_BURST_15 (0xf << 5)
  243. #define LCD_DMA_LAYER_AXI_BURST_16 (0x10 << 5)
  244. #define LCD_DMA_LAYER_VSTRIDE_EN BIT(10)
  245. #define LCD_LAYER0_DMA_START_ADR (0x4 * 0x118)
  246. #define LCD_LAYERn_DMA_START_ADDR(N) (LCD_LAYER0_DMA_START_ADR \
  247. + (0x400 * (N)))
  248. #define LCD_LAYER0_DMA_START_SHADOW (0x4 * 0x119)
  249. #define LCD_LAYERn_DMA_START_SHADOW(N) (LCD_LAYER0_DMA_START_SHADOW \
  250. + (0x400 * (N)))
  251. #define LCD_LAYER0_DMA_LEN (0x4 * 0x11a)
  252. #define LCD_LAYERn_DMA_LEN(N) (LCD_LAYER0_DMA_LEN + \
  253. (0x400 * (N)))
  254. #define LCD_LAYER0_DMA_LEN_SHADOW (0x4 * 0x11b)
  255. #define LCD_LAYERn_DMA_LEN_SHADOW(N) (LCD_LAYER0_DMA_LEN_SHADOW + \
  256. (0x400 * (N)))
  257. #define LCD_LAYER0_DMA_STATUS (0x4 * 0x11c)
  258. #define LCD_LAYERn_DMA_STATUS(N) (LCD_LAYER0_DMA_STATUS + \
  259. (0x400 * (N)))
  260. #define LCD_LAYER0_DMA_LINE_WIDTH (0x4 * 0x11d)
  261. #define LCD_LAYERn_DMA_LINE_WIDTH(N) (LCD_LAYER0_DMA_LINE_WIDTH + \
  262. (0x400 * (N)))
  263. #define LCD_LAYER0_DMA_LINE_VSTRIDE (0x4 * 0x11e)
  264. #define LCD_LAYERn_DMA_LINE_VSTRIDE(N) (LCD_LAYER0_DMA_LINE_VSTRIDE +\
  265. (0x400 * (N)))
  266. #define LCD_LAYER0_DMA_FIFO_STATUS (0x4 * 0x11f)
  267. #define LCD_LAYERn_DMA_FIFO_STATUS(N) (LCD_LAYER0_DMA_FIFO_STATUS + \
  268. (0x400 * (N)))
  269. #define LCD_LAYER0_CFG2 (0x4 * 0x120)
  270. #define LCD_LAYERn_CFG2(N) (LCD_LAYER0_CFG2 + (0x400 * (N)))
  271. #define LCD_LAYER0_DMA_START_CB_ADR (0x4 * 0x700)
  272. #define LCD_LAYERn_DMA_START_CB_ADR(N) (LCD_LAYER0_DMA_START_CB_ADR + \
  273. (0x20 * (N)))
  274. #define LCD_LAYER0_DMA_START_CB_SHADOW (0x4 * 0x701)
  275. #define LCD_LAYERn_DMA_START_CB_SHADOW(N) (LCD_LAYER0_DMA_START_CB_SHADOW\
  276. + (0x20 * (N)))
  277. #define LCD_LAYER0_DMA_CB_LINE_WIDTH (0x4 * 0x702)
  278. #define LCD_LAYERn_DMA_CB_LINE_WIDTH(N) (LCD_LAYER0_DMA_CB_LINE_WIDTH +\
  279. (0x20 * (N)))
  280. #define LCD_LAYER0_DMA_CB_LINE_VSTRIDE (0x4 * 0x703)
  281. #define LCD_LAYERn_DMA_CB_LINE_VSTRIDE(N) (LCD_LAYER0_DMA_CB_LINE_VSTRIDE\
  282. + (0x20 * (N)))
  283. #define LCD_LAYER0_DMA_START_CR_ADR (0x4 * 0x704)
  284. #define LCD_LAYERn_DMA_START_CR_ADR(N) (LCD_LAYER0_DMA_START_CR_ADR + \
  285. (0x20 * (N)))
  286. #define LCD_LAYER0_DMA_START_CR_SHADOW (0x4 * 0x705)
  287. #define LCD_LAYERn_DMA_START_CR_SHADOW(N) \
  288. (LCD_LAYER0_DMA_START_CR_SHADOW\
  289. + (0x20 * (N)))
  290. #define LCD_LAYER0_DMA_CR_LINE_WIDTH (0x4 * 0x706)
  291. #define LCD_LAYERn_DMA_CR_LINE_WIDTH(N) (LCD_LAYER0_DMA_CR_LINE_WIDTH +\
  292. (0x20 * (N)))
  293. #define LCD_LAYER0_DMA_CR_LINE_VSTRIDE (0x4 * 0x707)
  294. #define LCD_LAYERn_DMA_CR_LINE_VSTRIDE(N) (LCD_LAYER0_DMA_CR_LINE_VSTRIDE\
  295. + (0x20 * (N)))
  296. #define LCD_LAYER1_DMA_START_CB_ADR (0x4 * 0x708)
  297. #define LCD_LAYER1_DMA_START_CB_SHADOW (0x4 * 0x709)
  298. #define LCD_LAYER1_DMA_CB_LINE_WIDTH (0x4 * 0x70a)
  299. #define LCD_LAYER1_DMA_CB_LINE_VSTRIDE (0x4 * 0x70b)
  300. #define LCD_LAYER1_DMA_START_CR_ADR (0x4 * 0x70c)
  301. #define LCD_LAYER1_DMA_START_CR_SHADOW (0x4 * 0x70d)
  302. #define LCD_LAYER1_DMA_CR_LINE_WIDTH (0x4 * 0x70e)
  303. #define LCD_LAYER1_DMA_CR_LINE_VSTRIDE (0x4 * 0x70f)
  304. /****************************************************************************
  305. * LCD controller output format register defines
  306. ***************************************************************************/
  307. #define LCD_OUT_FORMAT_CFG (0x4 * 0x800)
  308. #define LCD_OUTF_FORMAT_RGB121212 (0x00)
  309. #define LCD_OUTF_FORMAT_RGB101010 (0x01)
  310. #define LCD_OUTF_FORMAT_RGB888 (0x02)
  311. #define LCD_OUTF_FORMAT_RGB666 (0x03)
  312. #define LCD_OUTF_FORMAT_RGB565 (0x04)
  313. #define LCD_OUTF_FORMAT_RGB444 (0x05)
  314. #define LCD_OUTF_FORMAT_MRGB121212 (0x10)
  315. #define LCD_OUTF_FORMAT_MRGB101010 (0x11)
  316. #define LCD_OUTF_FORMAT_MRGB888 (0x12)
  317. #define LCD_OUTF_FORMAT_MRGB666 (0x13)
  318. #define LCD_OUTF_FORMAT_MRGB565 (0x14)
  319. #define LCD_OUTF_FORMAT_YCBCR420_8B_LEGACY (0x08)
  320. #define LCD_OUTF_FORMAT_YCBCR420_8B_DCI (0x09)
  321. #define LCD_OUTF_FORMAT_YCBCR420_8B (0x0A)
  322. #define LCD_OUTF_FORMAT_YCBCR420_10B (0x0B)
  323. #define LCD_OUTF_FORMAT_YCBCR420_12B (0x0C)
  324. #define LCD_OUTF_FORMAT_YCBCR422_8B (0x0D)
  325. #define LCD_OUTF_FORMAT_YCBCR422_10B (0x0E)
  326. #define LCD_OUTF_FORMAT_YCBCR444 (0x0F)
  327. #define LCD_OUTF_FORMAT_MYCBCR420_8B_LEGACY (0x18)
  328. #define LCD_OUTF_FORMAT_MYCBCR420_8B_DCI (0x19)
  329. #define LCD_OUTF_FORMAT_MYCBCR420_8B (0x1A)
  330. #define LCD_OUTF_FORMAT_MYCBCR420_10B (0x1B)
  331. #define LCD_OUTF_FORMAT_MYCBCR420_12B (0x1C)
  332. #define LCD_OUTF_FORMAT_MYCBCR422_8B (0x1D)
  333. #define LCD_OUTF_FORMAT_MYCBCR422_10B (0x1E)
  334. #define LCD_OUTF_FORMAT_MYCBCR444 (0x1F)
  335. #define LCD_OUTF_BGR_ORDER BIT(5)
  336. #define LCD_OUTF_Y_ORDER BIT(6)
  337. #define LCD_OUTF_CRCB_ORDER BIT(7)
  338. #define LCD_OUTF_SYNC_MODE BIT(11)
  339. #define LCD_OUTF_RGB_CONV_MODE BIT(14)
  340. #define LCD_OUTF_MIPI_RGB_MODE BIT(18)
  341. #define LCD_HSYNC_WIDTH (0x4 * 0x801)
  342. #define LCD_H_BACKPORCH (0x4 * 0x802)
  343. #define LCD_H_ACTIVEWIDTH (0x4 * 0x803)
  344. #define LCD_H_FRONTPORCH (0x4 * 0x804)
  345. #define LCD_VSYNC_WIDTH (0x4 * 0x805)
  346. #define LCD_V_BACKPORCH (0x4 * 0x806)
  347. #define LCD_V_ACTIVEHEIGHT (0x4 * 0x807)
  348. #define LCD_V_FRONTPORCH (0x4 * 0x808)
  349. #define LCD_VSYNC_START (0x4 * 0x809)
  350. #define LCD_VSYNC_END (0x4 * 0x80a)
  351. #define LCD_V_BACKPORCH_EVEN (0x4 * 0x80b)
  352. #define LCD_VSYNC_WIDTH_EVEN (0x4 * 0x80c)
  353. #define LCD_V_ACTIVEHEIGHT_EVEN (0x4 * 0x80d)
  354. #define LCD_V_FRONTPORCH_EVEN (0x4 * 0x80e)
  355. #define LCD_VSYNC_START_EVEN (0x4 * 0x80f)
  356. #define LCD_VSYNC_END_EVEN (0x4 * 0x810)
  357. #define LCD_TIMING_GEN_TRIG (0x4 * 0x811)
  358. #define LCD_PWM0_CTRL (0x4 * 0x812)
  359. #define LCD_PWM0_RPT_LEADIN (0x4 * 0x813)
  360. #define LCD_PWM0_HIGH_LOW (0x4 * 0x814)
  361. #define LCD_PWM1_CTRL (0x4 * 0x815)
  362. #define LCD_PWM1_RPT_LEADIN (0x4 * 0x816)
  363. #define LCD_PWM1_HIGH_LOW (0x4 * 0x817)
  364. #define LCD_PWM2_CTRL (0x4 * 0x818)
  365. #define LCD_PWM2_RPT_LEADIN (0x4 * 0x819)
  366. #define LCD_PWM2_HIGH_LOW (0x4 * 0x81a)
  367. #define LCD_VIDEO0_DMA0_BYTES (0x4 * 0xb00)
  368. #define LCD_VIDEO0_DMA0_STATE (0x4 * 0xb01)
  369. #define LCD_DMA_STATE_ACTIVE BIT(3)
  370. #define LCD_VIDEO0_DMA1_BYTES (0x4 * 0xb02)
  371. #define LCD_VIDEO0_DMA1_STATE (0x4 * 0xb03)
  372. #define LCD_VIDEO0_DMA2_BYTES (0x4 * 0xb04)
  373. #define LCD_VIDEO0_DMA2_STATE (0x4 * 0xb05)
  374. #define LCD_VIDEO1_DMA0_BYTES (0x4 * 0xb06)
  375. #define LCD_VIDEO1_DMA0_STATE (0x4 * 0xb07)
  376. #define LCD_VIDEO1_DMA1_BYTES (0x4 * 0xb08)
  377. #define LCD_VIDEO1_DMA1_STATE (0x4 * 0xb09)
  378. #define LCD_VIDEO1_DMA2_BYTES (0x4 * 0xb0a)
  379. #define LCD_VIDEO1_DMA2_STATE (0x4 * 0xb0b)
  380. #define LCD_GRAPHIC0_DMA_BYTES (0x4 * 0xb0c)
  381. #define LCD_GRAPHIC0_DMA_STATE (0x4 * 0xb0d)
  382. #define LCD_GRAPHIC1_DMA_BYTES (0x4 * 0xb0e)
  383. #define LCD_GRAPHIC1_DMA_STATE (0x4 * 0xb0f)
  384. /***************************************************************************
  385. * MIPI controller control register defines
  386. *************************************************************************/
  387. #define MIPI0_HS_BASE_ADDR (MIPI_BASE_ADDR + 0x400)
  388. #define HS_OFFSET(M) (((M) + 1) * 0x400)
  389. #define MIPI_TX_HS_CTRL (0x0)
  390. #define MIPI_TXm_HS_CTRL(M) (MIPI_TX_HS_CTRL + HS_OFFSET(M))
  391. #define HS_CTRL_EN BIT(0)
  392. /* 1:CSI 0:DSI */
  393. #define HS_CTRL_CSIDSIN BIT(2)
  394. /* 1:LCD, 0:DMA */
  395. #define TX_SOURCE BIT(3)
  396. #define ACTIVE_LANES(n) ((n) << 4)
  397. #define LCD_VC(ch) ((ch) << 8)
  398. #define DSI_EOTP_EN BIT(11)
  399. #define DSI_CMD_HFP_EN BIT(12)
  400. #define CRC_EN BIT(14)
  401. #define HSEXIT_CNT(n) ((n) << 16)
  402. #define HSCLKIDLE_CNT BIT(24)
  403. #define MIPI_TX_HS_SYNC_CFG (0x8)
  404. #define MIPI_TXm_HS_SYNC_CFG(M) (MIPI_TX_HS_SYNC_CFG \
  405. + HS_OFFSET(M))
  406. #define LINE_SYNC_PKT_ENABLE BIT(0)
  407. #define FRAME_COUNTER_ACTIVE BIT(1)
  408. #define LINE_COUNTER_ACTIVE BIT(2)
  409. #define DSI_V_BLANKING BIT(4)
  410. #define DSI_HSA_BLANKING BIT(5)
  411. #define DSI_HBP_BLANKING BIT(6)
  412. #define DSI_HFP_BLANKING BIT(7)
  413. #define DSI_SYNC_PULSE_EVENTN BIT(8)
  414. #define DSI_LPM_FIRST_VSA_LINE BIT(9)
  415. #define DSI_LPM_LAST_VFP_LINE BIT(10)
  416. #define WAIT_ALL_SECT BIT(11)
  417. #define WAIT_TRIG_POS BIT(15)
  418. #define ALWAYS_USE_HACT(f) ((f) << 19)
  419. #define FRAME_GEN_EN(f) ((f) << 23)
  420. #define HACT_WAIT_STOP(f) ((f) << 28)
  421. #define MIPI_TX0_HS_FG0_SECT0_PH (0x40)
  422. #define MIPI_TXm_HS_FGn_SECTo_PH(M, N, O) (MIPI_TX0_HS_FG0_SECT0_PH + \
  423. HS_OFFSET(M) + (0x2C * (N)) \
  424. + (8 * (O)))
  425. #define MIPI_TX_SECT_WC_MASK (0xffff)
  426. #define MIPI_TX_SECT_VC_MASK (3)
  427. #define MIPI_TX_SECT_VC_SHIFT (22)
  428. #define MIPI_TX_SECT_DT_MASK (0x3f)
  429. #define MIPI_TX_SECT_DT_SHIFT (16)
  430. #define MIPI_TX_SECT_DM_MASK (3)
  431. #define MIPI_TX_SECT_DM_SHIFT (24)
  432. #define MIPI_TX_SECT_DMA_PACKED BIT(26)
  433. #define MIPI_TX_HS_FG0_SECT_UNPACKED_BYTES0 (0x60)
  434. #define MIPI_TX_HS_FG0_SECT_UNPACKED_BYTES1 (0x64)
  435. #define MIPI_TXm_HS_FGn_SECT_UNPACKED_BYTES0(M, N) \
  436. (MIPI_TX_HS_FG0_SECT_UNPACKED_BYTES0 \
  437. + HS_OFFSET(M) + (0x2C * (N)))
  438. #define MIPI_TX_HS_FG0_SECT0_LINE_CFG (0x44)
  439. #define MIPI_TXm_HS_FGn_SECTo_LINE_CFG(M, N, O) \
  440. (MIPI_TX_HS_FG0_SECT0_LINE_CFG + HS_OFFSET(M) \
  441. + (0x2C * (N)) + (8 * (O)))
  442. #define MIPI_TX_HS_FG0_NUM_LINES (0x68)
  443. #define MIPI_TXm_HS_FGn_NUM_LINES(M, N) \
  444. (MIPI_TX_HS_FG0_NUM_LINES + HS_OFFSET(M) \
  445. + (0x2C * (N)))
  446. #define MIPI_TX_HS_VSYNC_WIDTHS0 (0x104)
  447. #define MIPI_TXm_HS_VSYNC_WIDTHn(M, N) \
  448. (MIPI_TX_HS_VSYNC_WIDTHS0 + HS_OFFSET(M) \
  449. + (0x4 * (N)))
  450. #define MIPI_TX_HS_V_BACKPORCHES0 (0x16c)
  451. #define MIPI_TXm_HS_V_BACKPORCHESn(M, N) \
  452. (MIPI_TX_HS_V_BACKPORCHES0 + HS_OFFSET(M) \
  453. + (0x4 * (N)))
  454. #define MIPI_TX_HS_V_FRONTPORCHES0 (0x174)
  455. #define MIPI_TXm_HS_V_FRONTPORCHESn(M, N) \
  456. (MIPI_TX_HS_V_FRONTPORCHES0 + HS_OFFSET(M) \
  457. + (0x4 * (N)))
  458. #define MIPI_TX_HS_V_ACTIVE0 (0x17c)
  459. #define MIPI_TXm_HS_V_ACTIVEn(M, N) \
  460. (MIPI_TX_HS_V_ACTIVE0 + HS_OFFSET(M) \
  461. + (0x4 * (N)))
  462. #define MIPI_TX_HS_HSYNC_WIDTH0 (0x10c)
  463. #define MIPI_TXm_HS_HSYNC_WIDTHn(M, N) \
  464. (MIPI_TX_HS_HSYNC_WIDTH0 + HS_OFFSET(M) \
  465. + (0x4 * (N)))
  466. #define MIPI_TX_HS_H_BACKPORCH0 (0x11c)
  467. #define MIPI_TXm_HS_H_BACKPORCHn(M, N) \
  468. (MIPI_TX_HS_H_BACKPORCH0 + HS_OFFSET(M) \
  469. + (0x4 * (N)))
  470. #define MIPI_TX_HS_H_FRONTPORCH0 (0x12c)
  471. #define MIPI_TXm_HS_H_FRONTPORCHn(M, N) \
  472. (MIPI_TX_HS_H_FRONTPORCH0 + HS_OFFSET(M) \
  473. + (0x4 * (N)))
  474. #define MIPI_TX_HS_H_ACTIVE0 (0x184)
  475. #define MIPI_TXm_HS_H_ACTIVEn(M, N) \
  476. (MIPI_TX_HS_H_ACTIVE0 + HS_OFFSET(M) \
  477. + (0x4 * (N)))
  478. #define MIPI_TX_HS_LLP_HSYNC_WIDTH0 (0x13c)
  479. #define MIPI_TXm_HS_LLP_HSYNC_WIDTHn(M, N) \
  480. (MIPI_TX_HS_LLP_HSYNC_WIDTH0 + HS_OFFSET(M) \
  481. + (0x4 * (N)))
  482. #define MIPI_TX_HS_LLP_H_BACKPORCH0 (0x14c)
  483. #define MIPI_TXm_HS_LLP_H_BACKPORCHn(M, N) \
  484. (MIPI_TX_HS_LLP_H_BACKPORCH0 + HS_OFFSET(M) \
  485. + (0x4 * (N)))
  486. #define MIPI_TX_HS_LLP_H_FRONTPORCH0 (0x15c)
  487. #define MIPI_TXm_HS_LLP_H_FRONTPORCHn(M, N) \
  488. (MIPI_TX_HS_LLP_H_FRONTPORCH0 + HS_OFFSET(M) \
  489. + (0x4 * (N)))
  490. #define MIPI_TX_HS_MC_FIFO_CTRL_EN (0x194)
  491. #define MIPI_TXm_HS_MC_FIFO_CTRL_EN(M) \
  492. (MIPI_TX_HS_MC_FIFO_CTRL_EN + HS_OFFSET(M))
  493. #define MIPI_TX_HS_MC_FIFO_CHAN_ALLOC0 (0x198)
  494. #define MIPI_TX_HS_MC_FIFO_CHAN_ALLOC1 (0x19c)
  495. #define MIPI_TXm_HS_MC_FIFO_CHAN_ALLOCn(M, N) \
  496. (MIPI_TX_HS_MC_FIFO_CHAN_ALLOC0 + HS_OFFSET(M) \
  497. + (0x4 * (N)))
  498. #define SET_MC_FIFO_CHAN_ALLOC(dev, ctrl, vc, sz) \
  499. kmb_write_bits_mipi(dev, \
  500. MIPI_TXm_HS_MC_FIFO_CHAN_ALLOCn(ctrl, \
  501. (vc) / 2), ((vc) % 2) * 16, 16, sz)
  502. #define MIPI_TX_HS_MC_FIFO_RTHRESHOLD0 (0x1a0)
  503. #define MIPI_TX_HS_MC_FIFO_RTHRESHOLD1 (0x1a4)
  504. #define MIPI_TXm_HS_MC_FIFO_RTHRESHOLDn(M, N) \
  505. (MIPI_TX_HS_MC_FIFO_RTHRESHOLD0 + HS_OFFSET(M) \
  506. + (0x4 * (N)))
  507. #define SET_MC_FIFO_RTHRESHOLD(dev, ctrl, vc, th) \
  508. kmb_write_bits_mipi(dev, MIPI_TXm_HS_MC_FIFO_RTHRESHOLDn(ctrl, \
  509. (vc) / 2), ((vc) % 2) * 16, 16, th)
  510. #define MIPI_TX_HS_DMA_CFG (0x1a8)
  511. #define MIPI_TX_HS_DMA_START_ADR_CHAN0 (0x1ac)
  512. #define MIPI_TX_HS_DMA_LEN_CHAN0 (0x1b4)
  513. /* MIPI IRQ */
  514. #define MIPI_CTRL_IRQ_STATUS0 (0x00)
  515. #define MIPI_DPHY_ERR_IRQ 1
  516. #define MIPI_DPHY_ERR_MASK 0x7FE /*bits 1-10 */
  517. #define MIPI_HS_IRQ 13
  518. /* bits 13-22 */
  519. #define MIPI_HS_IRQ_MASK 0x7FE000
  520. #define MIPI_LP_EVENT_IRQ 25
  521. #define MIPI_GET_IRQ_STAT0(dev) kmb_read_mipi(dev, \
  522. MIPI_CTRL_IRQ_STATUS0)
  523. #define MIPI_CTRL_IRQ_STATUS1 (0x04)
  524. #define MIPI_HS_RX_EVENT_IRQ 0
  525. #define MIPI_GET_IRQ_STAT1(dev) kmb_read_mipi(dev, \
  526. MIPI_CTRL_IRQ_STATUS1)
  527. #define MIPI_CTRL_IRQ_ENABLE0 (0x08)
  528. #define SET_MIPI_CTRL_IRQ_ENABLE0(dev, M, N) kmb_set_bit_mipi(dev, \
  529. MIPI_CTRL_IRQ_ENABLE0, \
  530. (M) + (N))
  531. #define MIPI_GET_IRQ_ENABLED0(dev) kmb_read_mipi(dev, \
  532. MIPI_CTRL_IRQ_ENABLE0)
  533. #define MIPI_CTRL_IRQ_ENABLE1 (0x0c)
  534. #define MIPI_GET_IRQ_ENABLED1(dev) kmb_read_mipi(dev, \
  535. MIPI_CTRL_IRQ_ENABLE1)
  536. #define MIPI_CTRL_IRQ_CLEAR0 (0x010)
  537. #define SET_MIPI_CTRL_IRQ_CLEAR0(dev, M, N) \
  538. kmb_set_bit_mipi(dev, MIPI_CTRL_IRQ_CLEAR0, (M) + (N))
  539. #define MIPI_CTRL_IRQ_CLEAR1 (0x014)
  540. #define SET_MIPI_CTRL_IRQ_CLEAR1(dev, M, N) \
  541. kmb_set_bit_mipi(dev, MIPI_CTRL_IRQ_CLEAR1, (M) + (N))
  542. #define MIPI_CTRL_DIG_LOOPBACK (0x018)
  543. #define MIPI_TX_HS_IRQ_STATUS (0x01c)
  544. #define MIPI_TX_HS_IRQ_STATUSm(M) (MIPI_TX_HS_IRQ_STATUS + \
  545. HS_OFFSET(M))
  546. #define GET_MIPI_TX_HS_IRQ_STATUS(dev, M) kmb_read_mipi(dev, \
  547. MIPI_TX_HS_IRQ_STATUSm(M))
  548. #define MIPI_TX_HS_IRQ_LINE_COMPARE BIT(1)
  549. #define MIPI_TX_HS_IRQ_FRAME_DONE_0 BIT(2)
  550. #define MIPI_TX_HS_IRQ_FRAME_DONE_1 BIT(3)
  551. #define MIPI_TX_HS_IRQ_FRAME_DONE_2 BIT(4)
  552. #define MIPI_TX_HS_IRQ_FRAME_DONE_3 BIT(5)
  553. #define MIPI_TX_HS_IRQ_DMA_DONE_0 BIT(6)
  554. #define MIPI_TX_HS_IRQ_DMA_IDLE_0 BIT(7)
  555. #define MIPI_TX_HS_IRQ_DMA_DONE_1 BIT(8)
  556. #define MIPI_TX_HS_IRQ_DMA_IDLE_1 BIT(9)
  557. #define MIPI_TX_HS_IRQ_DMA_DONE_2 BIT(10)
  558. #define MIPI_TX_HS_IRQ_DMA_IDLE_2 BIT(11)
  559. #define MIPI_TX_HS_IRQ_DMA_DONE_3 BIT(12)
  560. #define MIPI_TX_HS_IRQ_DMA_IDLE_3 BIT(13)
  561. #define MIPI_TX_HS_IRQ_MC_FIFO_UNDERFLOW BIT(14)
  562. #define MIPI_TX_HS_IRQ_MC_FIFO_OVERFLOW BIT(15)
  563. #define MIPI_TX_HS_IRQ_LLP_FIFO_EMPTY BIT(16)
  564. #define MIPI_TX_HS_IRQ_LLP_REQUEST_QUEUE_FULL BIT(17)
  565. #define MIPI_TX_HS_IRQ_LLP_REQUEST_QUEUE_ERROR BIT(18)
  566. #define MIPI_TX_HS_IRQ_LLP_WORD_COUNT_ERROR BIT(20)
  567. #define MIPI_TX_HS_IRQ_FRAME_DONE \
  568. (MIPI_TX_HS_IRQ_FRAME_DONE_0 | \
  569. MIPI_TX_HS_IRQ_FRAME_DONE_1 | \
  570. MIPI_TX_HS_IRQ_FRAME_DONE_2 | \
  571. MIPI_TX_HS_IRQ_FRAME_DONE_3)
  572. #define MIPI_TX_HS_IRQ_DMA_DONE \
  573. (MIPI_TX_HS_IRQ_DMA_DONE_0 | \
  574. MIPI_TX_HS_IRQ_DMA_DONE_1 | \
  575. MIPI_TX_HS_IRQ_DMA_DONE_2 | \
  576. MIPI_TX_HS_IRQ_DMA_DONE_3)
  577. #define MIPI_TX_HS_IRQ_DMA_IDLE \
  578. (MIPI_TX_HS_IRQ_DMA_IDLE_0 | \
  579. MIPI_TX_HS_IRQ_DMA_IDLE_1 | \
  580. MIPI_TX_HS_IRQ_DMA_IDLE_2 | \
  581. MIPI_TX_HS_IRQ_DMA_IDLE_3)
  582. #define MIPI_TX_HS_IRQ_ERROR \
  583. (MIPI_TX_HS_IRQ_MC_FIFO_UNDERFLOW | \
  584. MIPI_TX_HS_IRQ_MC_FIFO_OVERFLOW | \
  585. MIPI_TX_HS_IRQ_LLP_FIFO_EMPTY | \
  586. MIPI_TX_HS_IRQ_LLP_REQUEST_QUEUE_FULL | \
  587. MIPI_TX_HS_IRQ_LLP_REQUEST_QUEUE_ERROR | \
  588. MIPI_TX_HS_IRQ_LLP_WORD_COUNT_ERROR)
  589. #define MIPI_TX_HS_IRQ_ALL \
  590. (MIPI_TX_HS_IRQ_FRAME_DONE | \
  591. MIPI_TX_HS_IRQ_DMA_DONE | \
  592. MIPI_TX_HS_IRQ_DMA_IDLE | \
  593. MIPI_TX_HS_IRQ_LINE_COMPARE | \
  594. MIPI_TX_HS_IRQ_ERROR)
  595. #define MIPI_TX_HS_IRQ_ENABLE (0x020)
  596. #define GET_HS_IRQ_ENABLE(dev, M) kmb_read_mipi(dev, \
  597. MIPI_TX_HS_IRQ_ENABLE \
  598. + HS_OFFSET(M))
  599. #define MIPI_TX_HS_IRQ_CLEAR (0x024)
  600. /* MIPI Test Pattern Generation */
  601. #define MIPI_TX_HS_TEST_PAT_CTRL (0x230)
  602. #define MIPI_TXm_HS_TEST_PAT_CTRL(M) \
  603. (MIPI_TX_HS_TEST_PAT_CTRL + HS_OFFSET(M))
  604. #define TP_EN_VCm(M) (1 << ((M) * 0x04))
  605. #define TP_SEL_VCm(M, N) \
  606. ((N) << (((M) * 0x04) + 1))
  607. #define TP_STRIPE_WIDTH(M) ((M) << 16)
  608. #define MIPI_TX_HS_TEST_PAT_COLOR0 (0x234)
  609. #define MIPI_TXm_HS_TEST_PAT_COLOR0(M) \
  610. (MIPI_TX_HS_TEST_PAT_COLOR0 + HS_OFFSET(M))
  611. #define MIPI_TX_HS_TEST_PAT_COLOR1 (0x238)
  612. #define MIPI_TXm_HS_TEST_PAT_COLOR1(M) \
  613. (MIPI_TX_HS_TEST_PAT_COLOR1 + HS_OFFSET(M))
  614. /* D-PHY regs */
  615. #define DPHY_ENABLE (0x100)
  616. #define DPHY_INIT_CTRL0 (0x104)
  617. #define SHUTDOWNZ 0
  618. #define RESETZ 12
  619. #define DPHY_INIT_CTRL1 (0x108)
  620. #define PLL_CLKSEL_0 18
  621. #define PLL_SHADOW_CTRL 16
  622. #define DPHY_INIT_CTRL2 (0x10c)
  623. #define SET_DPHY_INIT_CTRL0(dev, dphy, offset) \
  624. kmb_set_bit_mipi(dev, DPHY_INIT_CTRL0, \
  625. ((dphy) + (offset)))
  626. #define CLR_DPHY_INIT_CTRL0(dev, dphy, offset) \
  627. kmb_clr_bit_mipi(dev, DPHY_INIT_CTRL0, \
  628. ((dphy) + (offset)))
  629. #define DPHY_INIT_CTRL2 (0x10c)
  630. #define DPHY_PLL_OBS0 (0x110)
  631. #define DPHY_PLL_OBS1 (0x114)
  632. #define DPHY_PLL_OBS2 (0x118)
  633. #define DPHY_FREQ_CTRL0_3 (0x11c)
  634. #define DPHY_FREQ_CTRL4_7 (0x120)
  635. #define SET_DPHY_FREQ_CTRL0_3(dev, dphy, val) \
  636. kmb_write_bits_mipi(dev, DPHY_FREQ_CTRL0_3 \
  637. + (((dphy) / 4) * 4), (dphy % 4) * 8, 6, val)
  638. #define DPHY_FORCE_CTRL0 (0x128)
  639. #define DPHY_FORCE_CTRL1 (0x12C)
  640. #define MIPI_DPHY_STAT0_3 (0x134)
  641. #define MIPI_DPHY_STAT4_7 (0x138)
  642. #define GET_STOPSTATE_DATA(dev, dphy) \
  643. (((kmb_read_mipi(dev, MIPI_DPHY_STAT0_3 + \
  644. ((dphy) / 4) * 4)) >> \
  645. (((dphy % 4) * 8) + 4)) & 0x03)
  646. #define MIPI_DPHY_ERR_STAT6_7 (0x14C)
  647. #define DPHY_TEST_CTRL0 (0x154)
  648. #define SET_DPHY_TEST_CTRL0(dev, dphy) \
  649. kmb_set_bit_mipi(dev, DPHY_TEST_CTRL0, (dphy))
  650. #define CLR_DPHY_TEST_CTRL0(dev, dphy) \
  651. kmb_clr_bit_mipi(dev, DPHY_TEST_CTRL0, \
  652. (dphy))
  653. #define DPHY_TEST_CTRL1 (0x158)
  654. #define SET_DPHY_TEST_CTRL1_CLK(dev, dphy) \
  655. kmb_set_bit_mipi(dev, DPHY_TEST_CTRL1, (dphy))
  656. #define CLR_DPHY_TEST_CTRL1_CLK(dev, dphy) \
  657. kmb_clr_bit_mipi(dev, DPHY_TEST_CTRL1, (dphy))
  658. #define SET_DPHY_TEST_CTRL1_EN(dev, dphy) \
  659. kmb_set_bit_mipi(dev, DPHY_TEST_CTRL1, ((dphy) + 12))
  660. #define CLR_DPHY_TEST_CTRL1_EN(dev, dphy) \
  661. kmb_clr_bit_mipi(dev, DPHY_TEST_CTRL1, ((dphy) + 12))
  662. #define DPHY_TEST_DIN0_3 (0x15c)
  663. #define SET_TEST_DIN0_3(dev, dphy, val) \
  664. kmb_write_mipi(dev, DPHY_TEST_DIN0_3 + \
  665. 4, ((val) << (((dphy) % 4) * 8)))
  666. #define DPHY_TEST_DOUT0_3 (0x168)
  667. #define GET_TEST_DOUT0_3(dev, dphy) \
  668. (kmb_read_mipi(dev, DPHY_TEST_DOUT0_3) \
  669. >> (((dphy) % 4) * 8) & 0xff)
  670. #define DPHY_TEST_DOUT4_7 (0x16C)
  671. #define GET_TEST_DOUT4_7(dev, dphy) \
  672. (kmb_read_mipi(dev, DPHY_TEST_DOUT4_7) \
  673. >> (((dphy) % 4) * 8) & 0xff)
  674. #define DPHY_TEST_DOUT8_9 (0x170)
  675. #define DPHY_TEST_DIN4_7 (0x160)
  676. #define DPHY_TEST_DIN8_9 (0x164)
  677. #define DPHY_PLL_LOCK (0x188)
  678. #define GET_PLL_LOCK(dev, dphy) \
  679. (kmb_read_mipi(dev, DPHY_PLL_LOCK) \
  680. & (1 << ((dphy) - MIPI_DPHY6)))
  681. #define DPHY_CFG_CLK_EN (0x18c)
  682. #define MSS_MIPI_CIF_CFG (0x00)
  683. #define MSS_LCD_MIPI_CFG (0x04)
  684. #define MSS_CAM_CLK_CTRL (0x10)
  685. #define MSS_LOOPBACK_CFG (0x0C)
  686. #define LCD BIT(1)
  687. #define MIPI_COMMON BIT(2)
  688. #define MIPI_TX0 BIT(9)
  689. #define MSS_CAM_RSTN_CTRL (0x14)
  690. #define MSS_CAM_RSTN_SET (0x20)
  691. #define MSS_CAM_RSTN_CLR (0x24)
  692. #define MSSCPU_CPR_CLK_EN (0x0)
  693. #define MSSCPU_CPR_RST_EN (0x10)
  694. #define BIT_MASK_16 (0xffff)
  695. /* icam lcd qos */
  696. #define LCD_QOS_PRIORITY (0x8)
  697. #define LCD_QOS_MODE (0xC)
  698. #define LCD_QOS_BW (0x10)
  699. #endif /* __KMB_REGS_H__ */