kmb_drv.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright © 2018-2020 Intel Corporation
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/module.h>
  7. #include <linux/of_graph.h>
  8. #include <linux/of_platform.h>
  9. #include <linux/of_reserved_mem.h>
  10. #include <linux/mfd/syscon.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/pm_runtime.h>
  13. #include <linux/regmap.h>
  14. #include <drm/drm_atomic_helper.h>
  15. #include <drm/drm_drv.h>
  16. #include <drm/drm_fb_helper.h>
  17. #include <drm/drm_gem_dma_helper.h>
  18. #include <drm/drm_gem_framebuffer_helper.h>
  19. #include <drm/drm_module.h>
  20. #include <drm/drm_probe_helper.h>
  21. #include <drm/drm_vblank.h>
  22. #include "kmb_drv.h"
  23. #include "kmb_dsi.h"
  24. #include "kmb_regs.h"
  25. static int kmb_display_clk_enable(struct kmb_drm_private *kmb)
  26. {
  27. int ret = 0;
  28. ret = clk_prepare_enable(kmb->kmb_clk.clk_lcd);
  29. if (ret) {
  30. drm_err(&kmb->drm, "Failed to enable LCD clock: %d\n", ret);
  31. return ret;
  32. }
  33. DRM_INFO("SUCCESS : enabled LCD clocks\n");
  34. return 0;
  35. }
  36. static int kmb_initialize_clocks(struct kmb_drm_private *kmb, struct device *dev)
  37. {
  38. int ret = 0;
  39. struct regmap *msscam;
  40. kmb->kmb_clk.clk_lcd = devm_clk_get(dev, "clk_lcd");
  41. if (IS_ERR(kmb->kmb_clk.clk_lcd)) {
  42. drm_err(&kmb->drm, "clk_get() failed clk_lcd\n");
  43. return PTR_ERR(kmb->kmb_clk.clk_lcd);
  44. }
  45. kmb->kmb_clk.clk_pll0 = devm_clk_get(dev, "clk_pll0");
  46. if (IS_ERR(kmb->kmb_clk.clk_pll0)) {
  47. drm_err(&kmb->drm, "clk_get() failed clk_pll0 ");
  48. return PTR_ERR(kmb->kmb_clk.clk_pll0);
  49. }
  50. kmb->sys_clk_mhz = clk_get_rate(kmb->kmb_clk.clk_pll0) / 1000000;
  51. drm_info(&kmb->drm, "system clk = %d Mhz", kmb->sys_clk_mhz);
  52. ret = kmb_dsi_clk_init(kmb->kmb_dsi);
  53. /* Set LCD clock to 200 Mhz */
  54. clk_set_rate(kmb->kmb_clk.clk_lcd, KMB_LCD_DEFAULT_CLK);
  55. if (clk_get_rate(kmb->kmb_clk.clk_lcd) != KMB_LCD_DEFAULT_CLK) {
  56. drm_err(&kmb->drm, "failed to set to clk_lcd to %d\n",
  57. KMB_LCD_DEFAULT_CLK);
  58. return -1;
  59. }
  60. drm_dbg(&kmb->drm, "clk_lcd = %ld\n", clk_get_rate(kmb->kmb_clk.clk_lcd));
  61. ret = kmb_display_clk_enable(kmb);
  62. if (ret)
  63. return ret;
  64. msscam = syscon_regmap_lookup_by_compatible("intel,keembay-msscam");
  65. if (IS_ERR(msscam)) {
  66. drm_err(&kmb->drm, "failed to get msscam syscon");
  67. return -1;
  68. }
  69. /* Enable MSS_CAM_CLK_CTRL for MIPI TX and LCD */
  70. regmap_update_bits(msscam, MSS_CAM_CLK_CTRL, 0x1fff, 0x1fff);
  71. regmap_update_bits(msscam, MSS_CAM_RSTN_CTRL, 0xffffffff, 0xffffffff);
  72. return 0;
  73. }
  74. static void kmb_display_clk_disable(struct kmb_drm_private *kmb)
  75. {
  76. clk_disable_unprepare(kmb->kmb_clk.clk_lcd);
  77. }
  78. static void __iomem *kmb_map_mmio(struct drm_device *drm,
  79. struct platform_device *pdev,
  80. char *name)
  81. {
  82. struct resource *res;
  83. void __iomem *mem;
  84. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  85. if (!res) {
  86. drm_err(drm, "failed to get resource for %s", name);
  87. return ERR_PTR(-ENOMEM);
  88. }
  89. mem = devm_ioremap_resource(drm->dev, res);
  90. if (IS_ERR(mem))
  91. drm_err(drm, "failed to ioremap %s registers", name);
  92. return mem;
  93. }
  94. static int kmb_hw_init(struct drm_device *drm, unsigned long flags)
  95. {
  96. struct kmb_drm_private *kmb = to_kmb(drm);
  97. struct platform_device *pdev = to_platform_device(drm->dev);
  98. int irq_lcd;
  99. int ret = 0;
  100. /* Map LCD MMIO registers */
  101. kmb->lcd_mmio = kmb_map_mmio(drm, pdev, "lcd");
  102. if (IS_ERR(kmb->lcd_mmio)) {
  103. drm_err(&kmb->drm, "failed to map LCD registers\n");
  104. return -ENOMEM;
  105. }
  106. /* Map MIPI MMIO registers */
  107. ret = kmb_dsi_map_mmio(kmb->kmb_dsi);
  108. if (ret)
  109. return ret;
  110. /* Enable display clocks */
  111. kmb_initialize_clocks(kmb, &pdev->dev);
  112. /* Register irqs here - section 17.3 in databook
  113. * lists LCD at 79 and 82 for MIPI under MSS CPU -
  114. * firmware has redirected 79 to A53 IRQ 33
  115. */
  116. /* Allocate LCD interrupt resources */
  117. irq_lcd = platform_get_irq(pdev, 0);
  118. if (irq_lcd < 0) {
  119. ret = irq_lcd;
  120. drm_err(&kmb->drm, "irq_lcd not found");
  121. goto setup_fail;
  122. }
  123. /* Get the optional framebuffer memory resource */
  124. ret = of_reserved_mem_device_init(drm->dev);
  125. if (ret && ret != -ENODEV)
  126. return ret;
  127. spin_lock_init(&kmb->irq_lock);
  128. kmb->irq_lcd = irq_lcd;
  129. return 0;
  130. setup_fail:
  131. of_reserved_mem_device_release(drm->dev);
  132. return ret;
  133. }
  134. static const struct drm_mode_config_funcs kmb_mode_config_funcs = {
  135. .fb_create = drm_gem_fb_create,
  136. .atomic_check = drm_atomic_helper_check,
  137. .atomic_commit = drm_atomic_helper_commit,
  138. };
  139. static int kmb_setup_mode_config(struct drm_device *drm)
  140. {
  141. int ret;
  142. struct kmb_drm_private *kmb = to_kmb(drm);
  143. ret = drmm_mode_config_init(drm);
  144. if (ret)
  145. return ret;
  146. drm->mode_config.min_width = KMB_FB_MIN_WIDTH;
  147. drm->mode_config.min_height = KMB_FB_MIN_HEIGHT;
  148. drm->mode_config.max_width = KMB_FB_MAX_WIDTH;
  149. drm->mode_config.max_height = KMB_FB_MAX_HEIGHT;
  150. drm->mode_config.preferred_depth = 24;
  151. drm->mode_config.funcs = &kmb_mode_config_funcs;
  152. ret = kmb_setup_crtc(drm);
  153. if (ret < 0) {
  154. drm_err(drm, "failed to create crtc\n");
  155. return ret;
  156. }
  157. ret = kmb_dsi_encoder_init(drm, kmb->kmb_dsi);
  158. /* Set the CRTC's port so that the encoder component can find it */
  159. kmb->crtc.port = of_graph_get_port_by_id(drm->dev->of_node, 0);
  160. ret = drm_vblank_init(drm, drm->mode_config.num_crtc);
  161. if (ret < 0) {
  162. drm_err(drm, "failed to initialize vblank\n");
  163. pm_runtime_disable(drm->dev);
  164. return ret;
  165. }
  166. drm_mode_config_reset(drm);
  167. return 0;
  168. }
  169. static irqreturn_t handle_lcd_irq(struct drm_device *dev)
  170. {
  171. unsigned long status, val, val1;
  172. int plane_id, dma0_state, dma1_state;
  173. struct kmb_drm_private *kmb = to_kmb(dev);
  174. u32 ctrl = 0;
  175. status = kmb_read_lcd(kmb, LCD_INT_STATUS);
  176. spin_lock(&kmb->irq_lock);
  177. if (status & LCD_INT_EOF) {
  178. kmb_write_lcd(kmb, LCD_INT_CLEAR, LCD_INT_EOF);
  179. /* When disabling/enabling LCD layers, the change takes effect
  180. * immediately and does not wait for EOF (end of frame).
  181. * When kmb_plane_atomic_disable is called, mark the plane as
  182. * disabled but actually disable the plane when EOF irq is
  183. * being handled.
  184. */
  185. for (plane_id = LAYER_0;
  186. plane_id < KMB_MAX_PLANES; plane_id++) {
  187. if (kmb->plane_status[plane_id].disable) {
  188. kmb_clr_bitmask_lcd(kmb,
  189. LCD_LAYERn_DMA_CFG
  190. (plane_id),
  191. LCD_DMA_LAYER_ENABLE);
  192. kmb_clr_bitmask_lcd(kmb, LCD_CONTROL,
  193. kmb->plane_status[plane_id].ctrl);
  194. ctrl = kmb_read_lcd(kmb, LCD_CONTROL);
  195. if (!(ctrl & (LCD_CTRL_VL1_ENABLE |
  196. LCD_CTRL_VL2_ENABLE |
  197. LCD_CTRL_GL1_ENABLE |
  198. LCD_CTRL_GL2_ENABLE))) {
  199. /* If no LCD layers are using DMA,
  200. * then disable DMA pipelined AXI read
  201. * transactions.
  202. */
  203. kmb_clr_bitmask_lcd(kmb, LCD_CONTROL,
  204. LCD_CTRL_PIPELINE_DMA);
  205. }
  206. kmb->plane_status[plane_id].disable = false;
  207. }
  208. }
  209. if (kmb->kmb_under_flow) {
  210. /* DMA Recovery after underflow */
  211. dma0_state = (kmb->layer_no == 0) ?
  212. LCD_VIDEO0_DMA0_STATE : LCD_VIDEO1_DMA0_STATE;
  213. dma1_state = (kmb->layer_no == 0) ?
  214. LCD_VIDEO0_DMA1_STATE : LCD_VIDEO1_DMA1_STATE;
  215. do {
  216. kmb_write_lcd(kmb, LCD_FIFO_FLUSH, 1);
  217. val = kmb_read_lcd(kmb, dma0_state)
  218. & LCD_DMA_STATE_ACTIVE;
  219. val1 = kmb_read_lcd(kmb, dma1_state)
  220. & LCD_DMA_STATE_ACTIVE;
  221. } while ((val || val1));
  222. /* disable dma */
  223. kmb_clr_bitmask_lcd(kmb,
  224. LCD_LAYERn_DMA_CFG(kmb->layer_no),
  225. LCD_DMA_LAYER_ENABLE);
  226. kmb_write_lcd(kmb, LCD_FIFO_FLUSH, 1);
  227. kmb->kmb_flush_done = 1;
  228. kmb->kmb_under_flow = 0;
  229. }
  230. }
  231. if (status & LCD_INT_LINE_CMP) {
  232. /* clear line compare interrupt */
  233. kmb_write_lcd(kmb, LCD_INT_CLEAR, LCD_INT_LINE_CMP);
  234. }
  235. if (status & LCD_INT_VERT_COMP) {
  236. /* Read VSTATUS */
  237. val = kmb_read_lcd(kmb, LCD_VSTATUS);
  238. val = (val & LCD_VSTATUS_VERTICAL_STATUS_MASK);
  239. switch (val) {
  240. case LCD_VSTATUS_COMPARE_VSYNC:
  241. /* Clear vertical compare interrupt */
  242. kmb_write_lcd(kmb, LCD_INT_CLEAR, LCD_INT_VERT_COMP);
  243. if (kmb->kmb_flush_done) {
  244. kmb_set_bitmask_lcd(kmb,
  245. LCD_LAYERn_DMA_CFG
  246. (kmb->layer_no),
  247. LCD_DMA_LAYER_ENABLE);
  248. kmb->kmb_flush_done = 0;
  249. }
  250. drm_crtc_handle_vblank(&kmb->crtc);
  251. break;
  252. case LCD_VSTATUS_COMPARE_BACKPORCH:
  253. case LCD_VSTATUS_COMPARE_ACTIVE:
  254. case LCD_VSTATUS_COMPARE_FRONT_PORCH:
  255. kmb_write_lcd(kmb, LCD_INT_CLEAR, LCD_INT_VERT_COMP);
  256. break;
  257. }
  258. }
  259. if (status & LCD_INT_DMA_ERR) {
  260. val =
  261. (status & LCD_INT_DMA_ERR &
  262. kmb_read_lcd(kmb, LCD_INT_ENABLE));
  263. /* LAYER0 - VL0 */
  264. if (val & (LAYER0_DMA_FIFO_UNDERFLOW |
  265. LAYER0_DMA_CB_FIFO_UNDERFLOW |
  266. LAYER0_DMA_CR_FIFO_UNDERFLOW)) {
  267. kmb->kmb_under_flow++;
  268. drm_info(&kmb->drm,
  269. "!LAYER0:VL0 DMA UNDERFLOW val = 0x%lx,under_flow=%d",
  270. val, kmb->kmb_under_flow);
  271. /* disable underflow interrupt */
  272. kmb_clr_bitmask_lcd(kmb, LCD_INT_ENABLE,
  273. LAYER0_DMA_FIFO_UNDERFLOW |
  274. LAYER0_DMA_CB_FIFO_UNDERFLOW |
  275. LAYER0_DMA_CR_FIFO_UNDERFLOW);
  276. kmb_set_bitmask_lcd(kmb, LCD_INT_CLEAR,
  277. LAYER0_DMA_CB_FIFO_UNDERFLOW |
  278. LAYER0_DMA_FIFO_UNDERFLOW |
  279. LAYER0_DMA_CR_FIFO_UNDERFLOW);
  280. /* disable auto restart mode */
  281. kmb_clr_bitmask_lcd(kmb, LCD_LAYERn_DMA_CFG(0),
  282. LCD_DMA_LAYER_CONT_PING_PONG_UPDATE);
  283. kmb->layer_no = 0;
  284. }
  285. if (val & LAYER0_DMA_FIFO_OVERFLOW)
  286. drm_dbg(&kmb->drm,
  287. "LAYER0:VL0 DMA OVERFLOW val = 0x%lx", val);
  288. if (val & LAYER0_DMA_CB_FIFO_OVERFLOW)
  289. drm_dbg(&kmb->drm,
  290. "LAYER0:VL0 DMA CB OVERFLOW val = 0x%lx", val);
  291. if (val & LAYER0_DMA_CR_FIFO_OVERFLOW)
  292. drm_dbg(&kmb->drm,
  293. "LAYER0:VL0 DMA CR OVERFLOW val = 0x%lx", val);
  294. /* LAYER1 - VL1 */
  295. if (val & (LAYER1_DMA_FIFO_UNDERFLOW |
  296. LAYER1_DMA_CB_FIFO_UNDERFLOW |
  297. LAYER1_DMA_CR_FIFO_UNDERFLOW)) {
  298. kmb->kmb_under_flow++;
  299. drm_info(&kmb->drm,
  300. "!LAYER1:VL1 DMA UNDERFLOW val = 0x%lx, under_flow=%d",
  301. val, kmb->kmb_under_flow);
  302. /* disable underflow interrupt */
  303. kmb_clr_bitmask_lcd(kmb, LCD_INT_ENABLE,
  304. LAYER1_DMA_FIFO_UNDERFLOW |
  305. LAYER1_DMA_CB_FIFO_UNDERFLOW |
  306. LAYER1_DMA_CR_FIFO_UNDERFLOW);
  307. kmb_set_bitmask_lcd(kmb, LCD_INT_CLEAR,
  308. LAYER1_DMA_CB_FIFO_UNDERFLOW |
  309. LAYER1_DMA_FIFO_UNDERFLOW |
  310. LAYER1_DMA_CR_FIFO_UNDERFLOW);
  311. /* disable auto restart mode */
  312. kmb_clr_bitmask_lcd(kmb, LCD_LAYERn_DMA_CFG(1),
  313. LCD_DMA_LAYER_CONT_PING_PONG_UPDATE);
  314. kmb->layer_no = 1;
  315. }
  316. /* LAYER1 - VL1 */
  317. if (val & LAYER1_DMA_FIFO_OVERFLOW)
  318. drm_dbg(&kmb->drm,
  319. "LAYER1:VL1 DMA OVERFLOW val = 0x%lx", val);
  320. if (val & LAYER1_DMA_CB_FIFO_OVERFLOW)
  321. drm_dbg(&kmb->drm,
  322. "LAYER1:VL1 DMA CB OVERFLOW val = 0x%lx", val);
  323. if (val & LAYER1_DMA_CR_FIFO_OVERFLOW)
  324. drm_dbg(&kmb->drm,
  325. "LAYER1:VL1 DMA CR OVERFLOW val = 0x%lx", val);
  326. /* LAYER2 - GL0 */
  327. if (val & LAYER2_DMA_FIFO_UNDERFLOW)
  328. drm_dbg(&kmb->drm,
  329. "LAYER2:GL0 DMA UNDERFLOW val = 0x%lx", val);
  330. if (val & LAYER2_DMA_FIFO_OVERFLOW)
  331. drm_dbg(&kmb->drm,
  332. "LAYER2:GL0 DMA OVERFLOW val = 0x%lx", val);
  333. /* LAYER3 - GL1 */
  334. if (val & LAYER3_DMA_FIFO_UNDERFLOW)
  335. drm_dbg(&kmb->drm,
  336. "LAYER3:GL1 DMA UNDERFLOW val = 0x%lx", val);
  337. if (val & LAYER3_DMA_FIFO_OVERFLOW)
  338. drm_dbg(&kmb->drm,
  339. "LAYER3:GL1 DMA OVERFLOW val = 0x%lx", val);
  340. }
  341. spin_unlock(&kmb->irq_lock);
  342. if (status & LCD_INT_LAYER) {
  343. /* Clear layer interrupts */
  344. kmb_write_lcd(kmb, LCD_INT_CLEAR, LCD_INT_LAYER);
  345. }
  346. /* Clear all interrupts */
  347. kmb_set_bitmask_lcd(kmb, LCD_INT_CLEAR, 1);
  348. return IRQ_HANDLED;
  349. }
  350. /* IRQ handler */
  351. static irqreturn_t kmb_isr(int irq, void *arg)
  352. {
  353. struct drm_device *dev = (struct drm_device *)arg;
  354. handle_lcd_irq(dev);
  355. return IRQ_HANDLED;
  356. }
  357. static void kmb_irq_reset(struct drm_device *drm)
  358. {
  359. kmb_write_lcd(to_kmb(drm), LCD_INT_CLEAR, 0xFFFF);
  360. kmb_write_lcd(to_kmb(drm), LCD_INT_ENABLE, 0);
  361. }
  362. static int kmb_irq_install(struct drm_device *drm, unsigned int irq)
  363. {
  364. if (irq == IRQ_NOTCONNECTED)
  365. return -ENOTCONN;
  366. kmb_irq_reset(drm);
  367. return request_irq(irq, kmb_isr, 0, drm->driver->name, drm);
  368. }
  369. static void kmb_irq_uninstall(struct drm_device *drm)
  370. {
  371. struct kmb_drm_private *kmb = to_kmb(drm);
  372. kmb_irq_reset(drm);
  373. free_irq(kmb->irq_lcd, drm);
  374. }
  375. DEFINE_DRM_GEM_DMA_FOPS(fops);
  376. static const struct drm_driver kmb_driver = {
  377. .driver_features = DRIVER_GEM |
  378. DRIVER_MODESET | DRIVER_ATOMIC,
  379. /* GEM Operations */
  380. .fops = &fops,
  381. DRM_GEM_DMA_DRIVER_OPS_VMAP,
  382. .name = "kmb-drm",
  383. .desc = "KEEMBAY DISPLAY DRIVER",
  384. .date = DRIVER_DATE,
  385. .major = DRIVER_MAJOR,
  386. .minor = DRIVER_MINOR,
  387. };
  388. static int kmb_remove(struct platform_device *pdev)
  389. {
  390. struct device *dev = &pdev->dev;
  391. struct drm_device *drm = dev_get_drvdata(dev);
  392. struct kmb_drm_private *kmb = to_kmb(drm);
  393. drm_dev_unregister(drm);
  394. drm_kms_helper_poll_fini(drm);
  395. of_node_put(kmb->crtc.port);
  396. kmb->crtc.port = NULL;
  397. pm_runtime_get_sync(drm->dev);
  398. kmb_irq_uninstall(drm);
  399. pm_runtime_put_sync(drm->dev);
  400. pm_runtime_disable(drm->dev);
  401. of_reserved_mem_device_release(drm->dev);
  402. /* Release clks */
  403. kmb_display_clk_disable(kmb);
  404. dev_set_drvdata(dev, NULL);
  405. /* Unregister DSI host */
  406. kmb_dsi_host_unregister(kmb->kmb_dsi);
  407. drm_atomic_helper_shutdown(drm);
  408. return 0;
  409. }
  410. static int kmb_probe(struct platform_device *pdev)
  411. {
  412. struct device *dev = get_device(&pdev->dev);
  413. struct kmb_drm_private *kmb;
  414. int ret = 0;
  415. struct device_node *dsi_in;
  416. struct device_node *dsi_node;
  417. struct platform_device *dsi_pdev;
  418. /* The bridge (ADV 7535) will return -EPROBE_DEFER until it
  419. * has a mipi_dsi_host to register its device to. So, we
  420. * first register the DSI host during probe time, and then return
  421. * -EPROBE_DEFER until the bridge is loaded. Probe will be called again
  422. * and then the rest of the driver initialization can proceed
  423. * afterwards and the bridge can be successfully attached.
  424. */
  425. dsi_in = of_graph_get_endpoint_by_regs(dev->of_node, 0, 0);
  426. if (!dsi_in) {
  427. DRM_ERROR("Failed to get dsi_in node info from DT");
  428. return -EINVAL;
  429. }
  430. dsi_node = of_graph_get_remote_port_parent(dsi_in);
  431. if (!dsi_node) {
  432. of_node_put(dsi_in);
  433. DRM_ERROR("Failed to get dsi node from DT\n");
  434. return -EINVAL;
  435. }
  436. dsi_pdev = of_find_device_by_node(dsi_node);
  437. if (!dsi_pdev) {
  438. of_node_put(dsi_in);
  439. of_node_put(dsi_node);
  440. DRM_ERROR("Failed to get dsi platform device\n");
  441. return -EINVAL;
  442. }
  443. of_node_put(dsi_in);
  444. of_node_put(dsi_node);
  445. ret = kmb_dsi_host_bridge_init(get_device(&dsi_pdev->dev));
  446. if (ret == -EPROBE_DEFER) {
  447. return -EPROBE_DEFER;
  448. } else if (ret) {
  449. DRM_ERROR("probe failed to initialize DSI host bridge\n");
  450. return ret;
  451. }
  452. /* Create DRM device */
  453. kmb = devm_drm_dev_alloc(dev, &kmb_driver,
  454. struct kmb_drm_private, drm);
  455. if (IS_ERR(kmb))
  456. return PTR_ERR(kmb);
  457. dev_set_drvdata(dev, &kmb->drm);
  458. /* Initialize MIPI DSI */
  459. kmb->kmb_dsi = kmb_dsi_init(dsi_pdev);
  460. if (IS_ERR(kmb->kmb_dsi)) {
  461. drm_err(&kmb->drm, "failed to initialize DSI\n");
  462. ret = PTR_ERR(kmb->kmb_dsi);
  463. goto err_free1;
  464. }
  465. kmb->kmb_dsi->dev = &dsi_pdev->dev;
  466. kmb->kmb_dsi->pdev = dsi_pdev;
  467. ret = kmb_hw_init(&kmb->drm, 0);
  468. if (ret)
  469. goto err_free1;
  470. ret = kmb_setup_mode_config(&kmb->drm);
  471. if (ret)
  472. goto err_free;
  473. ret = kmb_irq_install(&kmb->drm, kmb->irq_lcd);
  474. if (ret < 0) {
  475. drm_err(&kmb->drm, "failed to install IRQ handler\n");
  476. goto err_irq;
  477. }
  478. drm_kms_helper_poll_init(&kmb->drm);
  479. /* Register graphics device with the kernel */
  480. ret = drm_dev_register(&kmb->drm, 0);
  481. if (ret)
  482. goto err_register;
  483. drm_fbdev_generic_setup(&kmb->drm, 0);
  484. return 0;
  485. err_register:
  486. drm_kms_helper_poll_fini(&kmb->drm);
  487. err_irq:
  488. pm_runtime_disable(kmb->drm.dev);
  489. err_free:
  490. drm_crtc_cleanup(&kmb->crtc);
  491. drm_mode_config_cleanup(&kmb->drm);
  492. err_free1:
  493. dev_set_drvdata(dev, NULL);
  494. kmb_dsi_host_unregister(kmb->kmb_dsi);
  495. return ret;
  496. }
  497. static const struct of_device_id kmb_of_match[] = {
  498. {.compatible = "intel,keembay-display"},
  499. {},
  500. };
  501. MODULE_DEVICE_TABLE(of, kmb_of_match);
  502. static int __maybe_unused kmb_pm_suspend(struct device *dev)
  503. {
  504. struct drm_device *drm = dev_get_drvdata(dev);
  505. struct kmb_drm_private *kmb = to_kmb(drm);
  506. drm_kms_helper_poll_disable(drm);
  507. kmb->state = drm_atomic_helper_suspend(drm);
  508. if (IS_ERR(kmb->state)) {
  509. drm_kms_helper_poll_enable(drm);
  510. return PTR_ERR(kmb->state);
  511. }
  512. return 0;
  513. }
  514. static int __maybe_unused kmb_pm_resume(struct device *dev)
  515. {
  516. struct drm_device *drm = dev_get_drvdata(dev);
  517. struct kmb_drm_private *kmb = drm ? to_kmb(drm) : NULL;
  518. if (!kmb)
  519. return 0;
  520. drm_atomic_helper_resume(drm, kmb->state);
  521. drm_kms_helper_poll_enable(drm);
  522. return 0;
  523. }
  524. static SIMPLE_DEV_PM_OPS(kmb_pm_ops, kmb_pm_suspend, kmb_pm_resume);
  525. static struct platform_driver kmb_platform_driver = {
  526. .probe = kmb_probe,
  527. .remove = kmb_remove,
  528. .driver = {
  529. .name = "kmb-drm",
  530. .pm = &kmb_pm_ops,
  531. .of_match_table = kmb_of_match,
  532. },
  533. };
  534. drm_module_platform_driver(kmb_platform_driver);
  535. MODULE_AUTHOR("Intel Corporation");
  536. MODULE_DESCRIPTION("Keembay Display driver");
  537. MODULE_LICENSE("GPL v2");