ingenic-drm-drv.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Ingenic JZ47xx KMS driver
  4. //
  5. // Copyright (C) 2019, Paul Cercueil <[email protected]>
  6. #include "ingenic-drm.h"
  7. #include <linux/bitfield.h>
  8. #include <linux/component.h>
  9. #include <linux/clk.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/io.h>
  12. #include <linux/media-bus-format.h>
  13. #include <linux/module.h>
  14. #include <linux/mutex.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_reserved_mem.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pm.h>
  19. #include <linux/regmap.h>
  20. #include <drm/drm_atomic.h>
  21. #include <drm/drm_atomic_helper.h>
  22. #include <drm/drm_bridge.h>
  23. #include <drm/drm_bridge_connector.h>
  24. #include <drm/drm_color_mgmt.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_crtc_helper.h>
  27. #include <drm/drm_damage_helper.h>
  28. #include <drm/drm_drv.h>
  29. #include <drm/drm_encoder.h>
  30. #include <drm/drm_gem_dma_helper.h>
  31. #include <drm/drm_fb_dma_helper.h>
  32. #include <drm/drm_fb_helper.h>
  33. #include <drm/drm_fourcc.h>
  34. #include <drm/drm_framebuffer.h>
  35. #include <drm/drm_gem_atomic_helper.h>
  36. #include <drm/drm_gem_framebuffer_helper.h>
  37. #include <drm/drm_managed.h>
  38. #include <drm/drm_of.h>
  39. #include <drm/drm_panel.h>
  40. #include <drm/drm_plane.h>
  41. #include <drm/drm_probe_helper.h>
  42. #include <drm/drm_vblank.h>
  43. #define HWDESC_PALETTE 2
  44. struct ingenic_dma_hwdesc {
  45. u32 next;
  46. u32 addr;
  47. u32 id;
  48. u32 cmd;
  49. /* extended hw descriptor for jz4780 */
  50. u32 offsize;
  51. u32 pagewidth;
  52. u32 cpos;
  53. u32 dessize;
  54. } __aligned(16);
  55. struct ingenic_dma_hwdescs {
  56. struct ingenic_dma_hwdesc hwdesc[3];
  57. u16 palette[256] __aligned(16);
  58. };
  59. struct jz_soc_info {
  60. bool needs_dev_clk;
  61. bool has_osd;
  62. bool has_alpha;
  63. bool map_noncoherent;
  64. bool use_extended_hwdesc;
  65. bool plane_f0_not_working;
  66. u32 max_burst;
  67. unsigned int max_width, max_height;
  68. const u32 *formats_f0, *formats_f1;
  69. unsigned int num_formats_f0, num_formats_f1;
  70. };
  71. struct ingenic_drm_private_state {
  72. struct drm_private_state base;
  73. bool use_palette;
  74. };
  75. struct ingenic_drm {
  76. struct drm_device drm;
  77. /*
  78. * f1 (aka. foreground1) is our primary plane, on top of which
  79. * f0 (aka. foreground0) can be overlayed. Z-order is fixed in
  80. * hardware and cannot be changed.
  81. */
  82. struct drm_plane f0, f1, *ipu_plane;
  83. struct drm_crtc crtc;
  84. struct device *dev;
  85. struct regmap *map;
  86. struct clk *lcd_clk, *pix_clk;
  87. const struct jz_soc_info *soc_info;
  88. struct ingenic_dma_hwdescs *dma_hwdescs;
  89. dma_addr_t dma_hwdescs_phys;
  90. bool panel_is_sharp;
  91. bool no_vblank;
  92. /*
  93. * clk_mutex is used to synchronize the pixel clock rate update with
  94. * the VBLANK. When the pixel clock's parent clock needs to be updated,
  95. * clock_nb's notifier function will lock the mutex, then wait until the
  96. * next VBLANK. At that point, the parent clock's rate can be updated,
  97. * and the mutex is then unlocked. If an atomic commit happens in the
  98. * meantime, it will lock on the mutex, effectively waiting until the
  99. * clock update process finishes. Finally, the pixel clock's rate will
  100. * be recomputed when the mutex has been released, in the pending atomic
  101. * commit, or a future one.
  102. */
  103. struct mutex clk_mutex;
  104. bool update_clk_rate;
  105. struct notifier_block clock_nb;
  106. struct drm_private_obj private_obj;
  107. };
  108. struct ingenic_drm_bridge {
  109. struct drm_encoder encoder;
  110. struct drm_bridge bridge, *next_bridge;
  111. struct drm_bus_cfg bus_cfg;
  112. };
  113. static inline struct ingenic_drm_bridge *
  114. to_ingenic_drm_bridge(struct drm_encoder *encoder)
  115. {
  116. return container_of(encoder, struct ingenic_drm_bridge, encoder);
  117. }
  118. static inline struct ingenic_drm_private_state *
  119. to_ingenic_drm_priv_state(struct drm_private_state *state)
  120. {
  121. return container_of(state, struct ingenic_drm_private_state, base);
  122. }
  123. static struct ingenic_drm_private_state *
  124. ingenic_drm_get_priv_state(struct ingenic_drm *priv, struct drm_atomic_state *state)
  125. {
  126. struct drm_private_state *priv_state;
  127. priv_state = drm_atomic_get_private_obj_state(state, &priv->private_obj);
  128. if (IS_ERR(priv_state))
  129. return ERR_CAST(priv_state);
  130. return to_ingenic_drm_priv_state(priv_state);
  131. }
  132. static struct ingenic_drm_private_state *
  133. ingenic_drm_get_new_priv_state(struct ingenic_drm *priv, struct drm_atomic_state *state)
  134. {
  135. struct drm_private_state *priv_state;
  136. priv_state = drm_atomic_get_new_private_obj_state(state, &priv->private_obj);
  137. if (!priv_state)
  138. return NULL;
  139. return to_ingenic_drm_priv_state(priv_state);
  140. }
  141. static bool ingenic_drm_writeable_reg(struct device *dev, unsigned int reg)
  142. {
  143. switch (reg) {
  144. case JZ_REG_LCD_IID:
  145. case JZ_REG_LCD_SA0:
  146. case JZ_REG_LCD_FID0:
  147. case JZ_REG_LCD_CMD0:
  148. case JZ_REG_LCD_SA1:
  149. case JZ_REG_LCD_FID1:
  150. case JZ_REG_LCD_CMD1:
  151. return false;
  152. default:
  153. return true;
  154. }
  155. }
  156. static const struct regmap_config ingenic_drm_regmap_config = {
  157. .reg_bits = 32,
  158. .val_bits = 32,
  159. .reg_stride = 4,
  160. .writeable_reg = ingenic_drm_writeable_reg,
  161. };
  162. static inline struct ingenic_drm *drm_device_get_priv(struct drm_device *drm)
  163. {
  164. return container_of(drm, struct ingenic_drm, drm);
  165. }
  166. static inline struct ingenic_drm *drm_crtc_get_priv(struct drm_crtc *crtc)
  167. {
  168. return container_of(crtc, struct ingenic_drm, crtc);
  169. }
  170. static inline struct ingenic_drm *drm_nb_get_priv(struct notifier_block *nb)
  171. {
  172. return container_of(nb, struct ingenic_drm, clock_nb);
  173. }
  174. static inline dma_addr_t dma_hwdesc_addr(const struct ingenic_drm *priv,
  175. unsigned int idx)
  176. {
  177. u32 offset = offsetof(struct ingenic_dma_hwdescs, hwdesc[idx]);
  178. return priv->dma_hwdescs_phys + offset;
  179. }
  180. static int ingenic_drm_update_pixclk(struct notifier_block *nb,
  181. unsigned long action,
  182. void *data)
  183. {
  184. struct ingenic_drm *priv = drm_nb_get_priv(nb);
  185. switch (action) {
  186. case PRE_RATE_CHANGE:
  187. mutex_lock(&priv->clk_mutex);
  188. priv->update_clk_rate = true;
  189. drm_crtc_wait_one_vblank(&priv->crtc);
  190. return NOTIFY_OK;
  191. default:
  192. mutex_unlock(&priv->clk_mutex);
  193. return NOTIFY_OK;
  194. }
  195. }
  196. static void ingenic_drm_bridge_atomic_enable(struct drm_bridge *bridge,
  197. struct drm_bridge_state *old_bridge_state)
  198. {
  199. struct ingenic_drm *priv = drm_device_get_priv(bridge->dev);
  200. regmap_write(priv->map, JZ_REG_LCD_STATE, 0);
  201. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  202. JZ_LCD_CTRL_ENABLE | JZ_LCD_CTRL_DISABLE,
  203. JZ_LCD_CTRL_ENABLE);
  204. }
  205. static void ingenic_drm_crtc_atomic_enable(struct drm_crtc *crtc,
  206. struct drm_atomic_state *state)
  207. {
  208. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  209. struct ingenic_drm_private_state *priv_state;
  210. unsigned int next_id;
  211. priv_state = ingenic_drm_get_priv_state(priv, state);
  212. if (WARN_ON(IS_ERR(priv_state)))
  213. return;
  214. /* Set addresses of our DMA descriptor chains */
  215. next_id = priv_state->use_palette ? HWDESC_PALETTE : 0;
  216. regmap_write(priv->map, JZ_REG_LCD_DA0, dma_hwdesc_addr(priv, next_id));
  217. regmap_write(priv->map, JZ_REG_LCD_DA1, dma_hwdesc_addr(priv, 1));
  218. drm_crtc_vblank_on(crtc);
  219. }
  220. static void ingenic_drm_bridge_atomic_disable(struct drm_bridge *bridge,
  221. struct drm_bridge_state *old_bridge_state)
  222. {
  223. struct ingenic_drm *priv = drm_device_get_priv(bridge->dev);
  224. unsigned int var;
  225. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  226. JZ_LCD_CTRL_DISABLE, JZ_LCD_CTRL_DISABLE);
  227. regmap_read_poll_timeout(priv->map, JZ_REG_LCD_STATE, var,
  228. var & JZ_LCD_STATE_DISABLED,
  229. 1000, 0);
  230. }
  231. static void ingenic_drm_crtc_atomic_disable(struct drm_crtc *crtc,
  232. struct drm_atomic_state *state)
  233. {
  234. drm_crtc_vblank_off(crtc);
  235. }
  236. static void ingenic_drm_crtc_update_timings(struct ingenic_drm *priv,
  237. struct drm_display_mode *mode)
  238. {
  239. unsigned int vpe, vds, vde, vt, hpe, hds, hde, ht;
  240. vpe = mode->crtc_vsync_end - mode->crtc_vsync_start;
  241. vds = mode->crtc_vtotal - mode->crtc_vsync_start;
  242. vde = vds + mode->crtc_vdisplay;
  243. vt = vde + mode->crtc_vsync_start - mode->crtc_vdisplay;
  244. hpe = mode->crtc_hsync_end - mode->crtc_hsync_start;
  245. hds = mode->crtc_htotal - mode->crtc_hsync_start;
  246. hde = hds + mode->crtc_hdisplay;
  247. ht = hde + mode->crtc_hsync_start - mode->crtc_hdisplay;
  248. regmap_write(priv->map, JZ_REG_LCD_VSYNC,
  249. 0 << JZ_LCD_VSYNC_VPS_OFFSET |
  250. vpe << JZ_LCD_VSYNC_VPE_OFFSET);
  251. regmap_write(priv->map, JZ_REG_LCD_HSYNC,
  252. 0 << JZ_LCD_HSYNC_HPS_OFFSET |
  253. hpe << JZ_LCD_HSYNC_HPE_OFFSET);
  254. regmap_write(priv->map, JZ_REG_LCD_VAT,
  255. ht << JZ_LCD_VAT_HT_OFFSET |
  256. vt << JZ_LCD_VAT_VT_OFFSET);
  257. regmap_write(priv->map, JZ_REG_LCD_DAH,
  258. hds << JZ_LCD_DAH_HDS_OFFSET |
  259. hde << JZ_LCD_DAH_HDE_OFFSET);
  260. regmap_write(priv->map, JZ_REG_LCD_DAV,
  261. vds << JZ_LCD_DAV_VDS_OFFSET |
  262. vde << JZ_LCD_DAV_VDE_OFFSET);
  263. if (priv->panel_is_sharp) {
  264. regmap_write(priv->map, JZ_REG_LCD_PS, hde << 16 | (hde + 1));
  265. regmap_write(priv->map, JZ_REG_LCD_CLS, hde << 16 | (hde + 1));
  266. regmap_write(priv->map, JZ_REG_LCD_SPL, hpe << 16 | (hpe + 1));
  267. regmap_write(priv->map, JZ_REG_LCD_REV, mode->htotal << 16);
  268. }
  269. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  270. JZ_LCD_CTRL_OFUP | JZ_LCD_CTRL_BURST_MASK,
  271. JZ_LCD_CTRL_OFUP | priv->soc_info->max_burst);
  272. /*
  273. * IPU restart - specify how much time the LCDC will wait before
  274. * transferring a new frame from the IPU. The value is the one
  275. * suggested in the programming manual.
  276. */
  277. regmap_write(priv->map, JZ_REG_LCD_IPUR, JZ_LCD_IPUR_IPUREN |
  278. (ht * vpe / 3) << JZ_LCD_IPUR_IPUR_LSB);
  279. }
  280. static int ingenic_drm_crtc_atomic_check(struct drm_crtc *crtc,
  281. struct drm_atomic_state *state)
  282. {
  283. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
  284. crtc);
  285. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  286. struct drm_plane_state *f1_state, *f0_state, *ipu_state = NULL;
  287. if (crtc_state->gamma_lut &&
  288. drm_color_lut_size(crtc_state->gamma_lut) != ARRAY_SIZE(priv->dma_hwdescs->palette)) {
  289. dev_dbg(priv->dev, "Invalid palette size\n");
  290. return -EINVAL;
  291. }
  292. if (drm_atomic_crtc_needs_modeset(crtc_state) && priv->soc_info->has_osd) {
  293. f1_state = drm_atomic_get_plane_state(crtc_state->state,
  294. &priv->f1);
  295. if (IS_ERR(f1_state))
  296. return PTR_ERR(f1_state);
  297. f0_state = drm_atomic_get_plane_state(crtc_state->state,
  298. &priv->f0);
  299. if (IS_ERR(f0_state))
  300. return PTR_ERR(f0_state);
  301. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU) && priv->ipu_plane) {
  302. ipu_state = drm_atomic_get_plane_state(crtc_state->state,
  303. priv->ipu_plane);
  304. if (IS_ERR(ipu_state))
  305. return PTR_ERR(ipu_state);
  306. /* IPU and F1 planes cannot be enabled at the same time. */
  307. if (f1_state->fb && ipu_state->fb) {
  308. dev_dbg(priv->dev, "Cannot enable both F1 and IPU\n");
  309. return -EINVAL;
  310. }
  311. }
  312. /* If all the planes are disabled, we won't get a VBLANK IRQ */
  313. priv->no_vblank = !f1_state->fb && !f0_state->fb &&
  314. !(ipu_state && ipu_state->fb);
  315. }
  316. return 0;
  317. }
  318. static enum drm_mode_status
  319. ingenic_drm_crtc_mode_valid(struct drm_crtc *crtc, const struct drm_display_mode *mode)
  320. {
  321. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  322. long rate;
  323. if (mode->hdisplay > priv->soc_info->max_width)
  324. return MODE_BAD_HVALUE;
  325. if (mode->vdisplay > priv->soc_info->max_height)
  326. return MODE_BAD_VVALUE;
  327. rate = clk_round_rate(priv->pix_clk, mode->clock * 1000);
  328. if (rate < 0)
  329. return MODE_CLOCK_RANGE;
  330. return MODE_OK;
  331. }
  332. static void ingenic_drm_crtc_atomic_begin(struct drm_crtc *crtc,
  333. struct drm_atomic_state *state)
  334. {
  335. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
  336. crtc);
  337. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  338. u32 ctrl = 0;
  339. if (priv->soc_info->has_osd &&
  340. drm_atomic_crtc_needs_modeset(crtc_state)) {
  341. /*
  342. * If IPU plane is enabled, enable IPU as source for the F1
  343. * plane; otherwise use regular DMA.
  344. */
  345. if (priv->ipu_plane && priv->ipu_plane->state->fb)
  346. ctrl |= JZ_LCD_OSDCTRL_IPU;
  347. regmap_update_bits(priv->map, JZ_REG_LCD_OSDCTRL,
  348. JZ_LCD_OSDCTRL_IPU, ctrl);
  349. }
  350. }
  351. static void ingenic_drm_crtc_atomic_flush(struct drm_crtc *crtc,
  352. struct drm_atomic_state *state)
  353. {
  354. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  355. struct drm_crtc_state *crtc_state = drm_atomic_get_new_crtc_state(state,
  356. crtc);
  357. struct drm_pending_vblank_event *event = crtc_state->event;
  358. if (drm_atomic_crtc_needs_modeset(crtc_state)) {
  359. ingenic_drm_crtc_update_timings(priv, &crtc_state->adjusted_mode);
  360. priv->update_clk_rate = true;
  361. }
  362. if (priv->update_clk_rate) {
  363. mutex_lock(&priv->clk_mutex);
  364. clk_set_rate(priv->pix_clk,
  365. crtc_state->adjusted_mode.crtc_clock * 1000);
  366. priv->update_clk_rate = false;
  367. mutex_unlock(&priv->clk_mutex);
  368. }
  369. if (event) {
  370. crtc_state->event = NULL;
  371. spin_lock_irq(&crtc->dev->event_lock);
  372. if (drm_crtc_vblank_get(crtc) == 0)
  373. drm_crtc_arm_vblank_event(crtc, event);
  374. else
  375. drm_crtc_send_vblank_event(crtc, event);
  376. spin_unlock_irq(&crtc->dev->event_lock);
  377. }
  378. }
  379. static int ingenic_drm_plane_atomic_check(struct drm_plane *plane,
  380. struct drm_atomic_state *state)
  381. {
  382. struct drm_plane_state *old_plane_state = drm_atomic_get_old_plane_state(state,
  383. plane);
  384. struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
  385. plane);
  386. struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
  387. struct ingenic_drm_private_state *priv_state;
  388. struct drm_crtc_state *crtc_state;
  389. struct drm_crtc *crtc = new_plane_state->crtc ?: old_plane_state->crtc;
  390. int ret;
  391. if (!crtc)
  392. return 0;
  393. if (priv->soc_info->plane_f0_not_working && plane == &priv->f0)
  394. return -EINVAL;
  395. crtc_state = drm_atomic_get_existing_crtc_state(state,
  396. crtc);
  397. if (WARN_ON(!crtc_state))
  398. return -EINVAL;
  399. priv_state = ingenic_drm_get_priv_state(priv, state);
  400. if (IS_ERR(priv_state))
  401. return PTR_ERR(priv_state);
  402. ret = drm_atomic_helper_check_plane_state(new_plane_state, crtc_state,
  403. DRM_PLANE_NO_SCALING,
  404. DRM_PLANE_NO_SCALING,
  405. priv->soc_info->has_osd,
  406. true);
  407. if (ret)
  408. return ret;
  409. /*
  410. * If OSD is not available, check that the width/height match.
  411. * Note that state->src_* are in 16.16 fixed-point format.
  412. */
  413. if (!priv->soc_info->has_osd &&
  414. (new_plane_state->src_x != 0 ||
  415. (new_plane_state->src_w >> 16) != new_plane_state->crtc_w ||
  416. (new_plane_state->src_h >> 16) != new_plane_state->crtc_h))
  417. return -EINVAL;
  418. priv_state->use_palette = new_plane_state->fb &&
  419. new_plane_state->fb->format->format == DRM_FORMAT_C8;
  420. /*
  421. * Require full modeset if enabling or disabling a plane, or changing
  422. * its position, size or depth.
  423. */
  424. if (priv->soc_info->has_osd &&
  425. (!old_plane_state->fb || !new_plane_state->fb ||
  426. old_plane_state->crtc_x != new_plane_state->crtc_x ||
  427. old_plane_state->crtc_y != new_plane_state->crtc_y ||
  428. old_plane_state->crtc_w != new_plane_state->crtc_w ||
  429. old_plane_state->crtc_h != new_plane_state->crtc_h ||
  430. old_plane_state->fb->format->format != new_plane_state->fb->format->format))
  431. crtc_state->mode_changed = true;
  432. if (priv->soc_info->map_noncoherent)
  433. drm_atomic_helper_check_plane_damage(state, new_plane_state);
  434. return 0;
  435. }
  436. static void ingenic_drm_plane_enable(struct ingenic_drm *priv,
  437. struct drm_plane *plane)
  438. {
  439. unsigned int en_bit;
  440. if (priv->soc_info->has_osd) {
  441. if (plane != &priv->f0)
  442. en_bit = JZ_LCD_OSDC_F1EN;
  443. else
  444. en_bit = JZ_LCD_OSDC_F0EN;
  445. regmap_set_bits(priv->map, JZ_REG_LCD_OSDC, en_bit);
  446. }
  447. }
  448. void ingenic_drm_plane_disable(struct device *dev, struct drm_plane *plane)
  449. {
  450. struct ingenic_drm *priv = dev_get_drvdata(dev);
  451. unsigned int en_bit;
  452. if (priv->soc_info->has_osd) {
  453. if (plane != &priv->f0)
  454. en_bit = JZ_LCD_OSDC_F1EN;
  455. else
  456. en_bit = JZ_LCD_OSDC_F0EN;
  457. regmap_clear_bits(priv->map, JZ_REG_LCD_OSDC, en_bit);
  458. }
  459. }
  460. static void ingenic_drm_plane_atomic_disable(struct drm_plane *plane,
  461. struct drm_atomic_state *state)
  462. {
  463. struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
  464. ingenic_drm_plane_disable(priv->dev, plane);
  465. }
  466. void ingenic_drm_plane_config(struct device *dev,
  467. struct drm_plane *plane, u32 fourcc)
  468. {
  469. struct ingenic_drm *priv = dev_get_drvdata(dev);
  470. struct drm_plane_state *state = plane->state;
  471. unsigned int xy_reg, size_reg;
  472. unsigned int ctrl = 0;
  473. ingenic_drm_plane_enable(priv, plane);
  474. if (priv->soc_info->has_osd && plane != &priv->f0) {
  475. switch (fourcc) {
  476. case DRM_FORMAT_XRGB1555:
  477. ctrl |= JZ_LCD_OSDCTRL_RGB555;
  478. fallthrough;
  479. case DRM_FORMAT_RGB565:
  480. ctrl |= JZ_LCD_OSDCTRL_BPP_15_16;
  481. break;
  482. case DRM_FORMAT_RGB888:
  483. ctrl |= JZ_LCD_OSDCTRL_BPP_24_COMP;
  484. break;
  485. case DRM_FORMAT_XRGB8888:
  486. ctrl |= JZ_LCD_OSDCTRL_BPP_18_24;
  487. break;
  488. case DRM_FORMAT_XRGB2101010:
  489. ctrl |= JZ_LCD_OSDCTRL_BPP_30;
  490. break;
  491. }
  492. regmap_update_bits(priv->map, JZ_REG_LCD_OSDCTRL,
  493. JZ_LCD_OSDCTRL_BPP_MASK, ctrl);
  494. } else {
  495. switch (fourcc) {
  496. case DRM_FORMAT_C8:
  497. ctrl |= JZ_LCD_CTRL_BPP_8;
  498. break;
  499. case DRM_FORMAT_XRGB1555:
  500. ctrl |= JZ_LCD_CTRL_RGB555;
  501. fallthrough;
  502. case DRM_FORMAT_RGB565:
  503. ctrl |= JZ_LCD_CTRL_BPP_15_16;
  504. break;
  505. case DRM_FORMAT_RGB888:
  506. ctrl |= JZ_LCD_CTRL_BPP_24_COMP;
  507. break;
  508. case DRM_FORMAT_XRGB8888:
  509. ctrl |= JZ_LCD_CTRL_BPP_18_24;
  510. break;
  511. case DRM_FORMAT_XRGB2101010:
  512. ctrl |= JZ_LCD_CTRL_BPP_30;
  513. break;
  514. }
  515. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  516. JZ_LCD_CTRL_BPP_MASK, ctrl);
  517. }
  518. if (priv->soc_info->has_osd) {
  519. if (plane != &priv->f0) {
  520. xy_reg = JZ_REG_LCD_XYP1;
  521. size_reg = JZ_REG_LCD_SIZE1;
  522. } else {
  523. xy_reg = JZ_REG_LCD_XYP0;
  524. size_reg = JZ_REG_LCD_SIZE0;
  525. }
  526. regmap_write(priv->map, xy_reg,
  527. state->crtc_x << JZ_LCD_XYP01_XPOS_LSB |
  528. state->crtc_y << JZ_LCD_XYP01_YPOS_LSB);
  529. regmap_write(priv->map, size_reg,
  530. state->crtc_w << JZ_LCD_SIZE01_WIDTH_LSB |
  531. state->crtc_h << JZ_LCD_SIZE01_HEIGHT_LSB);
  532. }
  533. }
  534. bool ingenic_drm_map_noncoherent(const struct device *dev)
  535. {
  536. const struct ingenic_drm *priv = dev_get_drvdata(dev);
  537. return priv->soc_info->map_noncoherent;
  538. }
  539. static void ingenic_drm_update_palette(struct ingenic_drm *priv,
  540. const struct drm_color_lut *lut)
  541. {
  542. unsigned int i;
  543. for (i = 0; i < ARRAY_SIZE(priv->dma_hwdescs->palette); i++) {
  544. u16 color = drm_color_lut_extract(lut[i].red, 5) << 11
  545. | drm_color_lut_extract(lut[i].green, 6) << 5
  546. | drm_color_lut_extract(lut[i].blue, 5);
  547. priv->dma_hwdescs->palette[i] = color;
  548. }
  549. }
  550. static void ingenic_drm_plane_atomic_update(struct drm_plane *plane,
  551. struct drm_atomic_state *state)
  552. {
  553. struct ingenic_drm *priv = drm_device_get_priv(plane->dev);
  554. struct drm_plane_state *newstate = drm_atomic_get_new_plane_state(state, plane);
  555. struct drm_plane_state *oldstate = drm_atomic_get_old_plane_state(state, plane);
  556. unsigned int width, height, cpp, next_id, plane_id;
  557. struct ingenic_drm_private_state *priv_state;
  558. struct drm_crtc_state *crtc_state;
  559. struct ingenic_dma_hwdesc *hwdesc;
  560. dma_addr_t addr;
  561. u32 fourcc;
  562. if (newstate && newstate->fb) {
  563. if (priv->soc_info->map_noncoherent)
  564. drm_fb_dma_sync_non_coherent(&priv->drm, oldstate, newstate);
  565. crtc_state = newstate->crtc->state;
  566. plane_id = !!(priv->soc_info->has_osd && plane != &priv->f0);
  567. addr = drm_fb_dma_get_gem_addr(newstate->fb, newstate, 0);
  568. width = newstate->src_w >> 16;
  569. height = newstate->src_h >> 16;
  570. cpp = newstate->fb->format->cpp[0];
  571. priv_state = ingenic_drm_get_new_priv_state(priv, state);
  572. next_id = (priv_state && priv_state->use_palette) ? HWDESC_PALETTE : plane_id;
  573. hwdesc = &priv->dma_hwdescs->hwdesc[plane_id];
  574. hwdesc->addr = addr;
  575. hwdesc->cmd = JZ_LCD_CMD_EOF_IRQ | (width * height * cpp / 4);
  576. hwdesc->next = dma_hwdesc_addr(priv, next_id);
  577. if (priv->soc_info->use_extended_hwdesc) {
  578. hwdesc->cmd |= JZ_LCD_CMD_FRM_ENABLE;
  579. /* Extended 8-byte descriptor */
  580. hwdesc->cpos = 0;
  581. hwdesc->offsize = 0;
  582. hwdesc->pagewidth = 0;
  583. switch (newstate->fb->format->format) {
  584. case DRM_FORMAT_XRGB1555:
  585. hwdesc->cpos |= JZ_LCD_CPOS_RGB555;
  586. fallthrough;
  587. case DRM_FORMAT_RGB565:
  588. hwdesc->cpos |= JZ_LCD_CPOS_BPP_15_16;
  589. break;
  590. case DRM_FORMAT_XRGB8888:
  591. hwdesc->cpos |= JZ_LCD_CPOS_BPP_18_24;
  592. break;
  593. }
  594. hwdesc->cpos |= (JZ_LCD_CPOS_COEFFICIENT_1 <<
  595. JZ_LCD_CPOS_COEFFICIENT_OFFSET);
  596. hwdesc->dessize =
  597. (0xff << JZ_LCD_DESSIZE_ALPHA_OFFSET) |
  598. FIELD_PREP(JZ_LCD_DESSIZE_HEIGHT_MASK, height - 1) |
  599. FIELD_PREP(JZ_LCD_DESSIZE_WIDTH_MASK, width - 1);
  600. }
  601. if (drm_atomic_crtc_needs_modeset(crtc_state)) {
  602. fourcc = newstate->fb->format->format;
  603. ingenic_drm_plane_config(priv->dev, plane, fourcc);
  604. crtc_state->color_mgmt_changed = fourcc == DRM_FORMAT_C8;
  605. }
  606. if (crtc_state->color_mgmt_changed)
  607. ingenic_drm_update_palette(priv, crtc_state->gamma_lut->data);
  608. }
  609. }
  610. static void ingenic_drm_encoder_atomic_mode_set(struct drm_encoder *encoder,
  611. struct drm_crtc_state *crtc_state,
  612. struct drm_connector_state *conn_state)
  613. {
  614. struct ingenic_drm *priv = drm_device_get_priv(encoder->dev);
  615. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  616. struct ingenic_drm_bridge *bridge = to_ingenic_drm_bridge(encoder);
  617. unsigned int cfg, rgbcfg = 0;
  618. priv->panel_is_sharp = bridge->bus_cfg.flags & DRM_BUS_FLAG_SHARP_SIGNALS;
  619. if (priv->panel_is_sharp) {
  620. cfg = JZ_LCD_CFG_MODE_SPECIAL_TFT_1 | JZ_LCD_CFG_REV_POLARITY;
  621. } else {
  622. cfg = JZ_LCD_CFG_PS_DISABLE | JZ_LCD_CFG_CLS_DISABLE
  623. | JZ_LCD_CFG_SPL_DISABLE | JZ_LCD_CFG_REV_DISABLE;
  624. }
  625. if (priv->soc_info->use_extended_hwdesc)
  626. cfg |= JZ_LCD_CFG_DESCRIPTOR_8;
  627. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  628. cfg |= JZ_LCD_CFG_HSYNC_ACTIVE_LOW;
  629. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  630. cfg |= JZ_LCD_CFG_VSYNC_ACTIVE_LOW;
  631. if (bridge->bus_cfg.flags & DRM_BUS_FLAG_DE_LOW)
  632. cfg |= JZ_LCD_CFG_DE_ACTIVE_LOW;
  633. if (bridge->bus_cfg.flags & DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE)
  634. cfg |= JZ_LCD_CFG_PCLK_FALLING_EDGE;
  635. if (!priv->panel_is_sharp) {
  636. if (conn_state->connector->connector_type == DRM_MODE_CONNECTOR_TV) {
  637. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  638. cfg |= JZ_LCD_CFG_MODE_TV_OUT_I;
  639. else
  640. cfg |= JZ_LCD_CFG_MODE_TV_OUT_P;
  641. } else {
  642. switch (bridge->bus_cfg.format) {
  643. case MEDIA_BUS_FMT_RGB565_1X16:
  644. cfg |= JZ_LCD_CFG_MODE_GENERIC_16BIT;
  645. break;
  646. case MEDIA_BUS_FMT_RGB666_1X18:
  647. cfg |= JZ_LCD_CFG_MODE_GENERIC_18BIT;
  648. break;
  649. case MEDIA_BUS_FMT_RGB888_1X24:
  650. cfg |= JZ_LCD_CFG_MODE_GENERIC_24BIT;
  651. break;
  652. case MEDIA_BUS_FMT_RGB888_3X8_DELTA:
  653. rgbcfg = JZ_LCD_RGBC_EVEN_GBR | JZ_LCD_RGBC_ODD_RGB;
  654. fallthrough;
  655. case MEDIA_BUS_FMT_RGB888_3X8:
  656. cfg |= JZ_LCD_CFG_MODE_8BIT_SERIAL;
  657. break;
  658. default:
  659. break;
  660. }
  661. }
  662. }
  663. regmap_write(priv->map, JZ_REG_LCD_CFG, cfg);
  664. regmap_write(priv->map, JZ_REG_LCD_RGBC, rgbcfg);
  665. }
  666. static int ingenic_drm_bridge_attach(struct drm_bridge *bridge,
  667. enum drm_bridge_attach_flags flags)
  668. {
  669. struct ingenic_drm_bridge *ib = to_ingenic_drm_bridge(bridge->encoder);
  670. return drm_bridge_attach(bridge->encoder, ib->next_bridge,
  671. &ib->bridge, flags);
  672. }
  673. static int ingenic_drm_bridge_atomic_check(struct drm_bridge *bridge,
  674. struct drm_bridge_state *bridge_state,
  675. struct drm_crtc_state *crtc_state,
  676. struct drm_connector_state *conn_state)
  677. {
  678. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  679. struct ingenic_drm_bridge *ib = to_ingenic_drm_bridge(bridge->encoder);
  680. ib->bus_cfg = bridge_state->output_bus_cfg;
  681. if (conn_state->connector->connector_type == DRM_MODE_CONNECTOR_TV)
  682. return 0;
  683. switch (bridge_state->output_bus_cfg.format) {
  684. case MEDIA_BUS_FMT_RGB888_3X8:
  685. case MEDIA_BUS_FMT_RGB888_3X8_DELTA:
  686. /*
  687. * The LCD controller expects timing values in dot-clock ticks,
  688. * which is 3x the timing values in pixels when using a 3x8-bit
  689. * display; but it will count the display area size in pixels
  690. * either way. Go figure.
  691. */
  692. mode->crtc_clock = mode->clock * 3;
  693. mode->crtc_hsync_start = mode->hsync_start * 3 - mode->hdisplay * 2;
  694. mode->crtc_hsync_end = mode->hsync_end * 3 - mode->hdisplay * 2;
  695. mode->crtc_hdisplay = mode->hdisplay;
  696. mode->crtc_htotal = mode->htotal * 3 - mode->hdisplay * 2;
  697. return 0;
  698. case MEDIA_BUS_FMT_RGB565_1X16:
  699. case MEDIA_BUS_FMT_RGB666_1X18:
  700. case MEDIA_BUS_FMT_RGB888_1X24:
  701. return 0;
  702. default:
  703. return -EINVAL;
  704. }
  705. }
  706. static u32 *
  707. ingenic_drm_bridge_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
  708. struct drm_bridge_state *bridge_state,
  709. struct drm_crtc_state *crtc_state,
  710. struct drm_connector_state *conn_state,
  711. u32 output_fmt,
  712. unsigned int *num_input_fmts)
  713. {
  714. switch (output_fmt) {
  715. case MEDIA_BUS_FMT_RGB888_1X24:
  716. case MEDIA_BUS_FMT_RGB666_1X18:
  717. case MEDIA_BUS_FMT_RGB565_1X16:
  718. case MEDIA_BUS_FMT_RGB888_3X8:
  719. case MEDIA_BUS_FMT_RGB888_3X8_DELTA:
  720. break;
  721. default:
  722. *num_input_fmts = 0;
  723. return NULL;
  724. }
  725. return drm_atomic_helper_bridge_propagate_bus_fmt(bridge, bridge_state,
  726. crtc_state, conn_state,
  727. output_fmt,
  728. num_input_fmts);
  729. }
  730. static irqreturn_t ingenic_drm_irq_handler(int irq, void *arg)
  731. {
  732. struct ingenic_drm *priv = drm_device_get_priv(arg);
  733. unsigned int state;
  734. regmap_read(priv->map, JZ_REG_LCD_STATE, &state);
  735. regmap_update_bits(priv->map, JZ_REG_LCD_STATE,
  736. JZ_LCD_STATE_EOF_IRQ, 0);
  737. if (state & JZ_LCD_STATE_EOF_IRQ)
  738. drm_crtc_handle_vblank(&priv->crtc);
  739. return IRQ_HANDLED;
  740. }
  741. static int ingenic_drm_enable_vblank(struct drm_crtc *crtc)
  742. {
  743. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  744. if (priv->no_vblank)
  745. return -EINVAL;
  746. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL,
  747. JZ_LCD_CTRL_EOF_IRQ, JZ_LCD_CTRL_EOF_IRQ);
  748. return 0;
  749. }
  750. static void ingenic_drm_disable_vblank(struct drm_crtc *crtc)
  751. {
  752. struct ingenic_drm *priv = drm_crtc_get_priv(crtc);
  753. regmap_update_bits(priv->map, JZ_REG_LCD_CTRL, JZ_LCD_CTRL_EOF_IRQ, 0);
  754. }
  755. static struct drm_framebuffer *
  756. ingenic_drm_gem_fb_create(struct drm_device *drm, struct drm_file *file,
  757. const struct drm_mode_fb_cmd2 *mode_cmd)
  758. {
  759. struct ingenic_drm *priv = drm_device_get_priv(drm);
  760. if (priv->soc_info->map_noncoherent)
  761. return drm_gem_fb_create_with_dirty(drm, file, mode_cmd);
  762. return drm_gem_fb_create(drm, file, mode_cmd);
  763. }
  764. static struct drm_gem_object *
  765. ingenic_drm_gem_create_object(struct drm_device *drm, size_t size)
  766. {
  767. struct ingenic_drm *priv = drm_device_get_priv(drm);
  768. struct drm_gem_dma_object *obj;
  769. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  770. if (!obj)
  771. return ERR_PTR(-ENOMEM);
  772. obj->map_noncoherent = priv->soc_info->map_noncoherent;
  773. return &obj->base;
  774. }
  775. static struct drm_private_state *
  776. ingenic_drm_duplicate_state(struct drm_private_obj *obj)
  777. {
  778. struct ingenic_drm_private_state *state = to_ingenic_drm_priv_state(obj->state);
  779. state = kmemdup(state, sizeof(*state), GFP_KERNEL);
  780. if (!state)
  781. return NULL;
  782. __drm_atomic_helper_private_obj_duplicate_state(obj, &state->base);
  783. return &state->base;
  784. }
  785. static void ingenic_drm_destroy_state(struct drm_private_obj *obj,
  786. struct drm_private_state *state)
  787. {
  788. struct ingenic_drm_private_state *priv_state = to_ingenic_drm_priv_state(state);
  789. kfree(priv_state);
  790. }
  791. DEFINE_DRM_GEM_DMA_FOPS(ingenic_drm_fops);
  792. static const struct drm_driver ingenic_drm_driver_data = {
  793. .driver_features = DRIVER_MODESET | DRIVER_GEM | DRIVER_ATOMIC,
  794. .name = "ingenic-drm",
  795. .desc = "DRM module for Ingenic SoCs",
  796. .date = "20200716",
  797. .major = 1,
  798. .minor = 1,
  799. .patchlevel = 0,
  800. .fops = &ingenic_drm_fops,
  801. .gem_create_object = ingenic_drm_gem_create_object,
  802. DRM_GEM_DMA_DRIVER_OPS,
  803. };
  804. static const struct drm_plane_funcs ingenic_drm_primary_plane_funcs = {
  805. .update_plane = drm_atomic_helper_update_plane,
  806. .disable_plane = drm_atomic_helper_disable_plane,
  807. .reset = drm_atomic_helper_plane_reset,
  808. .destroy = drm_plane_cleanup,
  809. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  810. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  811. };
  812. static const struct drm_crtc_funcs ingenic_drm_crtc_funcs = {
  813. .set_config = drm_atomic_helper_set_config,
  814. .page_flip = drm_atomic_helper_page_flip,
  815. .reset = drm_atomic_helper_crtc_reset,
  816. .destroy = drm_crtc_cleanup,
  817. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  818. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  819. .enable_vblank = ingenic_drm_enable_vblank,
  820. .disable_vblank = ingenic_drm_disable_vblank,
  821. };
  822. static const struct drm_plane_helper_funcs ingenic_drm_plane_helper_funcs = {
  823. .atomic_update = ingenic_drm_plane_atomic_update,
  824. .atomic_check = ingenic_drm_plane_atomic_check,
  825. .atomic_disable = ingenic_drm_plane_atomic_disable,
  826. };
  827. static const struct drm_crtc_helper_funcs ingenic_drm_crtc_helper_funcs = {
  828. .atomic_enable = ingenic_drm_crtc_atomic_enable,
  829. .atomic_disable = ingenic_drm_crtc_atomic_disable,
  830. .atomic_begin = ingenic_drm_crtc_atomic_begin,
  831. .atomic_flush = ingenic_drm_crtc_atomic_flush,
  832. .atomic_check = ingenic_drm_crtc_atomic_check,
  833. .mode_valid = ingenic_drm_crtc_mode_valid,
  834. };
  835. static const struct drm_encoder_helper_funcs ingenic_drm_encoder_helper_funcs = {
  836. .atomic_mode_set = ingenic_drm_encoder_atomic_mode_set,
  837. };
  838. static const struct drm_bridge_funcs ingenic_drm_bridge_funcs = {
  839. .attach = ingenic_drm_bridge_attach,
  840. .atomic_enable = ingenic_drm_bridge_atomic_enable,
  841. .atomic_disable = ingenic_drm_bridge_atomic_disable,
  842. .atomic_check = ingenic_drm_bridge_atomic_check,
  843. .atomic_reset = drm_atomic_helper_bridge_reset,
  844. .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
  845. .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
  846. .atomic_get_input_bus_fmts = ingenic_drm_bridge_atomic_get_input_bus_fmts,
  847. };
  848. static const struct drm_mode_config_funcs ingenic_drm_mode_config_funcs = {
  849. .fb_create = ingenic_drm_gem_fb_create,
  850. .output_poll_changed = drm_fb_helper_output_poll_changed,
  851. .atomic_check = drm_atomic_helper_check,
  852. .atomic_commit = drm_atomic_helper_commit,
  853. };
  854. static struct drm_mode_config_helper_funcs ingenic_drm_mode_config_helpers = {
  855. .atomic_commit_tail = drm_atomic_helper_commit_tail,
  856. };
  857. static const struct drm_private_state_funcs ingenic_drm_private_state_funcs = {
  858. .atomic_duplicate_state = ingenic_drm_duplicate_state,
  859. .atomic_destroy_state = ingenic_drm_destroy_state,
  860. };
  861. static void ingenic_drm_unbind_all(void *d)
  862. {
  863. struct ingenic_drm *priv = d;
  864. component_unbind_all(priv->dev, &priv->drm);
  865. }
  866. static void __maybe_unused ingenic_drm_release_rmem(void *d)
  867. {
  868. of_reserved_mem_device_release(d);
  869. }
  870. static void ingenic_drm_configure_hwdesc(struct ingenic_drm *priv,
  871. unsigned int hwdesc,
  872. unsigned int next_hwdesc, u32 id)
  873. {
  874. struct ingenic_dma_hwdesc *desc = &priv->dma_hwdescs->hwdesc[hwdesc];
  875. desc->next = dma_hwdesc_addr(priv, next_hwdesc);
  876. desc->id = id;
  877. }
  878. static void ingenic_drm_configure_hwdesc_palette(struct ingenic_drm *priv)
  879. {
  880. struct ingenic_dma_hwdesc *desc;
  881. ingenic_drm_configure_hwdesc(priv, HWDESC_PALETTE, 0, 0xc0);
  882. desc = &priv->dma_hwdescs->hwdesc[HWDESC_PALETTE];
  883. desc->addr = priv->dma_hwdescs_phys
  884. + offsetof(struct ingenic_dma_hwdescs, palette);
  885. desc->cmd = JZ_LCD_CMD_ENABLE_PAL
  886. | (sizeof(priv->dma_hwdescs->palette) / 4);
  887. }
  888. static void ingenic_drm_configure_hwdesc_plane(struct ingenic_drm *priv,
  889. unsigned int plane)
  890. {
  891. ingenic_drm_configure_hwdesc(priv, plane, plane, 0xf0 | plane);
  892. }
  893. static void ingenic_drm_atomic_private_obj_fini(struct drm_device *drm, void *private_obj)
  894. {
  895. drm_atomic_private_obj_fini(private_obj);
  896. }
  897. static int ingenic_drm_bind(struct device *dev, bool has_components)
  898. {
  899. struct platform_device *pdev = to_platform_device(dev);
  900. struct ingenic_drm_private_state *private_state;
  901. const struct jz_soc_info *soc_info;
  902. struct ingenic_drm *priv;
  903. struct clk *parent_clk;
  904. struct drm_plane *primary;
  905. struct drm_bridge *bridge;
  906. struct drm_panel *panel;
  907. struct drm_connector *connector;
  908. struct drm_encoder *encoder;
  909. struct ingenic_drm_bridge *ib;
  910. struct drm_device *drm;
  911. void __iomem *base;
  912. struct resource *res;
  913. struct regmap_config regmap_config;
  914. long parent_rate;
  915. unsigned int i, clone_mask = 0;
  916. int ret, irq;
  917. u32 osdc = 0;
  918. soc_info = of_device_get_match_data(dev);
  919. if (!soc_info) {
  920. dev_err(dev, "Missing platform data\n");
  921. return -EINVAL;
  922. }
  923. if (IS_ENABLED(CONFIG_OF_RESERVED_MEM)) {
  924. ret = of_reserved_mem_device_init(dev);
  925. if (ret && ret != -ENODEV)
  926. dev_warn(dev, "Failed to get reserved memory: %d\n", ret);
  927. if (!ret) {
  928. ret = devm_add_action_or_reset(dev, ingenic_drm_release_rmem, dev);
  929. if (ret)
  930. return ret;
  931. }
  932. }
  933. priv = devm_drm_dev_alloc(dev, &ingenic_drm_driver_data,
  934. struct ingenic_drm, drm);
  935. if (IS_ERR(priv))
  936. return PTR_ERR(priv);
  937. priv->soc_info = soc_info;
  938. priv->dev = dev;
  939. drm = &priv->drm;
  940. platform_set_drvdata(pdev, priv);
  941. ret = drmm_mode_config_init(drm);
  942. if (ret)
  943. return ret;
  944. drm->mode_config.min_width = 0;
  945. drm->mode_config.min_height = 0;
  946. drm->mode_config.max_width = soc_info->max_width;
  947. drm->mode_config.max_height = 4095;
  948. drm->mode_config.funcs = &ingenic_drm_mode_config_funcs;
  949. drm->mode_config.helper_private = &ingenic_drm_mode_config_helpers;
  950. base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  951. if (IS_ERR(base)) {
  952. dev_err(dev, "Failed to get memory resource\n");
  953. return PTR_ERR(base);
  954. }
  955. regmap_config = ingenic_drm_regmap_config;
  956. regmap_config.max_register = res->end - res->start;
  957. priv->map = devm_regmap_init_mmio(dev, base,
  958. &regmap_config);
  959. if (IS_ERR(priv->map)) {
  960. dev_err(dev, "Failed to create regmap\n");
  961. return PTR_ERR(priv->map);
  962. }
  963. irq = platform_get_irq(pdev, 0);
  964. if (irq < 0)
  965. return irq;
  966. if (soc_info->needs_dev_clk) {
  967. priv->lcd_clk = devm_clk_get(dev, "lcd");
  968. if (IS_ERR(priv->lcd_clk)) {
  969. dev_err(dev, "Failed to get lcd clock\n");
  970. return PTR_ERR(priv->lcd_clk);
  971. }
  972. }
  973. priv->pix_clk = devm_clk_get(dev, "lcd_pclk");
  974. if (IS_ERR(priv->pix_clk)) {
  975. dev_err(dev, "Failed to get pixel clock\n");
  976. return PTR_ERR(priv->pix_clk);
  977. }
  978. priv->dma_hwdescs = dmam_alloc_coherent(dev,
  979. sizeof(*priv->dma_hwdescs),
  980. &priv->dma_hwdescs_phys,
  981. GFP_KERNEL);
  982. if (!priv->dma_hwdescs)
  983. return -ENOMEM;
  984. /* Configure DMA hwdesc for foreground0 plane */
  985. ingenic_drm_configure_hwdesc_plane(priv, 0);
  986. /* Configure DMA hwdesc for foreground1 plane */
  987. ingenic_drm_configure_hwdesc_plane(priv, 1);
  988. /* Configure DMA hwdesc for palette */
  989. ingenic_drm_configure_hwdesc_palette(priv);
  990. primary = priv->soc_info->has_osd ? &priv->f1 : &priv->f0;
  991. drm_plane_helper_add(primary, &ingenic_drm_plane_helper_funcs);
  992. ret = drm_universal_plane_init(drm, primary, 1,
  993. &ingenic_drm_primary_plane_funcs,
  994. priv->soc_info->formats_f1,
  995. priv->soc_info->num_formats_f1,
  996. NULL, DRM_PLANE_TYPE_PRIMARY, NULL);
  997. if (ret) {
  998. dev_err(dev, "Failed to register plane: %i\n", ret);
  999. return ret;
  1000. }
  1001. if (soc_info->map_noncoherent)
  1002. drm_plane_enable_fb_damage_clips(&priv->f1);
  1003. drm_crtc_helper_add(&priv->crtc, &ingenic_drm_crtc_helper_funcs);
  1004. ret = drm_crtc_init_with_planes(drm, &priv->crtc, primary,
  1005. NULL, &ingenic_drm_crtc_funcs, NULL);
  1006. if (ret) {
  1007. dev_err(dev, "Failed to init CRTC: %i\n", ret);
  1008. return ret;
  1009. }
  1010. drm_crtc_enable_color_mgmt(&priv->crtc, 0, false,
  1011. ARRAY_SIZE(priv->dma_hwdescs->palette));
  1012. if (soc_info->has_osd) {
  1013. drm_plane_helper_add(&priv->f0,
  1014. &ingenic_drm_plane_helper_funcs);
  1015. ret = drm_universal_plane_init(drm, &priv->f0, 1,
  1016. &ingenic_drm_primary_plane_funcs,
  1017. priv->soc_info->formats_f0,
  1018. priv->soc_info->num_formats_f0,
  1019. NULL, DRM_PLANE_TYPE_OVERLAY,
  1020. NULL);
  1021. if (ret) {
  1022. dev_err(dev, "Failed to register overlay plane: %i\n",
  1023. ret);
  1024. return ret;
  1025. }
  1026. if (soc_info->map_noncoherent)
  1027. drm_plane_enable_fb_damage_clips(&priv->f0);
  1028. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU) && has_components) {
  1029. ret = component_bind_all(dev, drm);
  1030. if (ret) {
  1031. if (ret != -EPROBE_DEFER)
  1032. dev_err(dev, "Failed to bind components: %i\n", ret);
  1033. return ret;
  1034. }
  1035. ret = devm_add_action_or_reset(dev, ingenic_drm_unbind_all, priv);
  1036. if (ret)
  1037. return ret;
  1038. priv->ipu_plane = drm_plane_from_index(drm, 2);
  1039. if (!priv->ipu_plane) {
  1040. dev_err(dev, "Failed to retrieve IPU plane\n");
  1041. return -EINVAL;
  1042. }
  1043. }
  1044. }
  1045. for (i = 0; ; i++) {
  1046. ret = drm_of_find_panel_or_bridge(dev->of_node, 0, i, &panel, &bridge);
  1047. if (ret) {
  1048. if (ret == -ENODEV)
  1049. break; /* we're done */
  1050. if (ret != -EPROBE_DEFER)
  1051. dev_err(dev, "Failed to get bridge handle\n");
  1052. return ret;
  1053. }
  1054. if (panel)
  1055. bridge = devm_drm_panel_bridge_add_typed(dev, panel,
  1056. DRM_MODE_CONNECTOR_DPI);
  1057. ib = drmm_encoder_alloc(drm, struct ingenic_drm_bridge, encoder,
  1058. NULL, DRM_MODE_ENCODER_DPI, NULL);
  1059. if (IS_ERR(ib)) {
  1060. ret = PTR_ERR(ib);
  1061. dev_err(dev, "Failed to init encoder: %d\n", ret);
  1062. return ret;
  1063. }
  1064. encoder = &ib->encoder;
  1065. encoder->possible_crtcs = drm_crtc_mask(&priv->crtc);
  1066. drm_encoder_helper_add(encoder, &ingenic_drm_encoder_helper_funcs);
  1067. ib->bridge.funcs = &ingenic_drm_bridge_funcs;
  1068. ib->next_bridge = bridge;
  1069. ret = drm_bridge_attach(encoder, &ib->bridge, NULL,
  1070. DRM_BRIDGE_ATTACH_NO_CONNECTOR);
  1071. if (ret) {
  1072. dev_err(dev, "Unable to attach bridge\n");
  1073. return ret;
  1074. }
  1075. connector = drm_bridge_connector_init(drm, encoder);
  1076. if (IS_ERR(connector)) {
  1077. dev_err(dev, "Unable to init connector\n");
  1078. return PTR_ERR(connector);
  1079. }
  1080. drm_connector_attach_encoder(connector, encoder);
  1081. }
  1082. drm_for_each_encoder(encoder, drm) {
  1083. clone_mask |= BIT(drm_encoder_index(encoder));
  1084. }
  1085. drm_for_each_encoder(encoder, drm) {
  1086. encoder->possible_clones = clone_mask;
  1087. }
  1088. ret = devm_request_irq(dev, irq, ingenic_drm_irq_handler, 0, drm->driver->name, drm);
  1089. if (ret) {
  1090. dev_err(dev, "Unable to install IRQ handler\n");
  1091. return ret;
  1092. }
  1093. ret = drm_vblank_init(drm, 1);
  1094. if (ret) {
  1095. dev_err(dev, "Failed calling drm_vblank_init()\n");
  1096. return ret;
  1097. }
  1098. drm_mode_config_reset(drm);
  1099. ret = clk_prepare_enable(priv->pix_clk);
  1100. if (ret) {
  1101. dev_err(dev, "Unable to start pixel clock\n");
  1102. return ret;
  1103. }
  1104. if (priv->lcd_clk) {
  1105. parent_clk = clk_get_parent(priv->lcd_clk);
  1106. parent_rate = clk_get_rate(parent_clk);
  1107. /* LCD Device clock must be 3x the pixel clock for STN panels,
  1108. * or 1.5x the pixel clock for TFT panels. To avoid having to
  1109. * check for the LCD device clock everytime we do a mode change,
  1110. * we set the LCD device clock to the highest rate possible.
  1111. */
  1112. ret = clk_set_rate(priv->lcd_clk, parent_rate);
  1113. if (ret) {
  1114. dev_err(dev, "Unable to set LCD clock rate\n");
  1115. goto err_pixclk_disable;
  1116. }
  1117. ret = clk_prepare_enable(priv->lcd_clk);
  1118. if (ret) {
  1119. dev_err(dev, "Unable to start lcd clock\n");
  1120. goto err_pixclk_disable;
  1121. }
  1122. }
  1123. /* Enable OSD if available */
  1124. if (soc_info->has_osd)
  1125. osdc |= JZ_LCD_OSDC_OSDEN;
  1126. if (soc_info->has_alpha)
  1127. osdc |= JZ_LCD_OSDC_ALPHAEN;
  1128. regmap_write(priv->map, JZ_REG_LCD_OSDC, osdc);
  1129. mutex_init(&priv->clk_mutex);
  1130. priv->clock_nb.notifier_call = ingenic_drm_update_pixclk;
  1131. parent_clk = clk_get_parent(priv->pix_clk);
  1132. ret = clk_notifier_register(parent_clk, &priv->clock_nb);
  1133. if (ret) {
  1134. dev_err(dev, "Unable to register clock notifier\n");
  1135. goto err_devclk_disable;
  1136. }
  1137. private_state = kzalloc(sizeof(*private_state), GFP_KERNEL);
  1138. if (!private_state) {
  1139. ret = -ENOMEM;
  1140. goto err_clk_notifier_unregister;
  1141. }
  1142. drm_atomic_private_obj_init(drm, &priv->private_obj, &private_state->base,
  1143. &ingenic_drm_private_state_funcs);
  1144. ret = drmm_add_action_or_reset(drm, ingenic_drm_atomic_private_obj_fini,
  1145. &priv->private_obj);
  1146. if (ret)
  1147. goto err_private_state_free;
  1148. ret = drm_dev_register(drm, 0);
  1149. if (ret) {
  1150. dev_err(dev, "Failed to register DRM driver\n");
  1151. goto err_clk_notifier_unregister;
  1152. }
  1153. drm_fbdev_generic_setup(drm, 32);
  1154. return 0;
  1155. err_private_state_free:
  1156. kfree(private_state);
  1157. err_clk_notifier_unregister:
  1158. clk_notifier_unregister(parent_clk, &priv->clock_nb);
  1159. err_devclk_disable:
  1160. if (priv->lcd_clk)
  1161. clk_disable_unprepare(priv->lcd_clk);
  1162. err_pixclk_disable:
  1163. clk_disable_unprepare(priv->pix_clk);
  1164. return ret;
  1165. }
  1166. static int ingenic_drm_bind_with_components(struct device *dev)
  1167. {
  1168. return ingenic_drm_bind(dev, true);
  1169. }
  1170. static void ingenic_drm_unbind(struct device *dev)
  1171. {
  1172. struct ingenic_drm *priv = dev_get_drvdata(dev);
  1173. struct clk *parent_clk = clk_get_parent(priv->pix_clk);
  1174. clk_notifier_unregister(parent_clk, &priv->clock_nb);
  1175. if (priv->lcd_clk)
  1176. clk_disable_unprepare(priv->lcd_clk);
  1177. clk_disable_unprepare(priv->pix_clk);
  1178. drm_dev_unregister(&priv->drm);
  1179. drm_atomic_helper_shutdown(&priv->drm);
  1180. }
  1181. static const struct component_master_ops ingenic_master_ops = {
  1182. .bind = ingenic_drm_bind_with_components,
  1183. .unbind = ingenic_drm_unbind,
  1184. };
  1185. static int ingenic_drm_probe(struct platform_device *pdev)
  1186. {
  1187. struct device *dev = &pdev->dev;
  1188. struct component_match *match = NULL;
  1189. struct device_node *np;
  1190. if (!IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
  1191. return ingenic_drm_bind(dev, false);
  1192. /* IPU is at port address 8 */
  1193. np = of_graph_get_remote_node(dev->of_node, 8, 0);
  1194. if (!np)
  1195. return ingenic_drm_bind(dev, false);
  1196. drm_of_component_match_add(dev, &match, component_compare_of, np);
  1197. of_node_put(np);
  1198. return component_master_add_with_match(dev, &ingenic_master_ops, match);
  1199. }
  1200. static int ingenic_drm_remove(struct platform_device *pdev)
  1201. {
  1202. struct device *dev = &pdev->dev;
  1203. if (!IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
  1204. ingenic_drm_unbind(dev);
  1205. else
  1206. component_master_del(dev, &ingenic_master_ops);
  1207. return 0;
  1208. }
  1209. static int ingenic_drm_suspend(struct device *dev)
  1210. {
  1211. struct ingenic_drm *priv = dev_get_drvdata(dev);
  1212. return drm_mode_config_helper_suspend(&priv->drm);
  1213. }
  1214. static int ingenic_drm_resume(struct device *dev)
  1215. {
  1216. struct ingenic_drm *priv = dev_get_drvdata(dev);
  1217. return drm_mode_config_helper_resume(&priv->drm);
  1218. }
  1219. static DEFINE_SIMPLE_DEV_PM_OPS(ingenic_drm_pm_ops,
  1220. ingenic_drm_suspend, ingenic_drm_resume);
  1221. static const u32 jz4740_formats[] = {
  1222. DRM_FORMAT_XRGB1555,
  1223. DRM_FORMAT_RGB565,
  1224. DRM_FORMAT_XRGB8888,
  1225. };
  1226. static const u32 jz4725b_formats_f1[] = {
  1227. DRM_FORMAT_XRGB1555,
  1228. DRM_FORMAT_RGB565,
  1229. DRM_FORMAT_XRGB8888,
  1230. };
  1231. static const u32 jz4725b_formats_f0[] = {
  1232. DRM_FORMAT_C8,
  1233. DRM_FORMAT_XRGB1555,
  1234. DRM_FORMAT_RGB565,
  1235. DRM_FORMAT_XRGB8888,
  1236. };
  1237. static const u32 jz4770_formats_f1[] = {
  1238. DRM_FORMAT_XRGB1555,
  1239. DRM_FORMAT_RGB565,
  1240. DRM_FORMAT_RGB888,
  1241. DRM_FORMAT_XRGB8888,
  1242. DRM_FORMAT_XRGB2101010,
  1243. };
  1244. static const u32 jz4770_formats_f0[] = {
  1245. DRM_FORMAT_C8,
  1246. DRM_FORMAT_XRGB1555,
  1247. DRM_FORMAT_RGB565,
  1248. DRM_FORMAT_RGB888,
  1249. DRM_FORMAT_XRGB8888,
  1250. DRM_FORMAT_XRGB2101010,
  1251. };
  1252. static const struct jz_soc_info jz4740_soc_info = {
  1253. .needs_dev_clk = true,
  1254. .has_osd = false,
  1255. .map_noncoherent = false,
  1256. .max_width = 800,
  1257. .max_height = 600,
  1258. .max_burst = JZ_LCD_CTRL_BURST_16,
  1259. .formats_f1 = jz4740_formats,
  1260. .num_formats_f1 = ARRAY_SIZE(jz4740_formats),
  1261. /* JZ4740 has only one plane */
  1262. };
  1263. static const struct jz_soc_info jz4725b_soc_info = {
  1264. .needs_dev_clk = false,
  1265. .has_osd = true,
  1266. .map_noncoherent = false,
  1267. .max_width = 800,
  1268. .max_height = 600,
  1269. .max_burst = JZ_LCD_CTRL_BURST_16,
  1270. .formats_f1 = jz4725b_formats_f1,
  1271. .num_formats_f1 = ARRAY_SIZE(jz4725b_formats_f1),
  1272. .formats_f0 = jz4725b_formats_f0,
  1273. .num_formats_f0 = ARRAY_SIZE(jz4725b_formats_f0),
  1274. };
  1275. static const struct jz_soc_info jz4760_soc_info = {
  1276. .needs_dev_clk = false,
  1277. .has_osd = true,
  1278. .map_noncoherent = false,
  1279. .max_width = 1280,
  1280. .max_height = 720,
  1281. .max_burst = JZ_LCD_CTRL_BURST_32,
  1282. .formats_f1 = jz4770_formats_f1,
  1283. .num_formats_f1 = ARRAY_SIZE(jz4770_formats_f1),
  1284. .formats_f0 = jz4770_formats_f0,
  1285. .num_formats_f0 = ARRAY_SIZE(jz4770_formats_f0),
  1286. };
  1287. static const struct jz_soc_info jz4760b_soc_info = {
  1288. .needs_dev_clk = false,
  1289. .has_osd = true,
  1290. .map_noncoherent = false,
  1291. .max_width = 1280,
  1292. .max_height = 720,
  1293. .max_burst = JZ_LCD_CTRL_BURST_64,
  1294. .formats_f1 = jz4770_formats_f1,
  1295. .num_formats_f1 = ARRAY_SIZE(jz4770_formats_f1),
  1296. .formats_f0 = jz4770_formats_f0,
  1297. .num_formats_f0 = ARRAY_SIZE(jz4770_formats_f0),
  1298. };
  1299. static const struct jz_soc_info jz4770_soc_info = {
  1300. .needs_dev_clk = false,
  1301. .has_osd = true,
  1302. .map_noncoherent = true,
  1303. .max_width = 1280,
  1304. .max_height = 720,
  1305. .max_burst = JZ_LCD_CTRL_BURST_64,
  1306. .formats_f1 = jz4770_formats_f1,
  1307. .num_formats_f1 = ARRAY_SIZE(jz4770_formats_f1),
  1308. .formats_f0 = jz4770_formats_f0,
  1309. .num_formats_f0 = ARRAY_SIZE(jz4770_formats_f0),
  1310. };
  1311. static const struct jz_soc_info jz4780_soc_info = {
  1312. .needs_dev_clk = true,
  1313. .has_osd = true,
  1314. .has_alpha = true,
  1315. .use_extended_hwdesc = true,
  1316. .plane_f0_not_working = true, /* REVISIT */
  1317. .max_width = 4096,
  1318. .max_height = 2048,
  1319. .max_burst = JZ_LCD_CTRL_BURST_64,
  1320. .formats_f1 = jz4770_formats_f1,
  1321. .num_formats_f1 = ARRAY_SIZE(jz4770_formats_f1),
  1322. .formats_f0 = jz4770_formats_f0,
  1323. .num_formats_f0 = ARRAY_SIZE(jz4770_formats_f0),
  1324. };
  1325. static const struct of_device_id ingenic_drm_of_match[] = {
  1326. { .compatible = "ingenic,jz4740-lcd", .data = &jz4740_soc_info },
  1327. { .compatible = "ingenic,jz4725b-lcd", .data = &jz4725b_soc_info },
  1328. { .compatible = "ingenic,jz4760-lcd", .data = &jz4760_soc_info },
  1329. { .compatible = "ingenic,jz4760b-lcd", .data = &jz4760b_soc_info },
  1330. { .compatible = "ingenic,jz4770-lcd", .data = &jz4770_soc_info },
  1331. { .compatible = "ingenic,jz4780-lcd", .data = &jz4780_soc_info },
  1332. { /* sentinel */ },
  1333. };
  1334. MODULE_DEVICE_TABLE(of, ingenic_drm_of_match);
  1335. static struct platform_driver ingenic_drm_driver = {
  1336. .driver = {
  1337. .name = "ingenic-drm",
  1338. .pm = pm_sleep_ptr(&ingenic_drm_pm_ops),
  1339. .of_match_table = of_match_ptr(ingenic_drm_of_match),
  1340. },
  1341. .probe = ingenic_drm_probe,
  1342. .remove = ingenic_drm_remove,
  1343. };
  1344. static int ingenic_drm_init(void)
  1345. {
  1346. int err;
  1347. if (drm_firmware_drivers_only())
  1348. return -ENODEV;
  1349. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU)) {
  1350. err = platform_driver_register(ingenic_ipu_driver_ptr);
  1351. if (err)
  1352. return err;
  1353. }
  1354. err = platform_driver_register(&ingenic_drm_driver);
  1355. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU) && err)
  1356. platform_driver_unregister(ingenic_ipu_driver_ptr);
  1357. return err;
  1358. }
  1359. module_init(ingenic_drm_init);
  1360. static void ingenic_drm_exit(void)
  1361. {
  1362. platform_driver_unregister(&ingenic_drm_driver);
  1363. if (IS_ENABLED(CONFIG_DRM_INGENIC_IPU))
  1364. platform_driver_unregister(ingenic_ipu_driver_ptr);
  1365. }
  1366. module_exit(ingenic_drm_exit);
  1367. MODULE_AUTHOR("Paul Cercueil <[email protected]>");
  1368. MODULE_DESCRIPTION("DRM driver for the Ingenic SoCs\n");
  1369. MODULE_LICENSE("GPL");