dcss-dpr.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2019 NXP.
  4. */
  5. #include <linux/device.h>
  6. #include <linux/slab.h>
  7. #include "dcss-dev.h"
  8. #define DCSS_DPR_SYSTEM_CTRL0 0x000
  9. #define RUN_EN BIT(0)
  10. #define SOFT_RESET BIT(1)
  11. #define REPEAT_EN BIT(2)
  12. #define SHADOW_LOAD_EN BIT(3)
  13. #define SW_SHADOW_LOAD_SEL BIT(4)
  14. #define BCMD2AXI_MSTR_ID_CTRL BIT(16)
  15. #define DCSS_DPR_IRQ_MASK 0x020
  16. #define DCSS_DPR_IRQ_MASK_STATUS 0x030
  17. #define DCSS_DPR_IRQ_NONMASK_STATUS 0x040
  18. #define IRQ_DPR_CTRL_DONE BIT(0)
  19. #define IRQ_DPR_RUN BIT(1)
  20. #define IRQ_DPR_SHADOW_LOADED BIT(2)
  21. #define IRQ_AXI_READ_ERR BIT(3)
  22. #define DPR2RTR_YRGB_FIFO_OVFL BIT(4)
  23. #define DPR2RTR_UV_FIFO_OVFL BIT(5)
  24. #define DPR2RTR_FIFO_LD_BUF_RDY_YRGB_ERR BIT(6)
  25. #define DPR2RTR_FIFO_LD_BUF_RDY_UV_ERR BIT(7)
  26. #define DCSS_DPR_MODE_CTRL0 0x050
  27. #define RTR_3BUF_EN BIT(0)
  28. #define RTR_4LINE_BUF_EN BIT(1)
  29. #define TILE_TYPE_POS 2
  30. #define TILE_TYPE_MASK GENMASK(4, 2)
  31. #define YUV_EN BIT(6)
  32. #define COMP_2PLANE_EN BIT(7)
  33. #define PIX_SIZE_POS 8
  34. #define PIX_SIZE_MASK GENMASK(9, 8)
  35. #define PIX_LUMA_UV_SWAP BIT(10)
  36. #define PIX_UV_SWAP BIT(11)
  37. #define B_COMP_SEL_POS 12
  38. #define B_COMP_SEL_MASK GENMASK(13, 12)
  39. #define G_COMP_SEL_POS 14
  40. #define G_COMP_SEL_MASK GENMASK(15, 14)
  41. #define R_COMP_SEL_POS 16
  42. #define R_COMP_SEL_MASK GENMASK(17, 16)
  43. #define A_COMP_SEL_POS 18
  44. #define A_COMP_SEL_MASK GENMASK(19, 18)
  45. #define DCSS_DPR_FRAME_CTRL0 0x070
  46. #define HFLIP_EN BIT(0)
  47. #define VFLIP_EN BIT(1)
  48. #define ROT_ENC_POS 2
  49. #define ROT_ENC_MASK GENMASK(3, 2)
  50. #define ROT_FLIP_ORDER_EN BIT(4)
  51. #define PITCH_POS 16
  52. #define PITCH_MASK GENMASK(31, 16)
  53. #define DCSS_DPR_FRAME_1P_CTRL0 0x090
  54. #define DCSS_DPR_FRAME_1P_PIX_X_CTRL 0x0A0
  55. #define DCSS_DPR_FRAME_1P_PIX_Y_CTRL 0x0B0
  56. #define DCSS_DPR_FRAME_1P_BASE_ADDR 0x0C0
  57. #define DCSS_DPR_FRAME_2P_CTRL0 0x0E0
  58. #define DCSS_DPR_FRAME_2P_PIX_X_CTRL 0x0F0
  59. #define DCSS_DPR_FRAME_2P_PIX_Y_CTRL 0x100
  60. #define DCSS_DPR_FRAME_2P_BASE_ADDR 0x110
  61. #define DCSS_DPR_STATUS_CTRL0 0x130
  62. #define STATUS_MUX_SEL_MASK GENMASK(2, 0)
  63. #define STATUS_SRC_SEL_POS 16
  64. #define STATUS_SRC_SEL_MASK GENMASK(18, 16)
  65. #define DCSS_DPR_STATUS_CTRL1 0x140
  66. #define DCSS_DPR_RTRAM_CTRL0 0x200
  67. #define NUM_ROWS_ACTIVE BIT(0)
  68. #define THRES_HIGH_POS 1
  69. #define THRES_HIGH_MASK GENMASK(3, 1)
  70. #define THRES_LOW_POS 4
  71. #define THRES_LOW_MASK GENMASK(6, 4)
  72. #define ABORT_SEL BIT(7)
  73. enum dcss_tile_type {
  74. TILE_LINEAR = 0,
  75. TILE_GPU_STANDARD,
  76. TILE_GPU_SUPER,
  77. TILE_VPU_YUV420,
  78. TILE_VPU_VP9,
  79. };
  80. enum dcss_pix_size {
  81. PIX_SIZE_8,
  82. PIX_SIZE_16,
  83. PIX_SIZE_32,
  84. };
  85. struct dcss_dpr_ch {
  86. struct dcss_dpr *dpr;
  87. void __iomem *base_reg;
  88. u32 base_ofs;
  89. struct drm_format_info format;
  90. enum dcss_pix_size pix_size;
  91. enum dcss_tile_type tile;
  92. bool rtram_4line_en;
  93. bool rtram_3buf_en;
  94. u32 frame_ctrl;
  95. u32 mode_ctrl;
  96. u32 sys_ctrl;
  97. u32 rtram_ctrl;
  98. bool sys_ctrl_chgd;
  99. int ch_num;
  100. int irq;
  101. };
  102. struct dcss_dpr {
  103. struct device *dev;
  104. struct dcss_ctxld *ctxld;
  105. u32 ctx_id;
  106. struct dcss_dpr_ch ch[3];
  107. };
  108. static void dcss_dpr_write(struct dcss_dpr_ch *ch, u32 val, u32 ofs)
  109. {
  110. struct dcss_dpr *dpr = ch->dpr;
  111. dcss_ctxld_write(dpr->ctxld, dpr->ctx_id, val, ch->base_ofs + ofs);
  112. }
  113. static int dcss_dpr_ch_init_all(struct dcss_dpr *dpr, unsigned long dpr_base)
  114. {
  115. struct dcss_dpr_ch *ch;
  116. int i;
  117. for (i = 0; i < 3; i++) {
  118. ch = &dpr->ch[i];
  119. ch->base_ofs = dpr_base + i * 0x1000;
  120. ch->base_reg = ioremap(ch->base_ofs, SZ_4K);
  121. if (!ch->base_reg) {
  122. dev_err(dpr->dev, "dpr: unable to remap ch %d base\n",
  123. i);
  124. return -ENOMEM;
  125. }
  126. ch->dpr = dpr;
  127. ch->ch_num = i;
  128. dcss_writel(0xff, ch->base_reg + DCSS_DPR_IRQ_MASK);
  129. }
  130. return 0;
  131. }
  132. int dcss_dpr_init(struct dcss_dev *dcss, unsigned long dpr_base)
  133. {
  134. struct dcss_dpr *dpr;
  135. dpr = kzalloc(sizeof(*dpr), GFP_KERNEL);
  136. if (!dpr)
  137. return -ENOMEM;
  138. dcss->dpr = dpr;
  139. dpr->dev = dcss->dev;
  140. dpr->ctxld = dcss->ctxld;
  141. dpr->ctx_id = CTX_SB_HP;
  142. if (dcss_dpr_ch_init_all(dpr, dpr_base)) {
  143. int i;
  144. for (i = 0; i < 3; i++) {
  145. if (dpr->ch[i].base_reg)
  146. iounmap(dpr->ch[i].base_reg);
  147. }
  148. kfree(dpr);
  149. return -ENOMEM;
  150. }
  151. return 0;
  152. }
  153. void dcss_dpr_exit(struct dcss_dpr *dpr)
  154. {
  155. int ch_no;
  156. /* stop DPR on all channels */
  157. for (ch_no = 0; ch_no < 3; ch_no++) {
  158. struct dcss_dpr_ch *ch = &dpr->ch[ch_no];
  159. dcss_writel(0, ch->base_reg + DCSS_DPR_SYSTEM_CTRL0);
  160. if (ch->base_reg)
  161. iounmap(ch->base_reg);
  162. }
  163. kfree(dpr);
  164. }
  165. static u32 dcss_dpr_x_pix_wide_adjust(struct dcss_dpr_ch *ch, u32 pix_wide,
  166. u32 pix_format)
  167. {
  168. u8 pix_in_64byte_map[3][5] = {
  169. /* LIN, GPU_STD, GPU_SUP, VPU_YUV420, VPU_VP9 */
  170. { 64, 8, 8, 8, 16}, /* PIX_SIZE_8 */
  171. { 32, 8, 8, 8, 8}, /* PIX_SIZE_16 */
  172. { 16, 4, 4, 8, 8}, /* PIX_SIZE_32 */
  173. };
  174. u32 offset;
  175. u32 div_64byte_mod, pix_in_64byte;
  176. pix_in_64byte = pix_in_64byte_map[ch->pix_size][ch->tile];
  177. div_64byte_mod = pix_wide % pix_in_64byte;
  178. offset = (div_64byte_mod == 0) ? 0 : (pix_in_64byte - div_64byte_mod);
  179. return pix_wide + offset;
  180. }
  181. static u32 dcss_dpr_y_pix_high_adjust(struct dcss_dpr_ch *ch, u32 pix_high,
  182. u32 pix_format)
  183. {
  184. u8 num_rows_buf = ch->rtram_4line_en ? 4 : 8;
  185. u32 offset, pix_y_mod;
  186. pix_y_mod = pix_high % num_rows_buf;
  187. offset = pix_y_mod ? (num_rows_buf - pix_y_mod) : 0;
  188. return pix_high + offset;
  189. }
  190. void dcss_dpr_set_res(struct dcss_dpr *dpr, int ch_num, u32 xres, u32 yres)
  191. {
  192. struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
  193. u32 pix_format = ch->format.format;
  194. u32 gap = DCSS_DPR_FRAME_2P_BASE_ADDR - DCSS_DPR_FRAME_1P_BASE_ADDR;
  195. int plane, max_planes = 1;
  196. u32 pix_x_wide, pix_y_high;
  197. if (pix_format == DRM_FORMAT_NV12 ||
  198. pix_format == DRM_FORMAT_NV21)
  199. max_planes = 2;
  200. for (plane = 0; plane < max_planes; plane++) {
  201. yres = plane == 1 ? yres >> 1 : yres;
  202. pix_x_wide = dcss_dpr_x_pix_wide_adjust(ch, xres, pix_format);
  203. pix_y_high = dcss_dpr_y_pix_high_adjust(ch, yres, pix_format);
  204. dcss_dpr_write(ch, pix_x_wide,
  205. DCSS_DPR_FRAME_1P_PIX_X_CTRL + plane * gap);
  206. dcss_dpr_write(ch, pix_y_high,
  207. DCSS_DPR_FRAME_1P_PIX_Y_CTRL + plane * gap);
  208. dcss_dpr_write(ch, 2, DCSS_DPR_FRAME_1P_CTRL0 + plane * gap);
  209. }
  210. }
  211. void dcss_dpr_addr_set(struct dcss_dpr *dpr, int ch_num, u32 luma_base_addr,
  212. u32 chroma_base_addr, u16 pitch)
  213. {
  214. struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
  215. dcss_dpr_write(ch, luma_base_addr, DCSS_DPR_FRAME_1P_BASE_ADDR);
  216. dcss_dpr_write(ch, chroma_base_addr, DCSS_DPR_FRAME_2P_BASE_ADDR);
  217. ch->frame_ctrl &= ~PITCH_MASK;
  218. ch->frame_ctrl |= (((u32)pitch << PITCH_POS) & PITCH_MASK);
  219. }
  220. static void dcss_dpr_argb_comp_sel(struct dcss_dpr_ch *ch, int a_sel, int r_sel,
  221. int g_sel, int b_sel)
  222. {
  223. u32 sel;
  224. sel = ((a_sel << A_COMP_SEL_POS) & A_COMP_SEL_MASK) |
  225. ((r_sel << R_COMP_SEL_POS) & R_COMP_SEL_MASK) |
  226. ((g_sel << G_COMP_SEL_POS) & G_COMP_SEL_MASK) |
  227. ((b_sel << B_COMP_SEL_POS) & B_COMP_SEL_MASK);
  228. ch->mode_ctrl &= ~(A_COMP_SEL_MASK | R_COMP_SEL_MASK |
  229. G_COMP_SEL_MASK | B_COMP_SEL_MASK);
  230. ch->mode_ctrl |= sel;
  231. }
  232. static void dcss_dpr_pix_size_set(struct dcss_dpr_ch *ch,
  233. const struct drm_format_info *format)
  234. {
  235. u32 val;
  236. switch (format->format) {
  237. case DRM_FORMAT_NV12:
  238. case DRM_FORMAT_NV21:
  239. val = PIX_SIZE_8;
  240. break;
  241. case DRM_FORMAT_UYVY:
  242. case DRM_FORMAT_VYUY:
  243. case DRM_FORMAT_YUYV:
  244. case DRM_FORMAT_YVYU:
  245. val = PIX_SIZE_16;
  246. break;
  247. default:
  248. val = PIX_SIZE_32;
  249. break;
  250. }
  251. ch->pix_size = val;
  252. ch->mode_ctrl &= ~PIX_SIZE_MASK;
  253. ch->mode_ctrl |= ((val << PIX_SIZE_POS) & PIX_SIZE_MASK);
  254. }
  255. static void dcss_dpr_uv_swap(struct dcss_dpr_ch *ch, bool swap)
  256. {
  257. ch->mode_ctrl &= ~PIX_UV_SWAP;
  258. ch->mode_ctrl |= (swap ? PIX_UV_SWAP : 0);
  259. }
  260. static void dcss_dpr_y_uv_swap(struct dcss_dpr_ch *ch, bool swap)
  261. {
  262. ch->mode_ctrl &= ~PIX_LUMA_UV_SWAP;
  263. ch->mode_ctrl |= (swap ? PIX_LUMA_UV_SWAP : 0);
  264. }
  265. static void dcss_dpr_2plane_en(struct dcss_dpr_ch *ch, bool en)
  266. {
  267. ch->mode_ctrl &= ~COMP_2PLANE_EN;
  268. ch->mode_ctrl |= (en ? COMP_2PLANE_EN : 0);
  269. }
  270. static void dcss_dpr_yuv_en(struct dcss_dpr_ch *ch, bool en)
  271. {
  272. ch->mode_ctrl &= ~YUV_EN;
  273. ch->mode_ctrl |= (en ? YUV_EN : 0);
  274. }
  275. void dcss_dpr_enable(struct dcss_dpr *dpr, int ch_num, bool en)
  276. {
  277. struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
  278. u32 sys_ctrl;
  279. sys_ctrl = (en ? REPEAT_EN | RUN_EN : 0);
  280. if (en) {
  281. dcss_dpr_write(ch, ch->mode_ctrl, DCSS_DPR_MODE_CTRL0);
  282. dcss_dpr_write(ch, ch->frame_ctrl, DCSS_DPR_FRAME_CTRL0);
  283. dcss_dpr_write(ch, ch->rtram_ctrl, DCSS_DPR_RTRAM_CTRL0);
  284. }
  285. if (ch->sys_ctrl != sys_ctrl)
  286. ch->sys_ctrl_chgd = true;
  287. ch->sys_ctrl = sys_ctrl;
  288. }
  289. struct rgb_comp_sel {
  290. u32 drm_format;
  291. int a_sel;
  292. int r_sel;
  293. int g_sel;
  294. int b_sel;
  295. };
  296. static struct rgb_comp_sel comp_sel_map[] = {
  297. {DRM_FORMAT_ARGB8888, 3, 2, 1, 0},
  298. {DRM_FORMAT_XRGB8888, 3, 2, 1, 0},
  299. {DRM_FORMAT_ABGR8888, 3, 0, 1, 2},
  300. {DRM_FORMAT_XBGR8888, 3, 0, 1, 2},
  301. {DRM_FORMAT_RGBA8888, 0, 3, 2, 1},
  302. {DRM_FORMAT_RGBX8888, 0, 3, 2, 1},
  303. {DRM_FORMAT_BGRA8888, 0, 1, 2, 3},
  304. {DRM_FORMAT_BGRX8888, 0, 1, 2, 3},
  305. };
  306. static int to_comp_sel(u32 pix_fmt, int *a_sel, int *r_sel, int *g_sel,
  307. int *b_sel)
  308. {
  309. int i;
  310. for (i = 0; i < ARRAY_SIZE(comp_sel_map); i++) {
  311. if (comp_sel_map[i].drm_format == pix_fmt) {
  312. *a_sel = comp_sel_map[i].a_sel;
  313. *r_sel = comp_sel_map[i].r_sel;
  314. *g_sel = comp_sel_map[i].g_sel;
  315. *b_sel = comp_sel_map[i].b_sel;
  316. return 0;
  317. }
  318. }
  319. return -1;
  320. }
  321. static void dcss_dpr_rtram_set(struct dcss_dpr_ch *ch, u32 pix_format)
  322. {
  323. u32 val, mask;
  324. switch (pix_format) {
  325. case DRM_FORMAT_NV21:
  326. case DRM_FORMAT_NV12:
  327. ch->rtram_3buf_en = true;
  328. ch->rtram_4line_en = false;
  329. break;
  330. default:
  331. ch->rtram_3buf_en = true;
  332. ch->rtram_4line_en = true;
  333. break;
  334. }
  335. val = (ch->rtram_4line_en ? RTR_4LINE_BUF_EN : 0);
  336. val |= (ch->rtram_3buf_en ? RTR_3BUF_EN : 0);
  337. mask = RTR_4LINE_BUF_EN | RTR_3BUF_EN;
  338. ch->mode_ctrl &= ~mask;
  339. ch->mode_ctrl |= (val & mask);
  340. val = (ch->rtram_4line_en ? 0 : NUM_ROWS_ACTIVE);
  341. val |= (3 << THRES_LOW_POS) & THRES_LOW_MASK;
  342. val |= (4 << THRES_HIGH_POS) & THRES_HIGH_MASK;
  343. mask = THRES_LOW_MASK | THRES_HIGH_MASK | NUM_ROWS_ACTIVE;
  344. ch->rtram_ctrl &= ~mask;
  345. ch->rtram_ctrl |= (val & mask);
  346. }
  347. static void dcss_dpr_setup_components(struct dcss_dpr_ch *ch,
  348. const struct drm_format_info *format)
  349. {
  350. int a_sel, r_sel, g_sel, b_sel;
  351. bool uv_swap, y_uv_swap;
  352. switch (format->format) {
  353. case DRM_FORMAT_YVYU:
  354. uv_swap = true;
  355. y_uv_swap = true;
  356. break;
  357. case DRM_FORMAT_VYUY:
  358. case DRM_FORMAT_NV21:
  359. uv_swap = true;
  360. y_uv_swap = false;
  361. break;
  362. case DRM_FORMAT_YUYV:
  363. uv_swap = false;
  364. y_uv_swap = true;
  365. break;
  366. default:
  367. uv_swap = false;
  368. y_uv_swap = false;
  369. break;
  370. }
  371. dcss_dpr_uv_swap(ch, uv_swap);
  372. dcss_dpr_y_uv_swap(ch, y_uv_swap);
  373. if (!format->is_yuv) {
  374. if (!to_comp_sel(format->format, &a_sel, &r_sel,
  375. &g_sel, &b_sel)) {
  376. dcss_dpr_argb_comp_sel(ch, a_sel, r_sel, g_sel, b_sel);
  377. } else {
  378. dcss_dpr_argb_comp_sel(ch, 3, 2, 1, 0);
  379. }
  380. } else {
  381. dcss_dpr_argb_comp_sel(ch, 0, 0, 0, 0);
  382. }
  383. }
  384. static void dcss_dpr_tile_set(struct dcss_dpr_ch *ch, uint64_t modifier)
  385. {
  386. switch (ch->ch_num) {
  387. case 0:
  388. switch (modifier) {
  389. case DRM_FORMAT_MOD_LINEAR:
  390. ch->tile = TILE_LINEAR;
  391. break;
  392. case DRM_FORMAT_MOD_VIVANTE_TILED:
  393. ch->tile = TILE_GPU_STANDARD;
  394. break;
  395. case DRM_FORMAT_MOD_VIVANTE_SUPER_TILED:
  396. ch->tile = TILE_GPU_SUPER;
  397. break;
  398. default:
  399. WARN_ON(1);
  400. break;
  401. }
  402. break;
  403. case 1:
  404. case 2:
  405. ch->tile = TILE_LINEAR;
  406. break;
  407. default:
  408. WARN_ON(1);
  409. return;
  410. }
  411. ch->mode_ctrl &= ~TILE_TYPE_MASK;
  412. ch->mode_ctrl |= ((ch->tile << TILE_TYPE_POS) & TILE_TYPE_MASK);
  413. }
  414. void dcss_dpr_format_set(struct dcss_dpr *dpr, int ch_num,
  415. const struct drm_format_info *format, u64 modifier)
  416. {
  417. struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
  418. ch->format = *format;
  419. dcss_dpr_yuv_en(ch, format->is_yuv);
  420. dcss_dpr_pix_size_set(ch, format);
  421. dcss_dpr_setup_components(ch, format);
  422. dcss_dpr_2plane_en(ch, format->num_planes == 2);
  423. dcss_dpr_rtram_set(ch, format->format);
  424. dcss_dpr_tile_set(ch, modifier);
  425. }
  426. /* This function will be called from interrupt context. */
  427. void dcss_dpr_write_sysctrl(struct dcss_dpr *dpr)
  428. {
  429. int chnum;
  430. dcss_ctxld_assert_locked(dpr->ctxld);
  431. for (chnum = 0; chnum < 3; chnum++) {
  432. struct dcss_dpr_ch *ch = &dpr->ch[chnum];
  433. if (ch->sys_ctrl_chgd) {
  434. dcss_ctxld_write_irqsafe(dpr->ctxld, dpr->ctx_id,
  435. ch->sys_ctrl,
  436. ch->base_ofs +
  437. DCSS_DPR_SYSTEM_CTRL0);
  438. ch->sys_ctrl_chgd = false;
  439. }
  440. }
  441. }
  442. void dcss_dpr_set_rotation(struct dcss_dpr *dpr, int ch_num, u32 rotation)
  443. {
  444. struct dcss_dpr_ch *ch = &dpr->ch[ch_num];
  445. ch->frame_ctrl &= ~(HFLIP_EN | VFLIP_EN | ROT_ENC_MASK);
  446. ch->frame_ctrl |= rotation & DRM_MODE_REFLECT_X ? HFLIP_EN : 0;
  447. ch->frame_ctrl |= rotation & DRM_MODE_REFLECT_Y ? VFLIP_EN : 0;
  448. if (rotation & DRM_MODE_ROTATE_90)
  449. ch->frame_ctrl |= 1 << ROT_ENC_POS;
  450. else if (rotation & DRM_MODE_ROTATE_180)
  451. ch->frame_ctrl |= 2 << ROT_ENC_POS;
  452. else if (rotation & DRM_MODE_ROTATE_270)
  453. ch->frame_ctrl |= 3 << ROT_ENC_POS;
  454. }