i915_reg.h 351 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. #include "i915_reg_defs.h"
  27. /**
  28. * DOC: The i915 register macro definition style guide
  29. *
  30. * Follow the style described here for new macros, and while changing existing
  31. * macros. Do **not** mass change existing definitions just to update the style.
  32. *
  33. * File Layout
  34. * ~~~~~~~~~~~
  35. *
  36. * Keep helper macros near the top. For example, _PIPE() and friends.
  37. *
  38. * Prefix macros that generally should not be used outside of this file with
  39. * underscore '_'. For example, _PIPE() and friends, single instances of
  40. * registers that are defined solely for the use by function-like macros.
  41. *
  42. * Avoid using the underscore prefixed macros outside of this file. There are
  43. * exceptions, but keep them to a minimum.
  44. *
  45. * There are two basic types of register definitions: Single registers and
  46. * register groups. Register groups are registers which have two or more
  47. * instances, for example one per pipe, port, transcoder, etc. Register groups
  48. * should be defined using function-like macros.
  49. *
  50. * For single registers, define the register offset first, followed by register
  51. * contents.
  52. *
  53. * For register groups, define the register instance offsets first, prefixed
  54. * with underscore, followed by a function-like macro choosing the right
  55. * instance based on the parameter, followed by register contents.
  56. *
  57. * Define the register contents (i.e. bit and bit field macros) from most
  58. * significant to least significant bit. Indent the register content macros
  59. * using two extra spaces between ``#define`` and the macro name.
  60. *
  61. * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
  62. * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
  63. * shifted in place, so they can be directly OR'd together. For convenience,
  64. * function-like macros may be used to define bit fields, but do note that the
  65. * macros may be needed to read as well as write the register contents.
  66. *
  67. * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
  68. *
  69. * Group the register and its contents together without blank lines, separate
  70. * from other registers and their contents with one blank line.
  71. *
  72. * Indent macro values from macro names using TABs. Align values vertically. Use
  73. * braces in macro values as needed to avoid unintended precedence after macro
  74. * substitution. Use spaces in macro values according to kernel coding
  75. * style. Use lower case in hexadecimal values.
  76. *
  77. * Naming
  78. * ~~~~~~
  79. *
  80. * Try to name registers according to the specs. If the register name changes in
  81. * the specs from platform to another, stick to the original name.
  82. *
  83. * Try to re-use existing register macro definitions. Only add new macros for
  84. * new register offsets, or when the register contents have changed enough to
  85. * warrant a full redefinition.
  86. *
  87. * When a register macro changes for a new platform, prefix the new macro using
  88. * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
  89. * prefix signifies the start platform/generation using the register.
  90. *
  91. * When a bit (field) macro changes or gets added for a new platform, while
  92. * retaining the existing register macro, add a platform acronym or generation
  93. * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
  94. *
  95. * Examples
  96. * ~~~~~~~~
  97. *
  98. * (Note that the values in the example are indented using spaces instead of
  99. * TABs to avoid misalignment in generated documentation. Use TABs in the
  100. * definitions.)::
  101. *
  102. * #define _FOO_A 0xf000
  103. * #define _FOO_B 0xf001
  104. * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
  105. * #define FOO_ENABLE REG_BIT(31)
  106. * #define FOO_MODE_MASK REG_GENMASK(19, 16)
  107. * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
  108. * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
  109. * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
  110. *
  111. * #define BAR _MMIO(0xb000)
  112. * #define GEN8_BAR _MMIO(0xb888)
  113. */
  114. #define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display.mmio_offset)
  115. /*
  116. * Given the first two numbers __a and __b of arbitrarily many evenly spaced
  117. * numbers, pick the 0-based __index'th value.
  118. *
  119. * Always prefer this over _PICK() if the numbers are evenly spaced.
  120. */
  121. #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
  122. /*
  123. * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
  124. *
  125. * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
  126. */
  127. #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
  128. /*
  129. * Named helper wrappers around _PICK_EVEN() and _PICK().
  130. */
  131. #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
  132. #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
  133. #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
  134. #define _PORT(port, a, b) _PICK_EVEN(port, a, b)
  135. #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
  136. #define _PHY(phy, a, b) _PICK_EVEN(phy, a, b)
  137. #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
  138. #define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
  139. #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
  140. #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
  141. #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
  142. #define _MMIO_PHY(phy, a, b) _MMIO(_PHY(phy, a, b))
  143. #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
  144. #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
  145. #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
  146. #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
  147. #define _MMIO_PLL3(pll, ...) _MMIO(_PICK(pll, __VA_ARGS__))
  148. /*
  149. * Device info offset array based helpers for groups of registers with unevenly
  150. * spaced base offsets.
  151. */
  152. #define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->display.pipe_offsets[(pipe)] - \
  153. INTEL_INFO(dev_priv)->display.pipe_offsets[PIPE_A] + \
  154. DISPLAY_MMIO_BASE(dev_priv) + (reg))
  155. #define _MMIO_TRANS2(tran, reg) _MMIO(INTEL_INFO(dev_priv)->display.trans_offsets[(tran)] - \
  156. INTEL_INFO(dev_priv)->display.trans_offsets[TRANSCODER_A] + \
  157. DISPLAY_MMIO_BASE(dev_priv) + (reg))
  158. #define _MMIO_CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->display.cursor_offsets[(pipe)] - \
  159. INTEL_INFO(dev_priv)->display.cursor_offsets[PIPE_A] + \
  160. DISPLAY_MMIO_BASE(dev_priv) + (reg))
  161. #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
  162. #define _MASKED_FIELD(mask, value) ({ \
  163. if (__builtin_constant_p(mask)) \
  164. BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
  165. if (__builtin_constant_p(value)) \
  166. BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
  167. if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
  168. BUILD_BUG_ON_MSG((value) & ~(mask), \
  169. "Incorrect value for mask"); \
  170. __MASKED_FIELD(mask, value); })
  171. #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
  172. #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
  173. #define GU_CNTL _MMIO(0x101010)
  174. #define LMEM_INIT REG_BIT(7)
  175. #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
  176. #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
  177. #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
  178. #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
  179. #define GEN6_STOLEN_RESERVED_1M (0 << 4)
  180. #define GEN6_STOLEN_RESERVED_512K (1 << 4)
  181. #define GEN6_STOLEN_RESERVED_256K (2 << 4)
  182. #define GEN6_STOLEN_RESERVED_128K (3 << 4)
  183. #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
  184. #define GEN7_STOLEN_RESERVED_1M (0 << 5)
  185. #define GEN7_STOLEN_RESERVED_256K (1 << 5)
  186. #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
  187. #define GEN8_STOLEN_RESERVED_1M (0 << 7)
  188. #define GEN8_STOLEN_RESERVED_2M (1 << 7)
  189. #define GEN8_STOLEN_RESERVED_4M (2 << 7)
  190. #define GEN8_STOLEN_RESERVED_8M (3 << 7)
  191. #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
  192. #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
  193. #define _VGA_MSR_WRITE _MMIO(0x3c2)
  194. #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
  195. #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
  196. #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
  197. /*
  198. * Reset registers
  199. */
  200. #define DEBUG_RESET_I830 _MMIO(0x6070)
  201. #define DEBUG_RESET_FULL (1 << 7)
  202. #define DEBUG_RESET_RENDER (1 << 8)
  203. #define DEBUG_RESET_DISPLAY (1 << 9)
  204. /*
  205. * IOSF sideband
  206. */
  207. #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
  208. #define IOSF_DEVFN_SHIFT 24
  209. #define IOSF_OPCODE_SHIFT 16
  210. #define IOSF_PORT_SHIFT 8
  211. #define IOSF_BYTE_ENABLES_SHIFT 4
  212. #define IOSF_BAR_SHIFT 1
  213. #define IOSF_SB_BUSY (1 << 0)
  214. #define IOSF_PORT_BUNIT 0x03
  215. #define IOSF_PORT_PUNIT 0x04
  216. #define IOSF_PORT_NC 0x11
  217. #define IOSF_PORT_DPIO 0x12
  218. #define IOSF_PORT_GPIO_NC 0x13
  219. #define IOSF_PORT_CCK 0x14
  220. #define IOSF_PORT_DPIO_2 0x1a
  221. #define IOSF_PORT_FLISDSI 0x1b
  222. #define IOSF_PORT_GPIO_SC 0x48
  223. #define IOSF_PORT_GPIO_SUS 0xa8
  224. #define IOSF_PORT_CCU 0xa9
  225. #define CHV_IOSF_PORT_GPIO_N 0x13
  226. #define CHV_IOSF_PORT_GPIO_SE 0x48
  227. #define CHV_IOSF_PORT_GPIO_E 0xa8
  228. #define CHV_IOSF_PORT_GPIO_SW 0xb2
  229. #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
  230. #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
  231. /* DPIO registers */
  232. #define DPIO_DEVFN 0
  233. #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
  234. #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
  235. #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
  236. #define DPIO_SFR_BYPASS (1 << 1)
  237. #define DPIO_CMNRST (1 << 0)
  238. #define DPIO_PHY(pipe) ((pipe) >> 1)
  239. /*
  240. * Per pipe/PLL DPIO regs
  241. */
  242. #define _VLV_PLL_DW3_CH0 0x800c
  243. #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
  244. #define DPIO_POST_DIV_DAC 0
  245. #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
  246. #define DPIO_POST_DIV_LVDS1 2
  247. #define DPIO_POST_DIV_LVDS2 3
  248. #define DPIO_K_SHIFT (24) /* 4 bits */
  249. #define DPIO_P1_SHIFT (21) /* 3 bits */
  250. #define DPIO_P2_SHIFT (16) /* 5 bits */
  251. #define DPIO_N_SHIFT (12) /* 4 bits */
  252. #define DPIO_ENABLE_CALIBRATION (1 << 11)
  253. #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
  254. #define DPIO_M2DIV_MASK 0xff
  255. #define _VLV_PLL_DW3_CH1 0x802c
  256. #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
  257. #define _VLV_PLL_DW5_CH0 0x8014
  258. #define DPIO_REFSEL_OVERRIDE 27
  259. #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
  260. #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
  261. #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
  262. #define DPIO_PLL_REFCLK_SEL_MASK 3
  263. #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
  264. #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
  265. #define _VLV_PLL_DW5_CH1 0x8034
  266. #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
  267. #define _VLV_PLL_DW7_CH0 0x801c
  268. #define _VLV_PLL_DW7_CH1 0x803c
  269. #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
  270. #define _VLV_PLL_DW8_CH0 0x8040
  271. #define _VLV_PLL_DW8_CH1 0x8060
  272. #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
  273. #define VLV_PLL_DW9_BCAST 0xc044
  274. #define _VLV_PLL_DW9_CH0 0x8044
  275. #define _VLV_PLL_DW9_CH1 0x8064
  276. #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
  277. #define _VLV_PLL_DW10_CH0 0x8048
  278. #define _VLV_PLL_DW10_CH1 0x8068
  279. #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
  280. #define _VLV_PLL_DW11_CH0 0x804c
  281. #define _VLV_PLL_DW11_CH1 0x806c
  282. #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
  283. /* Spec for ref block start counts at DW10 */
  284. #define VLV_REF_DW13 0x80ac
  285. #define VLV_CMN_DW0 0x8100
  286. /*
  287. * Per DDI channel DPIO regs
  288. */
  289. #define _VLV_PCS_DW0_CH0 0x8200
  290. #define _VLV_PCS_DW0_CH1 0x8400
  291. #define DPIO_PCS_TX_LANE2_RESET (1 << 16)
  292. #define DPIO_PCS_TX_LANE1_RESET (1 << 7)
  293. #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
  294. #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
  295. #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
  296. #define _VLV_PCS01_DW0_CH0 0x200
  297. #define _VLV_PCS23_DW0_CH0 0x400
  298. #define _VLV_PCS01_DW0_CH1 0x2600
  299. #define _VLV_PCS23_DW0_CH1 0x2800
  300. #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
  301. #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
  302. #define _VLV_PCS_DW1_CH0 0x8204
  303. #define _VLV_PCS_DW1_CH1 0x8404
  304. #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
  305. #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
  306. #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
  307. #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
  308. #define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
  309. #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
  310. #define _VLV_PCS01_DW1_CH0 0x204
  311. #define _VLV_PCS23_DW1_CH0 0x404
  312. #define _VLV_PCS01_DW1_CH1 0x2604
  313. #define _VLV_PCS23_DW1_CH1 0x2804
  314. #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
  315. #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
  316. #define _VLV_PCS_DW8_CH0 0x8220
  317. #define _VLV_PCS_DW8_CH1 0x8420
  318. #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
  319. #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
  320. #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
  321. #define _VLV_PCS01_DW8_CH0 0x0220
  322. #define _VLV_PCS23_DW8_CH0 0x0420
  323. #define _VLV_PCS01_DW8_CH1 0x2620
  324. #define _VLV_PCS23_DW8_CH1 0x2820
  325. #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
  326. #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
  327. #define _VLV_PCS_DW9_CH0 0x8224
  328. #define _VLV_PCS_DW9_CH1 0x8424
  329. #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
  330. #define DPIO_PCS_TX2MARGIN_000 (0 << 13)
  331. #define DPIO_PCS_TX2MARGIN_101 (1 << 13)
  332. #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
  333. #define DPIO_PCS_TX1MARGIN_000 (0 << 10)
  334. #define DPIO_PCS_TX1MARGIN_101 (1 << 10)
  335. #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
  336. #define _VLV_PCS01_DW9_CH0 0x224
  337. #define _VLV_PCS23_DW9_CH0 0x424
  338. #define _VLV_PCS01_DW9_CH1 0x2624
  339. #define _VLV_PCS23_DW9_CH1 0x2824
  340. #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
  341. #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
  342. #define _CHV_PCS_DW10_CH0 0x8228
  343. #define _CHV_PCS_DW10_CH1 0x8428
  344. #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
  345. #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
  346. #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
  347. #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
  348. #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
  349. #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
  350. #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
  351. #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
  352. #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
  353. #define _VLV_PCS01_DW10_CH0 0x0228
  354. #define _VLV_PCS23_DW10_CH0 0x0428
  355. #define _VLV_PCS01_DW10_CH1 0x2628
  356. #define _VLV_PCS23_DW10_CH1 0x2828
  357. #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
  358. #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
  359. #define _VLV_PCS_DW11_CH0 0x822c
  360. #define _VLV_PCS_DW11_CH1 0x842c
  361. #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
  362. #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
  363. #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
  364. #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
  365. #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
  366. #define _VLV_PCS01_DW11_CH0 0x022c
  367. #define _VLV_PCS23_DW11_CH0 0x042c
  368. #define _VLV_PCS01_DW11_CH1 0x262c
  369. #define _VLV_PCS23_DW11_CH1 0x282c
  370. #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
  371. #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
  372. #define _VLV_PCS01_DW12_CH0 0x0230
  373. #define _VLV_PCS23_DW12_CH0 0x0430
  374. #define _VLV_PCS01_DW12_CH1 0x2630
  375. #define _VLV_PCS23_DW12_CH1 0x2830
  376. #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
  377. #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
  378. #define _VLV_PCS_DW12_CH0 0x8230
  379. #define _VLV_PCS_DW12_CH1 0x8430
  380. #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
  381. #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
  382. #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
  383. #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
  384. #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
  385. #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
  386. #define _VLV_PCS_DW14_CH0 0x8238
  387. #define _VLV_PCS_DW14_CH1 0x8438
  388. #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
  389. #define _VLV_PCS_DW23_CH0 0x825c
  390. #define _VLV_PCS_DW23_CH1 0x845c
  391. #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
  392. #define _VLV_TX_DW2_CH0 0x8288
  393. #define _VLV_TX_DW2_CH1 0x8488
  394. #define DPIO_SWING_MARGIN000_SHIFT 16
  395. #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
  396. #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
  397. #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
  398. #define _VLV_TX_DW3_CH0 0x828c
  399. #define _VLV_TX_DW3_CH1 0x848c
  400. /* The following bit for CHV phy */
  401. #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
  402. #define DPIO_SWING_MARGIN101_SHIFT 16
  403. #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
  404. #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
  405. #define _VLV_TX_DW4_CH0 0x8290
  406. #define _VLV_TX_DW4_CH1 0x8490
  407. #define DPIO_SWING_DEEMPH9P5_SHIFT 24
  408. #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
  409. #define DPIO_SWING_DEEMPH6P0_SHIFT 16
  410. #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
  411. #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
  412. #define _VLV_TX3_DW4_CH0 0x690
  413. #define _VLV_TX3_DW4_CH1 0x2a90
  414. #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
  415. #define _VLV_TX_DW5_CH0 0x8294
  416. #define _VLV_TX_DW5_CH1 0x8494
  417. #define DPIO_TX_OCALINIT_EN (1 << 31)
  418. #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
  419. #define _VLV_TX_DW11_CH0 0x82ac
  420. #define _VLV_TX_DW11_CH1 0x84ac
  421. #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
  422. #define _VLV_TX_DW14_CH0 0x82b8
  423. #define _VLV_TX_DW14_CH1 0x84b8
  424. #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
  425. /* CHV dpPhy registers */
  426. #define _CHV_PLL_DW0_CH0 0x8000
  427. #define _CHV_PLL_DW0_CH1 0x8180
  428. #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
  429. #define _CHV_PLL_DW1_CH0 0x8004
  430. #define _CHV_PLL_DW1_CH1 0x8184
  431. #define DPIO_CHV_N_DIV_SHIFT 8
  432. #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
  433. #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
  434. #define _CHV_PLL_DW2_CH0 0x8008
  435. #define _CHV_PLL_DW2_CH1 0x8188
  436. #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
  437. #define _CHV_PLL_DW3_CH0 0x800c
  438. #define _CHV_PLL_DW3_CH1 0x818c
  439. #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
  440. #define DPIO_CHV_FIRST_MOD (0 << 8)
  441. #define DPIO_CHV_SECOND_MOD (1 << 8)
  442. #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
  443. #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
  444. #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
  445. #define _CHV_PLL_DW6_CH0 0x8018
  446. #define _CHV_PLL_DW6_CH1 0x8198
  447. #define DPIO_CHV_GAIN_CTRL_SHIFT 16
  448. #define DPIO_CHV_INT_COEFF_SHIFT 8
  449. #define DPIO_CHV_PROP_COEFF_SHIFT 0
  450. #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
  451. #define _CHV_PLL_DW8_CH0 0x8020
  452. #define _CHV_PLL_DW8_CH1 0x81A0
  453. #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
  454. #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
  455. #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
  456. #define _CHV_PLL_DW9_CH0 0x8024
  457. #define _CHV_PLL_DW9_CH1 0x81A4
  458. #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
  459. #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
  460. #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
  461. #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
  462. #define _CHV_CMN_DW0_CH0 0x8100
  463. #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
  464. #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
  465. #define DPIO_ALLDL_POWERDOWN (1 << 1)
  466. #define DPIO_ANYDL_POWERDOWN (1 << 0)
  467. #define _CHV_CMN_DW5_CH0 0x8114
  468. #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
  469. #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
  470. #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
  471. #define CHV_BUFRIGHTENA1_MASK (3 << 20)
  472. #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
  473. #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
  474. #define CHV_BUFLEFTENA1_FORCE (3 << 22)
  475. #define CHV_BUFLEFTENA1_MASK (3 << 22)
  476. #define _CHV_CMN_DW13_CH0 0x8134
  477. #define _CHV_CMN_DW0_CH1 0x8080
  478. #define DPIO_CHV_S1_DIV_SHIFT 21
  479. #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
  480. #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
  481. #define DPIO_CHV_K_DIV_SHIFT 4
  482. #define DPIO_PLL_FREQLOCK (1 << 1)
  483. #define DPIO_PLL_LOCK (1 << 0)
  484. #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
  485. #define _CHV_CMN_DW14_CH0 0x8138
  486. #define _CHV_CMN_DW1_CH1 0x8084
  487. #define DPIO_AFC_RECAL (1 << 14)
  488. #define DPIO_DCLKP_EN (1 << 13)
  489. #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
  490. #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
  491. #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
  492. #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
  493. #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
  494. #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
  495. #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
  496. #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
  497. #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
  498. #define _CHV_CMN_DW19_CH0 0x814c
  499. #define _CHV_CMN_DW6_CH1 0x8098
  500. #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
  501. #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
  502. #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
  503. #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
  504. #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
  505. #define CHV_CMN_DW28 0x8170
  506. #define DPIO_CL1POWERDOWNEN (1 << 23)
  507. #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
  508. #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
  509. #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
  510. #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
  511. #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
  512. #define CHV_CMN_DW30 0x8178
  513. #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
  514. #define DPIO_LRC_BYPASS (1 << 3)
  515. #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
  516. (lane) * 0x200 + (offset))
  517. #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
  518. #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
  519. #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
  520. #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
  521. #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
  522. #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
  523. #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
  524. #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
  525. #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
  526. #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
  527. #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
  528. #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
  529. #define DPIO_FRC_LATENCY_SHFIT 8
  530. #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
  531. #define DPIO_UPAR_SHIFT 30
  532. /* BXT PHY registers */
  533. #define _BXT_PHY0_BASE 0x6C000
  534. #define _BXT_PHY1_BASE 0x162000
  535. #define _BXT_PHY2_BASE 0x163000
  536. #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
  537. _BXT_PHY1_BASE, \
  538. _BXT_PHY2_BASE)
  539. #define _BXT_PHY(phy, reg) \
  540. _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
  541. #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
  542. (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
  543. (reg_ch1) - _BXT_PHY0_BASE))
  544. #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
  545. _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
  546. #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
  547. #define MIPIO_RST_CTRL (1 << 2)
  548. #define _BXT_PHY_CTL_DDI_A 0x64C00
  549. #define _BXT_PHY_CTL_DDI_B 0x64C10
  550. #define _BXT_PHY_CTL_DDI_C 0x64C20
  551. #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
  552. #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
  553. #define BXT_PHY_LANE_ENABLED (1 << 8)
  554. #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
  555. _BXT_PHY_CTL_DDI_B)
  556. #define _PHY_CTL_FAMILY_EDP 0x64C80
  557. #define _PHY_CTL_FAMILY_DDI 0x64C90
  558. #define _PHY_CTL_FAMILY_DDI_C 0x64CA0
  559. #define COMMON_RESET_DIS (1 << 31)
  560. #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
  561. _PHY_CTL_FAMILY_EDP, \
  562. _PHY_CTL_FAMILY_DDI_C)
  563. /* BXT PHY PLL registers */
  564. #define _PORT_PLL_A 0x46074
  565. #define _PORT_PLL_B 0x46078
  566. #define _PORT_PLL_C 0x4607c
  567. #define PORT_PLL_ENABLE REG_BIT(31)
  568. #define PORT_PLL_LOCK REG_BIT(30)
  569. #define PORT_PLL_REF_SEL REG_BIT(27)
  570. #define PORT_PLL_POWER_ENABLE REG_BIT(26)
  571. #define PORT_PLL_POWER_STATE REG_BIT(25)
  572. #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
  573. #define _PORT_PLL_EBB_0_A 0x162034
  574. #define _PORT_PLL_EBB_0_B 0x6C034
  575. #define _PORT_PLL_EBB_0_C 0x6C340
  576. #define PORT_PLL_P1_MASK REG_GENMASK(15, 13)
  577. #define PORT_PLL_P1(p1) REG_FIELD_PREP(PORT_PLL_P1_MASK, (p1))
  578. #define PORT_PLL_P2_MASK REG_GENMASK(12, 8)
  579. #define PORT_PLL_P2(p2) REG_FIELD_PREP(PORT_PLL_P2_MASK, (p2))
  580. #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  581. _PORT_PLL_EBB_0_B, \
  582. _PORT_PLL_EBB_0_C)
  583. #define _PORT_PLL_EBB_4_A 0x162038
  584. #define _PORT_PLL_EBB_4_B 0x6C038
  585. #define _PORT_PLL_EBB_4_C 0x6C344
  586. #define PORT_PLL_RECALIBRATE REG_BIT(14)
  587. #define PORT_PLL_10BIT_CLK_ENABLE REG_BIT(13)
  588. #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  589. _PORT_PLL_EBB_4_B, \
  590. _PORT_PLL_EBB_4_C)
  591. #define _PORT_PLL_0_A 0x162100
  592. #define _PORT_PLL_0_B 0x6C100
  593. #define _PORT_PLL_0_C 0x6C380
  594. /* PORT_PLL_0_A */
  595. #define PORT_PLL_M2_INT_MASK REG_GENMASK(7, 0)
  596. #define PORT_PLL_M2_INT(m2_int) REG_FIELD_PREP(PORT_PLL_M2_INT_MASK, (m2_int))
  597. /* PORT_PLL_1_A */
  598. #define PORT_PLL_N_MASK REG_GENMASK(11, 8)
  599. #define PORT_PLL_N(n) REG_FIELD_PREP(PORT_PLL_N_MASK, (n))
  600. /* PORT_PLL_2_A */
  601. #define PORT_PLL_M2_FRAC_MASK REG_GENMASK(21, 0)
  602. #define PORT_PLL_M2_FRAC(m2_frac) REG_FIELD_PREP(PORT_PLL_M2_FRAC_MASK, (m2_frac))
  603. /* PORT_PLL_3_A */
  604. #define PORT_PLL_M2_FRAC_ENABLE REG_BIT(16)
  605. /* PORT_PLL_6_A */
  606. #define PORT_PLL_GAIN_CTL_MASK REG_GENMASK(18, 16)
  607. #define PORT_PLL_GAIN_CTL(x) REG_FIELD_PREP(PORT_PLL_GAIN_CTL_MASK, (x))
  608. #define PORT_PLL_INT_COEFF_MASK REG_GENMASK(12, 8)
  609. #define PORT_PLL_INT_COEFF(x) REG_FIELD_PREP(PORT_PLL_INT_COEFF_MASK, (x))
  610. #define PORT_PLL_PROP_COEFF_MASK REG_GENMASK(3, 0)
  611. #define PORT_PLL_PROP_COEFF(x) REG_FIELD_PREP(PORT_PLL_PROP_COEFF_MASK, (x))
  612. /* PORT_PLL_8_A */
  613. #define PORT_PLL_TARGET_CNT_MASK REG_GENMASK(9, 0)
  614. #define PORT_PLL_TARGET_CNT(x) REG_FIELD_PREP(PORT_PLL_TARGET_CNT_MASK, (x))
  615. /* PORT_PLL_9_A */
  616. #define PORT_PLL_LOCK_THRESHOLD_MASK REG_GENMASK(3, 1)
  617. #define PORT_PLL_LOCK_THRESHOLD(x) REG_FIELD_PREP(PORT_PLL_LOCK_THRESHOLD_MASK, (x))
  618. /* PORT_PLL_10_A */
  619. #define PORT_PLL_DCO_AMP_OVR_EN_H REG_BIT(27)
  620. #define PORT_PLL_DCO_AMP_MASK REG_GENMASK(13, 10)
  621. #define PORT_PLL_DCO_AMP(x) REG_FIELD_PREP(PORT_PLL_DCO_AMP_MASK, (x))
  622. #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
  623. _PORT_PLL_0_B, \
  624. _PORT_PLL_0_C)
  625. #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
  626. (idx) * 4)
  627. /* BXT PHY common lane registers */
  628. #define _PORT_CL1CM_DW0_A 0x162000
  629. #define _PORT_CL1CM_DW0_BC 0x6C000
  630. #define PHY_POWER_GOOD (1 << 16)
  631. #define PHY_RESERVED (1 << 7)
  632. #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
  633. #define _PORT_CL1CM_DW9_A 0x162024
  634. #define _PORT_CL1CM_DW9_BC 0x6C024
  635. #define IREF0RC_OFFSET_SHIFT 8
  636. #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
  637. #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
  638. #define _PORT_CL1CM_DW10_A 0x162028
  639. #define _PORT_CL1CM_DW10_BC 0x6C028
  640. #define IREF1RC_OFFSET_SHIFT 8
  641. #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
  642. #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
  643. #define _PORT_CL1CM_DW28_A 0x162070
  644. #define _PORT_CL1CM_DW28_BC 0x6C070
  645. #define OCL1_POWER_DOWN_EN (1 << 23)
  646. #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
  647. #define SUS_CLK_CONFIG 0x3
  648. #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
  649. #define _PORT_CL1CM_DW30_A 0x162078
  650. #define _PORT_CL1CM_DW30_BC 0x6C078
  651. #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
  652. #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
  653. /* The spec defines this only for BXT PHY0, but lets assume that this
  654. * would exist for PHY1 too if it had a second channel.
  655. */
  656. #define _PORT_CL2CM_DW6_A 0x162358
  657. #define _PORT_CL2CM_DW6_BC 0x6C358
  658. #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
  659. #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
  660. /* BXT PHY Ref registers */
  661. #define _PORT_REF_DW3_A 0x16218C
  662. #define _PORT_REF_DW3_BC 0x6C18C
  663. #define GRC_DONE (1 << 22)
  664. #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
  665. #define _PORT_REF_DW6_A 0x162198
  666. #define _PORT_REF_DW6_BC 0x6C198
  667. #define GRC_CODE_SHIFT 24
  668. #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
  669. #define GRC_CODE_FAST_SHIFT 16
  670. #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
  671. #define GRC_CODE_SLOW_SHIFT 8
  672. #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
  673. #define GRC_CODE_NOM_MASK 0xFF
  674. #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
  675. #define _PORT_REF_DW8_A 0x1621A0
  676. #define _PORT_REF_DW8_BC 0x6C1A0
  677. #define GRC_DIS (1 << 15)
  678. #define GRC_RDY_OVRD (1 << 1)
  679. #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
  680. /* BXT PHY PCS registers */
  681. #define _PORT_PCS_DW10_LN01_A 0x162428
  682. #define _PORT_PCS_DW10_LN01_B 0x6C428
  683. #define _PORT_PCS_DW10_LN01_C 0x6C828
  684. #define _PORT_PCS_DW10_GRP_A 0x162C28
  685. #define _PORT_PCS_DW10_GRP_B 0x6CC28
  686. #define _PORT_PCS_DW10_GRP_C 0x6CE28
  687. #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  688. _PORT_PCS_DW10_LN01_B, \
  689. _PORT_PCS_DW10_LN01_C)
  690. #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  691. _PORT_PCS_DW10_GRP_B, \
  692. _PORT_PCS_DW10_GRP_C)
  693. #define TX2_SWING_CALC_INIT (1 << 31)
  694. #define TX1_SWING_CALC_INIT (1 << 30)
  695. #define _PORT_PCS_DW12_LN01_A 0x162430
  696. #define _PORT_PCS_DW12_LN01_B 0x6C430
  697. #define _PORT_PCS_DW12_LN01_C 0x6C830
  698. #define _PORT_PCS_DW12_LN23_A 0x162630
  699. #define _PORT_PCS_DW12_LN23_B 0x6C630
  700. #define _PORT_PCS_DW12_LN23_C 0x6CA30
  701. #define _PORT_PCS_DW12_GRP_A 0x162c30
  702. #define _PORT_PCS_DW12_GRP_B 0x6CC30
  703. #define _PORT_PCS_DW12_GRP_C 0x6CE30
  704. #define LANESTAGGER_STRAP_OVRD (1 << 6)
  705. #define LANE_STAGGER_MASK 0x1F
  706. #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  707. _PORT_PCS_DW12_LN01_B, \
  708. _PORT_PCS_DW12_LN01_C)
  709. #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  710. _PORT_PCS_DW12_LN23_B, \
  711. _PORT_PCS_DW12_LN23_C)
  712. #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  713. _PORT_PCS_DW12_GRP_B, \
  714. _PORT_PCS_DW12_GRP_C)
  715. /* BXT PHY TX registers */
  716. #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
  717. ((lane) & 1) * 0x80)
  718. #define _PORT_TX_DW2_LN0_A 0x162508
  719. #define _PORT_TX_DW2_LN0_B 0x6C508
  720. #define _PORT_TX_DW2_LN0_C 0x6C908
  721. #define _PORT_TX_DW2_GRP_A 0x162D08
  722. #define _PORT_TX_DW2_GRP_B 0x6CD08
  723. #define _PORT_TX_DW2_GRP_C 0x6CF08
  724. #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  725. _PORT_TX_DW2_LN0_B, \
  726. _PORT_TX_DW2_LN0_C)
  727. #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  728. _PORT_TX_DW2_GRP_B, \
  729. _PORT_TX_DW2_GRP_C)
  730. #define MARGIN_000_SHIFT 16
  731. #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
  732. #define UNIQ_TRANS_SCALE_SHIFT 8
  733. #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
  734. #define _PORT_TX_DW3_LN0_A 0x16250C
  735. #define _PORT_TX_DW3_LN0_B 0x6C50C
  736. #define _PORT_TX_DW3_LN0_C 0x6C90C
  737. #define _PORT_TX_DW3_GRP_A 0x162D0C
  738. #define _PORT_TX_DW3_GRP_B 0x6CD0C
  739. #define _PORT_TX_DW3_GRP_C 0x6CF0C
  740. #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  741. _PORT_TX_DW3_LN0_B, \
  742. _PORT_TX_DW3_LN0_C)
  743. #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  744. _PORT_TX_DW3_GRP_B, \
  745. _PORT_TX_DW3_GRP_C)
  746. #define SCALE_DCOMP_METHOD (1 << 26)
  747. #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
  748. #define _PORT_TX_DW4_LN0_A 0x162510
  749. #define _PORT_TX_DW4_LN0_B 0x6C510
  750. #define _PORT_TX_DW4_LN0_C 0x6C910
  751. #define _PORT_TX_DW4_GRP_A 0x162D10
  752. #define _PORT_TX_DW4_GRP_B 0x6CD10
  753. #define _PORT_TX_DW4_GRP_C 0x6CF10
  754. #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  755. _PORT_TX_DW4_LN0_B, \
  756. _PORT_TX_DW4_LN0_C)
  757. #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  758. _PORT_TX_DW4_GRP_B, \
  759. _PORT_TX_DW4_GRP_C)
  760. #define DEEMPH_SHIFT 24
  761. #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
  762. #define _PORT_TX_DW5_LN0_A 0x162514
  763. #define _PORT_TX_DW5_LN0_B 0x6C514
  764. #define _PORT_TX_DW5_LN0_C 0x6C914
  765. #define _PORT_TX_DW5_GRP_A 0x162D14
  766. #define _PORT_TX_DW5_GRP_B 0x6CD14
  767. #define _PORT_TX_DW5_GRP_C 0x6CF14
  768. #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  769. _PORT_TX_DW5_LN0_B, \
  770. _PORT_TX_DW5_LN0_C)
  771. #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
  772. _PORT_TX_DW5_GRP_B, \
  773. _PORT_TX_DW5_GRP_C)
  774. #define DCC_DELAY_RANGE_1 (1 << 9)
  775. #define DCC_DELAY_RANGE_2 (1 << 8)
  776. #define _PORT_TX_DW14_LN0_A 0x162538
  777. #define _PORT_TX_DW14_LN0_B 0x6C538
  778. #define _PORT_TX_DW14_LN0_C 0x6C938
  779. #define LATENCY_OPTIM_SHIFT 30
  780. #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
  781. #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
  782. _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
  783. _PORT_TX_DW14_LN0_C) + \
  784. _BXT_LANE_OFFSET(lane))
  785. /* UAIMI scratch pad register 1 */
  786. #define UAIMI_SPR1 _MMIO(0x4F074)
  787. /* SKL VccIO mask */
  788. #define SKL_VCCIO_MASK 0x1
  789. /* SKL balance leg register */
  790. #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
  791. /* I_boost values */
  792. #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
  793. #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
  794. /* Balance leg disable bits */
  795. #define BALANCE_LEG_DISABLE_SHIFT 23
  796. #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
  797. /*
  798. * Fence registers
  799. * [0-7] @ 0x2000 gen2,gen3
  800. * [8-15] @ 0x3000 945,g33,pnv
  801. *
  802. * [0-15] @ 0x3000 gen4,gen5
  803. *
  804. * [0-15] @ 0x100000 gen6,vlv,chv
  805. * [0-31] @ 0x100000 gen7+
  806. */
  807. #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
  808. #define I830_FENCE_START_MASK 0x07f80000
  809. #define I830_FENCE_TILING_Y_SHIFT 12
  810. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  811. #define I830_FENCE_PITCH_SHIFT 4
  812. #define I830_FENCE_REG_VALID (1 << 0)
  813. #define I915_FENCE_MAX_PITCH_VAL 4
  814. #define I830_FENCE_MAX_PITCH_VAL 6
  815. #define I830_FENCE_MAX_SIZE_VAL (1 << 8)
  816. #define I915_FENCE_START_MASK 0x0ff00000
  817. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  818. #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
  819. #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
  820. #define I965_FENCE_PITCH_SHIFT 2
  821. #define I965_FENCE_TILING_Y_SHIFT 1
  822. #define I965_FENCE_REG_VALID (1 << 0)
  823. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  824. #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
  825. #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
  826. #define GEN6_FENCE_PITCH_SHIFT 32
  827. #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
  828. /* control register for cpu gtt access */
  829. #define TILECTL _MMIO(0x101000)
  830. #define TILECTL_SWZCTL (1 << 0)
  831. #define TILECTL_TLBPF (1 << 1)
  832. #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
  833. #define TILECTL_BACKSNOOP_DIS (1 << 3)
  834. /*
  835. * Instruction and interrupt control regs
  836. */
  837. #define PGTBL_CTL _MMIO(0x02020)
  838. #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
  839. #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
  840. #define PGTBL_ER _MMIO(0x02024)
  841. #define PRB0_BASE (0x2030 - 0x30)
  842. #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
  843. #define PRB2_BASE (0x2050 - 0x30) /* gen3 */
  844. #define SRB0_BASE (0x2100 - 0x30) /* gen2 */
  845. #define SRB1_BASE (0x2110 - 0x30) /* gen2 */
  846. #define SRB2_BASE (0x2120 - 0x30) /* 830 */
  847. #define SRB3_BASE (0x2130 - 0x30) /* 830 */
  848. #define RENDER_RING_BASE 0x02000
  849. #define BSD_RING_BASE 0x04000
  850. #define GEN6_BSD_RING_BASE 0x12000
  851. #define GEN8_BSD2_RING_BASE 0x1c000
  852. #define GEN11_BSD_RING_BASE 0x1c0000
  853. #define GEN11_BSD2_RING_BASE 0x1c4000
  854. #define GEN11_BSD3_RING_BASE 0x1d0000
  855. #define GEN11_BSD4_RING_BASE 0x1d4000
  856. #define XEHP_BSD5_RING_BASE 0x1e0000
  857. #define XEHP_BSD6_RING_BASE 0x1e4000
  858. #define XEHP_BSD7_RING_BASE 0x1f0000
  859. #define XEHP_BSD8_RING_BASE 0x1f4000
  860. #define VEBOX_RING_BASE 0x1a000
  861. #define GEN11_VEBOX_RING_BASE 0x1c8000
  862. #define GEN11_VEBOX2_RING_BASE 0x1d8000
  863. #define XEHP_VEBOX3_RING_BASE 0x1e8000
  864. #define XEHP_VEBOX4_RING_BASE 0x1f8000
  865. #define GEN12_COMPUTE0_RING_BASE 0x1a000
  866. #define GEN12_COMPUTE1_RING_BASE 0x1c000
  867. #define GEN12_COMPUTE2_RING_BASE 0x1e000
  868. #define GEN12_COMPUTE3_RING_BASE 0x26000
  869. #define BLT_RING_BASE 0x22000
  870. #define XEHPC_BCS1_RING_BASE 0x3e0000
  871. #define XEHPC_BCS2_RING_BASE 0x3e2000
  872. #define XEHPC_BCS3_RING_BASE 0x3e4000
  873. #define XEHPC_BCS4_RING_BASE 0x3e6000
  874. #define XEHPC_BCS5_RING_BASE 0x3e8000
  875. #define XEHPC_BCS6_RING_BASE 0x3ea000
  876. #define XEHPC_BCS7_RING_BASE 0x3ec000
  877. #define XEHPC_BCS8_RING_BASE 0x3ee000
  878. #define DG1_GSC_HECI1_BASE 0x00258000
  879. #define DG1_GSC_HECI2_BASE 0x00259000
  880. #define DG2_GSC_HECI1_BASE 0x00373000
  881. #define DG2_GSC_HECI2_BASE 0x00374000
  882. #define HSW_GTT_CACHE_EN _MMIO(0x4024)
  883. #define GTT_CACHE_EN_ALL 0xF0007FFF
  884. #define GEN7_WR_WATERMARK _MMIO(0x4028)
  885. #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
  886. #define ARB_MODE _MMIO(0x4030)
  887. #define ARB_MODE_SWIZZLE_SNB (1 << 4)
  888. #define ARB_MODE_SWIZZLE_IVB (1 << 5)
  889. #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
  890. #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
  891. /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
  892. #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
  893. #define GEN7_LRA_LIMITS_REG_NUM 13
  894. #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
  895. #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
  896. #define GEN7_ERR_INT _MMIO(0x44040)
  897. #define ERR_INT_POISON (1 << 31)
  898. #define ERR_INT_MMIO_UNCLAIMED (1 << 13)
  899. #define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
  900. #define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
  901. #define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
  902. #define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
  903. #define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
  904. #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
  905. #define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
  906. #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
  907. #define FPGA_DBG _MMIO(0x42300)
  908. #define FPGA_DBG_RM_NOCLAIM REG_BIT(31)
  909. #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
  910. #define CLAIM_ER_CLR REG_BIT(31)
  911. #define CLAIM_ER_OVERFLOW REG_BIT(16)
  912. #define CLAIM_ER_CTR_MASK REG_GENMASK(15, 0)
  913. #define DERRMR _MMIO(0x44050)
  914. /* Note that HBLANK events are reserved on bdw+ */
  915. #define DERRMR_PIPEA_SCANLINE (1 << 0)
  916. #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
  917. #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
  918. #define DERRMR_PIPEA_VBLANK (1 << 3)
  919. #define DERRMR_PIPEA_HBLANK (1 << 5)
  920. #define DERRMR_PIPEB_SCANLINE (1 << 8)
  921. #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
  922. #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
  923. #define DERRMR_PIPEB_VBLANK (1 << 11)
  924. #define DERRMR_PIPEB_HBLANK (1 << 13)
  925. /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
  926. #define DERRMR_PIPEC_SCANLINE (1 << 14)
  927. #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
  928. #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
  929. #define DERRMR_PIPEC_VBLANK (1 << 21)
  930. #define DERRMR_PIPEC_HBLANK (1 << 22)
  931. #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
  932. #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
  933. #define SCPD0 _MMIO(0x209c) /* 915+ only */
  934. #define SCPD_FBC_IGNORE_3D (1 << 6)
  935. #define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
  936. #define GEN2_IER _MMIO(0x20a0)
  937. #define GEN2_IIR _MMIO(0x20a4)
  938. #define GEN2_IMR _MMIO(0x20a8)
  939. #define GEN2_ISR _MMIO(0x20ac)
  940. #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
  941. #define GINT_DIS (1 << 22)
  942. #define GCFG_DIS (1 << 8)
  943. #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
  944. #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
  945. #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
  946. #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
  947. #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
  948. #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
  949. #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
  950. #define VLV_PCBR_ADDR_SHIFT 12
  951. #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
  952. #define EIR _MMIO(0x20b0)
  953. #define EMR _MMIO(0x20b4)
  954. #define ESR _MMIO(0x20b8)
  955. #define GM45_ERROR_PAGE_TABLE (1 << 5)
  956. #define GM45_ERROR_MEM_PRIV (1 << 4)
  957. #define I915_ERROR_PAGE_TABLE (1 << 4)
  958. #define GM45_ERROR_CP_PRIV (1 << 3)
  959. #define I915_ERROR_MEMORY_REFRESH (1 << 1)
  960. #define I915_ERROR_INSTRUCTION (1 << 0)
  961. #define INSTPM _MMIO(0x20c0)
  962. #define INSTPM_SELF_EN (1 << 12) /* 915GM only */
  963. #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
  964. will not assert AGPBUSY# and will only
  965. be delivered when out of C3. */
  966. #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
  967. #define INSTPM_TLB_INVALIDATE (1 << 9)
  968. #define INSTPM_SYNC_FLUSH (1 << 5)
  969. #define MEM_MODE _MMIO(0x20cc)
  970. #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
  971. #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
  972. #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
  973. #define FW_BLC _MMIO(0x20d8)
  974. #define FW_BLC2 _MMIO(0x20dc)
  975. #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
  976. #define FW_BLC_SELF_EN_MASK (1 << 31)
  977. #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
  978. #define FW_BLC_SELF_EN (1 << 15) /* 945 only */
  979. #define MM_BURST_LENGTH 0x00700000
  980. #define MM_FIFO_WATERMARK 0x0001F000
  981. #define LM_BURST_LENGTH 0x00000700
  982. #define LM_FIFO_WATERMARK 0x0000001F
  983. #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
  984. #define _MBUS_ABOX0_CTL 0x45038
  985. #define _MBUS_ABOX1_CTL 0x45048
  986. #define _MBUS_ABOX2_CTL 0x4504C
  987. #define MBUS_ABOX_CTL(x) _MMIO(_PICK(x, _MBUS_ABOX0_CTL, \
  988. _MBUS_ABOX1_CTL, \
  989. _MBUS_ABOX2_CTL))
  990. #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
  991. #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
  992. #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
  993. #define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
  994. #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
  995. #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
  996. #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
  997. #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
  998. #define _PIPEA_MBUS_DBOX_CTL 0x7003C
  999. #define _PIPEB_MBUS_DBOX_CTL 0x7103C
  1000. #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
  1001. _PIPEB_MBUS_DBOX_CTL)
  1002. #define MBUS_DBOX_B2B_TRANSACTIONS_MAX_MASK REG_GENMASK(24, 20) /* tgl+ */
  1003. #define MBUS_DBOX_B2B_TRANSACTIONS_MAX(x) REG_FIELD_PREP(MBUS_DBOX_B2B_TRANSACTIONS_MAX_MASK, x)
  1004. #define MBUS_DBOX_B2B_TRANSACTIONS_DELAY_MASK REG_GENMASK(19, 17) /* tgl+ */
  1005. #define MBUS_DBOX_B2B_TRANSACTIONS_DELAY(x) REG_FIELD_PREP(MBUS_DBOX_B2B_TRANSACTIONS_DELAY_MASK, x)
  1006. #define MBUS_DBOX_REGULATE_B2B_TRANSACTIONS_EN REG_BIT(16) /* tgl+ */
  1007. #define MBUS_DBOX_BW_CREDIT_MASK REG_GENMASK(15, 14)
  1008. #define MBUS_DBOX_BW_CREDIT(x) REG_FIELD_PREP(MBUS_DBOX_BW_CREDIT_MASK, x)
  1009. #define MBUS_DBOX_BW_4CREDITS_MTL REG_FIELD_PREP(MBUS_DBOX_BW_CREDIT_MASK, 0x2)
  1010. #define MBUS_DBOX_BW_8CREDITS_MTL REG_FIELD_PREP(MBUS_DBOX_BW_CREDIT_MASK, 0x3)
  1011. #define MBUS_DBOX_B_CREDIT_MASK REG_GENMASK(12, 8)
  1012. #define MBUS_DBOX_B_CREDIT(x) REG_FIELD_PREP(MBUS_DBOX_B_CREDIT_MASK, x)
  1013. #define MBUS_DBOX_I_CREDIT_MASK REG_GENMASK(7, 5)
  1014. #define MBUS_DBOX_I_CREDIT(x) REG_FIELD_PREP(MBUS_DBOX_I_CREDIT_MASK, x)
  1015. #define MBUS_DBOX_A_CREDIT_MASK REG_GENMASK(3, 0)
  1016. #define MBUS_DBOX_A_CREDIT(x) REG_FIELD_PREP(MBUS_DBOX_A_CREDIT_MASK, x)
  1017. #define MBUS_UBOX_CTL _MMIO(0x4503C)
  1018. #define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
  1019. #define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
  1020. #define MBUS_CTL _MMIO(0x4438C)
  1021. #define MBUS_JOIN REG_BIT(31)
  1022. #define MBUS_HASHING_MODE_MASK REG_BIT(30)
  1023. #define MBUS_HASHING_MODE_2x2 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 0)
  1024. #define MBUS_HASHING_MODE_1x4 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 1)
  1025. #define MBUS_JOIN_PIPE_SELECT_MASK REG_GENMASK(28, 26)
  1026. #define MBUS_JOIN_PIPE_SELECT(pipe) REG_FIELD_PREP(MBUS_JOIN_PIPE_SELECT_MASK, pipe)
  1027. #define MBUS_JOIN_PIPE_SELECT_NONE MBUS_JOIN_PIPE_SELECT(7)
  1028. #define HDPORT_STATE _MMIO(0x45050)
  1029. #define HDPORT_DPLL_USED_MASK REG_GENMASK(15, 12)
  1030. #define HDPORT_DDI_USED(phy) REG_BIT(2 * (phy) + 1)
  1031. #define HDPORT_ENABLED REG_BIT(0)
  1032. /* Make render/texture TLB fetches lower priorty than associated data
  1033. * fetches. This is not turned on by default
  1034. */
  1035. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  1036. /* Isoch request wait on GTT enable (Display A/B/C streams).
  1037. * Make isoch requests stall on the TLB update. May cause
  1038. * display underruns (test mode only)
  1039. */
  1040. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  1041. /* Block grant count for isoch requests when block count is
  1042. * set to a finite value.
  1043. */
  1044. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  1045. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  1046. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  1047. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  1048. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  1049. /* Enable render writes to complete in C2/C3/C4 power states.
  1050. * If this isn't enabled, render writes are prevented in low
  1051. * power states. That seems bad to me.
  1052. */
  1053. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  1054. /* This acknowledges an async flip immediately instead
  1055. * of waiting for 2TLB fetches.
  1056. */
  1057. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  1058. /* Enables non-sequential data reads through arbiter
  1059. */
  1060. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  1061. /* Disable FSB snooping of cacheable write cycles from binner/render
  1062. * command stream
  1063. */
  1064. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  1065. /* Arbiter time slice for non-isoch streams */
  1066. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  1067. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  1068. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  1069. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  1070. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  1071. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  1072. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  1073. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  1074. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  1075. /* Low priority grace period page size */
  1076. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  1077. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  1078. /* Disable display A/B trickle feed */
  1079. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  1080. /* Set display plane priority */
  1081. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  1082. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  1083. #define MI_STATE _MMIO(0x20e4) /* gen2 only */
  1084. #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
  1085. #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
  1086. /* On modern GEN architectures interrupt control consists of two sets
  1087. * of registers. The first set pertains to the ring generating the
  1088. * interrupt. The second control is for the functional block generating the
  1089. * interrupt. These are PM, GT, DE, etc.
  1090. *
  1091. * Luckily *knocks on wood* all the ring interrupt bits match up with the
  1092. * GT interrupt bits, so we don't need to duplicate the defines.
  1093. *
  1094. * These defines should cover us well from SNB->HSW with minor exceptions
  1095. * it can also work on ILK.
  1096. */
  1097. #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
  1098. #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
  1099. #define GT_BLT_USER_INTERRUPT (1 << 22)
  1100. #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
  1101. #define GT_BSD_USER_INTERRUPT (1 << 12)
  1102. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
  1103. #define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */
  1104. #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
  1105. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
  1106. #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
  1107. #define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3)
  1108. #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
  1109. #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
  1110. #define GT_RENDER_USER_INTERRUPT (1 << 0)
  1111. #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
  1112. #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
  1113. #define GT_PARITY_ERROR(dev_priv) \
  1114. (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
  1115. (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
  1116. /* These are all the "old" interrupts */
  1117. #define ILK_BSD_USER_INTERRUPT (1 << 5)
  1118. #define I915_PM_INTERRUPT (1 << 31)
  1119. #define I915_ISP_INTERRUPT (1 << 22)
  1120. #define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
  1121. #define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
  1122. #define I915_MIPIC_INTERRUPT (1 << 19)
  1123. #define I915_MIPIA_INTERRUPT (1 << 18)
  1124. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
  1125. #define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
  1126. #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
  1127. #define I915_MASTER_ERROR_INTERRUPT (1 << 15)
  1128. #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
  1129. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
  1130. #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
  1131. #define I915_HWB_OOM_INTERRUPT (1 << 13)
  1132. #define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
  1133. #define I915_SYNC_STATUS_INTERRUPT (1 << 12)
  1134. #define I915_MISC_INTERRUPT (1 << 11)
  1135. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
  1136. #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
  1137. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
  1138. #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
  1139. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
  1140. #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
  1141. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
  1142. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
  1143. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
  1144. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
  1145. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
  1146. #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
  1147. #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
  1148. #define I915_DEBUG_INTERRUPT (1 << 2)
  1149. #define I915_WINVALID_INTERRUPT (1 << 1)
  1150. #define I915_USER_INTERRUPT (1 << 1)
  1151. #define I915_ASLE_INTERRUPT (1 << 0)
  1152. #define I915_BSD_USER_INTERRUPT (1 << 25)
  1153. #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
  1154. #define I915_HDMI_LPE_AUDIO_SIZE 0x1000
  1155. /* DisplayPort Audio w/ LPE */
  1156. #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
  1157. #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
  1158. #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
  1159. #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
  1160. #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
  1161. #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
  1162. _VLV_AUD_PORT_EN_B_DBG, \
  1163. _VLV_AUD_PORT_EN_C_DBG, \
  1164. _VLV_AUD_PORT_EN_D_DBG)
  1165. #define VLV_AMP_MUTE (1 << 1)
  1166. #define GEN6_BSD_RNCID _MMIO(0x12198)
  1167. #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
  1168. #define GEN7_FF_SCHED_MASK 0x0077070
  1169. #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
  1170. #define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19)
  1171. #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
  1172. #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
  1173. #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
  1174. #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
  1175. #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
  1176. #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
  1177. #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
  1178. #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
  1179. #define GEN7_FF_VS_SCHED_HW (0x0 << 12)
  1180. #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
  1181. #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
  1182. #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
  1183. #define GEN7_FF_DS_SCHED_HW (0x0 << 4)
  1184. /*
  1185. * Framebuffer compression (915+ only)
  1186. */
  1187. #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
  1188. #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
  1189. #define FBC_CONTROL _MMIO(0x3208)
  1190. #define FBC_CTL_EN REG_BIT(31)
  1191. #define FBC_CTL_PERIODIC REG_BIT(30)
  1192. #define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16)
  1193. #define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x))
  1194. #define FBC_CTL_STOP_ON_MOD REG_BIT(15)
  1195. #define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */
  1196. #define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm only */
  1197. #define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5)
  1198. #define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x))
  1199. #define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
  1200. #define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x))
  1201. #define FBC_COMMAND _MMIO(0x320c)
  1202. #define FBC_CMD_COMPRESS REG_BIT(0)
  1203. #define FBC_STATUS _MMIO(0x3210)
  1204. #define FBC_STAT_COMPRESSING REG_BIT(31)
  1205. #define FBC_STAT_COMPRESSED REG_BIT(30)
  1206. #define FBC_STAT_MODIFIED REG_BIT(29)
  1207. #define FBC_STAT_CURRENT_LINE_MASK REG_GENMASK(10, 0)
  1208. #define FBC_CONTROL2 _MMIO(0x3214) /* i965gm only */
  1209. #define FBC_CTL_FENCE_DBL REG_BIT(4)
  1210. #define FBC_CTL_IDLE_MASK REG_GENMASK(3, 2)
  1211. #define FBC_CTL_IDLE_IMM REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 0)
  1212. #define FBC_CTL_IDLE_FULL REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 1)
  1213. #define FBC_CTL_IDLE_LINE REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 2)
  1214. #define FBC_CTL_IDLE_DEBUG REG_FIELD_PREP(FBC_CTL_IDLE_MASK, 3)
  1215. #define FBC_CTL_CPU_FENCE_EN REG_BIT(1)
  1216. #define FBC_CTL_PLANE_MASK REG_GENMASK(1, 0)
  1217. #define FBC_CTL_PLANE(i9xx_plane) REG_FIELD_PREP(FBC_CTL_PLANE_MASK, (i9xx_plane))
  1218. #define FBC_FENCE_OFF _MMIO(0x3218) /* i965gm only, BSpec typo has 321Bh */
  1219. #define FBC_MOD_NUM _MMIO(0x3220) /* i965gm only */
  1220. #define FBC_MOD_NUM_MASK REG_GENMASK(31, 1)
  1221. #define FBC_MOD_NUM_VALID REG_BIT(0)
  1222. #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4) /* 49 reisters */
  1223. #define FBC_TAG_MASK REG_GENMASK(1, 0) /* 16 tags per register */
  1224. #define FBC_TAG_MODIFIED REG_FIELD_PREP(FBC_TAG_MASK, 0)
  1225. #define FBC_TAG_UNCOMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 1)
  1226. #define FBC_TAG_UNCOMPRESSIBLE REG_FIELD_PREP(FBC_TAG_MASK, 2)
  1227. #define FBC_TAG_COMPRESSED REG_FIELD_PREP(FBC_TAG_MASK, 3)
  1228. #define FBC_LL_SIZE (1536)
  1229. /* Framebuffer compression for GM45+ */
  1230. #define DPFC_CB_BASE _MMIO(0x3200)
  1231. #define ILK_DPFC_CB_BASE(fbc_id) _MMIO_PIPE((fbc_id), 0x43200, 0x43240)
  1232. #define DPFC_CONTROL _MMIO(0x3208)
  1233. #define ILK_DPFC_CONTROL(fbc_id) _MMIO_PIPE((fbc_id), 0x43208, 0x43248)
  1234. #define DPFC_CTL_EN REG_BIT(31)
  1235. #define DPFC_CTL_PLANE_MASK_G4X REG_BIT(30) /* g4x-snb */
  1236. #define DPFC_CTL_PLANE_G4X(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_G4X, (i9xx_plane))
  1237. #define DPFC_CTL_FENCE_EN_G4X REG_BIT(29) /* g4x-snb */
  1238. #define DPFC_CTL_PLANE_MASK_IVB REG_GENMASK(30, 29) /* ivb only */
  1239. #define DPFC_CTL_PLANE_IVB(i9xx_plane) REG_FIELD_PREP(DPFC_CTL_PLANE_MASK_IVB, (i9xx_plane))
  1240. #define DPFC_CTL_FENCE_EN_IVB REG_BIT(28) /* ivb+ */
  1241. #define DPFC_CTL_PERSISTENT_MODE REG_BIT(25) /* g4x-snb */
  1242. #define DPFC_CTL_FALSE_COLOR REG_BIT(10) /* ivb+ */
  1243. #define DPFC_CTL_SR_EN REG_BIT(10) /* g4x only */
  1244. #define DPFC_CTL_SR_EXIT_DIS REG_BIT(9) /* g4x only */
  1245. #define DPFC_CTL_LIMIT_MASK REG_GENMASK(7, 6)
  1246. #define DPFC_CTL_LIMIT_1X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 0)
  1247. #define DPFC_CTL_LIMIT_2X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 1)
  1248. #define DPFC_CTL_LIMIT_4X REG_FIELD_PREP(DPFC_CTL_LIMIT_MASK, 2)
  1249. #define DPFC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
  1250. #define DPFC_CTL_FENCENO(fence) REG_FIELD_PREP(DPFC_CTL_FENCENO_MASK, (fence))
  1251. #define DPFC_RECOMP_CTL _MMIO(0x320c)
  1252. #define ILK_DPFC_RECOMP_CTL(fbc_id) _MMIO_PIPE((fbc_id), 0x4320c, 0x4324c)
  1253. #define DPFC_RECOMP_STALL_EN REG_BIT(27)
  1254. #define DPFC_RECOMP_STALL_WM_MASK REG_GENMASK(26, 16)
  1255. #define DPFC_RECOMP_TIMER_COUNT_MASK REG_GENMASK(5, 0)
  1256. #define DPFC_STATUS _MMIO(0x3210)
  1257. #define ILK_DPFC_STATUS(fbc_id) _MMIO_PIPE((fbc_id), 0x43210, 0x43250)
  1258. #define DPFC_INVAL_SEG_MASK REG_GENMASK(26, 16)
  1259. #define DPFC_COMP_SEG_MASK REG_GENMASK(10, 0)
  1260. #define DPFC_STATUS2 _MMIO(0x3214)
  1261. #define ILK_DPFC_STATUS2(fbc_id) _MMIO_PIPE((fbc_id), 0x43214, 0x43254)
  1262. #define DPFC_COMP_SEG_MASK_IVB REG_GENMASK(11, 0)
  1263. #define DPFC_FENCE_YOFF _MMIO(0x3218)
  1264. #define ILK_DPFC_FENCE_YOFF(fbc_id) _MMIO_PIPE((fbc_id), 0x43218, 0x43258)
  1265. #define DPFC_CHICKEN _MMIO(0x3224)
  1266. #define ILK_DPFC_CHICKEN(fbc_id) _MMIO_PIPE((fbc_id), 0x43224, 0x43264)
  1267. #define DPFC_HT_MODIFY REG_BIT(31) /* pre-ivb */
  1268. #define DPFC_NUKE_ON_ANY_MODIFICATION REG_BIT(23) /* bdw+ */
  1269. #define DPFC_CHICKEN_COMP_DUMMY_PIXEL REG_BIT(14) /* glk+ */
  1270. #define DPFC_CHICKEN_FORCE_SLB_INVALIDATION REG_BIT(13) /* icl+ */
  1271. #define DPFC_DISABLE_DUMMY0 REG_BIT(8) /* ivb+ */
  1272. #define GLK_FBC_STRIDE(fbc_id) _MMIO_PIPE((fbc_id), 0x43228, 0x43268)
  1273. #define FBC_STRIDE_OVERRIDE REG_BIT(15)
  1274. #define FBC_STRIDE_MASK REG_GENMASK(14, 0)
  1275. #define FBC_STRIDE(x) REG_FIELD_PREP(FBC_STRIDE_MASK, (x))
  1276. #define ILK_FBC_RT_BASE _MMIO(0x2128)
  1277. #define ILK_FBC_RT_VALID REG_BIT(0)
  1278. #define SNB_FBC_FRONT_BUFFER REG_BIT(1)
  1279. #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
  1280. #define ILK_FBCQ_DIS (1 << 22)
  1281. #define ILK_PABSTRETCH_DIS REG_BIT(21)
  1282. #define ILK_SABSTRETCH_DIS REG_BIT(20)
  1283. #define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20)
  1284. #define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0)
  1285. #define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1)
  1286. #define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2)
  1287. #define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3)
  1288. #define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18)
  1289. #define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0)
  1290. #define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1)
  1291. #define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2)
  1292. #define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3)
  1293. /*
  1294. * Framebuffer compression for Sandybridge
  1295. *
  1296. * The following two registers are of type GTTMMADR
  1297. */
  1298. #define SNB_DPFC_CTL_SA _MMIO(0x100100)
  1299. #define SNB_DPFC_FENCE_EN REG_BIT(29)
  1300. #define SNB_DPFC_FENCENO_MASK REG_GENMASK(4, 0)
  1301. #define SNB_DPFC_FENCENO(fence) REG_FIELD_PREP(SNB_DPFC_FENCENO_MASK, (fence))
  1302. #define SNB_DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
  1303. /* Framebuffer compression for Ivybridge */
  1304. #define IVB_FBC_RT_BASE _MMIO(0x7020)
  1305. #define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024)
  1306. #define IPS_CTL _MMIO(0x43408)
  1307. #define IPS_ENABLE (1 << 31)
  1308. #define MSG_FBC_REND_STATE(fbc_id) _MMIO_PIPE((fbc_id), 0x50380, 0x50384)
  1309. #define FBC_REND_NUKE REG_BIT(2)
  1310. #define FBC_REND_CACHE_CLEAN REG_BIT(1)
  1311. /*
  1312. * Clock control & power management
  1313. */
  1314. #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
  1315. #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
  1316. #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
  1317. #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
  1318. #define VGA0 _MMIO(0x6000)
  1319. #define VGA1 _MMIO(0x6004)
  1320. #define VGA_PD _MMIO(0x6010)
  1321. #define VGA0_PD_P2_DIV_4 (1 << 7)
  1322. #define VGA0_PD_P1_DIV_2 (1 << 5)
  1323. #define VGA0_PD_P1_SHIFT 0
  1324. #define VGA0_PD_P1_MASK (0x1f << 0)
  1325. #define VGA1_PD_P2_DIV_4 (1 << 15)
  1326. #define VGA1_PD_P1_DIV_2 (1 << 13)
  1327. #define VGA1_PD_P1_SHIFT 8
  1328. #define VGA1_PD_P1_MASK (0x1f << 8)
  1329. #define DPLL_VCO_ENABLE (1 << 31)
  1330. #define DPLL_SDVO_HIGH_SPEED (1 << 30)
  1331. #define DPLL_DVO_2X_MODE (1 << 30)
  1332. #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
  1333. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  1334. #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
  1335. #define DPLL_VGA_MODE_DIS (1 << 28)
  1336. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  1337. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  1338. #define DPLL_MODE_MASK (3 << 26)
  1339. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  1340. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  1341. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  1342. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  1343. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  1344. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  1345. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  1346. #define DPLL_LOCK_VLV (1 << 15)
  1347. #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
  1348. #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
  1349. #define DPLL_SSC_REF_CLK_CHV (1 << 13)
  1350. #define DPLL_PORTC_READY_MASK (0xf << 4)
  1351. #define DPLL_PORTB_READY_MASK (0xf)
  1352. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  1353. /* Additional CHV pll/phy registers */
  1354. #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
  1355. #define DPLL_PORTD_READY_MASK (0xf)
  1356. #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
  1357. #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
  1358. #define PHY_LDO_DELAY_0NS 0x0
  1359. #define PHY_LDO_DELAY_200NS 0x1
  1360. #define PHY_LDO_DELAY_600NS 0x2
  1361. #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
  1362. #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
  1363. #define PHY_CH_SU_PSR 0x1
  1364. #define PHY_CH_DEEP_PSR 0x7
  1365. #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
  1366. #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
  1367. #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
  1368. #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
  1369. #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
  1370. #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
  1371. /*
  1372. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  1373. * this field (only one bit may be set).
  1374. */
  1375. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  1376. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  1377. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  1378. /* i830, required in DVO non-gang */
  1379. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  1380. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  1381. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  1382. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  1383. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  1384. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  1385. #define PLL_REF_INPUT_MASK (3 << 13)
  1386. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  1387. /* Ironlake */
  1388. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  1389. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  1390. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
  1391. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  1392. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  1393. /*
  1394. * Parallel to Serial Load Pulse phase selection.
  1395. * Selects the phase for the 10X DPLL clock for the PCIe
  1396. * digital display port. The range is 4 to 13; 10 or more
  1397. * is just a flip delay. The default is 6
  1398. */
  1399. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  1400. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  1401. /*
  1402. * SDVO multiplier for 945G/GM. Not used on 965.
  1403. */
  1404. #define SDVO_MULTIPLIER_MASK 0x000000ff
  1405. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  1406. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  1407. #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
  1408. #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
  1409. #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
  1410. #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
  1411. /*
  1412. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  1413. *
  1414. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  1415. */
  1416. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  1417. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  1418. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  1419. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  1420. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  1421. /*
  1422. * SDVO/UDI pixel multiplier.
  1423. *
  1424. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  1425. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  1426. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  1427. * dummy bytes in the datastream at an increased clock rate, with both sides of
  1428. * the link knowing how many bytes are fill.
  1429. *
  1430. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  1431. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  1432. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  1433. * through an SDVO command.
  1434. *
  1435. * This register field has values of multiplication factor minus 1, with
  1436. * a maximum multiplier of 5 for SDVO.
  1437. */
  1438. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  1439. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  1440. /*
  1441. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  1442. * This best be set to the default value (3) or the CRT won't work. No,
  1443. * I don't entirely understand what this does...
  1444. */
  1445. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  1446. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  1447. #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
  1448. #define _FPA0 0x6040
  1449. #define _FPA1 0x6044
  1450. #define _FPB0 0x6048
  1451. #define _FPB1 0x604c
  1452. #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
  1453. #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
  1454. #define FP_N_DIV_MASK 0x003f0000
  1455. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  1456. #define FP_N_DIV_SHIFT 16
  1457. #define FP_M1_DIV_MASK 0x00003f00
  1458. #define FP_M1_DIV_SHIFT 8
  1459. #define FP_M2_DIV_MASK 0x0000003f
  1460. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  1461. #define FP_M2_DIV_SHIFT 0
  1462. #define DPLL_TEST _MMIO(0x606c)
  1463. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  1464. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  1465. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  1466. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  1467. #define DPLLB_TEST_N_BYPASS (1 << 19)
  1468. #define DPLLB_TEST_M_BYPASS (1 << 18)
  1469. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  1470. #define DPLLA_TEST_N_BYPASS (1 << 3)
  1471. #define DPLLA_TEST_M_BYPASS (1 << 2)
  1472. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  1473. #define D_STATE _MMIO(0x6104)
  1474. #define DSTATE_GFX_RESET_I830 (1 << 6)
  1475. #define DSTATE_PLL_D3_OFF (1 << 3)
  1476. #define DSTATE_GFX_CLOCK_GATING (1 << 1)
  1477. #define DSTATE_DOT_CLOCK_GATING (1 << 0)
  1478. #define DSPCLK_GATE_D(__i915) _MMIO(DISPLAY_MMIO_BASE(__i915) + 0x6200)
  1479. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  1480. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  1481. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  1482. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  1483. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  1484. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  1485. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  1486. # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
  1487. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  1488. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  1489. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  1490. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  1491. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  1492. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  1493. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  1494. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  1495. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  1496. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  1497. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  1498. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  1499. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  1500. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  1501. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  1502. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  1503. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  1504. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  1505. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  1506. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  1507. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  1508. /*
  1509. * This bit must be set on the 830 to prevent hangs when turning off the
  1510. * overlay scaler.
  1511. */
  1512. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  1513. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  1514. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  1515. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  1516. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  1517. #define RENCLK_GATE_D1 _MMIO(0x6204)
  1518. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  1519. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  1520. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  1521. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  1522. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  1523. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  1524. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  1525. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  1526. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  1527. /* This bit must be unset on 855,865 */
  1528. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  1529. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  1530. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  1531. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  1532. /* This bit must be set on 855,865. */
  1533. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  1534. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  1535. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  1536. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  1537. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  1538. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  1539. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  1540. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  1541. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  1542. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  1543. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  1544. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  1545. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  1546. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  1547. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  1548. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  1549. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  1550. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  1551. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  1552. /* This bit must always be set on 965G/965GM */
  1553. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  1554. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  1555. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  1556. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  1557. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  1558. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  1559. /* This bit must always be set on 965G */
  1560. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  1561. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  1562. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  1563. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  1564. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  1565. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  1566. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  1567. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  1568. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  1569. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  1570. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  1571. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  1572. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  1573. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  1574. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  1575. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  1576. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  1577. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  1578. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  1579. #define RENCLK_GATE_D2 _MMIO(0x6208)
  1580. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  1581. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  1582. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  1583. #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
  1584. #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
  1585. #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
  1586. #define DEUC _MMIO(0x6214) /* CRL only */
  1587. #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
  1588. #define FW_CSPWRDWNEN (1 << 15)
  1589. #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
  1590. #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
  1591. #define CDCLK_FREQ_SHIFT 4
  1592. #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
  1593. #define CZCLK_FREQ_MASK 0xf
  1594. #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
  1595. #define PFI_CREDIT_63 (9 << 28) /* chv only */
  1596. #define PFI_CREDIT_31 (8 << 28) /* chv only */
  1597. #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
  1598. #define PFI_CREDIT_RESEND (1 << 27)
  1599. #define VGA_FAST_MODE_DISABLE (1 << 14)
  1600. #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
  1601. /*
  1602. * Palette regs
  1603. */
  1604. #define _PALETTE_A 0xa000
  1605. #define _PALETTE_B 0xa800
  1606. #define _CHV_PALETTE_C 0xc000
  1607. #define PALETTE_RED_MASK REG_GENMASK(23, 16)
  1608. #define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
  1609. #define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
  1610. #define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
  1611. _PICK((pipe), _PALETTE_A, \
  1612. _PALETTE_B, _CHV_PALETTE_C) + \
  1613. (i) * 4)
  1614. #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
  1615. #define BXT_RP_STATE_CAP _MMIO(0x138170)
  1616. #define GEN9_RP_STATE_LIMITS _MMIO(0x138148)
  1617. #define XEHPSDV_RP_STATE_CAP _MMIO(0x250014)
  1618. #define PVC_RP_STATE_CAP _MMIO(0x281014)
  1619. #define GT0_PERF_LIMIT_REASONS _MMIO(0x1381a8)
  1620. #define GT0_PERF_LIMIT_REASONS_MASK 0xde3
  1621. #define PROCHOT_MASK REG_BIT(0)
  1622. #define THERMAL_LIMIT_MASK REG_BIT(1)
  1623. #define RATL_MASK REG_BIT(5)
  1624. #define VR_THERMALERT_MASK REG_BIT(6)
  1625. #define VR_TDC_MASK REG_BIT(7)
  1626. #define POWER_LIMIT_4_MASK REG_BIT(8)
  1627. #define POWER_LIMIT_1_MASK REG_BIT(10)
  1628. #define POWER_LIMIT_2_MASK REG_BIT(11)
  1629. #define CHV_CLK_CTL1 _MMIO(0x101100)
  1630. #define VLV_CLK_CTL2 _MMIO(0x101104)
  1631. #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
  1632. /*
  1633. * Overlay regs
  1634. */
  1635. #define OVADD _MMIO(0x30000)
  1636. #define DOVSTA _MMIO(0x30008)
  1637. #define OC_BUF (0x3 << 20)
  1638. #define OGAMC5 _MMIO(0x30010)
  1639. #define OGAMC4 _MMIO(0x30014)
  1640. #define OGAMC3 _MMIO(0x30018)
  1641. #define OGAMC2 _MMIO(0x3001c)
  1642. #define OGAMC1 _MMIO(0x30020)
  1643. #define OGAMC0 _MMIO(0x30024)
  1644. /*
  1645. * GEN9 clock gating regs
  1646. */
  1647. #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
  1648. #define DARBF_GATING_DIS (1 << 27)
  1649. #define PWM2_GATING_DIS (1 << 14)
  1650. #define PWM1_GATING_DIS (1 << 13)
  1651. #define GEN9_CLKGATE_DIS_3 _MMIO(0x46538)
  1652. #define TGL_VRH_GATING_DIS REG_BIT(31)
  1653. #define DPT_GATING_DIS REG_BIT(22)
  1654. #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
  1655. #define BXT_GMBUS_GATING_DIS (1 << 14)
  1656. #define GEN9_CLKGATE_DIS_5 _MMIO(0x46540)
  1657. #define DPCE_GATING_DIS REG_BIT(17)
  1658. #define _CLKGATE_DIS_PSL_A 0x46520
  1659. #define _CLKGATE_DIS_PSL_B 0x46524
  1660. #define _CLKGATE_DIS_PSL_C 0x46528
  1661. #define DUPS1_GATING_DIS (1 << 15)
  1662. #define DUPS2_GATING_DIS (1 << 19)
  1663. #define DUPS3_GATING_DIS (1 << 23)
  1664. #define CURSOR_GATING_DIS REG_BIT(28)
  1665. #define DPF_GATING_DIS (1 << 10)
  1666. #define DPF_RAM_GATING_DIS (1 << 9)
  1667. #define DPFR_GATING_DIS (1 << 8)
  1668. #define CLKGATE_DIS_PSL(pipe) \
  1669. _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
  1670. #define _CLKGATE_DIS_PSL_EXT_A 0x4654C
  1671. #define _CLKGATE_DIS_PSL_EXT_B 0x46550
  1672. #define PIPEDMC_GATING_DIS REG_BIT(12)
  1673. #define CLKGATE_DIS_PSL_EXT(pipe) \
  1674. _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_EXT_A, _CLKGATE_DIS_PSL_EXT_B)
  1675. /*
  1676. * Display engine regs
  1677. */
  1678. /* Pipe A CRC regs */
  1679. #define _PIPE_CRC_CTL_A 0x60050
  1680. #define PIPE_CRC_ENABLE REG_BIT(31)
  1681. /* skl+ source selection */
  1682. #define PIPE_CRC_SOURCE_MASK_SKL REG_GENMASK(30, 28)
  1683. #define PIPE_CRC_SOURCE_PLANE_1_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 0)
  1684. #define PIPE_CRC_SOURCE_PLANE_2_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 2)
  1685. #define PIPE_CRC_SOURCE_DMUX_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 4)
  1686. #define PIPE_CRC_SOURCE_PLANE_3_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 6)
  1687. #define PIPE_CRC_SOURCE_PLANE_4_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 7)
  1688. #define PIPE_CRC_SOURCE_PLANE_5_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 5)
  1689. #define PIPE_CRC_SOURCE_PLANE_6_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 3)
  1690. #define PIPE_CRC_SOURCE_PLANE_7_SKL REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_SKL, 1)
  1691. /* ivb+ source selection */
  1692. #define PIPE_CRC_SOURCE_MASK_IVB REG_GENMASK(30, 29)
  1693. #define PIPE_CRC_SOURCE_PRIMARY_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 0)
  1694. #define PIPE_CRC_SOURCE_SPRITE_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 1)
  1695. #define PIPE_CRC_SOURCE_PF_IVB REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_IVB, 2)
  1696. /* ilk+ source selection */
  1697. #define PIPE_CRC_SOURCE_MASK_ILK REG_GENMASK(30, 28)
  1698. #define PIPE_CRC_SOURCE_PRIMARY_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 0)
  1699. #define PIPE_CRC_SOURCE_SPRITE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 1)
  1700. #define PIPE_CRC_SOURCE_PIPE_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 2)
  1701. /* embedded DP port on the north display block */
  1702. #define PIPE_CRC_SOURCE_PORT_A_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 4)
  1703. #define PIPE_CRC_SOURCE_FDI_ILK REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_ILK, 5)
  1704. /* vlv source selection */
  1705. #define PIPE_CRC_SOURCE_MASK_VLV REG_GENMASK(30, 27)
  1706. #define PIPE_CRC_SOURCE_PIPE_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 0)
  1707. #define PIPE_CRC_SOURCE_HDMIB_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 1)
  1708. #define PIPE_CRC_SOURCE_HDMIC_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 2)
  1709. /* with DP port the pipe source is invalid */
  1710. #define PIPE_CRC_SOURCE_DP_D_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 3)
  1711. #define PIPE_CRC_SOURCE_DP_B_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 6)
  1712. #define PIPE_CRC_SOURCE_DP_C_VLV REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_VLV, 7)
  1713. /* gen3+ source selection */
  1714. #define PIPE_CRC_SOURCE_MASK_I9XX REG_GENMASK(30, 28)
  1715. #define PIPE_CRC_SOURCE_PIPE_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 0)
  1716. #define PIPE_CRC_SOURCE_SDVOB_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 1)
  1717. #define PIPE_CRC_SOURCE_SDVOC_I9XX REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 2)
  1718. /* with DP/TV port the pipe source is invalid */
  1719. #define PIPE_CRC_SOURCE_DP_D_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 3)
  1720. #define PIPE_CRC_SOURCE_TV_PRE REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 4)
  1721. #define PIPE_CRC_SOURCE_TV_POST REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 5)
  1722. #define PIPE_CRC_SOURCE_DP_B_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 6)
  1723. #define PIPE_CRC_SOURCE_DP_C_G4X REG_FIELD_PREP(PIPE_CRC_SOURCE_MASK_I9XX, 7)
  1724. /* gen2 doesn't have source selection bits */
  1725. #define PIPE_CRC_INCLUDE_BORDER_I8XX REG_BIT(30)
  1726. #define _PIPE_CRC_RES_1_A_IVB 0x60064
  1727. #define _PIPE_CRC_RES_2_A_IVB 0x60068
  1728. #define _PIPE_CRC_RES_3_A_IVB 0x6006c
  1729. #define _PIPE_CRC_RES_4_A_IVB 0x60070
  1730. #define _PIPE_CRC_RES_5_A_IVB 0x60074
  1731. #define _PIPE_CRC_RES_RED_A 0x60060
  1732. #define _PIPE_CRC_RES_GREEN_A 0x60064
  1733. #define _PIPE_CRC_RES_BLUE_A 0x60068
  1734. #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
  1735. #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
  1736. /* Pipe B CRC regs */
  1737. #define _PIPE_CRC_RES_1_B_IVB 0x61064
  1738. #define _PIPE_CRC_RES_2_B_IVB 0x61068
  1739. #define _PIPE_CRC_RES_3_B_IVB 0x6106c
  1740. #define _PIPE_CRC_RES_4_B_IVB 0x61070
  1741. #define _PIPE_CRC_RES_5_B_IVB 0x61074
  1742. #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
  1743. #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
  1744. #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
  1745. #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
  1746. #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
  1747. #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
  1748. #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
  1749. #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
  1750. #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
  1751. #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
  1752. #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
  1753. /* Pipe A timing regs */
  1754. #define _HTOTAL_A 0x60000
  1755. #define _HBLANK_A 0x60004
  1756. #define _HSYNC_A 0x60008
  1757. #define _VTOTAL_A 0x6000c
  1758. #define _VBLANK_A 0x60010
  1759. #define _VSYNC_A 0x60014
  1760. #define _EXITLINE_A 0x60018
  1761. #define _PIPEASRC 0x6001c
  1762. #define PIPESRC_WIDTH_MASK REG_GENMASK(31, 16)
  1763. #define PIPESRC_WIDTH(w) REG_FIELD_PREP(PIPESRC_WIDTH_MASK, (w))
  1764. #define PIPESRC_HEIGHT_MASK REG_GENMASK(15, 0)
  1765. #define PIPESRC_HEIGHT(h) REG_FIELD_PREP(PIPESRC_HEIGHT_MASK, (h))
  1766. #define _BCLRPAT_A 0x60020
  1767. #define _VSYNCSHIFT_A 0x60028
  1768. #define _PIPE_MULT_A 0x6002c
  1769. /* Pipe B timing regs */
  1770. #define _HTOTAL_B 0x61000
  1771. #define _HBLANK_B 0x61004
  1772. #define _HSYNC_B 0x61008
  1773. #define _VTOTAL_B 0x6100c
  1774. #define _VBLANK_B 0x61010
  1775. #define _VSYNC_B 0x61014
  1776. #define _PIPEBSRC 0x6101c
  1777. #define _BCLRPAT_B 0x61020
  1778. #define _VSYNCSHIFT_B 0x61028
  1779. #define _PIPE_MULT_B 0x6102c
  1780. /* DSI 0 timing regs */
  1781. #define _HTOTAL_DSI0 0x6b000
  1782. #define _HSYNC_DSI0 0x6b008
  1783. #define _VTOTAL_DSI0 0x6b00c
  1784. #define _VSYNC_DSI0 0x6b014
  1785. #define _VSYNCSHIFT_DSI0 0x6b028
  1786. /* DSI 1 timing regs */
  1787. #define _HTOTAL_DSI1 0x6b800
  1788. #define _HSYNC_DSI1 0x6b808
  1789. #define _VTOTAL_DSI1 0x6b80c
  1790. #define _VSYNC_DSI1 0x6b814
  1791. #define _VSYNCSHIFT_DSI1 0x6b828
  1792. #define TRANSCODER_A_OFFSET 0x60000
  1793. #define TRANSCODER_B_OFFSET 0x61000
  1794. #define TRANSCODER_C_OFFSET 0x62000
  1795. #define CHV_TRANSCODER_C_OFFSET 0x63000
  1796. #define TRANSCODER_D_OFFSET 0x63000
  1797. #define TRANSCODER_EDP_OFFSET 0x6f000
  1798. #define TRANSCODER_DSI0_OFFSET 0x6b000
  1799. #define TRANSCODER_DSI1_OFFSET 0x6b800
  1800. #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
  1801. #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
  1802. #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
  1803. #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
  1804. #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
  1805. #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
  1806. #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
  1807. #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
  1808. #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
  1809. #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
  1810. #define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
  1811. #define EXITLINE_ENABLE REG_BIT(31)
  1812. #define EXITLINE_MASK REG_GENMASK(12, 0)
  1813. #define EXITLINE_SHIFT 0
  1814. /* VRR registers */
  1815. #define _TRANS_VRR_CTL_A 0x60420
  1816. #define _TRANS_VRR_CTL_B 0x61420
  1817. #define _TRANS_VRR_CTL_C 0x62420
  1818. #define _TRANS_VRR_CTL_D 0x63420
  1819. #define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A)
  1820. #define VRR_CTL_VRR_ENABLE REG_BIT(31)
  1821. #define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30)
  1822. #define VRR_CTL_FLIP_LINE_EN REG_BIT(29)
  1823. #define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3)
  1824. #define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x))
  1825. #define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0)
  1826. #define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0)
  1827. #define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x))
  1828. #define _TRANS_VRR_VMAX_A 0x60424
  1829. #define _TRANS_VRR_VMAX_B 0x61424
  1830. #define _TRANS_VRR_VMAX_C 0x62424
  1831. #define _TRANS_VRR_VMAX_D 0x63424
  1832. #define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A)
  1833. #define VRR_VMAX_MASK REG_GENMASK(19, 0)
  1834. #define _TRANS_VRR_VMIN_A 0x60434
  1835. #define _TRANS_VRR_VMIN_B 0x61434
  1836. #define _TRANS_VRR_VMIN_C 0x62434
  1837. #define _TRANS_VRR_VMIN_D 0x63434
  1838. #define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A)
  1839. #define VRR_VMIN_MASK REG_GENMASK(15, 0)
  1840. #define _TRANS_VRR_VMAXSHIFT_A 0x60428
  1841. #define _TRANS_VRR_VMAXSHIFT_B 0x61428
  1842. #define _TRANS_VRR_VMAXSHIFT_C 0x62428
  1843. #define _TRANS_VRR_VMAXSHIFT_D 0x63428
  1844. #define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \
  1845. _TRANS_VRR_VMAXSHIFT_A)
  1846. #define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16)
  1847. #define VRR_VMAXSHIFT_DEC REG_BIT(16)
  1848. #define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0)
  1849. #define _TRANS_VRR_STATUS_A 0x6042C
  1850. #define _TRANS_VRR_STATUS_B 0x6142C
  1851. #define _TRANS_VRR_STATUS_C 0x6242C
  1852. #define _TRANS_VRR_STATUS_D 0x6342C
  1853. #define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A)
  1854. #define VRR_STATUS_VMAX_REACHED REG_BIT(31)
  1855. #define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30)
  1856. #define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29)
  1857. #define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28)
  1858. #define VRR_STATUS_VRR_EN_LIVE REG_BIT(27)
  1859. #define VRR_STATUS_FLIPS_SERVICED REG_BIT(26)
  1860. #define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20)
  1861. #define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0)
  1862. #define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1)
  1863. #define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2)
  1864. #define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3)
  1865. #define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4)
  1866. #define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5)
  1867. #define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6)
  1868. #define _TRANS_VRR_VTOTAL_PREV_A 0x60480
  1869. #define _TRANS_VRR_VTOTAL_PREV_B 0x61480
  1870. #define _TRANS_VRR_VTOTAL_PREV_C 0x62480
  1871. #define _TRANS_VRR_VTOTAL_PREV_D 0x63480
  1872. #define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \
  1873. _TRANS_VRR_VTOTAL_PREV_A)
  1874. #define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31)
  1875. #define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30)
  1876. #define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29)
  1877. #define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0)
  1878. #define _TRANS_VRR_FLIPLINE_A 0x60438
  1879. #define _TRANS_VRR_FLIPLINE_B 0x61438
  1880. #define _TRANS_VRR_FLIPLINE_C 0x62438
  1881. #define _TRANS_VRR_FLIPLINE_D 0x63438
  1882. #define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \
  1883. _TRANS_VRR_FLIPLINE_A)
  1884. #define VRR_FLIPLINE_MASK REG_GENMASK(19, 0)
  1885. #define _TRANS_VRR_STATUS2_A 0x6043C
  1886. #define _TRANS_VRR_STATUS2_B 0x6143C
  1887. #define _TRANS_VRR_STATUS2_C 0x6243C
  1888. #define _TRANS_VRR_STATUS2_D 0x6343C
  1889. #define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A)
  1890. #define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0)
  1891. #define _TRANS_PUSH_A 0x60A70
  1892. #define _TRANS_PUSH_B 0x61A70
  1893. #define _TRANS_PUSH_C 0x62A70
  1894. #define _TRANS_PUSH_D 0x63A70
  1895. #define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A)
  1896. #define TRANS_PUSH_EN REG_BIT(31)
  1897. #define TRANS_PUSH_SEND REG_BIT(30)
  1898. /*
  1899. * HSW+ eDP PSR registers
  1900. *
  1901. * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
  1902. * instance of it
  1903. */
  1904. #define _SRD_CTL_A 0x60800
  1905. #define _SRD_CTL_EDP 0x6f800
  1906. #define EDP_PSR_CTL(tran) _MMIO_TRANS2(tran, _SRD_CTL_A)
  1907. #define EDP_PSR_ENABLE (1 << 31)
  1908. #define BDW_PSR_SINGLE_FRAME (1 << 30)
  1909. #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
  1910. #define EDP_PSR_LINK_STANDBY (1 << 27)
  1911. #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
  1912. #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
  1913. #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
  1914. #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
  1915. #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
  1916. #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
  1917. #define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
  1918. #define EDP_PSR_TP1_TP2_SEL (0 << 11)
  1919. #define EDP_PSR_TP1_TP3_SEL (1 << 11)
  1920. #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
  1921. #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
  1922. #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
  1923. #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
  1924. #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
  1925. #define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
  1926. #define EDP_PSR_TP1_TIME_500us (0 << 4)
  1927. #define EDP_PSR_TP1_TIME_100us (1 << 4)
  1928. #define EDP_PSR_TP1_TIME_2500us (2 << 4)
  1929. #define EDP_PSR_TP1_TIME_0us (3 << 4)
  1930. #define EDP_PSR_IDLE_FRAME_SHIFT 0
  1931. /*
  1932. * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
  1933. * to transcoder and bits defined for each one as if using no shift (i.e. as if
  1934. * it was for TRANSCODER_EDP)
  1935. */
  1936. #define EDP_PSR_IMR _MMIO(0x64834)
  1937. #define EDP_PSR_IIR _MMIO(0x64838)
  1938. #define _PSR_IMR_A 0x60814
  1939. #define _PSR_IIR_A 0x60818
  1940. #define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
  1941. #define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
  1942. #define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
  1943. 0 : ((trans) - TRANSCODER_A + 1) * 8)
  1944. #define TGL_PSR_MASK REG_GENMASK(2, 0)
  1945. #define TGL_PSR_ERROR REG_BIT(2)
  1946. #define TGL_PSR_POST_EXIT REG_BIT(1)
  1947. #define TGL_PSR_PRE_ENTRY REG_BIT(0)
  1948. #define EDP_PSR_MASK(trans) (TGL_PSR_MASK << \
  1949. _EDP_PSR_TRANS_SHIFT(trans))
  1950. #define EDP_PSR_ERROR(trans) (TGL_PSR_ERROR << \
  1951. _EDP_PSR_TRANS_SHIFT(trans))
  1952. #define EDP_PSR_POST_EXIT(trans) (TGL_PSR_POST_EXIT << \
  1953. _EDP_PSR_TRANS_SHIFT(trans))
  1954. #define EDP_PSR_PRE_ENTRY(trans) (TGL_PSR_PRE_ENTRY << \
  1955. _EDP_PSR_TRANS_SHIFT(trans))
  1956. #define _SRD_AUX_DATA_A 0x60814
  1957. #define _SRD_AUX_DATA_EDP 0x6f814
  1958. #define EDP_PSR_AUX_DATA(tran, i) _MMIO_TRANS2(tran, _SRD_AUX_DATA_A + (i) + 4) /* 5 registers */
  1959. #define _SRD_STATUS_A 0x60840
  1960. #define _SRD_STATUS_EDP 0x6f840
  1961. #define EDP_PSR_STATUS(tran) _MMIO_TRANS2(tran, _SRD_STATUS_A)
  1962. #define EDP_PSR_STATUS_STATE_MASK (7 << 29)
  1963. #define EDP_PSR_STATUS_STATE_SHIFT 29
  1964. #define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
  1965. #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
  1966. #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
  1967. #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
  1968. #define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
  1969. #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
  1970. #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
  1971. #define EDP_PSR_STATUS_LINK_MASK (3 << 26)
  1972. #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
  1973. #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
  1974. #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
  1975. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
  1976. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
  1977. #define EDP_PSR_STATUS_COUNT_SHIFT 16
  1978. #define EDP_PSR_STATUS_COUNT_MASK 0xf
  1979. #define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
  1980. #define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
  1981. #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
  1982. #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
  1983. #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
  1984. #define EDP_PSR_STATUS_IDLE_MASK 0xf
  1985. #define _SRD_PERF_CNT_A 0x60844
  1986. #define _SRD_PERF_CNT_EDP 0x6f844
  1987. #define EDP_PSR_PERF_CNT(tran) _MMIO_TRANS2(tran, _SRD_PERF_CNT_A)
  1988. #define EDP_PSR_PERF_CNT_MASK 0xffffff
  1989. /* PSR_MASK on SKL+ */
  1990. #define _SRD_DEBUG_A 0x60860
  1991. #define _SRD_DEBUG_EDP 0x6f860
  1992. #define EDP_PSR_DEBUG(tran) _MMIO_TRANS2(tran, _SRD_DEBUG_A)
  1993. #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
  1994. #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
  1995. #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
  1996. #define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
  1997. #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
  1998. #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
  1999. #define _PSR2_CTL_A 0x60900
  2000. #define _PSR2_CTL_EDP 0x6f900
  2001. #define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
  2002. #define EDP_PSR2_ENABLE (1 << 31)
  2003. #define EDP_SU_TRACK_ENABLE (1 << 30) /* up to adl-p */
  2004. #define TGL_EDP_PSR2_BLOCK_COUNT_NUM_2 (0 << 28)
  2005. #define TGL_EDP_PSR2_BLOCK_COUNT_NUM_3 (1 << 28)
  2006. #define EDP_Y_COORDINATE_ENABLE REG_BIT(25) /* display 10, 11 and 12 */
  2007. #define EDP_PSR2_SU_SDP_SCANLINE REG_BIT(25) /* display 13+ */
  2008. #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
  2009. #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
  2010. #define EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES 8
  2011. #define EDP_PSR2_IO_BUFFER_WAKE(lines) ((EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES - (lines)) << 13)
  2012. #define EDP_PSR2_IO_BUFFER_WAKE_MASK (3 << 13)
  2013. #define TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES 5
  2014. #define TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT 13
  2015. #define TGL_EDP_PSR2_IO_BUFFER_WAKE(lines) (((lines) - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES) << TGL_EDP_PSR2_IO_BUFFER_WAKE_SHIFT)
  2016. #define TGL_EDP_PSR2_IO_BUFFER_WAKE_MASK (7 << 13)
  2017. #define EDP_PSR2_FAST_WAKE_MAX_LINES 8
  2018. #define EDP_PSR2_FAST_WAKE(lines) ((EDP_PSR2_FAST_WAKE_MAX_LINES - (lines)) << 11)
  2019. #define EDP_PSR2_FAST_WAKE_MASK (3 << 11)
  2020. #define TGL_EDP_PSR2_FAST_WAKE_MIN_LINES 5
  2021. #define TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT 10
  2022. #define TGL_EDP_PSR2_FAST_WAKE(lines) (((lines) - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES) << TGL_EDP_PSR2_FAST_WAKE_MIN_SHIFT)
  2023. #define TGL_EDP_PSR2_FAST_WAKE_MASK (7 << 10)
  2024. #define EDP_PSR2_TP2_TIME_500us (0 << 8)
  2025. #define EDP_PSR2_TP2_TIME_100us (1 << 8)
  2026. #define EDP_PSR2_TP2_TIME_2500us (2 << 8)
  2027. #define EDP_PSR2_TP2_TIME_50us (3 << 8)
  2028. #define EDP_PSR2_TP2_TIME_MASK (3 << 8)
  2029. #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
  2030. #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
  2031. #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
  2032. #define EDP_PSR2_IDLE_FRAME_MASK 0xf
  2033. #define EDP_PSR2_IDLE_FRAME_SHIFT 0
  2034. #define _PSR_EVENT_TRANS_A 0x60848
  2035. #define _PSR_EVENT_TRANS_B 0x61848
  2036. #define _PSR_EVENT_TRANS_C 0x62848
  2037. #define _PSR_EVENT_TRANS_D 0x63848
  2038. #define _PSR_EVENT_TRANS_EDP 0x6f848
  2039. #define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
  2040. #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
  2041. #define PSR_EVENT_PSR2_DISABLED (1 << 16)
  2042. #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
  2043. #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
  2044. #define PSR_EVENT_GRAPHICS_RESET (1 << 12)
  2045. #define PSR_EVENT_PCH_INTERRUPT (1 << 11)
  2046. #define PSR_EVENT_MEMORY_UP (1 << 10)
  2047. #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
  2048. #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
  2049. #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
  2050. #define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
  2051. #define PSR_EVENT_HDCP_ENABLE (1 << 4)
  2052. #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
  2053. #define PSR_EVENT_VBI_ENABLE (1 << 2)
  2054. #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
  2055. #define PSR_EVENT_PSR_DISABLE (1 << 0)
  2056. #define _PSR2_STATUS_A 0x60940
  2057. #define _PSR2_STATUS_EDP 0x6f940
  2058. #define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
  2059. #define EDP_PSR2_STATUS_STATE_MASK REG_GENMASK(31, 28)
  2060. #define EDP_PSR2_STATUS_STATE_DEEP_SLEEP REG_FIELD_PREP(EDP_PSR2_STATUS_STATE_MASK, 0x8)
  2061. #define _PSR2_SU_STATUS_A 0x60914
  2062. #define _PSR2_SU_STATUS_EDP 0x6f914
  2063. #define _PSR2_SU_STATUS(tran, index) _MMIO_TRANS2(tran, _PSR2_SU_STATUS_A + (index) * 4)
  2064. #define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
  2065. #define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
  2066. #define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
  2067. #define PSR2_SU_STATUS_FRAMES 8
  2068. #define _PSR2_MAN_TRK_CTL_A 0x60910
  2069. #define _PSR2_MAN_TRK_CTL_EDP 0x6f910
  2070. #define PSR2_MAN_TRK_CTL(tran) _MMIO_TRANS2(tran, _PSR2_MAN_TRK_CTL_A)
  2071. #define PSR2_MAN_TRK_CTL_ENABLE REG_BIT(31)
  2072. #define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(30, 21)
  2073. #define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
  2074. #define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(20, 11)
  2075. #define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
  2076. #define PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(3)
  2077. #define PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(2)
  2078. #define PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE REG_BIT(1)
  2079. #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(28, 16)
  2080. #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
  2081. #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(12, 0)
  2082. #define ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(ADLP_PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
  2083. #define ADLP_PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE REG_BIT(31)
  2084. #define ADLP_PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(14)
  2085. #define ADLP_PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(13)
  2086. /* Icelake DSC Rate Control Range Parameter Registers */
  2087. #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
  2088. #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
  2089. #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
  2090. #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
  2091. #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
  2092. #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
  2093. #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
  2094. #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
  2095. #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
  2096. #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
  2097. #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
  2098. #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
  2099. #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2100. _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
  2101. _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
  2102. #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2103. _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
  2104. _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
  2105. #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2106. _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
  2107. _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
  2108. #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2109. _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
  2110. _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
  2111. #define RC_BPG_OFFSET_SHIFT 10
  2112. #define RC_MAX_QP_SHIFT 5
  2113. #define RC_MIN_QP_SHIFT 0
  2114. #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
  2115. #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
  2116. #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
  2117. #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
  2118. #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
  2119. #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
  2120. #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
  2121. #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
  2122. #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
  2123. #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
  2124. #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
  2125. #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
  2126. #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2127. _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
  2128. _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
  2129. #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2130. _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
  2131. _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
  2132. #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2133. _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
  2134. _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
  2135. #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2136. _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
  2137. _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
  2138. #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
  2139. #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
  2140. #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
  2141. #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
  2142. #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
  2143. #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
  2144. #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
  2145. #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
  2146. #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
  2147. #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
  2148. #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
  2149. #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
  2150. #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2151. _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
  2152. _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
  2153. #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2154. _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
  2155. _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
  2156. #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2157. _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
  2158. _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
  2159. #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2160. _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
  2161. _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
  2162. #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
  2163. #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
  2164. #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
  2165. #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
  2166. #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
  2167. #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
  2168. #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
  2169. #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
  2170. #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
  2171. #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
  2172. #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
  2173. #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
  2174. #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2175. _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
  2176. _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
  2177. #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2178. _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
  2179. _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
  2180. #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2181. _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
  2182. _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
  2183. #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  2184. _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
  2185. _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
  2186. /* VGA port control */
  2187. #define ADPA _MMIO(0x61100)
  2188. #define PCH_ADPA _MMIO(0xe1100)
  2189. #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
  2190. #define ADPA_DAC_ENABLE (1 << 31)
  2191. #define ADPA_DAC_DISABLE 0
  2192. #define ADPA_PIPE_SEL_SHIFT 30
  2193. #define ADPA_PIPE_SEL_MASK (1 << 30)
  2194. #define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
  2195. #define ADPA_PIPE_SEL_SHIFT_CPT 29
  2196. #define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
  2197. #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
  2198. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  2199. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
  2200. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
  2201. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
  2202. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
  2203. #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
  2204. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
  2205. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
  2206. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
  2207. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
  2208. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
  2209. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
  2210. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
  2211. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
  2212. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
  2213. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
  2214. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
  2215. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
  2216. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
  2217. #define ADPA_USE_VGA_HVPOLARITY (1 << 15)
  2218. #define ADPA_SETS_HVPOLARITY 0
  2219. #define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
  2220. #define ADPA_VSYNC_CNTL_ENABLE 0
  2221. #define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
  2222. #define ADPA_HSYNC_CNTL_ENABLE 0
  2223. #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
  2224. #define ADPA_VSYNC_ACTIVE_LOW 0
  2225. #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
  2226. #define ADPA_HSYNC_ACTIVE_LOW 0
  2227. #define ADPA_DPMS_MASK (~(3 << 10))
  2228. #define ADPA_DPMS_ON (0 << 10)
  2229. #define ADPA_DPMS_SUSPEND (1 << 10)
  2230. #define ADPA_DPMS_STANDBY (2 << 10)
  2231. #define ADPA_DPMS_OFF (3 << 10)
  2232. /* Hotplug control (945+ only) */
  2233. #define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
  2234. #define PORTB_HOTPLUG_INT_EN (1 << 29)
  2235. #define PORTC_HOTPLUG_INT_EN (1 << 28)
  2236. #define PORTD_HOTPLUG_INT_EN (1 << 27)
  2237. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  2238. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  2239. #define TV_HOTPLUG_INT_EN (1 << 18)
  2240. #define CRT_HOTPLUG_INT_EN (1 << 9)
  2241. #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
  2242. PORTC_HOTPLUG_INT_EN | \
  2243. PORTD_HOTPLUG_INT_EN | \
  2244. SDVOC_HOTPLUG_INT_EN | \
  2245. SDVOB_HOTPLUG_INT_EN | \
  2246. CRT_HOTPLUG_INT_EN)
  2247. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  2248. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  2249. /* must use period 64 on GM45 according to docs */
  2250. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  2251. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  2252. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  2253. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  2254. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  2255. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  2256. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  2257. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  2258. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  2259. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  2260. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  2261. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  2262. #define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
  2263. /*
  2264. * HDMI/DP bits are g4x+
  2265. *
  2266. * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
  2267. * Please check the detailed lore in the commit message for for experimental
  2268. * evidence.
  2269. */
  2270. /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
  2271. #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
  2272. #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
  2273. #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
  2274. /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
  2275. #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
  2276. #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
  2277. #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
  2278. #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
  2279. #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
  2280. #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
  2281. #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
  2282. #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
  2283. #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
  2284. #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
  2285. #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
  2286. #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
  2287. /* CRT/TV common between gen3+ */
  2288. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  2289. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  2290. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  2291. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  2292. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  2293. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  2294. #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
  2295. #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
  2296. #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
  2297. #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
  2298. /* SDVO is different across gen3/4 */
  2299. #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
  2300. #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
  2301. /*
  2302. * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
  2303. * since reality corrobates that they're the same as on gen3. But keep these
  2304. * bits here (and the comment!) to help any other lost wanderers back onto the
  2305. * right tracks.
  2306. */
  2307. #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
  2308. #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
  2309. #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
  2310. #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
  2311. #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
  2312. SDVOB_HOTPLUG_INT_STATUS_G4X | \
  2313. SDVOC_HOTPLUG_INT_STATUS_G4X | \
  2314. PORTB_HOTPLUG_INT_STATUS | \
  2315. PORTC_HOTPLUG_INT_STATUS | \
  2316. PORTD_HOTPLUG_INT_STATUS)
  2317. #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
  2318. SDVOB_HOTPLUG_INT_STATUS_I915 | \
  2319. SDVOC_HOTPLUG_INT_STATUS_I915 | \
  2320. PORTB_HOTPLUG_INT_STATUS | \
  2321. PORTC_HOTPLUG_INT_STATUS | \
  2322. PORTD_HOTPLUG_INT_STATUS)
  2323. /* SDVO and HDMI port control.
  2324. * The same register may be used for SDVO or HDMI */
  2325. #define _GEN3_SDVOB 0x61140
  2326. #define _GEN3_SDVOC 0x61160
  2327. #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
  2328. #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
  2329. #define GEN4_HDMIB GEN3_SDVOB
  2330. #define GEN4_HDMIC GEN3_SDVOC
  2331. #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
  2332. #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
  2333. #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
  2334. #define PCH_SDVOB _MMIO(0xe1140)
  2335. #define PCH_HDMIB PCH_SDVOB
  2336. #define PCH_HDMIC _MMIO(0xe1150)
  2337. #define PCH_HDMID _MMIO(0xe1160)
  2338. #define PORT_DFT_I9XX _MMIO(0x61150)
  2339. #define DC_BALANCE_RESET (1 << 25)
  2340. #define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
  2341. #define DC_BALANCE_RESET_VLV (1 << 31)
  2342. #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
  2343. #define PIPE_C_SCRAMBLE_RESET REG_BIT(14) /* chv */
  2344. #define PIPE_B_SCRAMBLE_RESET REG_BIT(1)
  2345. #define PIPE_A_SCRAMBLE_RESET REG_BIT(0)
  2346. /* Gen 3 SDVO bits: */
  2347. #define SDVO_ENABLE (1 << 31)
  2348. #define SDVO_PIPE_SEL_SHIFT 30
  2349. #define SDVO_PIPE_SEL_MASK (1 << 30)
  2350. #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
  2351. #define SDVO_STALL_SELECT (1 << 29)
  2352. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  2353. /*
  2354. * 915G/GM SDVO pixel multiplier.
  2355. * Programmed value is multiplier - 1, up to 5x.
  2356. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  2357. */
  2358. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  2359. #define SDVO_PORT_MULTIPLY_SHIFT 23
  2360. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  2361. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  2362. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  2363. #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
  2364. #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
  2365. #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
  2366. #define SDVO_DETECTED (1 << 2)
  2367. /* Bits to be preserved when writing */
  2368. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
  2369. SDVO_INTERRUPT_ENABLE)
  2370. #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
  2371. /* Gen 4 SDVO/HDMI bits: */
  2372. #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
  2373. #define SDVO_COLOR_FORMAT_MASK (7 << 26)
  2374. #define SDVO_ENCODING_SDVO (0 << 10)
  2375. #define SDVO_ENCODING_HDMI (2 << 10)
  2376. #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
  2377. #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
  2378. #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
  2379. #define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
  2380. /* VSYNC/HSYNC bits new with 965, default is to be set */
  2381. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  2382. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  2383. /* Gen 5 (IBX) SDVO/HDMI bits: */
  2384. #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
  2385. #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
  2386. /* Gen 6 (CPT) SDVO/HDMI bits: */
  2387. #define SDVO_PIPE_SEL_SHIFT_CPT 29
  2388. #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
  2389. #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
  2390. /* CHV SDVO/HDMI bits: */
  2391. #define SDVO_PIPE_SEL_SHIFT_CHV 24
  2392. #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
  2393. #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
  2394. /* DVO port control */
  2395. #define _DVOA 0x61120
  2396. #define DVOA _MMIO(_DVOA)
  2397. #define _DVOB 0x61140
  2398. #define DVOB _MMIO(_DVOB)
  2399. #define _DVOC 0x61160
  2400. #define DVOC _MMIO(_DVOC)
  2401. #define DVO_ENABLE (1 << 31)
  2402. #define DVO_PIPE_SEL_SHIFT 30
  2403. #define DVO_PIPE_SEL_MASK (1 << 30)
  2404. #define DVO_PIPE_SEL(pipe) ((pipe) << 30)
  2405. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  2406. #define DVO_PIPE_STALL (1 << 28)
  2407. #define DVO_PIPE_STALL_TV (2 << 28)
  2408. #define DVO_PIPE_STALL_MASK (3 << 28)
  2409. #define DVO_USE_VGA_SYNC (1 << 15)
  2410. #define DVO_DATA_ORDER_I740 (0 << 14)
  2411. #define DVO_DATA_ORDER_FP (1 << 14)
  2412. #define DVO_VSYNC_DISABLE (1 << 11)
  2413. #define DVO_HSYNC_DISABLE (1 << 10)
  2414. #define DVO_VSYNC_TRISTATE (1 << 9)
  2415. #define DVO_HSYNC_TRISTATE (1 << 8)
  2416. #define DVO_BORDER_ENABLE (1 << 7)
  2417. #define DVO_DATA_ORDER_GBRG (1 << 6)
  2418. #define DVO_DATA_ORDER_RGGB (0 << 6)
  2419. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  2420. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  2421. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  2422. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  2423. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  2424. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  2425. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  2426. #define DVO_PRESERVE_MASK (0x7 << 24)
  2427. #define DVOA_SRCDIM _MMIO(0x61124)
  2428. #define DVOB_SRCDIM _MMIO(0x61144)
  2429. #define DVOC_SRCDIM _MMIO(0x61164)
  2430. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  2431. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  2432. /* LVDS port control */
  2433. #define LVDS _MMIO(0x61180)
  2434. /*
  2435. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  2436. * the DPLL semantics change when the LVDS is assigned to that pipe.
  2437. */
  2438. #define LVDS_PORT_EN REG_BIT(31)
  2439. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  2440. #define LVDS_PIPE_SEL_MASK REG_BIT(30)
  2441. #define LVDS_PIPE_SEL(pipe) REG_FIELD_PREP(LVDS_PIPE_SEL_MASK, (pipe))
  2442. #define LVDS_PIPE_SEL_MASK_CPT REG_GENMASK(30, 29)
  2443. #define LVDS_PIPE_SEL_CPT(pipe) REG_FIELD_PREP(LVDS_PIPE_SEL_MASK_CPT, (pipe))
  2444. /* LVDS dithering flag on 965/g4x platform */
  2445. #define LVDS_ENABLE_DITHER REG_BIT(25)
  2446. /* LVDS sync polarity flags. Set to invert (i.e. negative) */
  2447. #define LVDS_VSYNC_POLARITY REG_BIT(21)
  2448. #define LVDS_HSYNC_POLARITY REG_BIT(20)
  2449. /* Enable border for unscaled (or aspect-scaled) display */
  2450. #define LVDS_BORDER_ENABLE REG_BIT(15)
  2451. /*
  2452. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  2453. * pixel.
  2454. */
  2455. #define LVDS_A0A2_CLKA_POWER_MASK REG_GENMASK(9, 8)
  2456. #define LVDS_A0A2_CLKA_POWER_DOWN REG_FIELD_PREP(LVDS_A0A2_CLKA_POWER_MASK, 0)
  2457. #define LVDS_A0A2_CLKA_POWER_UP REG_FIELD_PREP(LVDS_A0A2_CLKA_POWER_MASK, 3)
  2458. /*
  2459. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  2460. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  2461. * on.
  2462. */
  2463. #define LVDS_A3_POWER_MASK REG_GENMASK(7, 6)
  2464. #define LVDS_A3_POWER_DOWN REG_FIELD_PREP(LVDS_A3_POWER_MASK, 0)
  2465. #define LVDS_A3_POWER_UP REG_FIELD_PREP(LVDS_A3_POWER_MASK, 3)
  2466. /*
  2467. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  2468. * is set.
  2469. */
  2470. #define LVDS_CLKB_POWER_MASK REG_GENMASK(5, 4)
  2471. #define LVDS_CLKB_POWER_DOWN REG_FIELD_PREP(LVDS_CLKB_POWER_MASK, 0)
  2472. #define LVDS_CLKB_POWER_UP REG_FIELD_PREP(LVDS_CLKB_POWER_MASK, 3)
  2473. /*
  2474. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  2475. * setting for whether we are in dual-channel mode. The B3 pair will
  2476. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  2477. */
  2478. #define LVDS_B0B3_POWER_MASK REG_GENMASK(3, 2)
  2479. #define LVDS_B0B3_POWER_DOWN REG_FIELD_PREP(LVDS_B0B3_POWER_MASK, 0)
  2480. #define LVDS_B0B3_POWER_UP REG_FIELD_PREP(LVDS_B0B3_POWER_MASK, 3)
  2481. /* Video Data Island Packet control */
  2482. #define VIDEO_DIP_DATA _MMIO(0x61178)
  2483. /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
  2484. * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
  2485. * of the infoframe structure specified by CEA-861. */
  2486. #define VIDEO_DIP_DATA_SIZE 32
  2487. #define VIDEO_DIP_GMP_DATA_SIZE 36
  2488. #define VIDEO_DIP_VSC_DATA_SIZE 36
  2489. #define VIDEO_DIP_PPS_DATA_SIZE 132
  2490. #define VIDEO_DIP_CTL _MMIO(0x61170)
  2491. /* Pre HSW: */
  2492. #define VIDEO_DIP_ENABLE (1 << 31)
  2493. #define VIDEO_DIP_PORT(port) ((port) << 29)
  2494. #define VIDEO_DIP_PORT_MASK (3 << 29)
  2495. #define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
  2496. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  2497. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  2498. #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
  2499. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  2500. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  2501. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  2502. #define VIDEO_DIP_SELECT_GAMUT (2 << 19)
  2503. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  2504. #define VIDEO_DIP_SELECT_MASK (3 << 19)
  2505. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  2506. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  2507. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  2508. #define VIDEO_DIP_FREQ_MASK (3 << 16)
  2509. /* HSW and later: */
  2510. #define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
  2511. #define PSR_VSC_BIT_7_SET (1 << 27)
  2512. #define VSC_SELECT_MASK (0x3 << 25)
  2513. #define VSC_SELECT_SHIFT 25
  2514. #define VSC_DIP_HW_HEA_DATA (0 << 25)
  2515. #define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
  2516. #define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
  2517. #define VSC_DIP_SW_HEA_DATA (3 << 25)
  2518. #define VDIP_ENABLE_PPS (1 << 24)
  2519. #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
  2520. #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
  2521. #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
  2522. #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
  2523. #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
  2524. #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
  2525. /* Panel power sequencing */
  2526. #define PPS_BASE 0x61200
  2527. #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
  2528. #define PCH_PPS_BASE 0xC7200
  2529. #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->display.pps.mmio_base - \
  2530. PPS_BASE + (reg) + \
  2531. (pps_idx) * 0x100)
  2532. #define _PP_STATUS 0x61200
  2533. #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
  2534. #define PP_ON REG_BIT(31)
  2535. /*
  2536. * Indicates that all dependencies of the panel are on:
  2537. *
  2538. * - PLL enabled
  2539. * - pipe enabled
  2540. * - LVDS/DVOB/DVOC on
  2541. */
  2542. #define PP_READY REG_BIT(30)
  2543. #define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
  2544. #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
  2545. #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
  2546. #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
  2547. #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
  2548. #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
  2549. #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
  2550. #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
  2551. #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
  2552. #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
  2553. #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
  2554. #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
  2555. #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
  2556. #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
  2557. #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
  2558. #define _PP_CONTROL 0x61204
  2559. #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
  2560. #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
  2561. #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
  2562. #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
  2563. #define EDP_FORCE_VDD REG_BIT(3)
  2564. #define EDP_BLC_ENABLE REG_BIT(2)
  2565. #define PANEL_POWER_RESET REG_BIT(1)
  2566. #define PANEL_POWER_ON REG_BIT(0)
  2567. #define _PP_ON_DELAYS 0x61208
  2568. #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
  2569. #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
  2570. #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
  2571. #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
  2572. #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
  2573. #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
  2574. #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
  2575. #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
  2576. #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
  2577. #define _PP_OFF_DELAYS 0x6120C
  2578. #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
  2579. #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
  2580. #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
  2581. #define _PP_DIVISOR 0x61210
  2582. #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
  2583. #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
  2584. #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
  2585. /* Panel fitting */
  2586. #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
  2587. #define PFIT_ENABLE (1 << 31)
  2588. #define PFIT_PIPE_MASK (3 << 29)
  2589. #define PFIT_PIPE_SHIFT 29
  2590. #define PFIT_PIPE(pipe) ((pipe) << 29)
  2591. #define VERT_INTERP_DISABLE (0 << 10)
  2592. #define VERT_INTERP_BILINEAR (1 << 10)
  2593. #define VERT_INTERP_MASK (3 << 10)
  2594. #define VERT_AUTO_SCALE (1 << 9)
  2595. #define HORIZ_INTERP_DISABLE (0 << 6)
  2596. #define HORIZ_INTERP_BILINEAR (1 << 6)
  2597. #define HORIZ_INTERP_MASK (3 << 6)
  2598. #define HORIZ_AUTO_SCALE (1 << 5)
  2599. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  2600. #define PFIT_FILTER_FUZZY (0 << 24)
  2601. #define PFIT_SCALING_AUTO (0 << 26)
  2602. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  2603. #define PFIT_SCALING_PILLAR (2 << 26)
  2604. #define PFIT_SCALING_LETTER (3 << 26)
  2605. #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
  2606. /* Pre-965 */
  2607. #define PFIT_VERT_SCALE_SHIFT 20
  2608. #define PFIT_VERT_SCALE_MASK 0xfff00000
  2609. #define PFIT_HORIZ_SCALE_SHIFT 4
  2610. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  2611. /* 965+ */
  2612. #define PFIT_VERT_SCALE_SHIFT_965 16
  2613. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  2614. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  2615. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  2616. #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
  2617. #define PCH_GTC_CTL _MMIO(0xe7000)
  2618. #define PCH_GTC_ENABLE (1 << 31)
  2619. /* TV port control */
  2620. #define TV_CTL _MMIO(0x68000)
  2621. /* Enables the TV encoder */
  2622. # define TV_ENC_ENABLE (1 << 31)
  2623. /* Sources the TV encoder input from pipe B instead of A. */
  2624. # define TV_ENC_PIPE_SEL_SHIFT 30
  2625. # define TV_ENC_PIPE_SEL_MASK (1 << 30)
  2626. # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
  2627. /* Outputs composite video (DAC A only) */
  2628. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  2629. /* Outputs SVideo video (DAC B/C) */
  2630. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  2631. /* Outputs Component video (DAC A/B/C) */
  2632. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  2633. /* Outputs Composite and SVideo (DAC A/B/C) */
  2634. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  2635. # define TV_TRILEVEL_SYNC (1 << 21)
  2636. /* Enables slow sync generation (945GM only) */
  2637. # define TV_SLOW_SYNC (1 << 20)
  2638. /* Selects 4x oversampling for 480i and 576p */
  2639. # define TV_OVERSAMPLE_4X (0 << 18)
  2640. /* Selects 2x oversampling for 720p and 1080i */
  2641. # define TV_OVERSAMPLE_2X (1 << 18)
  2642. /* Selects no oversampling for 1080p */
  2643. # define TV_OVERSAMPLE_NONE (2 << 18)
  2644. /* Selects 8x oversampling */
  2645. # define TV_OVERSAMPLE_8X (3 << 18)
  2646. # define TV_OVERSAMPLE_MASK (3 << 18)
  2647. /* Selects progressive mode rather than interlaced */
  2648. # define TV_PROGRESSIVE (1 << 17)
  2649. /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  2650. # define TV_PAL_BURST (1 << 16)
  2651. /* Field for setting delay of Y compared to C */
  2652. # define TV_YC_SKEW_MASK (7 << 12)
  2653. /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
  2654. # define TV_ENC_SDP_FIX (1 << 11)
  2655. /*
  2656. * Enables a fix for the 915GM only.
  2657. *
  2658. * Not sure what it does.
  2659. */
  2660. # define TV_ENC_C0_FIX (1 << 10)
  2661. /* Bits that must be preserved by software */
  2662. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  2663. # define TV_FUSE_STATE_MASK (3 << 4)
  2664. /* Read-only state that reports all features enabled */
  2665. # define TV_FUSE_STATE_ENABLED (0 << 4)
  2666. /* Read-only state that reports that Macrovision is disabled in hardware*/
  2667. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  2668. /* Read-only state that reports that TV-out is disabled in hardware. */
  2669. # define TV_FUSE_STATE_DISABLED (2 << 4)
  2670. /* Normal operation */
  2671. # define TV_TEST_MODE_NORMAL (0 << 0)
  2672. /* Encoder test pattern 1 - combo pattern */
  2673. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  2674. /* Encoder test pattern 2 - full screen vertical 75% color bars */
  2675. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  2676. /* Encoder test pattern 3 - full screen horizontal 75% color bars */
  2677. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  2678. /* Encoder test pattern 4 - random noise */
  2679. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  2680. /* Encoder test pattern 5 - linear color ramps */
  2681. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  2682. /*
  2683. * This test mode forces the DACs to 50% of full output.
  2684. *
  2685. * This is used for load detection in combination with TVDAC_SENSE_MASK
  2686. */
  2687. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  2688. # define TV_TEST_MODE_MASK (7 << 0)
  2689. #define TV_DAC _MMIO(0x68004)
  2690. # define TV_DAC_SAVE 0x00ffff00
  2691. /*
  2692. * Reports that DAC state change logic has reported change (RO).
  2693. *
  2694. * This gets cleared when TV_DAC_STATE_EN is cleared
  2695. */
  2696. # define TVDAC_STATE_CHG (1 << 31)
  2697. # define TVDAC_SENSE_MASK (7 << 28)
  2698. /* Reports that DAC A voltage is above the detect threshold */
  2699. # define TVDAC_A_SENSE (1 << 30)
  2700. /* Reports that DAC B voltage is above the detect threshold */
  2701. # define TVDAC_B_SENSE (1 << 29)
  2702. /* Reports that DAC C voltage is above the detect threshold */
  2703. # define TVDAC_C_SENSE (1 << 28)
  2704. /*
  2705. * Enables DAC state detection logic, for load-based TV detection.
  2706. *
  2707. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  2708. * to off, for load detection to work.
  2709. */
  2710. # define TVDAC_STATE_CHG_EN (1 << 27)
  2711. /* Sets the DAC A sense value to high */
  2712. # define TVDAC_A_SENSE_CTL (1 << 26)
  2713. /* Sets the DAC B sense value to high */
  2714. # define TVDAC_B_SENSE_CTL (1 << 25)
  2715. /* Sets the DAC C sense value to high */
  2716. # define TVDAC_C_SENSE_CTL (1 << 24)
  2717. /* Overrides the ENC_ENABLE and DAC voltage levels */
  2718. # define DAC_CTL_OVERRIDE (1 << 7)
  2719. /* Sets the slew rate. Must be preserved in software */
  2720. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  2721. # define DAC_A_1_3_V (0 << 4)
  2722. # define DAC_A_1_1_V (1 << 4)
  2723. # define DAC_A_0_7_V (2 << 4)
  2724. # define DAC_A_MASK (3 << 4)
  2725. # define DAC_B_1_3_V (0 << 2)
  2726. # define DAC_B_1_1_V (1 << 2)
  2727. # define DAC_B_0_7_V (2 << 2)
  2728. # define DAC_B_MASK (3 << 2)
  2729. # define DAC_C_1_3_V (0 << 0)
  2730. # define DAC_C_1_1_V (1 << 0)
  2731. # define DAC_C_0_7_V (2 << 0)
  2732. # define DAC_C_MASK (3 << 0)
  2733. /*
  2734. * CSC coefficients are stored in a floating point format with 9 bits of
  2735. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  2736. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  2737. * -1 (0x3) being the only legal negative value.
  2738. */
  2739. #define TV_CSC_Y _MMIO(0x68010)
  2740. # define TV_RY_MASK 0x07ff0000
  2741. # define TV_RY_SHIFT 16
  2742. # define TV_GY_MASK 0x00000fff
  2743. # define TV_GY_SHIFT 0
  2744. #define TV_CSC_Y2 _MMIO(0x68014)
  2745. # define TV_BY_MASK 0x07ff0000
  2746. # define TV_BY_SHIFT 16
  2747. /*
  2748. * Y attenuation for component video.
  2749. *
  2750. * Stored in 1.9 fixed point.
  2751. */
  2752. # define TV_AY_MASK 0x000003ff
  2753. # define TV_AY_SHIFT 0
  2754. #define TV_CSC_U _MMIO(0x68018)
  2755. # define TV_RU_MASK 0x07ff0000
  2756. # define TV_RU_SHIFT 16
  2757. # define TV_GU_MASK 0x000007ff
  2758. # define TV_GU_SHIFT 0
  2759. #define TV_CSC_U2 _MMIO(0x6801c)
  2760. # define TV_BU_MASK 0x07ff0000
  2761. # define TV_BU_SHIFT 16
  2762. /*
  2763. * U attenuation for component video.
  2764. *
  2765. * Stored in 1.9 fixed point.
  2766. */
  2767. # define TV_AU_MASK 0x000003ff
  2768. # define TV_AU_SHIFT 0
  2769. #define TV_CSC_V _MMIO(0x68020)
  2770. # define TV_RV_MASK 0x0fff0000
  2771. # define TV_RV_SHIFT 16
  2772. # define TV_GV_MASK 0x000007ff
  2773. # define TV_GV_SHIFT 0
  2774. #define TV_CSC_V2 _MMIO(0x68024)
  2775. # define TV_BV_MASK 0x07ff0000
  2776. # define TV_BV_SHIFT 16
  2777. /*
  2778. * V attenuation for component video.
  2779. *
  2780. * Stored in 1.9 fixed point.
  2781. */
  2782. # define TV_AV_MASK 0x000007ff
  2783. # define TV_AV_SHIFT 0
  2784. #define TV_CLR_KNOBS _MMIO(0x68028)
  2785. /* 2s-complement brightness adjustment */
  2786. # define TV_BRIGHTNESS_MASK 0xff000000
  2787. # define TV_BRIGHTNESS_SHIFT 24
  2788. /* Contrast adjustment, as a 2.6 unsigned floating point number */
  2789. # define TV_CONTRAST_MASK 0x00ff0000
  2790. # define TV_CONTRAST_SHIFT 16
  2791. /* Saturation adjustment, as a 2.6 unsigned floating point number */
  2792. # define TV_SATURATION_MASK 0x0000ff00
  2793. # define TV_SATURATION_SHIFT 8
  2794. /* Hue adjustment, as an integer phase angle in degrees */
  2795. # define TV_HUE_MASK 0x000000ff
  2796. # define TV_HUE_SHIFT 0
  2797. #define TV_CLR_LEVEL _MMIO(0x6802c)
  2798. /* Controls the DAC level for black */
  2799. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  2800. # define TV_BLACK_LEVEL_SHIFT 16
  2801. /* Controls the DAC level for blanking */
  2802. # define TV_BLANK_LEVEL_MASK 0x000001ff
  2803. # define TV_BLANK_LEVEL_SHIFT 0
  2804. #define TV_H_CTL_1 _MMIO(0x68030)
  2805. /* Number of pixels in the hsync. */
  2806. # define TV_HSYNC_END_MASK 0x1fff0000
  2807. # define TV_HSYNC_END_SHIFT 16
  2808. /* Total number of pixels minus one in the line (display and blanking). */
  2809. # define TV_HTOTAL_MASK 0x00001fff
  2810. # define TV_HTOTAL_SHIFT 0
  2811. #define TV_H_CTL_2 _MMIO(0x68034)
  2812. /* Enables the colorburst (needed for non-component color) */
  2813. # define TV_BURST_ENA (1 << 31)
  2814. /* Offset of the colorburst from the start of hsync, in pixels minus one. */
  2815. # define TV_HBURST_START_SHIFT 16
  2816. # define TV_HBURST_START_MASK 0x1fff0000
  2817. /* Length of the colorburst */
  2818. # define TV_HBURST_LEN_SHIFT 0
  2819. # define TV_HBURST_LEN_MASK 0x0001fff
  2820. #define TV_H_CTL_3 _MMIO(0x68038)
  2821. /* End of hblank, measured in pixels minus one from start of hsync */
  2822. # define TV_HBLANK_END_SHIFT 16
  2823. # define TV_HBLANK_END_MASK 0x1fff0000
  2824. /* Start of hblank, measured in pixels minus one from start of hsync */
  2825. # define TV_HBLANK_START_SHIFT 0
  2826. # define TV_HBLANK_START_MASK 0x0001fff
  2827. #define TV_V_CTL_1 _MMIO(0x6803c)
  2828. /* XXX */
  2829. # define TV_NBR_END_SHIFT 16
  2830. # define TV_NBR_END_MASK 0x07ff0000
  2831. /* XXX */
  2832. # define TV_VI_END_F1_SHIFT 8
  2833. # define TV_VI_END_F1_MASK 0x00003f00
  2834. /* XXX */
  2835. # define TV_VI_END_F2_SHIFT 0
  2836. # define TV_VI_END_F2_MASK 0x0000003f
  2837. #define TV_V_CTL_2 _MMIO(0x68040)
  2838. /* Length of vsync, in half lines */
  2839. # define TV_VSYNC_LEN_MASK 0x07ff0000
  2840. # define TV_VSYNC_LEN_SHIFT 16
  2841. /* Offset of the start of vsync in field 1, measured in one less than the
  2842. * number of half lines.
  2843. */
  2844. # define TV_VSYNC_START_F1_MASK 0x00007f00
  2845. # define TV_VSYNC_START_F1_SHIFT 8
  2846. /*
  2847. * Offset of the start of vsync in field 2, measured in one less than the
  2848. * number of half lines.
  2849. */
  2850. # define TV_VSYNC_START_F2_MASK 0x0000007f
  2851. # define TV_VSYNC_START_F2_SHIFT 0
  2852. #define TV_V_CTL_3 _MMIO(0x68044)
  2853. /* Enables generation of the equalization signal */
  2854. # define TV_EQUAL_ENA (1 << 31)
  2855. /* Length of vsync, in half lines */
  2856. # define TV_VEQ_LEN_MASK 0x007f0000
  2857. # define TV_VEQ_LEN_SHIFT 16
  2858. /* Offset of the start of equalization in field 1, measured in one less than
  2859. * the number of half lines.
  2860. */
  2861. # define TV_VEQ_START_F1_MASK 0x0007f00
  2862. # define TV_VEQ_START_F1_SHIFT 8
  2863. /*
  2864. * Offset of the start of equalization in field 2, measured in one less than
  2865. * the number of half lines.
  2866. */
  2867. # define TV_VEQ_START_F2_MASK 0x000007f
  2868. # define TV_VEQ_START_F2_SHIFT 0
  2869. #define TV_V_CTL_4 _MMIO(0x68048)
  2870. /*
  2871. * Offset to start of vertical colorburst, measured in one less than the
  2872. * number of lines from vertical start.
  2873. */
  2874. # define TV_VBURST_START_F1_MASK 0x003f0000
  2875. # define TV_VBURST_START_F1_SHIFT 16
  2876. /*
  2877. * Offset to the end of vertical colorburst, measured in one less than the
  2878. * number of lines from the start of NBR.
  2879. */
  2880. # define TV_VBURST_END_F1_MASK 0x000000ff
  2881. # define TV_VBURST_END_F1_SHIFT 0
  2882. #define TV_V_CTL_5 _MMIO(0x6804c)
  2883. /*
  2884. * Offset to start of vertical colorburst, measured in one less than the
  2885. * number of lines from vertical start.
  2886. */
  2887. # define TV_VBURST_START_F2_MASK 0x003f0000
  2888. # define TV_VBURST_START_F2_SHIFT 16
  2889. /*
  2890. * Offset to the end of vertical colorburst, measured in one less than the
  2891. * number of lines from the start of NBR.
  2892. */
  2893. # define TV_VBURST_END_F2_MASK 0x000000ff
  2894. # define TV_VBURST_END_F2_SHIFT 0
  2895. #define TV_V_CTL_6 _MMIO(0x68050)
  2896. /*
  2897. * Offset to start of vertical colorburst, measured in one less than the
  2898. * number of lines from vertical start.
  2899. */
  2900. # define TV_VBURST_START_F3_MASK 0x003f0000
  2901. # define TV_VBURST_START_F3_SHIFT 16
  2902. /*
  2903. * Offset to the end of vertical colorburst, measured in one less than the
  2904. * number of lines from the start of NBR.
  2905. */
  2906. # define TV_VBURST_END_F3_MASK 0x000000ff
  2907. # define TV_VBURST_END_F3_SHIFT 0
  2908. #define TV_V_CTL_7 _MMIO(0x68054)
  2909. /*
  2910. * Offset to start of vertical colorburst, measured in one less than the
  2911. * number of lines from vertical start.
  2912. */
  2913. # define TV_VBURST_START_F4_MASK 0x003f0000
  2914. # define TV_VBURST_START_F4_SHIFT 16
  2915. /*
  2916. * Offset to the end of vertical colorburst, measured in one less than the
  2917. * number of lines from the start of NBR.
  2918. */
  2919. # define TV_VBURST_END_F4_MASK 0x000000ff
  2920. # define TV_VBURST_END_F4_SHIFT 0
  2921. #define TV_SC_CTL_1 _MMIO(0x68060)
  2922. /* Turns on the first subcarrier phase generation DDA */
  2923. # define TV_SC_DDA1_EN (1 << 31)
  2924. /* Turns on the first subcarrier phase generation DDA */
  2925. # define TV_SC_DDA2_EN (1 << 30)
  2926. /* Turns on the first subcarrier phase generation DDA */
  2927. # define TV_SC_DDA3_EN (1 << 29)
  2928. /* Sets the subcarrier DDA to reset frequency every other field */
  2929. # define TV_SC_RESET_EVERY_2 (0 << 24)
  2930. /* Sets the subcarrier DDA to reset frequency every fourth field */
  2931. # define TV_SC_RESET_EVERY_4 (1 << 24)
  2932. /* Sets the subcarrier DDA to reset frequency every eighth field */
  2933. # define TV_SC_RESET_EVERY_8 (2 << 24)
  2934. /* Sets the subcarrier DDA to never reset the frequency */
  2935. # define TV_SC_RESET_NEVER (3 << 24)
  2936. /* Sets the peak amplitude of the colorburst.*/
  2937. # define TV_BURST_LEVEL_MASK 0x00ff0000
  2938. # define TV_BURST_LEVEL_SHIFT 16
  2939. /* Sets the increment of the first subcarrier phase generation DDA */
  2940. # define TV_SCDDA1_INC_MASK 0x00000fff
  2941. # define TV_SCDDA1_INC_SHIFT 0
  2942. #define TV_SC_CTL_2 _MMIO(0x68064)
  2943. /* Sets the rollover for the second subcarrier phase generation DDA */
  2944. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  2945. # define TV_SCDDA2_SIZE_SHIFT 16
  2946. /* Sets the increent of the second subcarrier phase generation DDA */
  2947. # define TV_SCDDA2_INC_MASK 0x00007fff
  2948. # define TV_SCDDA2_INC_SHIFT 0
  2949. #define TV_SC_CTL_3 _MMIO(0x68068)
  2950. /* Sets the rollover for the third subcarrier phase generation DDA */
  2951. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  2952. # define TV_SCDDA3_SIZE_SHIFT 16
  2953. /* Sets the increent of the third subcarrier phase generation DDA */
  2954. # define TV_SCDDA3_INC_MASK 0x00007fff
  2955. # define TV_SCDDA3_INC_SHIFT 0
  2956. #define TV_WIN_POS _MMIO(0x68070)
  2957. /* X coordinate of the display from the start of horizontal active */
  2958. # define TV_XPOS_MASK 0x1fff0000
  2959. # define TV_XPOS_SHIFT 16
  2960. /* Y coordinate of the display from the start of vertical active (NBR) */
  2961. # define TV_YPOS_MASK 0x00000fff
  2962. # define TV_YPOS_SHIFT 0
  2963. #define TV_WIN_SIZE _MMIO(0x68074)
  2964. /* Horizontal size of the display window, measured in pixels*/
  2965. # define TV_XSIZE_MASK 0x1fff0000
  2966. # define TV_XSIZE_SHIFT 16
  2967. /*
  2968. * Vertical size of the display window, measured in pixels.
  2969. *
  2970. * Must be even for interlaced modes.
  2971. */
  2972. # define TV_YSIZE_MASK 0x00000fff
  2973. # define TV_YSIZE_SHIFT 0
  2974. #define TV_FILTER_CTL_1 _MMIO(0x68080)
  2975. /*
  2976. * Enables automatic scaling calculation.
  2977. *
  2978. * If set, the rest of the registers are ignored, and the calculated values can
  2979. * be read back from the register.
  2980. */
  2981. # define TV_AUTO_SCALE (1 << 31)
  2982. /*
  2983. * Disables the vertical filter.
  2984. *
  2985. * This is required on modes more than 1024 pixels wide */
  2986. # define TV_V_FILTER_BYPASS (1 << 29)
  2987. /* Enables adaptive vertical filtering */
  2988. # define TV_VADAPT (1 << 28)
  2989. # define TV_VADAPT_MODE_MASK (3 << 26)
  2990. /* Selects the least adaptive vertical filtering mode */
  2991. # define TV_VADAPT_MODE_LEAST (0 << 26)
  2992. /* Selects the moderately adaptive vertical filtering mode */
  2993. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  2994. /* Selects the most adaptive vertical filtering mode */
  2995. # define TV_VADAPT_MODE_MOST (3 << 26)
  2996. /*
  2997. * Sets the horizontal scaling factor.
  2998. *
  2999. * This should be the fractional part of the horizontal scaling factor divided
  3000. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  3001. *
  3002. * (src width - 1) / ((oversample * dest width) - 1)
  3003. */
  3004. # define TV_HSCALE_FRAC_MASK 0x00003fff
  3005. # define TV_HSCALE_FRAC_SHIFT 0
  3006. #define TV_FILTER_CTL_2 _MMIO(0x68084)
  3007. /*
  3008. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  3009. *
  3010. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  3011. */
  3012. # define TV_VSCALE_INT_MASK 0x00038000
  3013. # define TV_VSCALE_INT_SHIFT 15
  3014. /*
  3015. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  3016. *
  3017. * \sa TV_VSCALE_INT_MASK
  3018. */
  3019. # define TV_VSCALE_FRAC_MASK 0x00007fff
  3020. # define TV_VSCALE_FRAC_SHIFT 0
  3021. #define TV_FILTER_CTL_3 _MMIO(0x68088)
  3022. /*
  3023. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  3024. *
  3025. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  3026. *
  3027. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  3028. */
  3029. # define TV_VSCALE_IP_INT_MASK 0x00038000
  3030. # define TV_VSCALE_IP_INT_SHIFT 15
  3031. /*
  3032. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  3033. *
  3034. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  3035. *
  3036. * \sa TV_VSCALE_IP_INT_MASK
  3037. */
  3038. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  3039. # define TV_VSCALE_IP_FRAC_SHIFT 0
  3040. #define TV_CC_CONTROL _MMIO(0x68090)
  3041. # define TV_CC_ENABLE (1 << 31)
  3042. /*
  3043. * Specifies which field to send the CC data in.
  3044. *
  3045. * CC data is usually sent in field 0.
  3046. */
  3047. # define TV_CC_FID_MASK (1 << 27)
  3048. # define TV_CC_FID_SHIFT 27
  3049. /* Sets the horizontal position of the CC data. Usually 135. */
  3050. # define TV_CC_HOFF_MASK 0x03ff0000
  3051. # define TV_CC_HOFF_SHIFT 16
  3052. /* Sets the vertical position of the CC data. Usually 21 */
  3053. # define TV_CC_LINE_MASK 0x0000003f
  3054. # define TV_CC_LINE_SHIFT 0
  3055. #define TV_CC_DATA _MMIO(0x68094)
  3056. # define TV_CC_RDY (1 << 31)
  3057. /* Second word of CC data to be transmitted. */
  3058. # define TV_CC_DATA_2_MASK 0x007f0000
  3059. # define TV_CC_DATA_2_SHIFT 16
  3060. /* First word of CC data to be transmitted. */
  3061. # define TV_CC_DATA_1_MASK 0x0000007f
  3062. # define TV_CC_DATA_1_SHIFT 0
  3063. #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
  3064. #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
  3065. #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
  3066. #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
  3067. /* Display Port */
  3068. #define DP_A _MMIO(0x64000) /* eDP */
  3069. #define DP_B _MMIO(0x64100)
  3070. #define DP_C _MMIO(0x64200)
  3071. #define DP_D _MMIO(0x64300)
  3072. #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
  3073. #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
  3074. #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
  3075. #define DP_PORT_EN (1 << 31)
  3076. #define DP_PIPE_SEL_SHIFT 30
  3077. #define DP_PIPE_SEL_MASK (1 << 30)
  3078. #define DP_PIPE_SEL(pipe) ((pipe) << 30)
  3079. #define DP_PIPE_SEL_SHIFT_IVB 29
  3080. #define DP_PIPE_SEL_MASK_IVB (3 << 29)
  3081. #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
  3082. #define DP_PIPE_SEL_SHIFT_CHV 16
  3083. #define DP_PIPE_SEL_MASK_CHV (3 << 16)
  3084. #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
  3085. /* Link training mode - select a suitable mode for each stage */
  3086. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  3087. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  3088. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  3089. #define DP_LINK_TRAIN_OFF (3 << 28)
  3090. #define DP_LINK_TRAIN_MASK (3 << 28)
  3091. #define DP_LINK_TRAIN_SHIFT 28
  3092. /* CPT Link training mode */
  3093. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  3094. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  3095. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  3096. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  3097. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  3098. #define DP_LINK_TRAIN_SHIFT_CPT 8
  3099. /* Signal voltages. These are mostly controlled by the other end */
  3100. #define DP_VOLTAGE_0_4 (0 << 25)
  3101. #define DP_VOLTAGE_0_6 (1 << 25)
  3102. #define DP_VOLTAGE_0_8 (2 << 25)
  3103. #define DP_VOLTAGE_1_2 (3 << 25)
  3104. #define DP_VOLTAGE_MASK (7 << 25)
  3105. #define DP_VOLTAGE_SHIFT 25
  3106. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  3107. * they want
  3108. */
  3109. #define DP_PRE_EMPHASIS_0 (0 << 22)
  3110. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  3111. #define DP_PRE_EMPHASIS_6 (2 << 22)
  3112. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  3113. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  3114. #define DP_PRE_EMPHASIS_SHIFT 22
  3115. /* How many wires to use. I guess 3 was too hard */
  3116. #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
  3117. #define DP_PORT_WIDTH_MASK (7 << 19)
  3118. #define DP_PORT_WIDTH_SHIFT 19
  3119. /* Mystic DPCD version 1.1 special mode */
  3120. #define DP_ENHANCED_FRAMING (1 << 18)
  3121. /* eDP */
  3122. #define DP_PLL_FREQ_270MHZ (0 << 16)
  3123. #define DP_PLL_FREQ_162MHZ (1 << 16)
  3124. #define DP_PLL_FREQ_MASK (3 << 16)
  3125. /* locked once port is enabled */
  3126. #define DP_PORT_REVERSAL (1 << 15)
  3127. /* eDP */
  3128. #define DP_PLL_ENABLE (1 << 14)
  3129. /* sends the clock on lane 15 of the PEG for debug */
  3130. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  3131. #define DP_SCRAMBLING_DISABLE (1 << 12)
  3132. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  3133. /* limit RGB values to avoid confusing TVs */
  3134. #define DP_COLOR_RANGE_16_235 (1 << 8)
  3135. /* Turn on the audio link */
  3136. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  3137. /* vs and hs sync polarity */
  3138. #define DP_SYNC_VS_HIGH (1 << 4)
  3139. #define DP_SYNC_HS_HIGH (1 << 3)
  3140. /* A fantasy */
  3141. #define DP_DETECTED (1 << 2)
  3142. /* The aux channel provides a way to talk to the
  3143. * signal sink for DDC etc. Max packet size supported
  3144. * is 20 bytes in each direction, hence the 5 fixed
  3145. * data registers
  3146. */
  3147. #define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
  3148. #define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
  3149. #define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
  3150. #define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
  3151. #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
  3152. #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
  3153. #define _XELPDP_USBC1_AUX_CH_CTL 0x16F210
  3154. #define _XELPDP_USBC2_AUX_CH_CTL 0x16F410
  3155. #define _XELPDP_USBC3_AUX_CH_CTL 0x16F610
  3156. #define _XELPDP_USBC4_AUX_CH_CTL 0x16F810
  3157. #define XELPDP_DP_AUX_CH_CTL(aux_ch) _MMIO(_PICK(aux_ch, \
  3158. _DPA_AUX_CH_CTL, \
  3159. _DPB_AUX_CH_CTL, \
  3160. 0, /* port/aux_ch C is non-existent */ \
  3161. _XELPDP_USBC1_AUX_CH_CTL, \
  3162. _XELPDP_USBC2_AUX_CH_CTL, \
  3163. _XELPDP_USBC3_AUX_CH_CTL, \
  3164. _XELPDP_USBC4_AUX_CH_CTL))
  3165. #define _XELPDP_USBC1_AUX_CH_DATA1 0x16F214
  3166. #define _XELPDP_USBC2_AUX_CH_DATA1 0x16F414
  3167. #define _XELPDP_USBC3_AUX_CH_DATA1 0x16F614
  3168. #define _XELPDP_USBC4_AUX_CH_DATA1 0x16F814
  3169. #define XELPDP_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PICK(aux_ch, \
  3170. _DPA_AUX_CH_DATA1, \
  3171. _DPB_AUX_CH_DATA1, \
  3172. 0, /* port/aux_ch C is non-existent */ \
  3173. _XELPDP_USBC1_AUX_CH_DATA1, \
  3174. _XELPDP_USBC2_AUX_CH_DATA1, \
  3175. _XELPDP_USBC3_AUX_CH_DATA1, \
  3176. _XELPDP_USBC4_AUX_CH_DATA1) + (i) * 4)
  3177. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  3178. #define DP_AUX_CH_CTL_DONE (1 << 30)
  3179. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  3180. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  3181. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  3182. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  3183. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  3184. #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
  3185. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  3186. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  3187. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  3188. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  3189. #define XELPDP_DP_AUX_CH_CTL_POWER_REQUEST REG_BIT(19)
  3190. #define XELPDP_DP_AUX_CH_CTL_POWER_STATUS REG_BIT(18)
  3191. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  3192. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  3193. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  3194. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  3195. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  3196. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  3197. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  3198. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  3199. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  3200. #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
  3201. #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
  3202. #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
  3203. #define DP_AUX_CH_CTL_TBT_IO (1 << 11)
  3204. #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
  3205. #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
  3206. #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
  3207. /*
  3208. * Computing GMCH M and N values for the Display Port link
  3209. *
  3210. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  3211. *
  3212. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  3213. *
  3214. * The GMCH value is used internally
  3215. *
  3216. * bytes_per_pixel is the number of bytes coming out of the plane,
  3217. * which is after the LUTs, so we want the bytes for our color format.
  3218. * For our current usage, this is always 3, one byte for R, G and B.
  3219. */
  3220. #define _PIPEA_DATA_M_G4X 0x70050
  3221. #define _PIPEB_DATA_M_G4X 0x71050
  3222. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  3223. #define TU_SIZE_MASK REG_GENMASK(30, 25)
  3224. #define TU_SIZE(x) REG_FIELD_PREP(TU_SIZE_MASK, (x) - 1) /* default size 64 */
  3225. #define DATA_LINK_M_N_MASK REG_GENMASK(23, 0)
  3226. #define DATA_LINK_N_MAX (0x800000)
  3227. #define _PIPEA_DATA_N_G4X 0x70054
  3228. #define _PIPEB_DATA_N_G4X 0x71054
  3229. /*
  3230. * Computing Link M and N values for the Display Port link
  3231. *
  3232. * Link M / N = pixel_clock / ls_clk
  3233. *
  3234. * (the DP spec calls pixel_clock the 'strm_clk')
  3235. *
  3236. * The Link value is transmitted in the Main Stream
  3237. * Attributes and VB-ID.
  3238. */
  3239. #define _PIPEA_LINK_M_G4X 0x70060
  3240. #define _PIPEB_LINK_M_G4X 0x71060
  3241. #define _PIPEA_LINK_N_G4X 0x70064
  3242. #define _PIPEB_LINK_N_G4X 0x71064
  3243. #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
  3244. #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
  3245. #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
  3246. #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
  3247. /* Display & cursor control */
  3248. /* Pipe A */
  3249. #define _PIPEADSL 0x70000
  3250. #define PIPEDSL_CURR_FIELD REG_BIT(31) /* ctg+ */
  3251. #define PIPEDSL_LINE_MASK REG_GENMASK(19, 0)
  3252. #define _PIPEACONF 0x70008
  3253. #define PIPECONF_ENABLE REG_BIT(31)
  3254. #define PIPECONF_DOUBLE_WIDE REG_BIT(30) /* pre-i965 */
  3255. #define PIPECONF_STATE_ENABLE REG_BIT(30) /* i965+ */
  3256. #define PIPECONF_DSI_PLL_LOCKED REG_BIT(29) /* vlv & pipe A only */
  3257. #define PIPECONF_FRAME_START_DELAY_MASK REG_GENMASK(28, 27) /* pre-hsw */
  3258. #define PIPECONF_FRAME_START_DELAY(x) REG_FIELD_PREP(PIPECONF_FRAME_START_DELAY_MASK, (x)) /* pre-hsw: 0-3 */
  3259. #define PIPECONF_PIPE_LOCKED REG_BIT(25)
  3260. #define PIPECONF_FORCE_BORDER REG_BIT(25)
  3261. #define PIPECONF_GAMMA_MODE_MASK_I9XX REG_BIT(24) /* gmch */
  3262. #define PIPECONF_GAMMA_MODE_MASK_ILK REG_GENMASK(25, 24) /* ilk-ivb */
  3263. #define PIPECONF_GAMMA_MODE_8BIT REG_FIELD_PREP(PIPECONF_GAMMA_MODE_MASK, 0)
  3264. #define PIPECONF_GAMMA_MODE_10BIT REG_FIELD_PREP(PIPECONF_GAMMA_MODE_MASK, 1)
  3265. #define PIPECONF_GAMMA_MODE_12BIT REG_FIELD_PREP(PIPECONF_GAMMA_MODE_MASK_ILK, 2) /* ilk-ivb */
  3266. #define PIPECONF_GAMMA_MODE_SPLIT REG_FIELD_PREP(PIPECONF_GAMMA_MODE_MASK_ILK, 3) /* ivb */
  3267. #define PIPECONF_GAMMA_MODE(x) REG_FIELD_PREP(PIPECONF_GAMMA_MODE_MASK_ILK, (x)) /* pass in GAMMA_MODE_MODE_* */
  3268. #define PIPECONF_INTERLACE_MASK REG_GENMASK(23, 21) /* gen3+ */
  3269. #define PIPECONF_INTERLACE_PROGRESSIVE REG_FIELD_PREP(PIPECONF_INTERLACE_MASK, 0)
  3270. #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL REG_FIELD_PREP(PIPECONF_INTERLACE_MASK, 4) /* gen4 only */
  3271. #define PIPECONF_INTERLACE_W_SYNC_SHIFT REG_FIELD_PREP(PIPECONF_INTERLACE_MASK, 5) /* gen4 only */
  3272. #define PIPECONF_INTERLACE_W_FIELD_INDICATION REG_FIELD_PREP(PIPECONF_INTERLACE_MASK, 6)
  3273. #define PIPECONF_INTERLACE_FIELD_0_ONLY REG_FIELD_PREP(PIPECONF_INTERLACE_MASK, 7) /* gen3 only */
  3274. /*
  3275. * ilk+: PF/D=progressive fetch/display, IF/D=interlaced fetch/display,
  3276. * DBL=power saving pixel doubling, PF-ID* requires panel fitter
  3277. */
  3278. #define PIPECONF_INTERLACE_MASK_ILK REG_GENMASK(23, 21) /* ilk+ */
  3279. #define PIPECONF_INTERLACE_MASK_HSW REG_GENMASK(22, 21) /* hsw+ */
  3280. #define PIPECONF_INTERLACE_PF_PD_ILK REG_FIELD_PREP(PIPECONF_INTERLACE_MASK_ILK, 0)
  3281. #define PIPECONF_INTERLACE_PF_ID_ILK REG_FIELD_PREP(PIPECONF_INTERLACE_MASK_ILK, 1)
  3282. #define PIPECONF_INTERLACE_IF_ID_ILK REG_FIELD_PREP(PIPECONF_INTERLACE_MASK_ILK, 3)
  3283. #define PIPECONF_INTERLACE_IF_ID_DBL_ILK REG_FIELD_PREP(PIPECONF_INTERLACE_MASK_ILK, 4) /* ilk/snb only */
  3284. #define PIPECONF_INTERLACE_PF_ID_DBL_ILK REG_FIELD_PREP(PIPECONF_INTERLACE_MASK_ILK, 5) /* ilk/snb only */
  3285. #define PIPECONF_REFRESH_RATE_ALT_ILK REG_BIT(20)
  3286. #define PIPECONF_MSA_TIMING_DELAY_MASK REG_GENMASK(19, 18) /* ilk/snb/ivb */
  3287. #define PIPECONF_MSA_TIMING_DELAY(x) REG_FIELD_PREP(PIPECONF_MSA_TIMING_DELAY_MASK, (x))
  3288. #define PIPECONF_CXSR_DOWNCLOCK REG_BIT(16)
  3289. #define PIPECONF_REFRESH_RATE_ALT_VLV REG_BIT(14)
  3290. #define PIPECONF_COLOR_RANGE_SELECT REG_BIT(13)
  3291. #define PIPECONF_OUTPUT_COLORSPACE_MASK REG_GENMASK(12, 11) /* ilk-ivb */
  3292. #define PIPECONF_OUTPUT_COLORSPACE_RGB REG_FIELD_PREP(PIPECONF_OUTPUT_COLORSPACE_MASK, 0) /* ilk-ivb */
  3293. #define PIPECONF_OUTPUT_COLORSPACE_YUV601 REG_FIELD_PREP(PIPECONF_OUTPUT_COLORSPACE_MASK, 1) /* ilk-ivb */
  3294. #define PIPECONF_OUTPUT_COLORSPACE_YUV709 REG_FIELD_PREP(PIPECONF_OUTPUT_COLORSPACE_MASK, 2) /* ilk-ivb */
  3295. #define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW REG_BIT(11) /* hsw only */
  3296. #define PIPECONF_BPC_MASK REG_GENMASK(7, 5) /* ctg-ivb */
  3297. #define PIPECONF_BPC_8 REG_FIELD_PREP(PIPECONF_BPC_MASK, 0)
  3298. #define PIPECONF_BPC_10 REG_FIELD_PREP(PIPECONF_BPC_MASK, 1)
  3299. #define PIPECONF_BPC_6 REG_FIELD_PREP(PIPECONF_BPC_MASK, 2)
  3300. #define PIPECONF_BPC_12 REG_FIELD_PREP(PIPECONF_BPC_MASK, 3)
  3301. #define PIPECONF_DITHER_EN REG_BIT(4)
  3302. #define PIPECONF_DITHER_TYPE_MASK REG_GENMASK(3, 2)
  3303. #define PIPECONF_DITHER_TYPE_SP REG_FIELD_PREP(PIPECONF_DITHER_TYPE_MASK, 0)
  3304. #define PIPECONF_DITHER_TYPE_ST1 REG_FIELD_PREP(PIPECONF_DITHER_TYPE_MASK, 1)
  3305. #define PIPECONF_DITHER_TYPE_ST2 REG_FIELD_PREP(PIPECONF_DITHER_TYPE_MASK, 2)
  3306. #define PIPECONF_DITHER_TYPE_TEMP REG_FIELD_PREP(PIPECONF_DITHER_TYPE_MASK, 3)
  3307. #define _PIPEASTAT 0x70024
  3308. #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
  3309. #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
  3310. #define PIPE_CRC_ERROR_ENABLE (1UL << 29)
  3311. #define PIPE_CRC_DONE_ENABLE (1UL << 28)
  3312. #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
  3313. #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
  3314. #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
  3315. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
  3316. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
  3317. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
  3318. #define PIPE_DPST_EVENT_ENABLE (1UL << 23)
  3319. #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
  3320. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
  3321. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
  3322. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
  3323. #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
  3324. #define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
  3325. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
  3326. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
  3327. #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
  3328. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
  3329. #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
  3330. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
  3331. #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
  3332. #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
  3333. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
  3334. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
  3335. #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
  3336. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
  3337. #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
  3338. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
  3339. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
  3340. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
  3341. #define PIPE_DPST_EVENT_STATUS (1UL << 7)
  3342. #define PIPE_A_PSR_STATUS_VLV (1UL << 6)
  3343. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
  3344. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
  3345. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
  3346. #define PIPE_B_PSR_STATUS_VLV (1UL << 3)
  3347. #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
  3348. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
  3349. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
  3350. #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
  3351. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
  3352. #define PIPE_HBLANK_INT_STATUS (1UL << 0)
  3353. #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
  3354. #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
  3355. #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
  3356. #define PIPE_A_OFFSET 0x70000
  3357. #define PIPE_B_OFFSET 0x71000
  3358. #define PIPE_C_OFFSET 0x72000
  3359. #define PIPE_D_OFFSET 0x73000
  3360. #define CHV_PIPE_C_OFFSET 0x74000
  3361. /*
  3362. * There's actually no pipe EDP. Some pipe registers have
  3363. * simply shifted from the pipe to the transcoder, while
  3364. * keeping their original offset. Thus we need PIPE_EDP_OFFSET
  3365. * to access such registers in transcoder EDP.
  3366. */
  3367. #define PIPE_EDP_OFFSET 0x7f000
  3368. /* ICL DSI 0 and 1 */
  3369. #define PIPE_DSI0_OFFSET 0x7b000
  3370. #define PIPE_DSI1_OFFSET 0x7b800
  3371. #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
  3372. #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
  3373. #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
  3374. #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
  3375. #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
  3376. #define _PIPEAGCMAX 0x70010
  3377. #define _PIPEBGCMAX 0x71010
  3378. #define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
  3379. #define _PIPE_ARB_CTL_A 0x70028 /* icl+ */
  3380. #define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A)
  3381. #define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13)
  3382. #define _PIPE_MISC_A 0x70030
  3383. #define _PIPE_MISC_B 0x71030
  3384. #define PIPEMISC_YUV420_ENABLE REG_BIT(27) /* glk+ */
  3385. #define PIPEMISC_YUV420_MODE_FULL_BLEND REG_BIT(26) /* glk+ */
  3386. #define PIPEMISC_HDR_MODE_PRECISION REG_BIT(23) /* icl+ */
  3387. #define PIPEMISC_OUTPUT_COLORSPACE_YUV REG_BIT(11)
  3388. #define PIPEMISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */
  3389. /*
  3390. * For Display < 13, Bits 5-7 of PIPE MISC represent DITHER BPC with
  3391. * valid values of: 6, 8, 10 BPC.
  3392. * ADLP+, the bits 5-7 represent PORT OUTPUT BPC with valid values of:
  3393. * 6, 8, 10, 12 BPC.
  3394. */
  3395. #define PIPEMISC_BPC_MASK REG_GENMASK(7, 5)
  3396. #define PIPEMISC_BPC_8 REG_FIELD_PREP(PIPEMISC_BPC_MASK, 0)
  3397. #define PIPEMISC_BPC_10 REG_FIELD_PREP(PIPEMISC_BPC_MASK, 1)
  3398. #define PIPEMISC_BPC_6 REG_FIELD_PREP(PIPEMISC_BPC_MASK, 2)
  3399. #define PIPEMISC_BPC_12_ADLP REG_FIELD_PREP(PIPEMISC_BPC_MASK, 4) /* adlp+ */
  3400. #define PIPEMISC_DITHER_ENABLE REG_BIT(4)
  3401. #define PIPEMISC_DITHER_TYPE_MASK REG_GENMASK(3, 2)
  3402. #define PIPEMISC_DITHER_TYPE_SP REG_FIELD_PREP(PIPEMISC_DITHER_TYPE_MASK, 0)
  3403. #define PIPEMISC_DITHER_TYPE_ST1 REG_FIELD_PREP(PIPEMISC_DITHER_TYPE_MASK, 1)
  3404. #define PIPEMISC_DITHER_TYPE_ST2 REG_FIELD_PREP(PIPEMISC_DITHER_TYPE_MASK, 2)
  3405. #define PIPEMISC_DITHER_TYPE_TEMP REG_FIELD_PREP(PIPEMISC_DITHER_TYPE_MASK, 3)
  3406. #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
  3407. #define _PIPE_MISC2_A 0x7002C
  3408. #define _PIPE_MISC2_B 0x7102C
  3409. #define PIPE_MISC2_BUBBLE_COUNTER_MASK REG_GENMASK(31, 24)
  3410. #define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN REG_FIELD_PREP(PIPE_MISC2_BUBBLE_COUNTER_MASK, 80)
  3411. #define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS REG_FIELD_PREP(PIPE_MISC2_BUBBLE_COUNTER_MASK, 20)
  3412. #define PIPE_MISC2(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC2_A)
  3413. /* Skylake+ pipe bottom (background) color */
  3414. #define _SKL_BOTTOM_COLOR_A 0x70034
  3415. #define _SKL_BOTTOM_COLOR_B 0x71034
  3416. #define SKL_BOTTOM_COLOR_GAMMA_ENABLE REG_BIT(31)
  3417. #define SKL_BOTTOM_COLOR_CSC_ENABLE REG_BIT(30)
  3418. #define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE(pipe, _SKL_BOTTOM_COLOR_A, _SKL_BOTTOM_COLOR_B)
  3419. #define _ICL_PIPE_A_STATUS 0x70058
  3420. #define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS)
  3421. #define PIPE_STATUS_UNDERRUN REG_BIT(31)
  3422. #define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28)
  3423. #define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27)
  3424. #define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26)
  3425. #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
  3426. #define PIPEB_LINE_COMPARE_INT_EN REG_BIT(29)
  3427. #define PIPEB_HLINE_INT_EN REG_BIT(28)
  3428. #define PIPEB_VBLANK_INT_EN REG_BIT(27)
  3429. #define SPRITED_FLIP_DONE_INT_EN REG_BIT(26)
  3430. #define SPRITEC_FLIP_DONE_INT_EN REG_BIT(25)
  3431. #define PLANEB_FLIP_DONE_INT_EN REG_BIT(24)
  3432. #define PIPE_PSR_INT_EN REG_BIT(22)
  3433. #define PIPEA_LINE_COMPARE_INT_EN REG_BIT(21)
  3434. #define PIPEA_HLINE_INT_EN REG_BIT(20)
  3435. #define PIPEA_VBLANK_INT_EN REG_BIT(19)
  3436. #define SPRITEB_FLIP_DONE_INT_EN REG_BIT(18)
  3437. #define SPRITEA_FLIP_DONE_INT_EN REG_BIT(17)
  3438. #define PLANEA_FLIPDONE_INT_EN REG_BIT(16)
  3439. #define PIPEC_LINE_COMPARE_INT_EN REG_BIT(13)
  3440. #define PIPEC_HLINE_INT_EN REG_BIT(12)
  3441. #define PIPEC_VBLANK_INT_EN REG_BIT(11)
  3442. #define SPRITEF_FLIPDONE_INT_EN REG_BIT(10)
  3443. #define SPRITEE_FLIPDONE_INT_EN REG_BIT(9)
  3444. #define PLANEC_FLIPDONE_INT_EN REG_BIT(8)
  3445. #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
  3446. #define DPINVGTT_EN_MASK_CHV REG_GENMASK(27, 16)
  3447. #define DPINVGTT_EN_MASK_VLV REG_GENMASK(23, 16)
  3448. #define SPRITEF_INVALID_GTT_INT_EN REG_BIT(27)
  3449. #define SPRITEE_INVALID_GTT_INT_EN REG_BIT(26)
  3450. #define PLANEC_INVALID_GTT_INT_EN REG_BIT(25)
  3451. #define CURSORC_INVALID_GTT_INT_EN REG_BIT(24)
  3452. #define CURSORB_INVALID_GTT_INT_EN REG_BIT(23)
  3453. #define CURSORA_INVALID_GTT_INT_EN REG_BIT(22)
  3454. #define SPRITED_INVALID_GTT_INT_EN REG_BIT(21)
  3455. #define SPRITEC_INVALID_GTT_INT_EN REG_BIT(20)
  3456. #define PLANEB_INVALID_GTT_INT_EN REG_BIT(19)
  3457. #define SPRITEB_INVALID_GTT_INT_EN REG_BIT(18)
  3458. #define SPRITEA_INVALID_GTT_INT_EN REG_BIT(17)
  3459. #define PLANEA_INVALID_GTT_INT_EN REG_BIT(16)
  3460. #define DPINVGTT_STATUS_MASK_CHV REG_GENMASK(11, 0)
  3461. #define DPINVGTT_STATUS_MASK_VLV REG_GENMASK(7, 0)
  3462. #define SPRITEF_INVALID_GTT_STATUS REG_BIT(11)
  3463. #define SPRITEE_INVALID_GTT_STATUS REG_BIT(10)
  3464. #define PLANEC_INVALID_GTT_STATUS REG_BIT(9)
  3465. #define CURSORC_INVALID_GTT_STATUS REG_BIT(8)
  3466. #define CURSORB_INVALID_GTT_STATUS REG_BIT(7)
  3467. #define CURSORA_INVALID_GTT_STATUS REG_BIT(6)
  3468. #define SPRITED_INVALID_GTT_STATUS REG_BIT(5)
  3469. #define SPRITEC_INVALID_GTT_STATUS REG_BIT(4)
  3470. #define PLANEB_INVALID_GTT_STATUS REG_BIT(3)
  3471. #define SPRITEB_INVALID_GTT_STATUS REG_BIT(2)
  3472. #define SPRITEA_INVALID_GTT_STATUS REG_BIT(1)
  3473. #define PLANEA_INVALID_GTT_STATUS REG_BIT(0)
  3474. #define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
  3475. #define DSPARB_CSTART_MASK (0x7f << 7)
  3476. #define DSPARB_CSTART_SHIFT 7
  3477. #define DSPARB_BSTART_MASK (0x7f)
  3478. #define DSPARB_BSTART_SHIFT 0
  3479. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  3480. #define DSPARB_AEND_SHIFT 0
  3481. #define DSPARB_SPRITEA_SHIFT_VLV 0
  3482. #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
  3483. #define DSPARB_SPRITEB_SHIFT_VLV 8
  3484. #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
  3485. #define DSPARB_SPRITEC_SHIFT_VLV 16
  3486. #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
  3487. #define DSPARB_SPRITED_SHIFT_VLV 24
  3488. #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
  3489. #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
  3490. #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
  3491. #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
  3492. #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
  3493. #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
  3494. #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
  3495. #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
  3496. #define DSPARB_SPRITED_HI_SHIFT_VLV 12
  3497. #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
  3498. #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
  3499. #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
  3500. #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
  3501. #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
  3502. #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
  3503. #define DSPARB_SPRITEE_SHIFT_VLV 0
  3504. #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
  3505. #define DSPARB_SPRITEF_SHIFT_VLV 8
  3506. #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
  3507. /* pnv/gen4/g4x/vlv/chv */
  3508. #define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
  3509. #define DSPFW_SR_SHIFT 23
  3510. #define DSPFW_SR_MASK (0x1ff << 23)
  3511. #define DSPFW_CURSORB_SHIFT 16
  3512. #define DSPFW_CURSORB_MASK (0x3f << 16)
  3513. #define DSPFW_PLANEB_SHIFT 8
  3514. #define DSPFW_PLANEB_MASK (0x7f << 8)
  3515. #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
  3516. #define DSPFW_PLANEA_SHIFT 0
  3517. #define DSPFW_PLANEA_MASK (0x7f << 0)
  3518. #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
  3519. #define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
  3520. #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
  3521. #define DSPFW_FBC_SR_SHIFT 28
  3522. #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
  3523. #define DSPFW_FBC_HPLL_SR_SHIFT 24
  3524. #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
  3525. #define DSPFW_SPRITEB_SHIFT (16)
  3526. #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
  3527. #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
  3528. #define DSPFW_CURSORA_SHIFT 8
  3529. #define DSPFW_CURSORA_MASK (0x3f << 8)
  3530. #define DSPFW_PLANEC_OLD_SHIFT 0
  3531. #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
  3532. #define DSPFW_SPRITEA_SHIFT 0
  3533. #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
  3534. #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
  3535. #define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
  3536. #define DSPFW_HPLL_SR_EN (1 << 31)
  3537. #define PINEVIEW_SELF_REFRESH_EN (1 << 30)
  3538. #define DSPFW_CURSOR_SR_SHIFT 24
  3539. #define DSPFW_CURSOR_SR_MASK (0x3f << 24)
  3540. #define DSPFW_HPLL_CURSOR_SHIFT 16
  3541. #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
  3542. #define DSPFW_HPLL_SR_SHIFT 0
  3543. #define DSPFW_HPLL_SR_MASK (0x1ff << 0)
  3544. /* vlv/chv */
  3545. #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
  3546. #define DSPFW_SPRITEB_WM1_SHIFT 16
  3547. #define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
  3548. #define DSPFW_CURSORA_WM1_SHIFT 8
  3549. #define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
  3550. #define DSPFW_SPRITEA_WM1_SHIFT 0
  3551. #define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
  3552. #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
  3553. #define DSPFW_PLANEB_WM1_SHIFT 24
  3554. #define DSPFW_PLANEB_WM1_MASK (0xff << 24)
  3555. #define DSPFW_PLANEA_WM1_SHIFT 16
  3556. #define DSPFW_PLANEA_WM1_MASK (0xff << 16)
  3557. #define DSPFW_CURSORB_WM1_SHIFT 8
  3558. #define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
  3559. #define DSPFW_CURSOR_SR_WM1_SHIFT 0
  3560. #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
  3561. #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
  3562. #define DSPFW_SR_WM1_SHIFT 0
  3563. #define DSPFW_SR_WM1_MASK (0x1ff << 0)
  3564. #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
  3565. #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
  3566. #define DSPFW_SPRITED_WM1_SHIFT 24
  3567. #define DSPFW_SPRITED_WM1_MASK (0xff << 24)
  3568. #define DSPFW_SPRITED_SHIFT 16
  3569. #define DSPFW_SPRITED_MASK_VLV (0xff << 16)
  3570. #define DSPFW_SPRITEC_WM1_SHIFT 8
  3571. #define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
  3572. #define DSPFW_SPRITEC_SHIFT 0
  3573. #define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
  3574. #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
  3575. #define DSPFW_SPRITEF_WM1_SHIFT 24
  3576. #define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
  3577. #define DSPFW_SPRITEF_SHIFT 16
  3578. #define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
  3579. #define DSPFW_SPRITEE_WM1_SHIFT 8
  3580. #define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
  3581. #define DSPFW_SPRITEE_SHIFT 0
  3582. #define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
  3583. #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
  3584. #define DSPFW_PLANEC_WM1_SHIFT 24
  3585. #define DSPFW_PLANEC_WM1_MASK (0xff << 24)
  3586. #define DSPFW_PLANEC_SHIFT 16
  3587. #define DSPFW_PLANEC_MASK_VLV (0xff << 16)
  3588. #define DSPFW_CURSORC_WM1_SHIFT 8
  3589. #define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
  3590. #define DSPFW_CURSORC_SHIFT 0
  3591. #define DSPFW_CURSORC_MASK (0x3f << 0)
  3592. /* vlv/chv high order bits */
  3593. #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
  3594. #define DSPFW_SR_HI_SHIFT 24
  3595. #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
  3596. #define DSPFW_SPRITEF_HI_SHIFT 23
  3597. #define DSPFW_SPRITEF_HI_MASK (1 << 23)
  3598. #define DSPFW_SPRITEE_HI_SHIFT 22
  3599. #define DSPFW_SPRITEE_HI_MASK (1 << 22)
  3600. #define DSPFW_PLANEC_HI_SHIFT 21
  3601. #define DSPFW_PLANEC_HI_MASK (1 << 21)
  3602. #define DSPFW_SPRITED_HI_SHIFT 20
  3603. #define DSPFW_SPRITED_HI_MASK (1 << 20)
  3604. #define DSPFW_SPRITEC_HI_SHIFT 16
  3605. #define DSPFW_SPRITEC_HI_MASK (1 << 16)
  3606. #define DSPFW_PLANEB_HI_SHIFT 12
  3607. #define DSPFW_PLANEB_HI_MASK (1 << 12)
  3608. #define DSPFW_SPRITEB_HI_SHIFT 8
  3609. #define DSPFW_SPRITEB_HI_MASK (1 << 8)
  3610. #define DSPFW_SPRITEA_HI_SHIFT 4
  3611. #define DSPFW_SPRITEA_HI_MASK (1 << 4)
  3612. #define DSPFW_PLANEA_HI_SHIFT 0
  3613. #define DSPFW_PLANEA_HI_MASK (1 << 0)
  3614. #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
  3615. #define DSPFW_SR_WM1_HI_SHIFT 24
  3616. #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
  3617. #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
  3618. #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
  3619. #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
  3620. #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
  3621. #define DSPFW_PLANEC_WM1_HI_SHIFT 21
  3622. #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
  3623. #define DSPFW_SPRITED_WM1_HI_SHIFT 20
  3624. #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
  3625. #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
  3626. #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
  3627. #define DSPFW_PLANEB_WM1_HI_SHIFT 12
  3628. #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
  3629. #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
  3630. #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
  3631. #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
  3632. #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
  3633. #define DSPFW_PLANEA_WM1_HI_SHIFT 0
  3634. #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
  3635. /* drain latency register values*/
  3636. #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
  3637. #define DDL_CURSOR_SHIFT 24
  3638. #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
  3639. #define DDL_PLANE_SHIFT 0
  3640. #define DDL_PRECISION_HIGH (1 << 7)
  3641. #define DDL_PRECISION_LOW (0 << 7)
  3642. #define DRAIN_LATENCY_MASK 0x7f
  3643. #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
  3644. #define CBR_PND_DEADLINE_DISABLE (1 << 31)
  3645. #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
  3646. #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
  3647. #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
  3648. /* FIFO watermark sizes etc */
  3649. #define G4X_FIFO_LINE_SIZE 64
  3650. #define I915_FIFO_LINE_SIZE 64
  3651. #define I830_FIFO_LINE_SIZE 32
  3652. #define VALLEYVIEW_FIFO_SIZE 255
  3653. #define G4X_FIFO_SIZE 127
  3654. #define I965_FIFO_SIZE 512
  3655. #define I945_FIFO_SIZE 127
  3656. #define I915_FIFO_SIZE 95
  3657. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  3658. #define I830_FIFO_SIZE 95
  3659. #define VALLEYVIEW_MAX_WM 0xff
  3660. #define G4X_MAX_WM 0x3f
  3661. #define I915_MAX_WM 0x3f
  3662. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  3663. #define PINEVIEW_FIFO_LINE_SIZE 64
  3664. #define PINEVIEW_MAX_WM 0x1ff
  3665. #define PINEVIEW_DFT_WM 0x3f
  3666. #define PINEVIEW_DFT_HPLLOFF_WM 0
  3667. #define PINEVIEW_GUARD_WM 10
  3668. #define PINEVIEW_CURSOR_FIFO 64
  3669. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  3670. #define PINEVIEW_CURSOR_DFT_WM 0
  3671. #define PINEVIEW_CURSOR_GUARD_WM 5
  3672. #define VALLEYVIEW_CURSOR_MAX_WM 64
  3673. #define I965_CURSOR_FIFO 64
  3674. #define I965_CURSOR_MAX_WM 32
  3675. #define I965_CURSOR_DFT_WM 8
  3676. /* Watermark register definitions for SKL */
  3677. #define _CUR_WM_A_0 0x70140
  3678. #define _CUR_WM_B_0 0x71140
  3679. #define _CUR_WM_SAGV_A 0x70158
  3680. #define _CUR_WM_SAGV_B 0x71158
  3681. #define _CUR_WM_SAGV_TRANS_A 0x7015C
  3682. #define _CUR_WM_SAGV_TRANS_B 0x7115C
  3683. #define _CUR_WM_TRANS_A 0x70168
  3684. #define _CUR_WM_TRANS_B 0x71168
  3685. #define _PLANE_WM_1_A_0 0x70240
  3686. #define _PLANE_WM_1_B_0 0x71240
  3687. #define _PLANE_WM_2_A_0 0x70340
  3688. #define _PLANE_WM_2_B_0 0x71340
  3689. #define _PLANE_WM_SAGV_1_A 0x70258
  3690. #define _PLANE_WM_SAGV_1_B 0x71258
  3691. #define _PLANE_WM_SAGV_2_A 0x70358
  3692. #define _PLANE_WM_SAGV_2_B 0x71358
  3693. #define _PLANE_WM_SAGV_TRANS_1_A 0x7025C
  3694. #define _PLANE_WM_SAGV_TRANS_1_B 0x7125C
  3695. #define _PLANE_WM_SAGV_TRANS_2_A 0x7035C
  3696. #define _PLANE_WM_SAGV_TRANS_2_B 0x7135C
  3697. #define _PLANE_WM_TRANS_1_A 0x70268
  3698. #define _PLANE_WM_TRANS_1_B 0x71268
  3699. #define _PLANE_WM_TRANS_2_A 0x70368
  3700. #define _PLANE_WM_TRANS_2_B 0x71368
  3701. #define PLANE_WM_EN (1 << 31)
  3702. #define PLANE_WM_IGNORE_LINES (1 << 30)
  3703. #define PLANE_WM_LINES_MASK REG_GENMASK(26, 14)
  3704. #define PLANE_WM_BLOCKS_MASK REG_GENMASK(11, 0)
  3705. #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
  3706. #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
  3707. #define CUR_WM_SAGV(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_A, _CUR_WM_SAGV_B)
  3708. #define CUR_WM_SAGV_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_TRANS_A, _CUR_WM_SAGV_TRANS_B)
  3709. #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A, _CUR_WM_TRANS_B)
  3710. #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
  3711. #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
  3712. #define _PLANE_WM_BASE(pipe, plane) \
  3713. _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
  3714. #define PLANE_WM(pipe, plane, level) \
  3715. _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
  3716. #define _PLANE_WM_SAGV_1(pipe) \
  3717. _PIPE(pipe, _PLANE_WM_SAGV_1_A, _PLANE_WM_SAGV_1_B)
  3718. #define _PLANE_WM_SAGV_2(pipe) \
  3719. _PIPE(pipe, _PLANE_WM_SAGV_2_A, _PLANE_WM_SAGV_2_B)
  3720. #define PLANE_WM_SAGV(pipe, plane) \
  3721. _MMIO(_PLANE(plane, _PLANE_WM_SAGV_1(pipe), _PLANE_WM_SAGV_2(pipe)))
  3722. #define _PLANE_WM_SAGV_TRANS_1(pipe) \
  3723. _PIPE(pipe, _PLANE_WM_SAGV_TRANS_1_A, _PLANE_WM_SAGV_TRANS_1_B)
  3724. #define _PLANE_WM_SAGV_TRANS_2(pipe) \
  3725. _PIPE(pipe, _PLANE_WM_SAGV_TRANS_2_A, _PLANE_WM_SAGV_TRANS_2_B)
  3726. #define PLANE_WM_SAGV_TRANS(pipe, plane) \
  3727. _MMIO(_PLANE(plane, _PLANE_WM_SAGV_TRANS_1(pipe), _PLANE_WM_SAGV_TRANS_2(pipe)))
  3728. #define _PLANE_WM_TRANS_1(pipe) \
  3729. _PIPE(pipe, _PLANE_WM_TRANS_1_A, _PLANE_WM_TRANS_1_B)
  3730. #define _PLANE_WM_TRANS_2(pipe) \
  3731. _PIPE(pipe, _PLANE_WM_TRANS_2_A, _PLANE_WM_TRANS_2_B)
  3732. #define PLANE_WM_TRANS(pipe, plane) \
  3733. _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
  3734. /* define the Watermark register on Ironlake */
  3735. #define _WM0_PIPEA_ILK 0x45100
  3736. #define _WM0_PIPEB_ILK 0x45104
  3737. #define _WM0_PIPEC_IVB 0x45200
  3738. #define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \
  3739. _WM0_PIPEB_ILK, _WM0_PIPEC_IVB)
  3740. #define WM0_PIPE_PRIMARY_MASK REG_GENMASK(31, 16)
  3741. #define WM0_PIPE_SPRITE_MASK REG_GENMASK(15, 8)
  3742. #define WM0_PIPE_CURSOR_MASK REG_GENMASK(7, 0)
  3743. #define WM0_PIPE_PRIMARY(x) REG_FIELD_PREP(WM0_PIPE_PRIMARY_MASK, (x))
  3744. #define WM0_PIPE_SPRITE(x) REG_FIELD_PREP(WM0_PIPE_SPRITE_MASK, (x))
  3745. #define WM0_PIPE_CURSOR(x) REG_FIELD_PREP(WM0_PIPE_CURSOR_MASK, (x))
  3746. #define WM1_LP_ILK _MMIO(0x45108)
  3747. #define WM2_LP_ILK _MMIO(0x4510c)
  3748. #define WM3_LP_ILK _MMIO(0x45110)
  3749. #define WM_LP_ENABLE REG_BIT(31)
  3750. #define WM_LP_LATENCY_MASK REG_GENMASK(30, 24)
  3751. #define WM_LP_FBC_MASK_BDW REG_GENMASK(23, 19)
  3752. #define WM_LP_FBC_MASK_ILK REG_GENMASK(23, 20)
  3753. #define WM_LP_PRIMARY_MASK REG_GENMASK(18, 8)
  3754. #define WM_LP_CURSOR_MASK REG_GENMASK(7, 0)
  3755. #define WM_LP_LATENCY(x) REG_FIELD_PREP(WM_LP_LATENCY_MASK, (x))
  3756. #define WM_LP_FBC_BDW(x) REG_FIELD_PREP(WM_LP_FBC_MASK_BDW, (x))
  3757. #define WM_LP_FBC_ILK(x) REG_FIELD_PREP(WM_LP_FBC_MASK_ILK, (x))
  3758. #define WM_LP_PRIMARY(x) REG_FIELD_PREP(WM_LP_PRIMARY_MASK, (x))
  3759. #define WM_LP_CURSOR(x) REG_FIELD_PREP(WM_LP_CURSOR_MASK, (x))
  3760. #define WM1S_LP_ILK _MMIO(0x45120)
  3761. #define WM2S_LP_IVB _MMIO(0x45124)
  3762. #define WM3S_LP_IVB _MMIO(0x45128)
  3763. #define WM_LP_SPRITE_ENABLE REG_BIT(31) /* ilk/snb WM1S only */
  3764. #define WM_LP_SPRITE_MASK REG_GENMASK(10, 0)
  3765. #define WM_LP_SPRITE(x) REG_FIELD_PREP(WM_LP_SPRITE_MASK, (x))
  3766. /*
  3767. * The two pipe frame counter registers are not synchronized, so
  3768. * reading a stable value is somewhat tricky. The following code
  3769. * should work:
  3770. *
  3771. * do {
  3772. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  3773. * PIPE_FRAME_HIGH_SHIFT;
  3774. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  3775. * PIPE_FRAME_LOW_SHIFT);
  3776. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  3777. * PIPE_FRAME_HIGH_SHIFT);
  3778. * } while (high1 != high2);
  3779. * frame = (high1 << 8) | low1;
  3780. */
  3781. #define _PIPEAFRAMEHIGH 0x70040
  3782. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  3783. #define PIPE_FRAME_HIGH_SHIFT 0
  3784. #define _PIPEAFRAMEPIXEL 0x70044
  3785. #define PIPE_FRAME_LOW_MASK 0xff000000
  3786. #define PIPE_FRAME_LOW_SHIFT 24
  3787. #define PIPE_PIXEL_MASK 0x00ffffff
  3788. #define PIPE_PIXEL_SHIFT 0
  3789. /* GM45+ just has to be different */
  3790. #define _PIPEA_FRMCOUNT_G4X 0x70040
  3791. #define _PIPEA_FLIPCOUNT_G4X 0x70044
  3792. #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
  3793. #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
  3794. /* Cursor A & B regs */
  3795. #define _CURACNTR 0x70080
  3796. /* Old style CUR*CNTR flags (desktop 8xx) */
  3797. #define CURSOR_ENABLE REG_BIT(31)
  3798. #define CURSOR_PIPE_GAMMA_ENABLE REG_BIT(30)
  3799. #define CURSOR_STRIDE_MASK REG_GENMASK(29, 28)
  3800. #define CURSOR_STRIDE(stride) REG_FIELD_PREP(CURSOR_STRIDE_MASK, ffs(stride) - 9) /* 256,512,1k,2k */
  3801. #define CURSOR_FORMAT_MASK REG_GENMASK(26, 24)
  3802. #define CURSOR_FORMAT_2C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 0)
  3803. #define CURSOR_FORMAT_3C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 1)
  3804. #define CURSOR_FORMAT_4C REG_FIELD_PREP(CURSOR_FORMAT_MASK, 2)
  3805. #define CURSOR_FORMAT_ARGB REG_FIELD_PREP(CURSOR_FORMAT_MASK, 4)
  3806. #define CURSOR_FORMAT_XRGB REG_FIELD_PREP(CURSOR_FORMAT_MASK, 5)
  3807. /* New style CUR*CNTR flags */
  3808. #define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
  3809. #define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */
  3810. #define MCURSOR_PIPE_SEL_MASK REG_GENMASK(29, 28)
  3811. #define MCURSOR_PIPE_SEL(pipe) REG_FIELD_PREP(MCURSOR_PIPE_SEL_MASK, (pipe))
  3812. #define MCURSOR_PIPE_GAMMA_ENABLE REG_BIT(26)
  3813. #define MCURSOR_PIPE_CSC_ENABLE REG_BIT(24) /* ilk+ */
  3814. #define MCURSOR_ROTATE_180 REG_BIT(15)
  3815. #define MCURSOR_TRICKLE_FEED_DISABLE REG_BIT(14)
  3816. #define MCURSOR_MODE_MASK 0x27
  3817. #define MCURSOR_MODE_DISABLE 0x00
  3818. #define MCURSOR_MODE_128_32B_AX 0x02
  3819. #define MCURSOR_MODE_256_32B_AX 0x03
  3820. #define MCURSOR_MODE_64_32B_AX 0x07
  3821. #define MCURSOR_MODE_128_ARGB_AX (0x20 | MCURSOR_MODE_128_32B_AX)
  3822. #define MCURSOR_MODE_256_ARGB_AX (0x20 | MCURSOR_MODE_256_32B_AX)
  3823. #define MCURSOR_MODE_64_ARGB_AX (0x20 | MCURSOR_MODE_64_32B_AX)
  3824. #define _CURABASE 0x70084
  3825. #define _CURAPOS 0x70088
  3826. #define CURSOR_POS_Y_SIGN REG_BIT(31)
  3827. #define CURSOR_POS_Y_MASK REG_GENMASK(30, 16)
  3828. #define CURSOR_POS_Y(y) REG_FIELD_PREP(CURSOR_POS_Y_MASK, (y))
  3829. #define CURSOR_POS_X_SIGN REG_BIT(15)
  3830. #define CURSOR_POS_X_MASK REG_GENMASK(14, 0)
  3831. #define CURSOR_POS_X(x) REG_FIELD_PREP(CURSOR_POS_X_MASK, (x))
  3832. #define _CURASIZE 0x700a0 /* 845/865 */
  3833. #define CURSOR_HEIGHT_MASK REG_GENMASK(21, 12)
  3834. #define CURSOR_HEIGHT(h) REG_FIELD_PREP(CURSOR_HEIGHT_MASK, (h))
  3835. #define CURSOR_WIDTH_MASK REG_GENMASK(9, 0)
  3836. #define CURSOR_WIDTH(w) REG_FIELD_PREP(CURSOR_WIDTH_MASK, (w))
  3837. #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
  3838. #define CUR_FBC_EN REG_BIT(31)
  3839. #define CUR_FBC_HEIGHT_MASK REG_GENMASK(7, 0)
  3840. #define CUR_FBC_HEIGHT(h) REG_FIELD_PREP(CUR_FBC_HEIGHT_MASK, (h))
  3841. #define _CURASURFLIVE 0x700ac /* g4x+ */
  3842. #define _CURBCNTR 0x700c0
  3843. #define _CURBBASE 0x700c4
  3844. #define _CURBPOS 0x700c8
  3845. #define _CURBCNTR_IVB 0x71080
  3846. #define _CURBBASE_IVB 0x71084
  3847. #define _CURBPOS_IVB 0x71088
  3848. #define CURCNTR(pipe) _MMIO_CURSOR2(pipe, _CURACNTR)
  3849. #define CURBASE(pipe) _MMIO_CURSOR2(pipe, _CURABASE)
  3850. #define CURPOS(pipe) _MMIO_CURSOR2(pipe, _CURAPOS)
  3851. #define CURSIZE(pipe) _MMIO_CURSOR2(pipe, _CURASIZE)
  3852. #define CUR_FBC_CTL(pipe) _MMIO_CURSOR2(pipe, _CUR_FBC_CTL_A)
  3853. #define CURSURFLIVE(pipe) _MMIO_CURSOR2(pipe, _CURASURFLIVE)
  3854. #define CURSOR_A_OFFSET 0x70080
  3855. #define CURSOR_B_OFFSET 0x700c0
  3856. #define CHV_CURSOR_C_OFFSET 0x700e0
  3857. #define IVB_CURSOR_B_OFFSET 0x71080
  3858. #define IVB_CURSOR_C_OFFSET 0x72080
  3859. #define TGL_CURSOR_D_OFFSET 0x73080
  3860. /* Display A control */
  3861. #define _DSPAADDR_VLV 0x7017C /* vlv/chv */
  3862. #define _DSPACNTR 0x70180
  3863. #define DISP_ENABLE REG_BIT(31)
  3864. #define DISP_PIPE_GAMMA_ENABLE REG_BIT(30)
  3865. #define DISP_FORMAT_MASK REG_GENMASK(29, 26)
  3866. #define DISP_FORMAT_8BPP REG_FIELD_PREP(DISP_FORMAT_MASK, 2)
  3867. #define DISP_FORMAT_BGRA555 REG_FIELD_PREP(DISP_FORMAT_MASK, 3)
  3868. #define DISP_FORMAT_BGRX555 REG_FIELD_PREP(DISP_FORMAT_MASK, 4)
  3869. #define DISP_FORMAT_BGRX565 REG_FIELD_PREP(DISP_FORMAT_MASK, 5)
  3870. #define DISP_FORMAT_BGRX888 REG_FIELD_PREP(DISP_FORMAT_MASK, 6)
  3871. #define DISP_FORMAT_BGRA888 REG_FIELD_PREP(DISP_FORMAT_MASK, 7)
  3872. #define DISP_FORMAT_RGBX101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 8)
  3873. #define DISP_FORMAT_RGBA101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 9)
  3874. #define DISP_FORMAT_BGRX101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 10)
  3875. #define DISP_FORMAT_BGRA101010 REG_FIELD_PREP(DISP_FORMAT_MASK, 11)
  3876. #define DISP_FORMAT_RGBX161616 REG_FIELD_PREP(DISP_FORMAT_MASK, 12)
  3877. #define DISP_FORMAT_RGBX888 REG_FIELD_PREP(DISP_FORMAT_MASK, 14)
  3878. #define DISP_FORMAT_RGBA888 REG_FIELD_PREP(DISP_FORMAT_MASK, 15)
  3879. #define DISP_STEREO_ENABLE REG_BIT(25)
  3880. #define DISP_PIPE_CSC_ENABLE REG_BIT(24) /* ilk+ */
  3881. #define DISP_PIPE_SEL_MASK REG_GENMASK(25, 24)
  3882. #define DISP_PIPE_SEL(pipe) REG_FIELD_PREP(DISP_PIPE_SEL_MASK, (pipe))
  3883. #define DISP_SRC_KEY_ENABLE REG_BIT(22)
  3884. #define DISP_LINE_DOUBLE REG_BIT(20)
  3885. #define DISP_STEREO_POLARITY_SECOND REG_BIT(18)
  3886. #define DISP_ALPHA_PREMULTIPLY REG_BIT(16) /* CHV pipe B */
  3887. #define DISP_ROTATE_180 REG_BIT(15)
  3888. #define DISP_TRICKLE_FEED_DISABLE REG_BIT(14) /* g4x+ */
  3889. #define DISP_TILED REG_BIT(10)
  3890. #define DISP_ASYNC_FLIP REG_BIT(9) /* g4x+ */
  3891. #define DISP_MIRROR REG_BIT(8) /* CHV pipe B */
  3892. #define _DSPAADDR 0x70184
  3893. #define _DSPASTRIDE 0x70188
  3894. #define _DSPAPOS 0x7018C /* reserved */
  3895. #define DISP_POS_Y_MASK REG_GENMASK(31, 16)
  3896. #define DISP_POS_Y(y) REG_FIELD_PREP(DISP_POS_Y_MASK, (y))
  3897. #define DISP_POS_X_MASK REG_GENMASK(15, 0)
  3898. #define DISP_POS_X(x) REG_FIELD_PREP(DISP_POS_X_MASK, (x))
  3899. #define _DSPASIZE 0x70190
  3900. #define DISP_HEIGHT_MASK REG_GENMASK(31, 16)
  3901. #define DISP_HEIGHT(h) REG_FIELD_PREP(DISP_HEIGHT_MASK, (h))
  3902. #define DISP_WIDTH_MASK REG_GENMASK(15, 0)
  3903. #define DISP_WIDTH(w) REG_FIELD_PREP(DISP_WIDTH_MASK, (w))
  3904. #define _DSPASURF 0x7019C /* 965+ only */
  3905. #define DISP_ADDR_MASK REG_GENMASK(31, 12)
  3906. #define _DSPATILEOFF 0x701A4 /* 965+ only */
  3907. #define DISP_OFFSET_Y_MASK REG_GENMASK(31, 16)
  3908. #define DISP_OFFSET_Y(y) REG_FIELD_PREP(DISP_OFFSET_Y_MASK, (y))
  3909. #define DISP_OFFSET_X_MASK REG_GENMASK(15, 0)
  3910. #define DISP_OFFSET_X(x) REG_FIELD_PREP(DISP_OFFSET_X_MASK, (x))
  3911. #define _DSPAOFFSET 0x701A4 /* HSW */
  3912. #define _DSPASURFLIVE 0x701AC
  3913. #define _DSPAGAMC 0x701E0
  3914. #define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV)
  3915. #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
  3916. #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
  3917. #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
  3918. #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
  3919. #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
  3920. #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
  3921. #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
  3922. #define DSPLINOFF(plane) DSPADDR(plane)
  3923. #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
  3924. #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
  3925. #define DSPGAMC(plane, i) _MMIO_PIPE2(plane, _DSPAGAMC + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
  3926. /* CHV pipe B blender and primary plane */
  3927. #define _CHV_BLEND_A 0x60a00
  3928. #define CHV_BLEND_MASK REG_GENMASK(31, 30)
  3929. #define CHV_BLEND_LEGACY REG_FIELD_PREP(CHV_BLEND_MASK, 0)
  3930. #define CHV_BLEND_ANDROID REG_FIELD_PREP(CHV_BLEND_MASK, 1)
  3931. #define CHV_BLEND_MPO REG_FIELD_PREP(CHV_BLEND_MASK, 2)
  3932. #define _CHV_CANVAS_A 0x60a04
  3933. #define CHV_CANVAS_RED_MASK REG_GENMASK(29, 20)
  3934. #define CHV_CANVAS_GREEN_MASK REG_GENMASK(19, 10)
  3935. #define CHV_CANVAS_BLUE_MASK REG_GENMASK(9, 0)
  3936. #define _PRIMPOS_A 0x60a08
  3937. #define PRIM_POS_Y_MASK REG_GENMASK(31, 16)
  3938. #define PRIM_POS_Y(y) REG_FIELD_PREP(PRIM_POS_Y_MASK, (y))
  3939. #define PRIM_POS_X_MASK REG_GENMASK(15, 0)
  3940. #define PRIM_POS_X(x) REG_FIELD_PREP(PRIM_POS_X_MASK, (x))
  3941. #define _PRIMSIZE_A 0x60a0c
  3942. #define PRIM_HEIGHT_MASK REG_GENMASK(31, 16)
  3943. #define PRIM_HEIGHT(h) REG_FIELD_PREP(PRIM_HEIGHT_MASK, (h))
  3944. #define PRIM_WIDTH_MASK REG_GENMASK(15, 0)
  3945. #define PRIM_WIDTH(w) REG_FIELD_PREP(PRIM_WIDTH_MASK, (w))
  3946. #define _PRIMCNSTALPHA_A 0x60a10
  3947. #define PRIM_CONST_ALPHA_ENABLE REG_BIT(31)
  3948. #define PRIM_CONST_ALPHA_MASK REG_GENMASK(7, 0)
  3949. #define PRIM_CONST_ALPHA(alpha) REG_FIELD_PREP(PRIM_CONST_ALPHA_MASK, (alpha))
  3950. #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
  3951. #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
  3952. #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
  3953. #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
  3954. #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
  3955. /* Display/Sprite base address macros */
  3956. #define DISP_BASEADDR_MASK (0xfffff000)
  3957. #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
  3958. #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
  3959. /*
  3960. * VBIOS flags
  3961. * gen2:
  3962. * [00:06] alm,mgm
  3963. * [10:16] all
  3964. * [30:32] alm,mgm
  3965. * gen3+:
  3966. * [00:0f] all
  3967. * [10:1f] all
  3968. * [30:32] all
  3969. */
  3970. #define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
  3971. #define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
  3972. #define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
  3973. #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
  3974. /* Pipe B */
  3975. #define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
  3976. #define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
  3977. #define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
  3978. #define _PIPEBFRAMEHIGH 0x71040
  3979. #define _PIPEBFRAMEPIXEL 0x71044
  3980. #define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
  3981. #define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
  3982. /* Display B control */
  3983. #define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
  3984. #define DISP_ALPHA_TRANS_ENABLE REG_BIT(15)
  3985. #define DISP_SPRITE_ABOVE_OVERLAY REG_BIT(0)
  3986. #define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
  3987. #define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
  3988. #define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
  3989. #define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
  3990. #define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
  3991. #define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
  3992. #define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
  3993. #define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
  3994. /* ICL DSI 0 and 1 */
  3995. #define _PIPEDSI0CONF 0x7b008
  3996. #define _PIPEDSI1CONF 0x7b808
  3997. /* Sprite A control */
  3998. #define _DVSACNTR 0x72180
  3999. #define DVS_ENABLE REG_BIT(31)
  4000. #define DVS_PIPE_GAMMA_ENABLE REG_BIT(30)
  4001. #define DVS_YUV_RANGE_CORRECTION_DISABLE REG_BIT(27)
  4002. #define DVS_FORMAT_MASK REG_GENMASK(26, 25)
  4003. #define DVS_FORMAT_YUV422 REG_FIELD_PREP(DVS_FORMAT_MASK, 0)
  4004. #define DVS_FORMAT_RGBX101010 REG_FIELD_PREP(DVS_FORMAT_MASK, 1)
  4005. #define DVS_FORMAT_RGBX888 REG_FIELD_PREP(DVS_FORMAT_MASK, 2)
  4006. #define DVS_FORMAT_RGBX161616 REG_FIELD_PREP(DVS_FORMAT_MASK, 3)
  4007. #define DVS_PIPE_CSC_ENABLE REG_BIT(24)
  4008. #define DVS_SOURCE_KEY REG_BIT(22)
  4009. #define DVS_RGB_ORDER_XBGR REG_BIT(20)
  4010. #define DVS_YUV_FORMAT_BT709 REG_BIT(18)
  4011. #define DVS_YUV_ORDER_MASK REG_GENMASK(17, 16)
  4012. #define DVS_YUV_ORDER_YUYV REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 0)
  4013. #define DVS_YUV_ORDER_UYVY REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 1)
  4014. #define DVS_YUV_ORDER_YVYU REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 2)
  4015. #define DVS_YUV_ORDER_VYUY REG_FIELD_PREP(DVS_YUV_ORDER_MASK, 3)
  4016. #define DVS_ROTATE_180 REG_BIT(15)
  4017. #define DVS_TRICKLE_FEED_DISABLE REG_BIT(14)
  4018. #define DVS_TILED REG_BIT(10)
  4019. #define DVS_DEST_KEY REG_BIT(2)
  4020. #define _DVSALINOFF 0x72184
  4021. #define _DVSASTRIDE 0x72188
  4022. #define _DVSAPOS 0x7218c
  4023. #define DVS_POS_Y_MASK REG_GENMASK(31, 16)
  4024. #define DVS_POS_Y(y) REG_FIELD_PREP(DVS_POS_Y_MASK, (y))
  4025. #define DVS_POS_X_MASK REG_GENMASK(15, 0)
  4026. #define DVS_POS_X(x) REG_FIELD_PREP(DVS_POS_X_MASK, (x))
  4027. #define _DVSASIZE 0x72190
  4028. #define DVS_HEIGHT_MASK REG_GENMASK(31, 16)
  4029. #define DVS_HEIGHT(h) REG_FIELD_PREP(DVS_HEIGHT_MASK, (h))
  4030. #define DVS_WIDTH_MASK REG_GENMASK(15, 0)
  4031. #define DVS_WIDTH(w) REG_FIELD_PREP(DVS_WIDTH_MASK, (w))
  4032. #define _DVSAKEYVAL 0x72194
  4033. #define _DVSAKEYMSK 0x72198
  4034. #define _DVSASURF 0x7219c
  4035. #define DVS_ADDR_MASK REG_GENMASK(31, 12)
  4036. #define _DVSAKEYMAXVAL 0x721a0
  4037. #define _DVSATILEOFF 0x721a4
  4038. #define DVS_OFFSET_Y_MASK REG_GENMASK(31, 16)
  4039. #define DVS_OFFSET_Y(y) REG_FIELD_PREP(DVS_OFFSET_Y_MASK, (y))
  4040. #define DVS_OFFSET_X_MASK REG_GENMASK(15, 0)
  4041. #define DVS_OFFSET_X(x) REG_FIELD_PREP(DVS_OFFSET_X_MASK, (x))
  4042. #define _DVSASURFLIVE 0x721ac
  4043. #define _DVSAGAMC_G4X 0x721e0 /* g4x */
  4044. #define _DVSASCALE 0x72204
  4045. #define DVS_SCALE_ENABLE REG_BIT(31)
  4046. #define DVS_FILTER_MASK REG_GENMASK(30, 29)
  4047. #define DVS_FILTER_MEDIUM REG_FIELD_PREP(DVS_FILTER_MASK, 0)
  4048. #define DVS_FILTER_ENHANCING REG_FIELD_PREP(DVS_FILTER_MASK, 1)
  4049. #define DVS_FILTER_SOFTENING REG_FIELD_PREP(DVS_FILTER_MASK, 2)
  4050. #define DVS_VERTICAL_OFFSET_HALF REG_BIT(28) /* must be enabled below */
  4051. #define DVS_VERTICAL_OFFSET_ENABLE REG_BIT(27)
  4052. #define DVS_SRC_WIDTH_MASK REG_GENMASK(26, 16)
  4053. #define DVS_SRC_WIDTH(w) REG_FIELD_PREP(DVS_SRC_WIDTH_MASK, (w))
  4054. #define DVS_SRC_HEIGHT_MASK REG_GENMASK(10, 0)
  4055. #define DVS_SRC_HEIGHT(h) REG_FIELD_PREP(DVS_SRC_HEIGHT_MASK, (h))
  4056. #define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
  4057. #define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
  4058. #define _DVSBCNTR 0x73180
  4059. #define _DVSBLINOFF 0x73184
  4060. #define _DVSBSTRIDE 0x73188
  4061. #define _DVSBPOS 0x7318c
  4062. #define _DVSBSIZE 0x73190
  4063. #define _DVSBKEYVAL 0x73194
  4064. #define _DVSBKEYMSK 0x73198
  4065. #define _DVSBSURF 0x7319c
  4066. #define _DVSBKEYMAXVAL 0x731a0
  4067. #define _DVSBTILEOFF 0x731a4
  4068. #define _DVSBSURFLIVE 0x731ac
  4069. #define _DVSBGAMC_G4X 0x731e0 /* g4x */
  4070. #define _DVSBSCALE 0x73204
  4071. #define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
  4072. #define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
  4073. #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
  4074. #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
  4075. #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
  4076. #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
  4077. #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
  4078. #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
  4079. #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
  4080. #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
  4081. #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
  4082. #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
  4083. #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
  4084. #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
  4085. #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
  4086. #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
  4087. #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
  4088. #define _SPRA_CTL 0x70280
  4089. #define SPRITE_ENABLE REG_BIT(31)
  4090. #define SPRITE_PIPE_GAMMA_ENABLE REG_BIT(30)
  4091. #define SPRITE_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
  4092. #define SPRITE_FORMAT_MASK REG_GENMASK(27, 25)
  4093. #define SPRITE_FORMAT_YUV422 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 0)
  4094. #define SPRITE_FORMAT_RGBX101010 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 1)
  4095. #define SPRITE_FORMAT_RGBX888 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 2)
  4096. #define SPRITE_FORMAT_RGBX161616 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 3)
  4097. #define SPRITE_FORMAT_YUV444 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 4)
  4098. #define SPRITE_FORMAT_XR_BGR101010 REG_FIELD_PREP(SPRITE_FORMAT_MASK, 5) /* Extended range */
  4099. #define SPRITE_PIPE_CSC_ENABLE REG_BIT(24)
  4100. #define SPRITE_SOURCE_KEY REG_BIT(22)
  4101. #define SPRITE_RGB_ORDER_RGBX REG_BIT(20) /* only for 888 and 161616 */
  4102. #define SPRITE_YUV_TO_RGB_CSC_DISABLE REG_BIT(19)
  4103. #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 REG_BIT(18) /* 0 is BT601 */
  4104. #define SPRITE_YUV_ORDER_MASK REG_GENMASK(17, 16)
  4105. #define SPRITE_YUV_ORDER_YUYV REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 0)
  4106. #define SPRITE_YUV_ORDER_UYVY REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 1)
  4107. #define SPRITE_YUV_ORDER_YVYU REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 2)
  4108. #define SPRITE_YUV_ORDER_VYUY REG_FIELD_PREP(SPRITE_YUV_ORDER_MASK, 3)
  4109. #define SPRITE_ROTATE_180 REG_BIT(15)
  4110. #define SPRITE_TRICKLE_FEED_DISABLE REG_BIT(14)
  4111. #define SPRITE_PLANE_GAMMA_DISABLE REG_BIT(13)
  4112. #define SPRITE_TILED REG_BIT(10)
  4113. #define SPRITE_DEST_KEY REG_BIT(2)
  4114. #define _SPRA_LINOFF 0x70284
  4115. #define _SPRA_STRIDE 0x70288
  4116. #define _SPRA_POS 0x7028c
  4117. #define SPRITE_POS_Y_MASK REG_GENMASK(31, 16)
  4118. #define SPRITE_POS_Y(y) REG_FIELD_PREP(SPRITE_POS_Y_MASK, (y))
  4119. #define SPRITE_POS_X_MASK REG_GENMASK(15, 0)
  4120. #define SPRITE_POS_X(x) REG_FIELD_PREP(SPRITE_POS_X_MASK, (x))
  4121. #define _SPRA_SIZE 0x70290
  4122. #define SPRITE_HEIGHT_MASK REG_GENMASK(31, 16)
  4123. #define SPRITE_HEIGHT(h) REG_FIELD_PREP(SPRITE_HEIGHT_MASK, (h))
  4124. #define SPRITE_WIDTH_MASK REG_GENMASK(15, 0)
  4125. #define SPRITE_WIDTH(w) REG_FIELD_PREP(SPRITE_WIDTH_MASK, (w))
  4126. #define _SPRA_KEYVAL 0x70294
  4127. #define _SPRA_KEYMSK 0x70298
  4128. #define _SPRA_SURF 0x7029c
  4129. #define SPRITE_ADDR_MASK REG_GENMASK(31, 12)
  4130. #define _SPRA_KEYMAX 0x702a0
  4131. #define _SPRA_TILEOFF 0x702a4
  4132. #define SPRITE_OFFSET_Y_MASK REG_GENMASK(31, 16)
  4133. #define SPRITE_OFFSET_Y(y) REG_FIELD_PREP(SPRITE_OFFSET_Y_MASK, (y))
  4134. #define SPRITE_OFFSET_X_MASK REG_GENMASK(15, 0)
  4135. #define SPRITE_OFFSET_X(x) REG_FIELD_PREP(SPRITE_OFFSET_X_MASK, (x))
  4136. #define _SPRA_OFFSET 0x702a4
  4137. #define _SPRA_SURFLIVE 0x702ac
  4138. #define _SPRA_SCALE 0x70304
  4139. #define SPRITE_SCALE_ENABLE REG_BIT(31)
  4140. #define SPRITE_FILTER_MASK REG_GENMASK(30, 29)
  4141. #define SPRITE_FILTER_MEDIUM REG_FIELD_PREP(SPRITE_FILTER_MASK, 0)
  4142. #define SPRITE_FILTER_ENHANCING REG_FIELD_PREP(SPRITE_FILTER_MASK, 1)
  4143. #define SPRITE_FILTER_SOFTENING REG_FIELD_PREP(SPRITE_FILTER_MASK, 2)
  4144. #define SPRITE_VERTICAL_OFFSET_HALF REG_BIT(28) /* must be enabled below */
  4145. #define SPRITE_VERTICAL_OFFSET_ENABLE REG_BIT(27)
  4146. #define SPRITE_SRC_WIDTH_MASK REG_GENMASK(26, 16)
  4147. #define SPRITE_SRC_WIDTH(w) REG_FIELD_PREP(SPRITE_SRC_WIDTH_MASK, (w))
  4148. #define SPRITE_SRC_HEIGHT_MASK REG_GENMASK(10, 0)
  4149. #define SPRITE_SRC_HEIGHT(h) REG_FIELD_PREP(SPRITE_SRC_HEIGHT_MASK, (h))
  4150. #define _SPRA_GAMC 0x70400
  4151. #define _SPRA_GAMC16 0x70440
  4152. #define _SPRA_GAMC17 0x7044c
  4153. #define _SPRB_CTL 0x71280
  4154. #define _SPRB_LINOFF 0x71284
  4155. #define _SPRB_STRIDE 0x71288
  4156. #define _SPRB_POS 0x7128c
  4157. #define _SPRB_SIZE 0x71290
  4158. #define _SPRB_KEYVAL 0x71294
  4159. #define _SPRB_KEYMSK 0x71298
  4160. #define _SPRB_SURF 0x7129c
  4161. #define _SPRB_KEYMAX 0x712a0
  4162. #define _SPRB_TILEOFF 0x712a4
  4163. #define _SPRB_OFFSET 0x712a4
  4164. #define _SPRB_SURFLIVE 0x712ac
  4165. #define _SPRB_SCALE 0x71304
  4166. #define _SPRB_GAMC 0x71400
  4167. #define _SPRB_GAMC16 0x71440
  4168. #define _SPRB_GAMC17 0x7144c
  4169. #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
  4170. #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
  4171. #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
  4172. #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
  4173. #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
  4174. #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
  4175. #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
  4176. #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
  4177. #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
  4178. #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
  4179. #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
  4180. #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
  4181. #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
  4182. #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
  4183. #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
  4184. #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
  4185. #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
  4186. #define SP_ENABLE REG_BIT(31)
  4187. #define SP_PIPE_GAMMA_ENABLE REG_BIT(30)
  4188. #define SP_FORMAT_MASK REG_GENMASK(29, 26)
  4189. #define SP_FORMAT_YUV422 REG_FIELD_PREP(SP_FORMAT_MASK, 0)
  4190. #define SP_FORMAT_8BPP REG_FIELD_PREP(SP_FORMAT_MASK, 2)
  4191. #define SP_FORMAT_BGR565 REG_FIELD_PREP(SP_FORMAT_MASK, 5)
  4192. #define SP_FORMAT_BGRX8888 REG_FIELD_PREP(SP_FORMAT_MASK, 6)
  4193. #define SP_FORMAT_BGRA8888 REG_FIELD_PREP(SP_FORMAT_MASK, 7)
  4194. #define SP_FORMAT_RGBX1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 8)
  4195. #define SP_FORMAT_RGBA1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 9)
  4196. #define SP_FORMAT_BGRX1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 10) /* CHV pipe B */
  4197. #define SP_FORMAT_BGRA1010102 REG_FIELD_PREP(SP_FORMAT_MASK, 11) /* CHV pipe B */
  4198. #define SP_FORMAT_RGBX8888 REG_FIELD_PREP(SP_FORMAT_MASK, 14)
  4199. #define SP_FORMAT_RGBA8888 REG_FIELD_PREP(SP_FORMAT_MASK, 15)
  4200. #define SP_ALPHA_PREMULTIPLY REG_BIT(23) /* CHV pipe B */
  4201. #define SP_SOURCE_KEY REG_BIT(22)
  4202. #define SP_YUV_FORMAT_BT709 REG_BIT(18)
  4203. #define SP_YUV_ORDER_MASK REG_GENMASK(17, 16)
  4204. #define SP_YUV_ORDER_YUYV REG_FIELD_PREP(SP_YUV_ORDER_MASK, 0)
  4205. #define SP_YUV_ORDER_UYVY REG_FIELD_PREP(SP_YUV_ORDER_MASK, 1)
  4206. #define SP_YUV_ORDER_YVYU REG_FIELD_PREP(SP_YUV_ORDER_MASK, 2)
  4207. #define SP_YUV_ORDER_VYUY REG_FIELD_PREP(SP_YUV_ORDER_MASK, 3)
  4208. #define SP_ROTATE_180 REG_BIT(15)
  4209. #define SP_TILED REG_BIT(10)
  4210. #define SP_MIRROR REG_BIT(8) /* CHV pipe B */
  4211. #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
  4212. #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
  4213. #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
  4214. #define SP_POS_Y_MASK REG_GENMASK(31, 16)
  4215. #define SP_POS_Y(y) REG_FIELD_PREP(SP_POS_Y_MASK, (y))
  4216. #define SP_POS_X_MASK REG_GENMASK(15, 0)
  4217. #define SP_POS_X(x) REG_FIELD_PREP(SP_POS_X_MASK, (x))
  4218. #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
  4219. #define SP_HEIGHT_MASK REG_GENMASK(31, 16)
  4220. #define SP_HEIGHT(h) REG_FIELD_PREP(SP_HEIGHT_MASK, (h))
  4221. #define SP_WIDTH_MASK REG_GENMASK(15, 0)
  4222. #define SP_WIDTH(w) REG_FIELD_PREP(SP_WIDTH_MASK, (w))
  4223. #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
  4224. #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
  4225. #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
  4226. #define SP_ADDR_MASK REG_GENMASK(31, 12)
  4227. #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
  4228. #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
  4229. #define SP_OFFSET_Y_MASK REG_GENMASK(31, 16)
  4230. #define SP_OFFSET_Y(y) REG_FIELD_PREP(SP_OFFSET_Y_MASK, (y))
  4231. #define SP_OFFSET_X_MASK REG_GENMASK(15, 0)
  4232. #define SP_OFFSET_X(x) REG_FIELD_PREP(SP_OFFSET_X_MASK, (x))
  4233. #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
  4234. #define SP_CONST_ALPHA_ENABLE REG_BIT(31)
  4235. #define SP_CONST_ALPHA_MASK REG_GENMASK(7, 0)
  4236. #define SP_CONST_ALPHA(alpha) REG_FIELD_PREP(SP_CONST_ALPHA_MASK, (alpha))
  4237. #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
  4238. #define SP_CONTRAST_MASK REG_GENMASK(26, 18)
  4239. #define SP_CONTRAST(x) REG_FIELD_PREP(SP_CONTRAST_MASK, (x)) /* u3.6 */
  4240. #define SP_BRIGHTNESS_MASK REG_GENMASK(7, 0)
  4241. #define SP_BRIGHTNESS(x) REG_FIELD_PREP(SP_BRIGHTNESS_MASK, (x)) /* s8 */
  4242. #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
  4243. #define SP_SH_SIN_MASK REG_GENMASK(26, 16)
  4244. #define SP_SH_SIN(x) REG_FIELD_PREP(SP_SH_SIN_MASK, (x)) /* s4.7 */
  4245. #define SP_SH_COS_MASK REG_GENMASK(9, 0)
  4246. #define SP_SH_COS(x) REG_FIELD_PREP(SP_SH_COS_MASK, (x)) /* u3.7 */
  4247. #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
  4248. #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
  4249. #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
  4250. #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
  4251. #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
  4252. #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
  4253. #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
  4254. #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
  4255. #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
  4256. #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
  4257. #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
  4258. #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
  4259. #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
  4260. #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
  4261. #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
  4262. #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
  4263. _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
  4264. #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
  4265. _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
  4266. #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
  4267. #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
  4268. #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
  4269. #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
  4270. #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
  4271. #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
  4272. #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
  4273. #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
  4274. #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
  4275. #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
  4276. #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
  4277. #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
  4278. #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
  4279. #define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
  4280. /*
  4281. * CHV pipe B sprite CSC
  4282. *
  4283. * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
  4284. * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
  4285. * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
  4286. */
  4287. #define _MMIO_CHV_SPCSC(plane_id, reg) \
  4288. _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
  4289. #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
  4290. #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
  4291. #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
  4292. #define SPCSC_OOFF_MASK REG_GENMASK(26, 16)
  4293. #define SPCSC_OOFF(x) REG_FIELD_PREP(SPCSC_OOFF_MASK, (x) & 0x7ff) /* s11 */
  4294. #define SPCSC_IOFF_MASK REG_GENMASK(10, 0)
  4295. #define SPCSC_IOFF(x) REG_FIELD_PREP(SPCSC_IOFF_MASK, (x) & 0x7ff) /* s11 */
  4296. #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
  4297. #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
  4298. #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
  4299. #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
  4300. #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
  4301. #define SPCSC_C1_MASK REG_GENMASK(30, 16)
  4302. #define SPCSC_C1(x) REG_FIELD_PREP(SPCSC_C1_MASK, (x) & 0x7fff) /* s3.12 */
  4303. #define SPCSC_C0_MASK REG_GENMASK(14, 0)
  4304. #define SPCSC_C0(x) REG_FIELD_PREP(SPCSC_C0_MASK, (x) & 0x7fff) /* s3.12 */
  4305. #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
  4306. #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
  4307. #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
  4308. #define SPCSC_IMAX_MASK REG_GENMASK(26, 16)
  4309. #define SPCSC_IMAX(x) REG_FIELD_PREP(SPCSC_IMAX_MASK, (x) & 0x7ff) /* s11 */
  4310. #define SPCSC_IMIN_MASK REG_GENMASK(10, 0)
  4311. #define SPCSC_IMIN(x) REG_FIELD_PREP(SPCSC_IMIN_MASK, (x) & 0x7ff) /* s11 */
  4312. #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
  4313. #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
  4314. #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
  4315. #define SPCSC_OMAX_MASK REG_GENMASK(25, 16)
  4316. #define SPCSC_OMAX(x) REG_FIELD_PREP(SPCSC_OMAX_MASK, (x)) /* u10 */
  4317. #define SPCSC_OMIN_MASK REG_GENMASK(9, 0)
  4318. #define SPCSC_OMIN(x) REG_FIELD_PREP(SPCSC_OMIN_MASK, (x)) /* u10 */
  4319. /* Skylake plane registers */
  4320. #define _PLANE_CTL_1_A 0x70180
  4321. #define _PLANE_CTL_2_A 0x70280
  4322. #define _PLANE_CTL_3_A 0x70380
  4323. #define PLANE_CTL_ENABLE REG_BIT(31)
  4324. #define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
  4325. #define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
  4326. #define PLANE_CTL_PIPE_GAMMA_ENABLE REG_BIT(30) /* Pre-GLK */
  4327. #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
  4328. /*
  4329. * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
  4330. * expanded to include bit 23 as well. However, the shift-24 based values
  4331. * correctly map to the same formats in ICL, as long as bit 23 is set to 0
  4332. */
  4333. #define PLANE_CTL_FORMAT_MASK_SKL REG_GENMASK(27, 24) /* pre-icl */
  4334. #define PLANE_CTL_FORMAT_MASK_ICL REG_GENMASK(27, 23) /* icl+ */
  4335. #define PLANE_CTL_FORMAT_YUV422 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 0)
  4336. #define PLANE_CTL_FORMAT_NV12 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 1)
  4337. #define PLANE_CTL_FORMAT_XRGB_2101010 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 2)
  4338. #define PLANE_CTL_FORMAT_P010 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 3)
  4339. #define PLANE_CTL_FORMAT_XRGB_8888 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 4)
  4340. #define PLANE_CTL_FORMAT_P012 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 5)
  4341. #define PLANE_CTL_FORMAT_XRGB_16161616F REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 6)
  4342. #define PLANE_CTL_FORMAT_P016 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 7)
  4343. #define PLANE_CTL_FORMAT_XYUV REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 8)
  4344. #define PLANE_CTL_FORMAT_INDEXED REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 12)
  4345. #define PLANE_CTL_FORMAT_RGB_565 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 14)
  4346. #define PLANE_CTL_FORMAT_Y210 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 1)
  4347. #define PLANE_CTL_FORMAT_Y212 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 3)
  4348. #define PLANE_CTL_FORMAT_Y216 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 5)
  4349. #define PLANE_CTL_FORMAT_Y410 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 7)
  4350. #define PLANE_CTL_FORMAT_Y412 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 9)
  4351. #define PLANE_CTL_FORMAT_Y416 REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 11)
  4352. #define PLANE_CTL_PIPE_CSC_ENABLE REG_BIT(23) /* Pre-GLK */
  4353. #define PLANE_CTL_KEY_ENABLE_MASK REG_GENMASK(22, 21)
  4354. #define PLANE_CTL_KEY_ENABLE_SOURCE REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 1)
  4355. #define PLANE_CTL_KEY_ENABLE_DESTINATION REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 2)
  4356. #define PLANE_CTL_ORDER_RGBX REG_BIT(20)
  4357. #define PLANE_CTL_YUV420_Y_PLANE REG_BIT(19)
  4358. #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 REG_BIT(18)
  4359. #define PLANE_CTL_YUV422_ORDER_MASK REG_GENMASK(17, 16)
  4360. #define PLANE_CTL_YUV422_ORDER_YUYV REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 0)
  4361. #define PLANE_CTL_YUV422_ORDER_UYVY REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 1)
  4362. #define PLANE_CTL_YUV422_ORDER_YVYU REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 2)
  4363. #define PLANE_CTL_YUV422_ORDER_VYUY REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 3)
  4364. #define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE REG_BIT(15)
  4365. #define PLANE_CTL_TRICKLE_FEED_DISABLE REG_BIT(14)
  4366. #define PLANE_CTL_CLEAR_COLOR_DISABLE REG_BIT(13) /* TGL+ */
  4367. #define PLANE_CTL_PLANE_GAMMA_DISABLE REG_BIT(13) /* Pre-GLK */
  4368. #define PLANE_CTL_TILED_MASK REG_GENMASK(12, 10)
  4369. #define PLANE_CTL_TILED_LINEAR REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 0)
  4370. #define PLANE_CTL_TILED_X REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 1)
  4371. #define PLANE_CTL_TILED_Y REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 4)
  4372. #define PLANE_CTL_TILED_YF REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
  4373. #define PLANE_CTL_TILED_4 REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
  4374. #define PLANE_CTL_ASYNC_FLIP REG_BIT(9)
  4375. #define PLANE_CTL_FLIP_HORIZONTAL REG_BIT(8)
  4376. #define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE REG_BIT(4) /* TGL+ */
  4377. #define PLANE_CTL_ALPHA_MASK REG_GENMASK(5, 4) /* Pre-GLK */
  4378. #define PLANE_CTL_ALPHA_DISABLE REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 0)
  4379. #define PLANE_CTL_ALPHA_SW_PREMULTIPLY REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 2)
  4380. #define PLANE_CTL_ALPHA_HW_PREMULTIPLY REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 3)
  4381. #define PLANE_CTL_ROTATE_MASK REG_GENMASK(1, 0)
  4382. #define PLANE_CTL_ROTATE_0 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 0)
  4383. #define PLANE_CTL_ROTATE_90 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 1)
  4384. #define PLANE_CTL_ROTATE_180 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 2)
  4385. #define PLANE_CTL_ROTATE_270 REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 3)
  4386. #define _PLANE_STRIDE_1_A 0x70188
  4387. #define _PLANE_STRIDE_2_A 0x70288
  4388. #define _PLANE_STRIDE_3_A 0x70388
  4389. #define PLANE_STRIDE__MASK REG_GENMASK(11, 0)
  4390. #define PLANE_STRIDE_(stride) REG_FIELD_PREP(PLANE_STRIDE__MASK, (stride))
  4391. #define _PLANE_POS_1_A 0x7018c
  4392. #define _PLANE_POS_2_A 0x7028c
  4393. #define _PLANE_POS_3_A 0x7038c
  4394. #define PLANE_POS_Y_MASK REG_GENMASK(31, 16)
  4395. #define PLANE_POS_Y(y) REG_FIELD_PREP(PLANE_POS_Y_MASK, (y))
  4396. #define PLANE_POS_X_MASK REG_GENMASK(15, 0)
  4397. #define PLANE_POS_X(x) REG_FIELD_PREP(PLANE_POS_X_MASK, (x))
  4398. #define _PLANE_SIZE_1_A 0x70190
  4399. #define _PLANE_SIZE_2_A 0x70290
  4400. #define _PLANE_SIZE_3_A 0x70390
  4401. #define PLANE_HEIGHT_MASK REG_GENMASK(31, 16)
  4402. #define PLANE_HEIGHT(h) REG_FIELD_PREP(PLANE_HEIGHT_MASK, (h))
  4403. #define PLANE_WIDTH_MASK REG_GENMASK(15, 0)
  4404. #define PLANE_WIDTH(w) REG_FIELD_PREP(PLANE_WIDTH_MASK, (w))
  4405. #define _PLANE_SURF_1_A 0x7019c
  4406. #define _PLANE_SURF_2_A 0x7029c
  4407. #define _PLANE_SURF_3_A 0x7039c
  4408. #define PLANE_SURF_ADDR_MASK REG_GENMASK(31, 12)
  4409. #define PLANE_SURF_DECRYPT REG_BIT(2)
  4410. #define _PLANE_OFFSET_1_A 0x701a4
  4411. #define _PLANE_OFFSET_2_A 0x702a4
  4412. #define _PLANE_OFFSET_3_A 0x703a4
  4413. #define PLANE_OFFSET_Y_MASK REG_GENMASK(31, 16)
  4414. #define PLANE_OFFSET_Y(y) REG_FIELD_PREP(PLANE_OFFSET_Y_MASK, (y))
  4415. #define PLANE_OFFSET_X_MASK REG_GENMASK(15, 0)
  4416. #define PLANE_OFFSET_X(x) REG_FIELD_PREP(PLANE_OFFSET_X_MASK, (x))
  4417. #define _PLANE_KEYVAL_1_A 0x70194
  4418. #define _PLANE_KEYVAL_2_A 0x70294
  4419. #define _PLANE_KEYMSK_1_A 0x70198
  4420. #define _PLANE_KEYMSK_2_A 0x70298
  4421. #define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
  4422. #define _PLANE_KEYMAX_1_A 0x701a0
  4423. #define _PLANE_KEYMAX_2_A 0x702a0
  4424. #define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
  4425. #define _PLANE_CC_VAL_1_A 0x701b4
  4426. #define _PLANE_CC_VAL_2_A 0x702b4
  4427. #define _PLANE_AUX_DIST_1_A 0x701c0
  4428. #define PLANE_AUX_DISTANCE_MASK REG_GENMASK(31, 12)
  4429. #define PLANE_AUX_STRIDE_MASK REG_GENMASK(11, 0)
  4430. #define PLANE_AUX_STRIDE(stride) REG_FIELD_PREP(PLANE_AUX_STRIDE_MASK, (stride))
  4431. #define _PLANE_AUX_DIST_2_A 0x702c0
  4432. #define _PLANE_AUX_OFFSET_1_A 0x701c4
  4433. #define _PLANE_AUX_OFFSET_2_A 0x702c4
  4434. #define _PLANE_CUS_CTL_1_A 0x701c8
  4435. #define _PLANE_CUS_CTL_2_A 0x702c8
  4436. #define PLANE_CUS_ENABLE REG_BIT(31)
  4437. #define PLANE_CUS_Y_PLANE_MASK REG_BIT(30)
  4438. #define PLANE_CUS_Y_PLANE_4_RKL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
  4439. #define PLANE_CUS_Y_PLANE_5_RKL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
  4440. #define PLANE_CUS_Y_PLANE_6_ICL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
  4441. #define PLANE_CUS_Y_PLANE_7_ICL REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
  4442. #define PLANE_CUS_HPHASE_SIGN_NEGATIVE REG_BIT(19)
  4443. #define PLANE_CUS_HPHASE_MASK REG_GENMASK(17, 16)
  4444. #define PLANE_CUS_HPHASE_0 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 0)
  4445. #define PLANE_CUS_HPHASE_0_25 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 1)
  4446. #define PLANE_CUS_HPHASE_0_5 REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 2)
  4447. #define PLANE_CUS_VPHASE_SIGN_NEGATIVE REG_BIT(15)
  4448. #define PLANE_CUS_VPHASE_MASK REG_GENMASK(13, 12)
  4449. #define PLANE_CUS_VPHASE_0 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 0)
  4450. #define PLANE_CUS_VPHASE_0_25 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 1)
  4451. #define PLANE_CUS_VPHASE_0_5 REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 2)
  4452. #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
  4453. #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
  4454. #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
  4455. #define PLANE_COLOR_PIPE_GAMMA_ENABLE REG_BIT(30) /* Pre-ICL */
  4456. #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE REG_BIT(28)
  4457. #define PLANE_COLOR_PIPE_CSC_ENABLE REG_BIT(23) /* Pre-ICL */
  4458. #define PLANE_COLOR_PLANE_CSC_ENABLE REG_BIT(21) /* ICL+ */
  4459. #define PLANE_COLOR_INPUT_CSC_ENABLE REG_BIT(20) /* ICL+ */
  4460. #define PLANE_COLOR_CSC_MODE_MASK REG_GENMASK(19, 17)
  4461. #define PLANE_COLOR_CSC_MODE_BYPASS REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 0)
  4462. #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 1)
  4463. #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 2)
  4464. #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 3)
  4465. #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 4)
  4466. #define PLANE_COLOR_PLANE_GAMMA_DISABLE REG_BIT(13)
  4467. #define PLANE_COLOR_ALPHA_MASK REG_GENMASK(5, 4)
  4468. #define PLANE_COLOR_ALPHA_DISABLE REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 0)
  4469. #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 2)
  4470. #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 3)
  4471. #define _PLANE_BUF_CFG_1_A 0x7027c
  4472. #define _PLANE_BUF_CFG_2_A 0x7037c
  4473. #define _PLANE_NV12_BUF_CFG_1_A 0x70278
  4474. #define _PLANE_NV12_BUF_CFG_2_A 0x70378
  4475. #define _PLANE_CC_VAL_1_B 0x711b4
  4476. #define _PLANE_CC_VAL_2_B 0x712b4
  4477. #define _PLANE_CC_VAL_1(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B) + (dw) * 4)
  4478. #define _PLANE_CC_VAL_2(pipe, dw) (_PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B) + (dw) * 4)
  4479. #define PLANE_CC_VAL(pipe, plane, dw) \
  4480. _MMIO_PLANE((plane), _PLANE_CC_VAL_1((pipe), (dw)), _PLANE_CC_VAL_2((pipe), (dw)))
  4481. /* Input CSC Register Definitions */
  4482. #define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
  4483. #define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
  4484. #define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
  4485. #define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
  4486. #define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
  4487. _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
  4488. _PLANE_INPUT_CSC_RY_GY_1_B)
  4489. #define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
  4490. _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
  4491. _PLANE_INPUT_CSC_RY_GY_2_B)
  4492. #define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
  4493. _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
  4494. _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
  4495. #define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
  4496. #define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
  4497. #define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
  4498. #define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
  4499. #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
  4500. _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
  4501. _PLANE_INPUT_CSC_PREOFF_HI_1_B)
  4502. #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
  4503. _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
  4504. _PLANE_INPUT_CSC_PREOFF_HI_2_B)
  4505. #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
  4506. _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
  4507. _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
  4508. #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
  4509. #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
  4510. #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
  4511. #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
  4512. #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
  4513. _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
  4514. _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
  4515. #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
  4516. _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
  4517. _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
  4518. #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
  4519. _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
  4520. _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
  4521. #define _PLANE_CTL_1_B 0x71180
  4522. #define _PLANE_CTL_2_B 0x71280
  4523. #define _PLANE_CTL_3_B 0x71380
  4524. #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
  4525. #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
  4526. #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
  4527. #define PLANE_CTL(pipe, plane) \
  4528. _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
  4529. #define _PLANE_STRIDE_1_B 0x71188
  4530. #define _PLANE_STRIDE_2_B 0x71288
  4531. #define _PLANE_STRIDE_3_B 0x71388
  4532. #define _PLANE_STRIDE_1(pipe) \
  4533. _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
  4534. #define _PLANE_STRIDE_2(pipe) \
  4535. _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
  4536. #define _PLANE_STRIDE_3(pipe) \
  4537. _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
  4538. #define PLANE_STRIDE(pipe, plane) \
  4539. _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
  4540. #define _PLANE_POS_1_B 0x7118c
  4541. #define _PLANE_POS_2_B 0x7128c
  4542. #define _PLANE_POS_3_B 0x7138c
  4543. #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
  4544. #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
  4545. #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
  4546. #define PLANE_POS(pipe, plane) \
  4547. _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
  4548. #define _PLANE_SIZE_1_B 0x71190
  4549. #define _PLANE_SIZE_2_B 0x71290
  4550. #define _PLANE_SIZE_3_B 0x71390
  4551. #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
  4552. #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
  4553. #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
  4554. #define PLANE_SIZE(pipe, plane) \
  4555. _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
  4556. #define _PLANE_SURF_1_B 0x7119c
  4557. #define _PLANE_SURF_2_B 0x7129c
  4558. #define _PLANE_SURF_3_B 0x7139c
  4559. #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
  4560. #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
  4561. #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
  4562. #define PLANE_SURF(pipe, plane) \
  4563. _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
  4564. #define _PLANE_OFFSET_1_B 0x711a4
  4565. #define _PLANE_OFFSET_2_B 0x712a4
  4566. #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
  4567. #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
  4568. #define PLANE_OFFSET(pipe, plane) \
  4569. _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
  4570. #define _PLANE_KEYVAL_1_B 0x71194
  4571. #define _PLANE_KEYVAL_2_B 0x71294
  4572. #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
  4573. #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
  4574. #define PLANE_KEYVAL(pipe, plane) \
  4575. _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
  4576. #define _PLANE_KEYMSK_1_B 0x71198
  4577. #define _PLANE_KEYMSK_2_B 0x71298
  4578. #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
  4579. #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
  4580. #define PLANE_KEYMSK(pipe, plane) \
  4581. _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
  4582. #define _PLANE_KEYMAX_1_B 0x711a0
  4583. #define _PLANE_KEYMAX_2_B 0x712a0
  4584. #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
  4585. #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
  4586. #define PLANE_KEYMAX(pipe, plane) \
  4587. _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
  4588. #define _PLANE_BUF_CFG_1_B 0x7127c
  4589. #define _PLANE_BUF_CFG_2_B 0x7137c
  4590. /* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
  4591. #define PLANE_BUF_END_MASK REG_GENMASK(27, 16)
  4592. #define PLANE_BUF_END(end) REG_FIELD_PREP(PLANE_BUF_END_MASK, (end))
  4593. #define PLANE_BUF_START_MASK REG_GENMASK(11, 0)
  4594. #define PLANE_BUF_START(start) REG_FIELD_PREP(PLANE_BUF_START_MASK, (start))
  4595. #define _PLANE_BUF_CFG_1(pipe) \
  4596. _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
  4597. #define _PLANE_BUF_CFG_2(pipe) \
  4598. _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
  4599. #define PLANE_BUF_CFG(pipe, plane) \
  4600. _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
  4601. #define _PLANE_NV12_BUF_CFG_1_B 0x71278
  4602. #define _PLANE_NV12_BUF_CFG_2_B 0x71378
  4603. #define _PLANE_NV12_BUF_CFG_1(pipe) \
  4604. _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
  4605. #define _PLANE_NV12_BUF_CFG_2(pipe) \
  4606. _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
  4607. #define PLANE_NV12_BUF_CFG(pipe, plane) \
  4608. _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
  4609. #define _PLANE_AUX_DIST_1_B 0x711c0
  4610. #define _PLANE_AUX_DIST_2_B 0x712c0
  4611. #define _PLANE_AUX_DIST_1(pipe) \
  4612. _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
  4613. #define _PLANE_AUX_DIST_2(pipe) \
  4614. _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
  4615. #define PLANE_AUX_DIST(pipe, plane) \
  4616. _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
  4617. #define _PLANE_AUX_OFFSET_1_B 0x711c4
  4618. #define _PLANE_AUX_OFFSET_2_B 0x712c4
  4619. #define _PLANE_AUX_OFFSET_1(pipe) \
  4620. _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
  4621. #define _PLANE_AUX_OFFSET_2(pipe) \
  4622. _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
  4623. #define PLANE_AUX_OFFSET(pipe, plane) \
  4624. _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
  4625. #define _PLANE_CUS_CTL_1_B 0x711c8
  4626. #define _PLANE_CUS_CTL_2_B 0x712c8
  4627. #define _PLANE_CUS_CTL_1(pipe) \
  4628. _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
  4629. #define _PLANE_CUS_CTL_2(pipe) \
  4630. _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
  4631. #define PLANE_CUS_CTL(pipe, plane) \
  4632. _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
  4633. #define _PLANE_COLOR_CTL_1_B 0x711CC
  4634. #define _PLANE_COLOR_CTL_2_B 0x712CC
  4635. #define _PLANE_COLOR_CTL_3_B 0x713CC
  4636. #define _PLANE_COLOR_CTL_1(pipe) \
  4637. _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
  4638. #define _PLANE_COLOR_CTL_2(pipe) \
  4639. _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
  4640. #define PLANE_COLOR_CTL(pipe, plane) \
  4641. _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
  4642. #define _SEL_FETCH_PLANE_BASE_1_A 0x70890
  4643. #define _SEL_FETCH_PLANE_BASE_2_A 0x708B0
  4644. #define _SEL_FETCH_PLANE_BASE_3_A 0x708D0
  4645. #define _SEL_FETCH_PLANE_BASE_4_A 0x708F0
  4646. #define _SEL_FETCH_PLANE_BASE_5_A 0x70920
  4647. #define _SEL_FETCH_PLANE_BASE_6_A 0x70940
  4648. #define _SEL_FETCH_PLANE_BASE_7_A 0x70960
  4649. #define _SEL_FETCH_PLANE_BASE_CUR_A 0x70880
  4650. #define _SEL_FETCH_PLANE_BASE_1_B 0x71890
  4651. #define _SEL_FETCH_PLANE_BASE_A(plane) _PICK(plane, \
  4652. _SEL_FETCH_PLANE_BASE_1_A, \
  4653. _SEL_FETCH_PLANE_BASE_2_A, \
  4654. _SEL_FETCH_PLANE_BASE_3_A, \
  4655. _SEL_FETCH_PLANE_BASE_4_A, \
  4656. _SEL_FETCH_PLANE_BASE_5_A, \
  4657. _SEL_FETCH_PLANE_BASE_6_A, \
  4658. _SEL_FETCH_PLANE_BASE_7_A, \
  4659. _SEL_FETCH_PLANE_BASE_CUR_A)
  4660. #define _SEL_FETCH_PLANE_BASE_1(pipe) _PIPE(pipe, _SEL_FETCH_PLANE_BASE_1_A, _SEL_FETCH_PLANE_BASE_1_B)
  4661. #define _SEL_FETCH_PLANE_BASE(pipe, plane) (_SEL_FETCH_PLANE_BASE_1(pipe) - \
  4662. _SEL_FETCH_PLANE_BASE_1_A + \
  4663. _SEL_FETCH_PLANE_BASE_A(plane))
  4664. #define _SEL_FETCH_PLANE_CTL_1_A 0x70890
  4665. #define PLANE_SEL_FETCH_CTL(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
  4666. _SEL_FETCH_PLANE_CTL_1_A - \
  4667. _SEL_FETCH_PLANE_BASE_1_A)
  4668. #define PLANE_SEL_FETCH_CTL_ENABLE REG_BIT(31)
  4669. #define _SEL_FETCH_PLANE_POS_1_A 0x70894
  4670. #define PLANE_SEL_FETCH_POS(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
  4671. _SEL_FETCH_PLANE_POS_1_A - \
  4672. _SEL_FETCH_PLANE_BASE_1_A)
  4673. #define _SEL_FETCH_PLANE_SIZE_1_A 0x70898
  4674. #define PLANE_SEL_FETCH_SIZE(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
  4675. _SEL_FETCH_PLANE_SIZE_1_A - \
  4676. _SEL_FETCH_PLANE_BASE_1_A)
  4677. #define _SEL_FETCH_PLANE_OFFSET_1_A 0x7089C
  4678. #define PLANE_SEL_FETCH_OFFSET(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
  4679. _SEL_FETCH_PLANE_OFFSET_1_A - \
  4680. _SEL_FETCH_PLANE_BASE_1_A)
  4681. /* SKL new cursor registers */
  4682. #define _CUR_BUF_CFG_A 0x7017c
  4683. #define _CUR_BUF_CFG_B 0x7117c
  4684. #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
  4685. /* VBIOS regs */
  4686. #define VGACNTRL _MMIO(0x71400)
  4687. # define VGA_DISP_DISABLE (1 << 31)
  4688. # define VGA_2X_MODE (1 << 30)
  4689. # define VGA_PIPE_B_SELECT (1 << 29)
  4690. #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
  4691. /* Ironlake */
  4692. #define CPU_VGACNTRL _MMIO(0x41000)
  4693. #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
  4694. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  4695. #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
  4696. #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
  4697. #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
  4698. #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
  4699. #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
  4700. #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
  4701. #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
  4702. #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
  4703. #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
  4704. /* refresh rate hardware control */
  4705. #define RR_HW_CTL _MMIO(0x45300)
  4706. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  4707. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  4708. #define FDI_PLL_BIOS_0 _MMIO(0x46000)
  4709. #define FDI_PLL_FB_CLOCK_MASK 0xff
  4710. #define FDI_PLL_BIOS_1 _MMIO(0x46004)
  4711. #define FDI_PLL_BIOS_2 _MMIO(0x46008)
  4712. #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
  4713. #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
  4714. #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
  4715. #define PCH_3DCGDIS0 _MMIO(0x46020)
  4716. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  4717. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  4718. #define PCH_3DCGDIS1 _MMIO(0x46024)
  4719. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  4720. #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
  4721. #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
  4722. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  4723. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  4724. #define _PIPEA_DATA_M1 0x60030
  4725. #define _PIPEA_DATA_N1 0x60034
  4726. #define _PIPEA_DATA_M2 0x60038
  4727. #define _PIPEA_DATA_N2 0x6003c
  4728. #define _PIPEA_LINK_M1 0x60040
  4729. #define _PIPEA_LINK_N1 0x60044
  4730. #define _PIPEA_LINK_M2 0x60048
  4731. #define _PIPEA_LINK_N2 0x6004c
  4732. /* PIPEB timing regs are same start from 0x61000 */
  4733. #define _PIPEB_DATA_M1 0x61030
  4734. #define _PIPEB_DATA_N1 0x61034
  4735. #define _PIPEB_DATA_M2 0x61038
  4736. #define _PIPEB_DATA_N2 0x6103c
  4737. #define _PIPEB_LINK_M1 0x61040
  4738. #define _PIPEB_LINK_N1 0x61044
  4739. #define _PIPEB_LINK_M2 0x61048
  4740. #define _PIPEB_LINK_N2 0x6104c
  4741. #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
  4742. #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
  4743. #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
  4744. #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
  4745. #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
  4746. #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
  4747. #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
  4748. #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
  4749. /* CPU panel fitter */
  4750. /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
  4751. #define _PFA_CTL_1 0x68080
  4752. #define _PFB_CTL_1 0x68880
  4753. #define PF_ENABLE (1 << 31)
  4754. #define PF_PIPE_SEL_MASK_IVB (3 << 29)
  4755. #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
  4756. #define PF_FILTER_MASK (3 << 23)
  4757. #define PF_FILTER_PROGRAMMED (0 << 23)
  4758. #define PF_FILTER_MED_3x3 (1 << 23)
  4759. #define PF_FILTER_EDGE_ENHANCE (2 << 23)
  4760. #define PF_FILTER_EDGE_SOFTEN (3 << 23)
  4761. #define _PFA_WIN_SZ 0x68074
  4762. #define _PFB_WIN_SZ 0x68874
  4763. #define _PFA_WIN_POS 0x68070
  4764. #define _PFB_WIN_POS 0x68870
  4765. #define _PFA_VSCALE 0x68084
  4766. #define _PFB_VSCALE 0x68884
  4767. #define _PFA_HSCALE 0x68090
  4768. #define _PFB_HSCALE 0x68890
  4769. #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
  4770. #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
  4771. #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
  4772. #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
  4773. #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
  4774. #define _PSA_CTL 0x68180
  4775. #define _PSB_CTL 0x68980
  4776. #define PS_ENABLE (1 << 31)
  4777. #define _PSA_WIN_SZ 0x68174
  4778. #define _PSB_WIN_SZ 0x68974
  4779. #define _PSA_WIN_POS 0x68170
  4780. #define _PSB_WIN_POS 0x68970
  4781. #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
  4782. #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
  4783. #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
  4784. /*
  4785. * Skylake scalers
  4786. */
  4787. #define _PS_1A_CTRL 0x68180
  4788. #define _PS_2A_CTRL 0x68280
  4789. #define _PS_1B_CTRL 0x68980
  4790. #define _PS_2B_CTRL 0x68A80
  4791. #define _PS_1C_CTRL 0x69180
  4792. #define PS_SCALER_EN (1 << 31)
  4793. #define SKL_PS_SCALER_MODE_MASK (3 << 28)
  4794. #define SKL_PS_SCALER_MODE_DYN (0 << 28)
  4795. #define SKL_PS_SCALER_MODE_HQ (1 << 28)
  4796. #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
  4797. #define PS_SCALER_MODE_PLANAR (1 << 29)
  4798. #define PS_SCALER_MODE_NORMAL (0 << 29)
  4799. #define PS_PLANE_SEL_MASK (7 << 25)
  4800. #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
  4801. #define PS_FILTER_MASK (3 << 23)
  4802. #define PS_FILTER_MEDIUM (0 << 23)
  4803. #define PS_FILTER_PROGRAMMED (1 << 23)
  4804. #define PS_FILTER_EDGE_ENHANCE (2 << 23)
  4805. #define PS_FILTER_BILINEAR (3 << 23)
  4806. #define PS_VERT3TAP (1 << 21)
  4807. #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
  4808. #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
  4809. #define PS_PWRUP_PROGRESS (1 << 17)
  4810. #define PS_V_FILTER_BYPASS (1 << 8)
  4811. #define PS_VADAPT_EN (1 << 7)
  4812. #define PS_VADAPT_MODE_MASK (3 << 5)
  4813. #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
  4814. #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
  4815. #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
  4816. #define PS_PLANE_Y_SEL_MASK (7 << 5)
  4817. #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
  4818. #define PS_Y_VERT_FILTER_SELECT(set) ((set) << 4)
  4819. #define PS_Y_HORZ_FILTER_SELECT(set) ((set) << 3)
  4820. #define PS_UV_VERT_FILTER_SELECT(set) ((set) << 2)
  4821. #define PS_UV_HORZ_FILTER_SELECT(set) ((set) << 1)
  4822. #define _PS_PWR_GATE_1A 0x68160
  4823. #define _PS_PWR_GATE_2A 0x68260
  4824. #define _PS_PWR_GATE_1B 0x68960
  4825. #define _PS_PWR_GATE_2B 0x68A60
  4826. #define _PS_PWR_GATE_1C 0x69160
  4827. #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
  4828. #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
  4829. #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
  4830. #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
  4831. #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
  4832. #define PS_PWR_GATE_SLPEN_8 0
  4833. #define PS_PWR_GATE_SLPEN_16 1
  4834. #define PS_PWR_GATE_SLPEN_24 2
  4835. #define PS_PWR_GATE_SLPEN_32 3
  4836. #define _PS_WIN_POS_1A 0x68170
  4837. #define _PS_WIN_POS_2A 0x68270
  4838. #define _PS_WIN_POS_1B 0x68970
  4839. #define _PS_WIN_POS_2B 0x68A70
  4840. #define _PS_WIN_POS_1C 0x69170
  4841. #define _PS_WIN_SZ_1A 0x68174
  4842. #define _PS_WIN_SZ_2A 0x68274
  4843. #define _PS_WIN_SZ_1B 0x68974
  4844. #define _PS_WIN_SZ_2B 0x68A74
  4845. #define _PS_WIN_SZ_1C 0x69174
  4846. #define _PS_VSCALE_1A 0x68184
  4847. #define _PS_VSCALE_2A 0x68284
  4848. #define _PS_VSCALE_1B 0x68984
  4849. #define _PS_VSCALE_2B 0x68A84
  4850. #define _PS_VSCALE_1C 0x69184
  4851. #define _PS_HSCALE_1A 0x68190
  4852. #define _PS_HSCALE_2A 0x68290
  4853. #define _PS_HSCALE_1B 0x68990
  4854. #define _PS_HSCALE_2B 0x68A90
  4855. #define _PS_HSCALE_1C 0x69190
  4856. #define _PS_VPHASE_1A 0x68188
  4857. #define _PS_VPHASE_2A 0x68288
  4858. #define _PS_VPHASE_1B 0x68988
  4859. #define _PS_VPHASE_2B 0x68A88
  4860. #define _PS_VPHASE_1C 0x69188
  4861. #define PS_Y_PHASE(x) ((x) << 16)
  4862. #define PS_UV_RGB_PHASE(x) ((x) << 0)
  4863. #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
  4864. #define PS_PHASE_TRIP (1 << 0)
  4865. #define _PS_HPHASE_1A 0x68194
  4866. #define _PS_HPHASE_2A 0x68294
  4867. #define _PS_HPHASE_1B 0x68994
  4868. #define _PS_HPHASE_2B 0x68A94
  4869. #define _PS_HPHASE_1C 0x69194
  4870. #define _PS_ECC_STAT_1A 0x681D0
  4871. #define _PS_ECC_STAT_2A 0x682D0
  4872. #define _PS_ECC_STAT_1B 0x689D0
  4873. #define _PS_ECC_STAT_2B 0x68AD0
  4874. #define _PS_ECC_STAT_1C 0x691D0
  4875. #define _PS_COEF_SET0_INDEX_1A 0x68198
  4876. #define _PS_COEF_SET0_INDEX_2A 0x68298
  4877. #define _PS_COEF_SET0_INDEX_1B 0x68998
  4878. #define _PS_COEF_SET0_INDEX_2B 0x68A98
  4879. #define PS_COEE_INDEX_AUTO_INC (1 << 10)
  4880. #define _PS_COEF_SET0_DATA_1A 0x6819C
  4881. #define _PS_COEF_SET0_DATA_2A 0x6829C
  4882. #define _PS_COEF_SET0_DATA_1B 0x6899C
  4883. #define _PS_COEF_SET0_DATA_2B 0x68A9C
  4884. #define _ID(id, a, b) _PICK_EVEN(id, a, b)
  4885. #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
  4886. _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
  4887. _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
  4888. #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
  4889. _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
  4890. _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
  4891. #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
  4892. _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
  4893. _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
  4894. #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
  4895. _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
  4896. _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
  4897. #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
  4898. _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
  4899. _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
  4900. #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
  4901. _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
  4902. _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
  4903. #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
  4904. _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
  4905. _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
  4906. #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
  4907. _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
  4908. _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
  4909. #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
  4910. _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
  4911. _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
  4912. #define GLK_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \
  4913. _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
  4914. _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
  4915. #define GLK_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \
  4916. _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
  4917. _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
  4918. /* legacy palette */
  4919. #define _LGC_PALETTE_A 0x4a000
  4920. #define _LGC_PALETTE_B 0x4a800
  4921. #define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
  4922. #define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
  4923. #define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
  4924. #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
  4925. /* ilk/snb precision palette */
  4926. #define _PREC_PALETTE_A 0x4b000
  4927. #define _PREC_PALETTE_B 0x4c000
  4928. #define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
  4929. #define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
  4930. #define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
  4931. #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
  4932. #define _PREC_PIPEAGCMAX 0x4d000
  4933. #define _PREC_PIPEBGCMAX 0x4d010
  4934. #define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
  4935. #define _GAMMA_MODE_A 0x4a480
  4936. #define _GAMMA_MODE_B 0x4ac80
  4937. #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
  4938. #define PRE_CSC_GAMMA_ENABLE (1 << 31)
  4939. #define POST_CSC_GAMMA_ENABLE (1 << 30)
  4940. #define GAMMA_MODE_MODE_MASK (3 << 0)
  4941. #define GAMMA_MODE_MODE_8BIT (0 << 0)
  4942. #define GAMMA_MODE_MODE_10BIT (1 << 0)
  4943. #define GAMMA_MODE_MODE_12BIT (2 << 0)
  4944. #define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
  4945. #define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
  4946. /* Display Internal Timeout Register */
  4947. #define RM_TIMEOUT _MMIO(0x42060)
  4948. #define MMIO_TIMEOUT_US(us) ((us) << 0)
  4949. /* interrupts */
  4950. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  4951. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  4952. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  4953. #define DE_PLANEB_FLIP_DONE (1 << 27)
  4954. #define DE_PLANEA_FLIP_DONE (1 << 26)
  4955. #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
  4956. #define DE_PCU_EVENT (1 << 25)
  4957. #define DE_GTT_FAULT (1 << 24)
  4958. #define DE_POISON (1 << 23)
  4959. #define DE_PERFORM_COUNTER (1 << 22)
  4960. #define DE_PCH_EVENT (1 << 21)
  4961. #define DE_AUX_CHANNEL_A (1 << 20)
  4962. #define DE_DP_A_HOTPLUG (1 << 19)
  4963. #define DE_GSE (1 << 18)
  4964. #define DE_PIPEB_VBLANK (1 << 15)
  4965. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  4966. #define DE_PIPEB_ODD_FIELD (1 << 13)
  4967. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  4968. #define DE_PIPEB_VSYNC (1 << 11)
  4969. #define DE_PIPEB_CRC_DONE (1 << 10)
  4970. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  4971. #define DE_PIPEA_VBLANK (1 << 7)
  4972. #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
  4973. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  4974. #define DE_PIPEA_ODD_FIELD (1 << 5)
  4975. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  4976. #define DE_PIPEA_VSYNC (1 << 3)
  4977. #define DE_PIPEA_CRC_DONE (1 << 2)
  4978. #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
  4979. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  4980. #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
  4981. /* More Ivybridge lolz */
  4982. #define DE_ERR_INT_IVB (1 << 30)
  4983. #define DE_GSE_IVB (1 << 29)
  4984. #define DE_PCH_EVENT_IVB (1 << 28)
  4985. #define DE_DP_A_HOTPLUG_IVB (1 << 27)
  4986. #define DE_AUX_CHANNEL_A_IVB (1 << 26)
  4987. #define DE_EDP_PSR_INT_HSW (1 << 19)
  4988. #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
  4989. #define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
  4990. #define DE_PIPEC_VBLANK_IVB (1 << 10)
  4991. #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
  4992. #define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
  4993. #define DE_PIPEB_VBLANK_IVB (1 << 5)
  4994. #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
  4995. #define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
  4996. #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
  4997. #define DE_PIPEA_VBLANK_IVB (1 << 0)
  4998. #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
  4999. #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
  5000. #define MASTER_INTERRUPT_ENABLE (1 << 31)
  5001. #define DEISR _MMIO(0x44000)
  5002. #define DEIMR _MMIO(0x44004)
  5003. #define DEIIR _MMIO(0x44008)
  5004. #define DEIER _MMIO(0x4400c)
  5005. #define GTISR _MMIO(0x44010)
  5006. #define GTIMR _MMIO(0x44014)
  5007. #define GTIIR _MMIO(0x44018)
  5008. #define GTIER _MMIO(0x4401c)
  5009. #define GEN8_MASTER_IRQ _MMIO(0x44200)
  5010. #define GEN8_MASTER_IRQ_CONTROL (1 << 31)
  5011. #define GEN8_PCU_IRQ (1 << 30)
  5012. #define GEN8_DE_PCH_IRQ (1 << 23)
  5013. #define GEN8_DE_MISC_IRQ (1 << 22)
  5014. #define GEN8_DE_PORT_IRQ (1 << 20)
  5015. #define GEN8_DE_PIPE_C_IRQ (1 << 18)
  5016. #define GEN8_DE_PIPE_B_IRQ (1 << 17)
  5017. #define GEN8_DE_PIPE_A_IRQ (1 << 16)
  5018. #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
  5019. #define GEN8_GT_VECS_IRQ (1 << 6)
  5020. #define GEN8_GT_GUC_IRQ (1 << 5)
  5021. #define GEN8_GT_PM_IRQ (1 << 4)
  5022. #define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
  5023. #define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
  5024. #define GEN8_GT_BCS_IRQ (1 << 1)
  5025. #define GEN8_GT_RCS_IRQ (1 << 0)
  5026. #define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c)
  5027. #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
  5028. #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
  5029. #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
  5030. #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
  5031. #define GEN8_RCS_IRQ_SHIFT 0
  5032. #define GEN8_BCS_IRQ_SHIFT 16
  5033. #define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
  5034. #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
  5035. #define GEN8_VECS_IRQ_SHIFT 0
  5036. #define GEN8_WD_IRQ_SHIFT 16
  5037. #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
  5038. #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
  5039. #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
  5040. #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
  5041. #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
  5042. #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
  5043. #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
  5044. #define XELPD_PIPE_SOFT_UNDERRUN (1 << 22)
  5045. #define XELPD_PIPE_HARD_UNDERRUN (1 << 21)
  5046. #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
  5047. #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
  5048. #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
  5049. #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
  5050. #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
  5051. #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
  5052. #define GEN8_PIPE_VSYNC (1 << 1)
  5053. #define GEN8_PIPE_VBLANK (1 << 0)
  5054. #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
  5055. #define GEN11_PIPE_PLANE7_FAULT (1 << 22)
  5056. #define GEN11_PIPE_PLANE6_FAULT (1 << 21)
  5057. #define GEN11_PIPE_PLANE5_FAULT (1 << 20)
  5058. #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
  5059. #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
  5060. #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
  5061. #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
  5062. #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
  5063. #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
  5064. #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
  5065. #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
  5066. #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
  5067. #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
  5068. (GEN8_PIPE_CURSOR_FAULT | \
  5069. GEN8_PIPE_SPRITE_FAULT | \
  5070. GEN8_PIPE_PRIMARY_FAULT)
  5071. #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
  5072. (GEN9_PIPE_CURSOR_FAULT | \
  5073. GEN9_PIPE_PLANE4_FAULT | \
  5074. GEN9_PIPE_PLANE3_FAULT | \
  5075. GEN9_PIPE_PLANE2_FAULT | \
  5076. GEN9_PIPE_PLANE1_FAULT)
  5077. #define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
  5078. (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
  5079. GEN11_PIPE_PLANE7_FAULT | \
  5080. GEN11_PIPE_PLANE6_FAULT | \
  5081. GEN11_PIPE_PLANE5_FAULT)
  5082. #define RKL_DE_PIPE_IRQ_FAULT_ERRORS \
  5083. (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
  5084. GEN11_PIPE_PLANE5_FAULT)
  5085. #define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A)
  5086. #define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1)
  5087. #define GEN8_DE_PORT_ISR _MMIO(0x44440)
  5088. #define GEN8_DE_PORT_IMR _MMIO(0x44444)
  5089. #define GEN8_DE_PORT_IIR _MMIO(0x44448)
  5090. #define GEN8_DE_PORT_IER _MMIO(0x4444c)
  5091. #define DSI1_NON_TE (1 << 31)
  5092. #define DSI0_NON_TE (1 << 30)
  5093. #define ICL_AUX_CHANNEL_E (1 << 29)
  5094. #define ICL_AUX_CHANNEL_F (1 << 28)
  5095. #define GEN9_AUX_CHANNEL_D (1 << 27)
  5096. #define GEN9_AUX_CHANNEL_C (1 << 26)
  5097. #define GEN9_AUX_CHANNEL_B (1 << 25)
  5098. #define DSI1_TE (1 << 24)
  5099. #define DSI0_TE (1 << 23)
  5100. #define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
  5101. #define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
  5102. GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
  5103. GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
  5104. #define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
  5105. #define BXT_DE_PORT_GMBUS (1 << 1)
  5106. #define GEN8_AUX_CHANNEL_A (1 << 0)
  5107. #define TGL_DE_PORT_AUX_USBC6 REG_BIT(13)
  5108. #define XELPD_DE_PORT_AUX_DDIE REG_BIT(13)
  5109. #define TGL_DE_PORT_AUX_USBC5 REG_BIT(12)
  5110. #define XELPD_DE_PORT_AUX_DDID REG_BIT(12)
  5111. #define TGL_DE_PORT_AUX_USBC4 REG_BIT(11)
  5112. #define TGL_DE_PORT_AUX_USBC3 REG_BIT(10)
  5113. #define TGL_DE_PORT_AUX_USBC2 REG_BIT(9)
  5114. #define TGL_DE_PORT_AUX_USBC1 REG_BIT(8)
  5115. #define TGL_DE_PORT_AUX_DDIC REG_BIT(2)
  5116. #define TGL_DE_PORT_AUX_DDIB REG_BIT(1)
  5117. #define TGL_DE_PORT_AUX_DDIA REG_BIT(0)
  5118. #define GEN8_DE_MISC_ISR _MMIO(0x44460)
  5119. #define GEN8_DE_MISC_IMR _MMIO(0x44464)
  5120. #define GEN8_DE_MISC_IIR _MMIO(0x44468)
  5121. #define GEN8_DE_MISC_IER _MMIO(0x4446c)
  5122. #define GEN8_DE_MISC_GSE (1 << 27)
  5123. #define GEN8_DE_EDP_PSR (1 << 19)
  5124. #define GEN8_PCU_ISR _MMIO(0x444e0)
  5125. #define GEN8_PCU_IMR _MMIO(0x444e4)
  5126. #define GEN8_PCU_IIR _MMIO(0x444e8)
  5127. #define GEN8_PCU_IER _MMIO(0x444ec)
  5128. #define GEN11_GU_MISC_ISR _MMIO(0x444f0)
  5129. #define GEN11_GU_MISC_IMR _MMIO(0x444f4)
  5130. #define GEN11_GU_MISC_IIR _MMIO(0x444f8)
  5131. #define GEN11_GU_MISC_IER _MMIO(0x444fc)
  5132. #define GEN11_GU_MISC_GSE (1 << 27)
  5133. #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
  5134. #define GEN11_MASTER_IRQ (1 << 31)
  5135. #define GEN11_PCU_IRQ (1 << 30)
  5136. #define GEN11_GU_MISC_IRQ (1 << 29)
  5137. #define GEN11_DISPLAY_IRQ (1 << 16)
  5138. #define GEN11_GT_DW_IRQ(x) (1 << (x))
  5139. #define GEN11_GT_DW1_IRQ (1 << 1)
  5140. #define GEN11_GT_DW0_IRQ (1 << 0)
  5141. #define DG1_MSTR_TILE_INTR _MMIO(0x190008)
  5142. #define DG1_MSTR_IRQ REG_BIT(31)
  5143. #define DG1_MSTR_TILE(t) REG_BIT(t)
  5144. #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
  5145. #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
  5146. #define GEN11_AUDIO_CODEC_IRQ (1 << 24)
  5147. #define GEN11_DE_PCH_IRQ (1 << 23)
  5148. #define GEN11_DE_MISC_IRQ (1 << 22)
  5149. #define GEN11_DE_HPD_IRQ (1 << 21)
  5150. #define GEN11_DE_PORT_IRQ (1 << 20)
  5151. #define GEN11_DE_PIPE_C (1 << 18)
  5152. #define GEN11_DE_PIPE_B (1 << 17)
  5153. #define GEN11_DE_PIPE_A (1 << 16)
  5154. #define GEN11_DE_HPD_ISR _MMIO(0x44470)
  5155. #define GEN11_DE_HPD_IMR _MMIO(0x44474)
  5156. #define GEN11_DE_HPD_IIR _MMIO(0x44478)
  5157. #define GEN11_DE_HPD_IER _MMIO(0x4447c)
  5158. #define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
  5159. #define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
  5160. GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
  5161. GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
  5162. GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
  5163. GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
  5164. GEN11_TC_HOTPLUG(HPD_PORT_TC1))
  5165. #define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
  5166. #define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
  5167. GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
  5168. GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
  5169. GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
  5170. GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
  5171. GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
  5172. #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
  5173. #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
  5174. #define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
  5175. #define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
  5176. #define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
  5177. #define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4))
  5178. #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
  5179. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  5180. #define ILK_ELPIN_409_SELECT (1 << 25)
  5181. #define ILK_DPARB_GATE (1 << 22)
  5182. #define ILK_VSDPFD_FULL (1 << 21)
  5183. #define FUSE_STRAP _MMIO(0x42014)
  5184. #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
  5185. #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
  5186. #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
  5187. #define IVB_PIPE_C_DISABLE (1 << 28)
  5188. #define ILK_HDCP_DISABLE (1 << 25)
  5189. #define ILK_eDP_A_DISABLE (1 << 24)
  5190. #define HSW_CDCLK_LIMIT (1 << 24)
  5191. #define ILK_DESKTOP (1 << 23)
  5192. #define HSW_CPU_SSC_ENABLE (1 << 21)
  5193. #define FUSE_STRAP3 _MMIO(0x42020)
  5194. #define HSW_REF_CLK_SELECT (1 << 1)
  5195. #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
  5196. #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
  5197. #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  5198. #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
  5199. #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
  5200. #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
  5201. #define IVB_CHICKEN3 _MMIO(0x4200c)
  5202. # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
  5203. # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
  5204. #define CHICKEN_PAR1_1 _MMIO(0x42080)
  5205. #define IGNORE_KVMR_PIPE_A REG_BIT(23)
  5206. #define KBL_ARB_FILL_SPARE_22 REG_BIT(22)
  5207. #define DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16)
  5208. #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
  5209. #define DPA_MASK_VBLANK_SRD (1 << 15)
  5210. #define FORCE_ARB_IDLE_PLANES (1 << 14)
  5211. #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
  5212. #define IGNORE_PSR2_HW_TRACKING (1 << 1)
  5213. #define CHICKEN_PAR2_1 _MMIO(0x42090)
  5214. #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
  5215. #define CHICKEN_MISC_2 _MMIO(0x42084)
  5216. #define KBL_ARB_FILL_SPARE_14 REG_BIT(14)
  5217. #define KBL_ARB_FILL_SPARE_13 REG_BIT(13)
  5218. #define GLK_CL2_PWR_DOWN (1 << 12)
  5219. #define GLK_CL1_PWR_DOWN (1 << 11)
  5220. #define GLK_CL0_PWR_DOWN (1 << 10)
  5221. #define CHICKEN_MISC_4 _MMIO(0x4208c)
  5222. #define CHICKEN_FBC_STRIDE_OVERRIDE REG_BIT(13)
  5223. #define CHICKEN_FBC_STRIDE_MASK REG_GENMASK(12, 0)
  5224. #define CHICKEN_FBC_STRIDE(x) REG_FIELD_PREP(CHICKEN_FBC_STRIDE_MASK, (x))
  5225. #define _CHICKEN_PIPESL_1_A 0x420b0
  5226. #define _CHICKEN_PIPESL_1_B 0x420b4
  5227. #define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27)
  5228. #define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0)
  5229. #define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1)
  5230. #define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2)
  5231. #define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3)
  5232. #define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25)
  5233. #define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0)
  5234. #define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1)
  5235. #define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2)
  5236. #define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3)
  5237. #define HSW_FBCQ_DIS (1 << 22)
  5238. #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
  5239. #define SKL_PLANE1_STRETCH_MAX_MASK REG_GENMASK(1, 0)
  5240. #define SKL_PLANE1_STRETCH_MAX_X8 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 0)
  5241. #define SKL_PLANE1_STRETCH_MAX_X4 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 1)
  5242. #define SKL_PLANE1_STRETCH_MAX_X2 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 2)
  5243. #define SKL_PLANE1_STRETCH_MAX_X1 REG_FIELD_PREP(SKL_PLANE1_STRETCH_MAX_MASK, 3)
  5244. #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
  5245. #define _CHICKEN_TRANS_A 0x420c0
  5246. #define _CHICKEN_TRANS_B 0x420c4
  5247. #define _CHICKEN_TRANS_C 0x420c8
  5248. #define _CHICKEN_TRANS_EDP 0x420cc
  5249. #define _CHICKEN_TRANS_D 0x420d8
  5250. #define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
  5251. [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
  5252. [TRANSCODER_A] = _CHICKEN_TRANS_A, \
  5253. [TRANSCODER_B] = _CHICKEN_TRANS_B, \
  5254. [TRANSCODER_C] = _CHICKEN_TRANS_C, \
  5255. [TRANSCODER_D] = _CHICKEN_TRANS_D))
  5256. #define _MTL_CHICKEN_TRANS_A 0x604e0
  5257. #define _MTL_CHICKEN_TRANS_B 0x614e0
  5258. #define MTL_CHICKEN_TRANS(trans) _MMIO_TRANS((trans), \
  5259. _MTL_CHICKEN_TRANS_A, \
  5260. _MTL_CHICKEN_TRANS_B)
  5261. #define HSW_FRAME_START_DELAY_MASK REG_GENMASK(28, 27)
  5262. #define HSW_FRAME_START_DELAY(x) REG_FIELD_PREP(HSW_FRAME_START_DELAY_MASK, x)
  5263. #define VSC_DATA_SEL_SOFTWARE_CONTROL REG_BIT(25) /* GLK */
  5264. #define FECSTALL_DIS_DPTSTREAM_DPTTG REG_BIT(23)
  5265. #define DDI_TRAINING_OVERRIDE_ENABLE REG_BIT(19)
  5266. #define ADLP_1_BASED_X_GRANULARITY REG_BIT(18)
  5267. #define DDI_TRAINING_OVERRIDE_VALUE REG_BIT(18)
  5268. #define DDIE_TRAINING_OVERRIDE_ENABLE REG_BIT(17) /* CHICKEN_TRANS_A only */
  5269. #define DDIE_TRAINING_OVERRIDE_VALUE REG_BIT(16) /* CHICKEN_TRANS_A only */
  5270. #define PSR2_ADD_VERTICAL_LINE_COUNT REG_BIT(15)
  5271. #define PSR2_VSC_ENABLE_PROG_HEADER REG_BIT(12)
  5272. #define DISP_ARB_CTL _MMIO(0x45000)
  5273. #define DISP_FBC_MEMORY_WAKE (1 << 31)
  5274. #define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
  5275. #define DISP_FBC_WM_DIS (1 << 15)
  5276. #define DISP_ARB_CTL2 _MMIO(0x45004)
  5277. #define DISP_DATA_PARTITION_5_6 (1 << 6)
  5278. #define DISP_IPC_ENABLE (1 << 3)
  5279. /*
  5280. * The below are numbered starting from "S1" on gen11/gen12, but starting
  5281. * with display 13, the bspec switches to a 0-based numbering scheme
  5282. * (although the addresses stay the same so new S0 = old S1, new S1 = old S2).
  5283. * We'll just use the 0-based numbering here for all platforms since it's the
  5284. * way things will be named by the hardware team going forward, plus it's more
  5285. * consistent with how most of the rest of our registers are named.
  5286. */
  5287. #define _DBUF_CTL_S0 0x45008
  5288. #define _DBUF_CTL_S1 0x44FE8
  5289. #define _DBUF_CTL_S2 0x44300
  5290. #define _DBUF_CTL_S3 0x44304
  5291. #define DBUF_CTL_S(slice) _MMIO(_PICK(slice, \
  5292. _DBUF_CTL_S0, \
  5293. _DBUF_CTL_S1, \
  5294. _DBUF_CTL_S2, \
  5295. _DBUF_CTL_S3))
  5296. #define DBUF_POWER_REQUEST REG_BIT(31)
  5297. #define DBUF_POWER_STATE REG_BIT(30)
  5298. #define DBUF_TRACKER_STATE_SERVICE_MASK REG_GENMASK(23, 19)
  5299. #define DBUF_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_TRACKER_STATE_SERVICE_MASK, x)
  5300. #define DBUF_MIN_TRACKER_STATE_SERVICE_MASK REG_GENMASK(18, 16) /* ADL-P+ */
  5301. #define DBUF_MIN_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_MIN_TRACKER_STATE_SERVICE_MASK, x) /* ADL-P+ */
  5302. #define GEN7_MSG_CTL _MMIO(0x45010)
  5303. #define WAIT_FOR_PCH_RESET_ACK (1 << 1)
  5304. #define WAIT_FOR_PCH_FLR_ACK (1 << 0)
  5305. #define _BW_BUDDY0_CTL 0x45130
  5306. #define _BW_BUDDY1_CTL 0x45140
  5307. #define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \
  5308. _BW_BUDDY0_CTL, \
  5309. _BW_BUDDY1_CTL))
  5310. #define BW_BUDDY_DISABLE REG_BIT(31)
  5311. #define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16)
  5312. #define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
  5313. #define _BW_BUDDY0_PAGE_MASK 0x45134
  5314. #define _BW_BUDDY1_PAGE_MASK 0x45144
  5315. #define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \
  5316. _BW_BUDDY0_PAGE_MASK, \
  5317. _BW_BUDDY1_PAGE_MASK))
  5318. #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
  5319. #define MTL_RESET_PICA_HANDSHAKE_EN REG_BIT(6)
  5320. #define RESET_PCH_HANDSHAKE_ENABLE REG_BIT(4)
  5321. #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
  5322. #define SKL_SELECT_ALTERNATE_DC_EXIT REG_BIT(30)
  5323. #define LATENCY_REPORTING_REMOVED_PIPE_C REG_BIT(25)
  5324. #define LATENCY_REPORTING_REMOVED_PIPE_B REG_BIT(24)
  5325. #define LATENCY_REPORTING_REMOVED_PIPE_A REG_BIT(23)
  5326. #define ICL_DELAY_PMRSP REG_BIT(22)
  5327. #define DISABLE_FLR_SRC REG_BIT(15)
  5328. #define MASK_WAKEMEM REG_BIT(13)
  5329. #define DDI_CLOCK_REG_ACCESS REG_BIT(7)
  5330. #define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434)
  5331. #define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27)
  5332. #define DCPR_MASK_LPMODE REG_BIT(26)
  5333. #define DCPR_SEND_RESP_IMM REG_BIT(25)
  5334. #define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24)
  5335. #define SKL_DFSM _MMIO(0x51000)
  5336. #define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
  5337. #define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
  5338. #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
  5339. #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
  5340. #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
  5341. #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
  5342. #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
  5343. #define ICL_DFSM_DMC_DISABLE (1 << 23)
  5344. #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
  5345. #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
  5346. #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
  5347. #define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
  5348. #define GLK_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
  5349. #define SKL_DSSM _MMIO(0x51004)
  5350. #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
  5351. #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
  5352. #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
  5353. #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
  5354. /*GEN11 chicken */
  5355. #define _PIPEA_CHICKEN 0x70038
  5356. #define _PIPEB_CHICKEN 0x71038
  5357. #define _PIPEC_CHICKEN 0x72038
  5358. #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
  5359. _PIPEB_CHICKEN)
  5360. #define UNDERRUN_RECOVERY_DISABLE_ADLP REG_BIT(30)
  5361. #define UNDERRUN_RECOVERY_ENABLE_DG2 REG_BIT(30)
  5362. #define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU REG_BIT(15)
  5363. #define DG2_RENDER_CCSTAG_4_3_EN REG_BIT(12)
  5364. #define PER_PIXEL_ALPHA_BYPASS_EN REG_BIT(7)
  5365. /* PCH */
  5366. #define PCH_DISPLAY_BASE 0xc0000u
  5367. /* south display engine interrupt: IBX */
  5368. #define SDE_AUDIO_POWER_D (1 << 27)
  5369. #define SDE_AUDIO_POWER_C (1 << 26)
  5370. #define SDE_AUDIO_POWER_B (1 << 25)
  5371. #define SDE_AUDIO_POWER_SHIFT (25)
  5372. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  5373. #define SDE_GMBUS (1 << 24)
  5374. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  5375. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  5376. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  5377. #define SDE_AUDIO_TRANSB (1 << 21)
  5378. #define SDE_AUDIO_TRANSA (1 << 20)
  5379. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  5380. #define SDE_POISON (1 << 19)
  5381. /* 18 reserved */
  5382. #define SDE_FDI_RXB (1 << 17)
  5383. #define SDE_FDI_RXA (1 << 16)
  5384. #define SDE_FDI_MASK (3 << 16)
  5385. #define SDE_AUXD (1 << 15)
  5386. #define SDE_AUXC (1 << 14)
  5387. #define SDE_AUXB (1 << 13)
  5388. #define SDE_AUX_MASK (7 << 13)
  5389. /* 12 reserved */
  5390. #define SDE_CRT_HOTPLUG (1 << 11)
  5391. #define SDE_PORTD_HOTPLUG (1 << 10)
  5392. #define SDE_PORTC_HOTPLUG (1 << 9)
  5393. #define SDE_PORTB_HOTPLUG (1 << 8)
  5394. #define SDE_SDVOB_HOTPLUG (1 << 6)
  5395. #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
  5396. SDE_SDVOB_HOTPLUG | \
  5397. SDE_PORTB_HOTPLUG | \
  5398. SDE_PORTC_HOTPLUG | \
  5399. SDE_PORTD_HOTPLUG)
  5400. #define SDE_TRANSB_CRC_DONE (1 << 5)
  5401. #define SDE_TRANSB_CRC_ERR (1 << 4)
  5402. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  5403. #define SDE_TRANSA_CRC_DONE (1 << 2)
  5404. #define SDE_TRANSA_CRC_ERR (1 << 1)
  5405. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  5406. #define SDE_TRANS_MASK (0x3f)
  5407. /* south display engine interrupt: CPT - CNP */
  5408. #define SDE_AUDIO_POWER_D_CPT (1 << 31)
  5409. #define SDE_AUDIO_POWER_C_CPT (1 << 30)
  5410. #define SDE_AUDIO_POWER_B_CPT (1 << 29)
  5411. #define SDE_AUDIO_POWER_SHIFT_CPT 29
  5412. #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
  5413. #define SDE_AUXD_CPT (1 << 27)
  5414. #define SDE_AUXC_CPT (1 << 26)
  5415. #define SDE_AUXB_CPT (1 << 25)
  5416. #define SDE_AUX_MASK_CPT (7 << 25)
  5417. #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
  5418. #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
  5419. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  5420. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  5421. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  5422. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  5423. #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
  5424. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  5425. SDE_SDVOB_HOTPLUG_CPT | \
  5426. SDE_PORTD_HOTPLUG_CPT | \
  5427. SDE_PORTC_HOTPLUG_CPT | \
  5428. SDE_PORTB_HOTPLUG_CPT)
  5429. #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
  5430. SDE_PORTD_HOTPLUG_CPT | \
  5431. SDE_PORTC_HOTPLUG_CPT | \
  5432. SDE_PORTB_HOTPLUG_CPT | \
  5433. SDE_PORTA_HOTPLUG_SPT)
  5434. #define SDE_GMBUS_CPT (1 << 17)
  5435. #define SDE_ERROR_CPT (1 << 16)
  5436. #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
  5437. #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
  5438. #define SDE_FDI_RXC_CPT (1 << 8)
  5439. #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
  5440. #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
  5441. #define SDE_FDI_RXB_CPT (1 << 4)
  5442. #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
  5443. #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
  5444. #define SDE_FDI_RXA_CPT (1 << 0)
  5445. #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
  5446. SDE_AUDIO_CP_REQ_B_CPT | \
  5447. SDE_AUDIO_CP_REQ_A_CPT)
  5448. #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
  5449. SDE_AUDIO_CP_CHG_B_CPT | \
  5450. SDE_AUDIO_CP_CHG_A_CPT)
  5451. #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
  5452. SDE_FDI_RXB_CPT | \
  5453. SDE_FDI_RXA_CPT)
  5454. /* south display engine interrupt: ICP/TGP */
  5455. #define SDE_GMBUS_ICP (1 << 23)
  5456. #define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
  5457. #define SDE_TC_HOTPLUG_DG2(hpd_pin) REG_BIT(25 + _HPD_PIN_TC(hpd_pin)) /* sigh */
  5458. #define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
  5459. #define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
  5460. SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
  5461. SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
  5462. SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
  5463. #define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
  5464. SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
  5465. SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
  5466. SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
  5467. SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
  5468. SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
  5469. #define SDEISR _MMIO(0xc4000)
  5470. #define SDEIMR _MMIO(0xc4004)
  5471. #define SDEIIR _MMIO(0xc4008)
  5472. #define SDEIER _MMIO(0xc400c)
  5473. #define SERR_INT _MMIO(0xc4040)
  5474. #define SERR_INT_POISON (1 << 31)
  5475. #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
  5476. /* digital port hotplug */
  5477. #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
  5478. #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
  5479. #define BXT_DDIA_HPD_INVERT (1 << 27)
  5480. #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
  5481. #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
  5482. #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
  5483. #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
  5484. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  5485. #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
  5486. #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
  5487. #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
  5488. #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
  5489. #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
  5490. #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
  5491. #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
  5492. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  5493. #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
  5494. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  5495. #define BXT_DDIC_HPD_INVERT (1 << 11)
  5496. #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
  5497. #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
  5498. #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
  5499. #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
  5500. #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
  5501. #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
  5502. #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
  5503. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  5504. #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
  5505. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  5506. #define BXT_DDIB_HPD_INVERT (1 << 3)
  5507. #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
  5508. #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
  5509. #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
  5510. #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
  5511. #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
  5512. #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
  5513. #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
  5514. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  5515. #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
  5516. #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
  5517. BXT_DDIB_HPD_INVERT | \
  5518. BXT_DDIC_HPD_INVERT)
  5519. #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
  5520. #define PORTE_HOTPLUG_ENABLE (1 << 4)
  5521. #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
  5522. #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
  5523. #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
  5524. #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
  5525. /* This register is a reuse of PCH_PORT_HOTPLUG register. The
  5526. * functionality covered in PCH_PORT_HOTPLUG is split into
  5527. * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
  5528. */
  5529. #define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
  5530. #define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
  5531. #define SHOTPLUG_CTL_DDI_HPD_OUTPUT_DATA(hpd_pin) (0x4 << (_HPD_PIN_DDI(hpd_pin) * 4))
  5532. #define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
  5533. #define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
  5534. #define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
  5535. #define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
  5536. #define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
  5537. #define SHOTPLUG_CTL_TC _MMIO(0xc4034)
  5538. #define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
  5539. #define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
  5540. #define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
  5541. #define SHPD_FILTER_CNT _MMIO(0xc4038)
  5542. #define SHPD_FILTER_CNT_500_ADJ 0x001D9
  5543. #define _PCH_DPLL_A 0xc6014
  5544. #define _PCH_DPLL_B 0xc6018
  5545. #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
  5546. #define _PCH_FPA0 0xc6040
  5547. #define FP_CB_TUNE (0x3 << 22)
  5548. #define _PCH_FPA1 0xc6044
  5549. #define _PCH_FPB0 0xc6048
  5550. #define _PCH_FPB1 0xc604c
  5551. #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
  5552. #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
  5553. #define PCH_DPLL_TEST _MMIO(0xc606c)
  5554. #define PCH_DREF_CONTROL _MMIO(0xC6200)
  5555. #define DREF_CONTROL_MASK 0x7fc3
  5556. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
  5557. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
  5558. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
  5559. #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
  5560. #define DREF_SSC_SOURCE_DISABLE (0 << 11)
  5561. #define DREF_SSC_SOURCE_ENABLE (2 << 11)
  5562. #define DREF_SSC_SOURCE_MASK (3 << 11)
  5563. #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
  5564. #define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
  5565. #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
  5566. #define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
  5567. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
  5568. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
  5569. #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
  5570. #define DREF_SSC4_DOWNSPREAD (0 << 6)
  5571. #define DREF_SSC4_CENTERSPREAD (1 << 6)
  5572. #define DREF_SSC1_DISABLE (0 << 1)
  5573. #define DREF_SSC1_ENABLE (1 << 1)
  5574. #define DREF_SSC4_DISABLE (0)
  5575. #define DREF_SSC4_ENABLE (1)
  5576. #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
  5577. #define FDL_TP1_TIMER_SHIFT 12
  5578. #define FDL_TP1_TIMER_MASK (3 << 12)
  5579. #define FDL_TP2_TIMER_SHIFT 10
  5580. #define FDL_TP2_TIMER_MASK (3 << 10)
  5581. #define RAWCLK_FREQ_MASK 0x3ff
  5582. #define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
  5583. #define CNP_RAWCLK_DIV(div) ((div) << 16)
  5584. #define CNP_RAWCLK_FRAC_MASK (0xf << 26)
  5585. #define CNP_RAWCLK_DEN(den) ((den) << 26)
  5586. #define ICP_RAWCLK_NUM(num) ((num) << 11)
  5587. #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
  5588. #define PCH_SSC4_PARMS _MMIO(0xc6210)
  5589. #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
  5590. #define PCH_DPLL_SEL _MMIO(0xc7000)
  5591. #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
  5592. #define TRANS_DPLLA_SEL(pipe) 0
  5593. #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
  5594. /* transcoder */
  5595. #define _PCH_TRANS_HTOTAL_A 0xe0000
  5596. #define TRANS_HTOTAL_SHIFT 16
  5597. #define TRANS_HACTIVE_SHIFT 0
  5598. #define _PCH_TRANS_HBLANK_A 0xe0004
  5599. #define TRANS_HBLANK_END_SHIFT 16
  5600. #define TRANS_HBLANK_START_SHIFT 0
  5601. #define _PCH_TRANS_HSYNC_A 0xe0008
  5602. #define TRANS_HSYNC_END_SHIFT 16
  5603. #define TRANS_HSYNC_START_SHIFT 0
  5604. #define _PCH_TRANS_VTOTAL_A 0xe000c
  5605. #define TRANS_VTOTAL_SHIFT 16
  5606. #define TRANS_VACTIVE_SHIFT 0
  5607. #define _PCH_TRANS_VBLANK_A 0xe0010
  5608. #define TRANS_VBLANK_END_SHIFT 16
  5609. #define TRANS_VBLANK_START_SHIFT 0
  5610. #define _PCH_TRANS_VSYNC_A 0xe0014
  5611. #define TRANS_VSYNC_END_SHIFT 16
  5612. #define TRANS_VSYNC_START_SHIFT 0
  5613. #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
  5614. #define _PCH_TRANSA_DATA_M1 0xe0030
  5615. #define _PCH_TRANSA_DATA_N1 0xe0034
  5616. #define _PCH_TRANSA_DATA_M2 0xe0038
  5617. #define _PCH_TRANSA_DATA_N2 0xe003c
  5618. #define _PCH_TRANSA_LINK_M1 0xe0040
  5619. #define _PCH_TRANSA_LINK_N1 0xe0044
  5620. #define _PCH_TRANSA_LINK_M2 0xe0048
  5621. #define _PCH_TRANSA_LINK_N2 0xe004c
  5622. /* Per-transcoder DIP controls (PCH) */
  5623. #define _VIDEO_DIP_CTL_A 0xe0200
  5624. #define _VIDEO_DIP_DATA_A 0xe0208
  5625. #define _VIDEO_DIP_GCP_A 0xe0210
  5626. #define GCP_COLOR_INDICATION (1 << 2)
  5627. #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
  5628. #define GCP_AV_MUTE (1 << 0)
  5629. #define _VIDEO_DIP_CTL_B 0xe1200
  5630. #define _VIDEO_DIP_DATA_B 0xe1208
  5631. #define _VIDEO_DIP_GCP_B 0xe1210
  5632. #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
  5633. #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
  5634. #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
  5635. /* Per-transcoder DIP controls (VLV) */
  5636. #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
  5637. #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
  5638. #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
  5639. #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
  5640. #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
  5641. #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
  5642. #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
  5643. #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
  5644. #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
  5645. #define VLV_TVIDEO_DIP_CTL(pipe) \
  5646. _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
  5647. _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
  5648. #define VLV_TVIDEO_DIP_DATA(pipe) \
  5649. _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
  5650. _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
  5651. #define VLV_TVIDEO_DIP_GCP(pipe) \
  5652. _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
  5653. _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
  5654. /* Haswell DIP controls */
  5655. #define _HSW_VIDEO_DIP_CTL_A 0x60200
  5656. #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
  5657. #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
  5658. #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
  5659. #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
  5660. #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
  5661. #define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
  5662. #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
  5663. #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
  5664. #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
  5665. #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
  5666. #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
  5667. #define _HSW_VIDEO_DIP_GCP_A 0x60210
  5668. #define _HSW_VIDEO_DIP_CTL_B 0x61200
  5669. #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
  5670. #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
  5671. #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
  5672. #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
  5673. #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
  5674. #define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
  5675. #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
  5676. #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
  5677. #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
  5678. #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
  5679. #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
  5680. #define _HSW_VIDEO_DIP_GCP_B 0x61210
  5681. /* Icelake PPS_DATA and _ECC DIP Registers.
  5682. * These are available for transcoders B,C and eDP.
  5683. * Adding the _A so as to reuse the _MMIO_TRANS2
  5684. * definition, with which it offsets to the right location.
  5685. */
  5686. #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
  5687. #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
  5688. #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
  5689. #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
  5690. #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
  5691. #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
  5692. #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
  5693. #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
  5694. #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
  5695. #define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
  5696. #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
  5697. #define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
  5698. #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
  5699. #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
  5700. #define _HSW_STEREO_3D_CTL_A 0x70020
  5701. #define S3D_ENABLE (1 << 31)
  5702. #define _HSW_STEREO_3D_CTL_B 0x71020
  5703. #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
  5704. #define _PCH_TRANS_HTOTAL_B 0xe1000
  5705. #define _PCH_TRANS_HBLANK_B 0xe1004
  5706. #define _PCH_TRANS_HSYNC_B 0xe1008
  5707. #define _PCH_TRANS_VTOTAL_B 0xe100c
  5708. #define _PCH_TRANS_VBLANK_B 0xe1010
  5709. #define _PCH_TRANS_VSYNC_B 0xe1014
  5710. #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
  5711. #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
  5712. #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
  5713. #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
  5714. #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
  5715. #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
  5716. #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
  5717. #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
  5718. #define _PCH_TRANSB_DATA_M1 0xe1030
  5719. #define _PCH_TRANSB_DATA_N1 0xe1034
  5720. #define _PCH_TRANSB_DATA_M2 0xe1038
  5721. #define _PCH_TRANSB_DATA_N2 0xe103c
  5722. #define _PCH_TRANSB_LINK_M1 0xe1040
  5723. #define _PCH_TRANSB_LINK_N1 0xe1044
  5724. #define _PCH_TRANSB_LINK_M2 0xe1048
  5725. #define _PCH_TRANSB_LINK_N2 0xe104c
  5726. #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
  5727. #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
  5728. #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
  5729. #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
  5730. #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
  5731. #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
  5732. #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
  5733. #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
  5734. #define _PCH_TRANSACONF 0xf0008
  5735. #define _PCH_TRANSBCONF 0xf1008
  5736. #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
  5737. #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
  5738. #define TRANS_ENABLE REG_BIT(31)
  5739. #define TRANS_STATE_ENABLE REG_BIT(30)
  5740. #define TRANS_FRAME_START_DELAY_MASK REG_GENMASK(28, 27) /* ibx */
  5741. #define TRANS_FRAME_START_DELAY(x) REG_FIELD_PREP(TRANS_FRAME_START_DELAY_MASK, (x)) /* ibx: 0-3 */
  5742. #define TRANS_INTERLACE_MASK REG_GENMASK(23, 21)
  5743. #define TRANS_INTERLACE_PROGRESSIVE REG_FIELD_PREP(TRANS_INTERLACE_MASK, 0)
  5744. #define TRANS_INTERLACE_LEGACY_VSYNC_IBX REG_FIELD_PREP(TRANS_INTERLACE_MASK, 2) /* ibx */
  5745. #define TRANS_INTERLACE_INTERLACED REG_FIELD_PREP(TRANS_INTERLACE_MASK, 3)
  5746. #define TRANS_BPC_MASK REG_GENMASK(7, 5) /* ibx */
  5747. #define TRANS_BPC_8 REG_FIELD_PREP(TRANS_BPC_MASK, 0)
  5748. #define TRANS_BPC_10 REG_FIELD_PREP(TRANS_BPC_MASK, 1)
  5749. #define TRANS_BPC_6 REG_FIELD_PREP(TRANS_BPC_MASK, 2)
  5750. #define TRANS_BPC_12 REG_FIELD_PREP(TRANS_BPC_MASK, 3)
  5751. #define _TRANSA_CHICKEN1 0xf0060
  5752. #define _TRANSB_CHICKEN1 0xf1060
  5753. #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
  5754. #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
  5755. #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
  5756. #define _TRANSA_CHICKEN2 0xf0064
  5757. #define _TRANSB_CHICKEN2 0xf1064
  5758. #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
  5759. #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
  5760. #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
  5761. #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
  5762. #define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
  5763. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
  5764. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
  5765. #define SOUTH_CHICKEN1 _MMIO(0xc2000)
  5766. #define FDIA_PHASE_SYNC_SHIFT_OVR 19
  5767. #define FDIA_PHASE_SYNC_SHIFT_EN 18
  5768. #define INVERT_DDID_HPD (1 << 18)
  5769. #define INVERT_DDIC_HPD (1 << 17)
  5770. #define INVERT_DDIB_HPD (1 << 16)
  5771. #define INVERT_DDIA_HPD (1 << 15)
  5772. #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
  5773. #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
  5774. #define FDI_BC_BIFURCATION_SELECT (1 << 12)
  5775. #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
  5776. #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
  5777. #define SBCLK_RUN_REFCLK_DIS (1 << 7)
  5778. #define SPT_PWM_GRANULARITY (1 << 0)
  5779. #define SOUTH_CHICKEN2 _MMIO(0xc2004)
  5780. #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
  5781. #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
  5782. #define LPT_PWM_GRANULARITY (1 << 5)
  5783. #define DPLS_EDP_PPS_FIX_DIS (1 << 0)
  5784. #define _FDI_RXA_CHICKEN 0xc200c
  5785. #define _FDI_RXB_CHICKEN 0xc2010
  5786. #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
  5787. #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
  5788. #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
  5789. #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
  5790. #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
  5791. #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
  5792. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
  5793. #define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15)
  5794. #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
  5795. #define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
  5796. #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
  5797. /* CPU: FDI_TX */
  5798. #define _FDI_TXA_CTL 0x60100
  5799. #define _FDI_TXB_CTL 0x61100
  5800. #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
  5801. #define FDI_TX_DISABLE (0 << 31)
  5802. #define FDI_TX_ENABLE (1 << 31)
  5803. #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
  5804. #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
  5805. #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
  5806. #define FDI_LINK_TRAIN_NONE (3 << 28)
  5807. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
  5808. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
  5809. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
  5810. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
  5811. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
  5812. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
  5813. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
  5814. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
  5815. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  5816. SNB has different settings. */
  5817. /* SNB A-stepping */
  5818. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
  5819. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
  5820. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
  5821. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
  5822. /* SNB B-stepping */
  5823. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
  5824. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
  5825. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
  5826. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
  5827. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
  5828. #define FDI_DP_PORT_WIDTH_SHIFT 19
  5829. #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
  5830. #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
  5831. #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
  5832. /* Ironlake: hardwired to 1 */
  5833. #define FDI_TX_PLL_ENABLE (1 << 14)
  5834. /* Ivybridge has different bits for lolz */
  5835. #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
  5836. #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
  5837. #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
  5838. #define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
  5839. /* both Tx and Rx */
  5840. #define FDI_COMPOSITE_SYNC (1 << 11)
  5841. #define FDI_LINK_TRAIN_AUTO (1 << 10)
  5842. #define FDI_SCRAMBLING_ENABLE (0 << 7)
  5843. #define FDI_SCRAMBLING_DISABLE (1 << 7)
  5844. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  5845. #define _FDI_RXA_CTL 0xf000c
  5846. #define _FDI_RXB_CTL 0xf100c
  5847. #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
  5848. #define FDI_RX_ENABLE (1 << 31)
  5849. /* train, dp width same as FDI_TX */
  5850. #define FDI_FS_ERRC_ENABLE (1 << 27)
  5851. #define FDI_FE_ERRC_ENABLE (1 << 26)
  5852. #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
  5853. #define FDI_8BPC (0 << 16)
  5854. #define FDI_10BPC (1 << 16)
  5855. #define FDI_6BPC (2 << 16)
  5856. #define FDI_12BPC (3 << 16)
  5857. #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
  5858. #define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
  5859. #define FDI_RX_PLL_ENABLE (1 << 13)
  5860. #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
  5861. #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
  5862. #define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
  5863. #define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
  5864. #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
  5865. #define FDI_PCDCLK (1 << 4)
  5866. /* CPT */
  5867. #define FDI_AUTO_TRAINING (1 << 10)
  5868. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
  5869. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
  5870. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
  5871. #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
  5872. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
  5873. #define _FDI_RXA_MISC 0xf0010
  5874. #define _FDI_RXB_MISC 0xf1010
  5875. #define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
  5876. #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
  5877. #define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
  5878. #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
  5879. #define FDI_RX_TP1_TO_TP2_48 (2 << 20)
  5880. #define FDI_RX_TP1_TO_TP2_64 (3 << 20)
  5881. #define FDI_RX_FDI_DELAY_90 (0x90 << 0)
  5882. #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
  5883. #define _FDI_RXA_TUSIZE1 0xf0030
  5884. #define _FDI_RXA_TUSIZE2 0xf0038
  5885. #define _FDI_RXB_TUSIZE1 0xf1030
  5886. #define _FDI_RXB_TUSIZE2 0xf1038
  5887. #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
  5888. #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
  5889. /* FDI_RX interrupt register format */
  5890. #define FDI_RX_INTER_LANE_ALIGN (1 << 10)
  5891. #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
  5892. #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
  5893. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
  5894. #define FDI_RX_FS_CODE_ERR (1 << 6)
  5895. #define FDI_RX_FE_CODE_ERR (1 << 5)
  5896. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
  5897. #define FDI_RX_HDCP_LINK_FAIL (1 << 3)
  5898. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
  5899. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
  5900. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
  5901. #define _FDI_RXA_IIR 0xf0014
  5902. #define _FDI_RXA_IMR 0xf0018
  5903. #define _FDI_RXB_IIR 0xf1014
  5904. #define _FDI_RXB_IMR 0xf1018
  5905. #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
  5906. #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
  5907. #define FDI_PLL_CTL_1 _MMIO(0xfe000)
  5908. #define FDI_PLL_CTL_2 _MMIO(0xfe004)
  5909. #define PCH_LVDS _MMIO(0xe1180)
  5910. #define LVDS_DETECTED REG_BIT(1)
  5911. #define _PCH_DP_B 0xe4100
  5912. #define PCH_DP_B _MMIO(_PCH_DP_B)
  5913. #define _PCH_DPB_AUX_CH_CTL 0xe4110
  5914. #define _PCH_DPB_AUX_CH_DATA1 0xe4114
  5915. #define _PCH_DPB_AUX_CH_DATA2 0xe4118
  5916. #define _PCH_DPB_AUX_CH_DATA3 0xe411c
  5917. #define _PCH_DPB_AUX_CH_DATA4 0xe4120
  5918. #define _PCH_DPB_AUX_CH_DATA5 0xe4124
  5919. #define _PCH_DP_C 0xe4200
  5920. #define PCH_DP_C _MMIO(_PCH_DP_C)
  5921. #define _PCH_DPC_AUX_CH_CTL 0xe4210
  5922. #define _PCH_DPC_AUX_CH_DATA1 0xe4214
  5923. #define _PCH_DPC_AUX_CH_DATA2 0xe4218
  5924. #define _PCH_DPC_AUX_CH_DATA3 0xe421c
  5925. #define _PCH_DPC_AUX_CH_DATA4 0xe4220
  5926. #define _PCH_DPC_AUX_CH_DATA5 0xe4224
  5927. #define _PCH_DP_D 0xe4300
  5928. #define PCH_DP_D _MMIO(_PCH_DP_D)
  5929. #define _PCH_DPD_AUX_CH_CTL 0xe4310
  5930. #define _PCH_DPD_AUX_CH_DATA1 0xe4314
  5931. #define _PCH_DPD_AUX_CH_DATA2 0xe4318
  5932. #define _PCH_DPD_AUX_CH_DATA3 0xe431c
  5933. #define _PCH_DPD_AUX_CH_DATA4 0xe4320
  5934. #define _PCH_DPD_AUX_CH_DATA5 0xe4324
  5935. #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
  5936. #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
  5937. /* CPT */
  5938. #define _TRANS_DP_CTL_A 0xe0300
  5939. #define _TRANS_DP_CTL_B 0xe1300
  5940. #define _TRANS_DP_CTL_C 0xe2300
  5941. #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
  5942. #define TRANS_DP_OUTPUT_ENABLE REG_BIT(31)
  5943. #define TRANS_DP_PORT_SEL_MASK REG_GENMASK(30, 29)
  5944. #define TRANS_DP_PORT_SEL_NONE REG_FIELD_PREP(TRANS_DP_PORT_SEL_MASK, 3)
  5945. #define TRANS_DP_PORT_SEL(port) REG_FIELD_PREP(TRANS_DP_PORT_SEL_MASK, (port) - PORT_B)
  5946. #define TRANS_DP_AUDIO_ONLY REG_BIT(26)
  5947. #define TRANS_DP_ENH_FRAMING REG_BIT(18)
  5948. #define TRANS_DP_BPC_MASK REG_GENMASK(10, 9)
  5949. #define TRANS_DP_BPC_8 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 0)
  5950. #define TRANS_DP_BPC_10 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 1)
  5951. #define TRANS_DP_BPC_6 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 2)
  5952. #define TRANS_DP_BPC_12 REG_FIELD_PREP(TRANS_DP_BPC_MASK, 3)
  5953. #define TRANS_DP_VSYNC_ACTIVE_HIGH REG_BIT(4)
  5954. #define TRANS_DP_HSYNC_ACTIVE_HIGH REG_BIT(3)
  5955. #define _TRANS_DP2_CTL_A 0x600a0
  5956. #define _TRANS_DP2_CTL_B 0x610a0
  5957. #define _TRANS_DP2_CTL_C 0x620a0
  5958. #define _TRANS_DP2_CTL_D 0x630a0
  5959. #define TRANS_DP2_CTL(trans) _MMIO_TRANS(trans, _TRANS_DP2_CTL_A, _TRANS_DP2_CTL_B)
  5960. #define TRANS_DP2_128B132B_CHANNEL_CODING REG_BIT(31)
  5961. #define TRANS_DP2_PANEL_REPLAY_ENABLE REG_BIT(30)
  5962. #define TRANS_DP2_DEBUG_ENABLE REG_BIT(23)
  5963. #define _TRANS_DP2_VFREQHIGH_A 0x600a4
  5964. #define _TRANS_DP2_VFREQHIGH_B 0x610a4
  5965. #define _TRANS_DP2_VFREQHIGH_C 0x620a4
  5966. #define _TRANS_DP2_VFREQHIGH_D 0x630a4
  5967. #define TRANS_DP2_VFREQHIGH(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQHIGH_A, _TRANS_DP2_VFREQHIGH_B)
  5968. #define TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK REG_GENMASK(31, 8)
  5969. #define TRANS_DP2_VFREQ_PIXEL_CLOCK(clk_hz) REG_FIELD_PREP(TRANS_DP2_VFREQ_PIXEL_CLOCK_MASK, (clk_hz))
  5970. #define _TRANS_DP2_VFREQLOW_A 0x600a8
  5971. #define _TRANS_DP2_VFREQLOW_B 0x610a8
  5972. #define _TRANS_DP2_VFREQLOW_C 0x620a8
  5973. #define _TRANS_DP2_VFREQLOW_D 0x630a8
  5974. #define TRANS_DP2_VFREQLOW(trans) _MMIO_TRANS(trans, _TRANS_DP2_VFREQLOW_A, _TRANS_DP2_VFREQLOW_B)
  5975. /* SNB eDP training params */
  5976. /* SNB A-stepping */
  5977. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
  5978. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
  5979. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
  5980. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
  5981. /* SNB B-stepping */
  5982. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
  5983. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
  5984. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
  5985. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
  5986. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
  5987. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
  5988. /* IVB */
  5989. #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
  5990. #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
  5991. #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
  5992. #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
  5993. #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
  5994. #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
  5995. #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
  5996. /* legacy values */
  5997. #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
  5998. #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
  5999. #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
  6000. #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
  6001. #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
  6002. #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
  6003. #define VLV_PMWGICZ _MMIO(0x1300a4)
  6004. #define HSW_EDRAM_CAP _MMIO(0x120010)
  6005. #define EDRAM_ENABLED 0x1
  6006. #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
  6007. #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
  6008. #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
  6009. #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
  6010. #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
  6011. #define PIXEL_OVERLAP_CNT_SHIFT 30
  6012. #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
  6013. #define GEN6_PCODE_READY (1 << 31)
  6014. #define GEN6_PCODE_MB_PARAM2 REG_GENMASK(23, 16)
  6015. #define GEN6_PCODE_MB_PARAM1 REG_GENMASK(15, 8)
  6016. #define GEN6_PCODE_MB_COMMAND REG_GENMASK(7, 0)
  6017. #define GEN6_PCODE_ERROR_MASK 0xFF
  6018. #define GEN6_PCODE_SUCCESS 0x0
  6019. #define GEN6_PCODE_ILLEGAL_CMD 0x1
  6020. #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
  6021. #define GEN6_PCODE_TIMEOUT 0x3
  6022. #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
  6023. #define GEN7_PCODE_TIMEOUT 0x2
  6024. #define GEN7_PCODE_ILLEGAL_DATA 0x3
  6025. #define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4
  6026. #define GEN11_PCODE_LOCKED 0x6
  6027. #define GEN11_PCODE_REJECTED 0x11
  6028. #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
  6029. #define GEN6_PCODE_WRITE_RC6VIDS 0x4
  6030. #define GEN6_PCODE_READ_RC6VIDS 0x5
  6031. #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
  6032. #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
  6033. #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
  6034. #define GEN9_PCODE_READ_MEM_LATENCY 0x6
  6035. #define GEN9_MEM_LATENCY_LEVEL_3_7_MASK REG_GENMASK(31, 24)
  6036. #define GEN9_MEM_LATENCY_LEVEL_2_6_MASK REG_GENMASK(23, 16)
  6037. #define GEN9_MEM_LATENCY_LEVEL_1_5_MASK REG_GENMASK(15, 8)
  6038. #define GEN9_MEM_LATENCY_LEVEL_0_4_MASK REG_GENMASK(7, 0)
  6039. #define SKL_PCODE_LOAD_HDCP_KEYS 0x5
  6040. #define SKL_PCODE_CDCLK_CONTROL 0x7
  6041. #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
  6042. #define SKL_CDCLK_READY_FOR_CHANGE 0x1
  6043. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
  6044. #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
  6045. #define GEN6_READ_OC_PARAMS 0xc
  6046. #define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
  6047. #define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
  6048. #define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
  6049. #define ADL_PCODE_MEM_SS_READ_PSF_GV_INFO ((0) | (0x2 << 8))
  6050. #define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe
  6051. #define ICL_PCODE_REP_QGV_MASK REG_GENMASK(1, 0)
  6052. #define ICL_PCODE_REP_QGV_SAFE REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 0)
  6053. #define ICL_PCODE_REP_QGV_POLL REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 1)
  6054. #define ICL_PCODE_REP_QGV_REJECTED REG_FIELD_PREP(ICL_PCODE_REP_QGV_MASK, 2)
  6055. #define ADLS_PCODE_REP_PSF_MASK REG_GENMASK(3, 2)
  6056. #define ADLS_PCODE_REP_PSF_SAFE REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 0)
  6057. #define ADLS_PCODE_REP_PSF_POLL REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 1)
  6058. #define ADLS_PCODE_REP_PSF_REJECTED REG_FIELD_PREP(ADLS_PCODE_REP_PSF_MASK, 2)
  6059. #define ICL_PCODE_REQ_QGV_PT_MASK REG_GENMASK(7, 0)
  6060. #define ICL_PCODE_REQ_QGV_PT(x) REG_FIELD_PREP(ICL_PCODE_REQ_QGV_PT_MASK, (x))
  6061. #define ADLS_PCODE_REQ_PSF_PT_MASK REG_GENMASK(10, 8)
  6062. #define ADLS_PCODE_REQ_PSF_PT(x) REG_FIELD_PREP(ADLS_PCODE_REQ_PSF_PT_MASK, (x))
  6063. #define GEN6_PCODE_READ_D_COMP 0x10
  6064. #define GEN6_PCODE_WRITE_D_COMP 0x11
  6065. #define ICL_PCODE_EXIT_TCCOLD 0x12
  6066. #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
  6067. #define DISPLAY_IPS_CONTROL 0x19
  6068. #define TGL_PCODE_TCCOLD 0x26
  6069. #define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0)
  6070. #define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0
  6071. #define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0)
  6072. /* See also IPS_CTL */
  6073. #define IPS_PCODE_CONTROL (1 << 30)
  6074. #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
  6075. #define GEN9_PCODE_SAGV_CONTROL 0x21
  6076. #define GEN9_SAGV_DISABLE 0x0
  6077. #define GEN9_SAGV_IS_DISABLED 0x1
  6078. #define GEN9_SAGV_ENABLE 0x3
  6079. #define DG1_PCODE_STATUS 0x7E
  6080. #define DG1_UNCORE_GET_INIT_STATUS 0x0
  6081. #define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1
  6082. #define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
  6083. #define XEHP_PCODE_FREQUENCY_CONFIG 0x6e /* xehpsdv, pvc */
  6084. /* XEHP_PCODE_FREQUENCY_CONFIG sub-commands (param1) */
  6085. #define PCODE_MBOX_FC_SC_READ_FUSED_P0 0x0
  6086. #define PCODE_MBOX_FC_SC_READ_FUSED_PN 0x1
  6087. /* PCODE_MBOX_DOMAIN_* - mailbox domain IDs */
  6088. /* XEHP_PCODE_FREQUENCY_CONFIG param2 */
  6089. #define PCODE_MBOX_DOMAIN_NONE 0x0
  6090. #define PCODE_MBOX_DOMAIN_MEDIAFF 0x3
  6091. #define GEN6_PCODE_DATA _MMIO(0x138128)
  6092. #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
  6093. #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
  6094. #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
  6095. /* IVYBRIDGE DPF */
  6096. #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
  6097. #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
  6098. #define GEN7_PARITY_ERROR_VALID (1 << 13)
  6099. #define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
  6100. #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
  6101. #define GEN7_PARITY_ERROR_ROW(reg) \
  6102. (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
  6103. #define GEN7_PARITY_ERROR_BANK(reg) \
  6104. (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
  6105. #define GEN7_PARITY_ERROR_SUBBANK(reg) \
  6106. (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
  6107. #define GEN7_L3CDERRST1_ENABLE (1 << 7)
  6108. /* These are the 4 32-bit write offset registers for each stream
  6109. * output buffer. It determines the offset from the
  6110. * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
  6111. */
  6112. #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
  6113. /*
  6114. * HSW - ICL power wells
  6115. *
  6116. * Platforms have up to 3 power well control register sets, each set
  6117. * controlling up to 16 power wells via a request/status HW flag tuple:
  6118. * - main (HSW_PWR_WELL_CTL[1-4])
  6119. * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
  6120. * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
  6121. * Each control register set consists of up to 4 registers used by different
  6122. * sources that can request a power well to be enabled:
  6123. * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
  6124. * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
  6125. * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
  6126. * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
  6127. */
  6128. #define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
  6129. #define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
  6130. #define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
  6131. #define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
  6132. #define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
  6133. #define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
  6134. /* HSW/BDW power well */
  6135. #define HSW_PW_CTL_IDX_GLOBAL 15
  6136. /* SKL/BXT/GLK power wells */
  6137. #define SKL_PW_CTL_IDX_PW_2 15
  6138. #define SKL_PW_CTL_IDX_PW_1 14
  6139. #define GLK_PW_CTL_IDX_AUX_C 10
  6140. #define GLK_PW_CTL_IDX_AUX_B 9
  6141. #define GLK_PW_CTL_IDX_AUX_A 8
  6142. #define SKL_PW_CTL_IDX_DDI_D 4
  6143. #define SKL_PW_CTL_IDX_DDI_C 3
  6144. #define SKL_PW_CTL_IDX_DDI_B 2
  6145. #define SKL_PW_CTL_IDX_DDI_A_E 1
  6146. #define GLK_PW_CTL_IDX_DDI_A 1
  6147. #define SKL_PW_CTL_IDX_MISC_IO 0
  6148. /* ICL/TGL - power wells */
  6149. #define TGL_PW_CTL_IDX_PW_5 4
  6150. #define ICL_PW_CTL_IDX_PW_4 3
  6151. #define ICL_PW_CTL_IDX_PW_3 2
  6152. #define ICL_PW_CTL_IDX_PW_2 1
  6153. #define ICL_PW_CTL_IDX_PW_1 0
  6154. /* XE_LPD - power wells */
  6155. #define XELPD_PW_CTL_IDX_PW_D 8
  6156. #define XELPD_PW_CTL_IDX_PW_C 7
  6157. #define XELPD_PW_CTL_IDX_PW_B 6
  6158. #define XELPD_PW_CTL_IDX_PW_A 5
  6159. #define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
  6160. #define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
  6161. #define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
  6162. #define TGL_PW_CTL_IDX_AUX_TBT6 14
  6163. #define TGL_PW_CTL_IDX_AUX_TBT5 13
  6164. #define TGL_PW_CTL_IDX_AUX_TBT4 12
  6165. #define ICL_PW_CTL_IDX_AUX_TBT4 11
  6166. #define TGL_PW_CTL_IDX_AUX_TBT3 11
  6167. #define ICL_PW_CTL_IDX_AUX_TBT3 10
  6168. #define TGL_PW_CTL_IDX_AUX_TBT2 10
  6169. #define ICL_PW_CTL_IDX_AUX_TBT2 9
  6170. #define TGL_PW_CTL_IDX_AUX_TBT1 9
  6171. #define ICL_PW_CTL_IDX_AUX_TBT1 8
  6172. #define TGL_PW_CTL_IDX_AUX_TC6 8
  6173. #define XELPD_PW_CTL_IDX_AUX_E 8
  6174. #define TGL_PW_CTL_IDX_AUX_TC5 7
  6175. #define XELPD_PW_CTL_IDX_AUX_D 7
  6176. #define TGL_PW_CTL_IDX_AUX_TC4 6
  6177. #define ICL_PW_CTL_IDX_AUX_F 5
  6178. #define TGL_PW_CTL_IDX_AUX_TC3 5
  6179. #define ICL_PW_CTL_IDX_AUX_E 4
  6180. #define TGL_PW_CTL_IDX_AUX_TC2 4
  6181. #define ICL_PW_CTL_IDX_AUX_D 3
  6182. #define TGL_PW_CTL_IDX_AUX_TC1 3
  6183. #define ICL_PW_CTL_IDX_AUX_C 2
  6184. #define ICL_PW_CTL_IDX_AUX_B 1
  6185. #define ICL_PW_CTL_IDX_AUX_A 0
  6186. #define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
  6187. #define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
  6188. #define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
  6189. #define XELPD_PW_CTL_IDX_DDI_E 8
  6190. #define TGL_PW_CTL_IDX_DDI_TC6 8
  6191. #define XELPD_PW_CTL_IDX_DDI_D 7
  6192. #define TGL_PW_CTL_IDX_DDI_TC5 7
  6193. #define TGL_PW_CTL_IDX_DDI_TC4 6
  6194. #define ICL_PW_CTL_IDX_DDI_F 5
  6195. #define TGL_PW_CTL_IDX_DDI_TC3 5
  6196. #define ICL_PW_CTL_IDX_DDI_E 4
  6197. #define TGL_PW_CTL_IDX_DDI_TC2 4
  6198. #define ICL_PW_CTL_IDX_DDI_D 3
  6199. #define TGL_PW_CTL_IDX_DDI_TC1 3
  6200. #define ICL_PW_CTL_IDX_DDI_C 2
  6201. #define ICL_PW_CTL_IDX_DDI_B 1
  6202. #define ICL_PW_CTL_IDX_DDI_A 0
  6203. /* HSW - power well misc debug registers */
  6204. #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
  6205. #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
  6206. #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
  6207. #define HSW_PWR_WELL_FORCE_ON (1 << 19)
  6208. #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
  6209. /* SKL Fuse Status */
  6210. enum skl_power_gate {
  6211. SKL_PG0,
  6212. SKL_PG1,
  6213. SKL_PG2,
  6214. ICL_PG3,
  6215. ICL_PG4,
  6216. };
  6217. #define SKL_FUSE_STATUS _MMIO(0x42000)
  6218. #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
  6219. /*
  6220. * PG0 is HW controlled, so doesn't have a corresponding power well control knob
  6221. * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
  6222. */
  6223. #define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
  6224. ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
  6225. /*
  6226. * PG0 is HW controlled, so doesn't have a corresponding power well control knob
  6227. * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
  6228. */
  6229. #define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
  6230. ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
  6231. #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
  6232. #define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
  6233. #define _ICL_AUX_ANAOVRD1_A 0x162398
  6234. #define _ICL_AUX_ANAOVRD1_B 0x6C398
  6235. #define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
  6236. _ICL_AUX_ANAOVRD1_A, \
  6237. _ICL_AUX_ANAOVRD1_B))
  6238. #define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
  6239. #define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
  6240. /* Per-pipe DDI Function Control */
  6241. #define _TRANS_DDI_FUNC_CTL_A 0x60400
  6242. #define _TRANS_DDI_FUNC_CTL_B 0x61400
  6243. #define _TRANS_DDI_FUNC_CTL_C 0x62400
  6244. #define _TRANS_DDI_FUNC_CTL_D 0x63400
  6245. #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
  6246. #define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
  6247. #define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
  6248. #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
  6249. #define TRANS_DDI_FUNC_ENABLE (1 << 31)
  6250. /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
  6251. #define TRANS_DDI_PORT_SHIFT 28
  6252. #define TGL_TRANS_DDI_PORT_SHIFT 27
  6253. #define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
  6254. #define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
  6255. #define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
  6256. #define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
  6257. #define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
  6258. #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
  6259. #define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
  6260. #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
  6261. #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
  6262. #define TRANS_DDI_MODE_SELECT_FDI_OR_128B132B (4 << 24)
  6263. #define TRANS_DDI_BPC_MASK (7 << 20)
  6264. #define TRANS_DDI_BPC_8 (0 << 20)
  6265. #define TRANS_DDI_BPC_10 (1 << 20)
  6266. #define TRANS_DDI_BPC_6 (2 << 20)
  6267. #define TRANS_DDI_BPC_12 (3 << 20)
  6268. #define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18)
  6269. #define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
  6270. #define TRANS_DDI_PVSYNC (1 << 17)
  6271. #define TRANS_DDI_PHSYNC (1 << 16)
  6272. #define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15)
  6273. #define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
  6274. #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
  6275. #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
  6276. #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
  6277. #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
  6278. #define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
  6279. #define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
  6280. #define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
  6281. REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
  6282. #define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
  6283. #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
  6284. #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
  6285. #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
  6286. #define TRANS_DDI_HDCP_SELECT REG_BIT(5)
  6287. #define TRANS_DDI_BFI_ENABLE (1 << 4)
  6288. #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
  6289. #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
  6290. #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
  6291. | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
  6292. | TRANS_DDI_HDMI_SCRAMBLING)
  6293. #define _TRANS_DDI_FUNC_CTL2_A 0x60404
  6294. #define _TRANS_DDI_FUNC_CTL2_B 0x61404
  6295. #define _TRANS_DDI_FUNC_CTL2_C 0x62404
  6296. #define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
  6297. #define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
  6298. #define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
  6299. #define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A)
  6300. #define PORT_SYNC_MODE_ENABLE REG_BIT(4)
  6301. #define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0)
  6302. #define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
  6303. #define TRANS_CMTG_CHICKEN _MMIO(0x6fa90)
  6304. #define DISABLE_DPT_CLK_GATING REG_BIT(1)
  6305. /* DisplayPort Transport Control */
  6306. #define _DP_TP_CTL_A 0x64040
  6307. #define _DP_TP_CTL_B 0x64140
  6308. #define _TGL_DP_TP_CTL_A 0x60540
  6309. #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
  6310. #define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
  6311. #define DP_TP_CTL_ENABLE (1 << 31)
  6312. #define DP_TP_CTL_FEC_ENABLE (1 << 30)
  6313. #define DP_TP_CTL_MODE_SST (0 << 27)
  6314. #define DP_TP_CTL_MODE_MST (1 << 27)
  6315. #define DP_TP_CTL_FORCE_ACT (1 << 25)
  6316. #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
  6317. #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
  6318. #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
  6319. #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
  6320. #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
  6321. #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
  6322. #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
  6323. #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
  6324. #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
  6325. #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
  6326. /* DisplayPort Transport Status */
  6327. #define _DP_TP_STATUS_A 0x64044
  6328. #define _DP_TP_STATUS_B 0x64144
  6329. #define _TGL_DP_TP_STATUS_A 0x60544
  6330. #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
  6331. #define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
  6332. #define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
  6333. #define DP_TP_STATUS_IDLE_DONE (1 << 25)
  6334. #define DP_TP_STATUS_ACT_SENT (1 << 24)
  6335. #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
  6336. #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
  6337. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
  6338. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
  6339. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
  6340. /* DDI Buffer Control */
  6341. #define _DDI_BUF_CTL_A 0x64000
  6342. #define _DDI_BUF_CTL_B 0x64100
  6343. #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
  6344. #define DDI_BUF_CTL_ENABLE (1 << 31)
  6345. #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
  6346. #define DDI_BUF_EMP_MASK (0xf << 24)
  6347. #define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20)
  6348. #define DDI_BUF_PORT_REVERSAL (1 << 16)
  6349. #define DDI_BUF_IS_IDLE (1 << 7)
  6350. #define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6)
  6351. #define DDI_A_4_LANES (1 << 4)
  6352. #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
  6353. #define DDI_PORT_WIDTH_MASK (7 << 1)
  6354. #define DDI_PORT_WIDTH_SHIFT 1
  6355. #define DDI_INIT_DISPLAY_DETECTED (1 << 0)
  6356. /* DDI Buffer Translations */
  6357. #define _DDI_BUF_TRANS_A 0x64E00
  6358. #define _DDI_BUF_TRANS_B 0x64E60
  6359. #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
  6360. #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
  6361. #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
  6362. /* DDI DP Compliance Control */
  6363. #define _DDI_DP_COMP_CTL_A 0x605F0
  6364. #define _DDI_DP_COMP_CTL_B 0x615F0
  6365. #define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
  6366. #define DDI_DP_COMP_CTL_ENABLE (1 << 31)
  6367. #define DDI_DP_COMP_CTL_D10_2 (0 << 28)
  6368. #define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28)
  6369. #define DDI_DP_COMP_CTL_PRBS7 (2 << 28)
  6370. #define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28)
  6371. #define DDI_DP_COMP_CTL_HBR2 (4 << 28)
  6372. #define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28)
  6373. #define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0)
  6374. /* DDI DP Compliance Pattern */
  6375. #define _DDI_DP_COMP_PAT_A 0x605F4
  6376. #define _DDI_DP_COMP_PAT_B 0x615F4
  6377. #define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
  6378. /* Sideband Interface (SBI) is programmed indirectly, via
  6379. * SBI_ADDR, which contains the register offset; and SBI_DATA,
  6380. * which contains the payload */
  6381. #define SBI_ADDR _MMIO(0xC6000)
  6382. #define SBI_DATA _MMIO(0xC6004)
  6383. #define SBI_CTL_STAT _MMIO(0xC6008)
  6384. #define SBI_CTL_DEST_ICLK (0x0 << 16)
  6385. #define SBI_CTL_DEST_MPHY (0x1 << 16)
  6386. #define SBI_CTL_OP_IORD (0x2 << 8)
  6387. #define SBI_CTL_OP_IOWR (0x3 << 8)
  6388. #define SBI_CTL_OP_CRRD (0x6 << 8)
  6389. #define SBI_CTL_OP_CRWR (0x7 << 8)
  6390. #define SBI_RESPONSE_FAIL (0x1 << 1)
  6391. #define SBI_RESPONSE_SUCCESS (0x0 << 1)
  6392. #define SBI_BUSY (0x1 << 0)
  6393. #define SBI_READY (0x0 << 0)
  6394. /* SBI offsets */
  6395. #define SBI_SSCDIVINTPHASE 0x0200
  6396. #define SBI_SSCDIVINTPHASE6 0x0600
  6397. #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
  6398. #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
  6399. #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
  6400. #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
  6401. #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
  6402. #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
  6403. #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
  6404. #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
  6405. #define SBI_SSCDITHPHASE 0x0204
  6406. #define SBI_SSCCTL 0x020c
  6407. #define SBI_SSCCTL6 0x060C
  6408. #define SBI_SSCCTL_PATHALT (1 << 3)
  6409. #define SBI_SSCCTL_DISABLE (1 << 0)
  6410. #define SBI_SSCAUXDIV6 0x0610
  6411. #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
  6412. #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
  6413. #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
  6414. #define SBI_DBUFF0 0x2a00
  6415. #define SBI_GEN0 0x1f00
  6416. #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
  6417. /* LPT PIXCLK_GATE */
  6418. #define PIXCLK_GATE _MMIO(0xC6020)
  6419. #define PIXCLK_GATE_UNGATE (1 << 0)
  6420. #define PIXCLK_GATE_GATE (0 << 0)
  6421. /* SPLL */
  6422. #define SPLL_CTL _MMIO(0x46020)
  6423. #define SPLL_PLL_ENABLE (1 << 31)
  6424. #define SPLL_REF_BCLK (0 << 28)
  6425. #define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
  6426. #define SPLL_REF_NON_SSC_HSW (2 << 28)
  6427. #define SPLL_REF_PCH_SSC_BDW (2 << 28)
  6428. #define SPLL_REF_LCPLL (3 << 28)
  6429. #define SPLL_REF_MASK (3 << 28)
  6430. #define SPLL_FREQ_810MHz (0 << 26)
  6431. #define SPLL_FREQ_1350MHz (1 << 26)
  6432. #define SPLL_FREQ_2700MHz (2 << 26)
  6433. #define SPLL_FREQ_MASK (3 << 26)
  6434. /* WRPLL */
  6435. #define _WRPLL_CTL1 0x46040
  6436. #define _WRPLL_CTL2 0x46060
  6437. #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
  6438. #define WRPLL_PLL_ENABLE (1 << 31)
  6439. #define WRPLL_REF_BCLK (0 << 28)
  6440. #define WRPLL_REF_PCH_SSC (1 << 28)
  6441. #define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
  6442. #define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
  6443. #define WRPLL_REF_LCPLL (3 << 28)
  6444. #define WRPLL_REF_MASK (3 << 28)
  6445. /* WRPLL divider programming */
  6446. #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
  6447. #define WRPLL_DIVIDER_REF_MASK (0xff)
  6448. #define WRPLL_DIVIDER_POST(x) ((x) << 8)
  6449. #define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
  6450. #define WRPLL_DIVIDER_POST_SHIFT 8
  6451. #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
  6452. #define WRPLL_DIVIDER_FB_SHIFT 16
  6453. #define WRPLL_DIVIDER_FB_MASK (0xff << 16)
  6454. /* Port clock selection */
  6455. #define _PORT_CLK_SEL_A 0x46100
  6456. #define _PORT_CLK_SEL_B 0x46104
  6457. #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
  6458. #define PORT_CLK_SEL_MASK REG_GENMASK(31, 29)
  6459. #define PORT_CLK_SEL_LCPLL_2700 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 0)
  6460. #define PORT_CLK_SEL_LCPLL_1350 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 1)
  6461. #define PORT_CLK_SEL_LCPLL_810 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 2)
  6462. #define PORT_CLK_SEL_SPLL REG_FIELD_PREP(PORT_CLK_SEL_MASK, 3)
  6463. #define PORT_CLK_SEL_WRPLL(pll) REG_FIELD_PREP(PORT_CLK_SEL_MASK, 4 + (pll))
  6464. #define PORT_CLK_SEL_WRPLL1 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 4)
  6465. #define PORT_CLK_SEL_WRPLL2 REG_FIELD_PREP(PORT_CLK_SEL_MASK, 5)
  6466. #define PORT_CLK_SEL_NONE REG_FIELD_PREP(PORT_CLK_SEL_MASK, 7)
  6467. /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
  6468. #define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
  6469. #define DDI_CLK_SEL_MASK REG_GENMASK(31, 28)
  6470. #define DDI_CLK_SEL_NONE REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0x0)
  6471. #define DDI_CLK_SEL_MG REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0x8)
  6472. #define DDI_CLK_SEL_TBT_162 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xC)
  6473. #define DDI_CLK_SEL_TBT_270 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xD)
  6474. #define DDI_CLK_SEL_TBT_540 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xE)
  6475. #define DDI_CLK_SEL_TBT_810 REG_FIELD_PREP(DDI_CLK_SEL_MASK, 0xF)
  6476. /* Transcoder clock selection */
  6477. #define _TRANS_CLK_SEL_A 0x46140
  6478. #define _TRANS_CLK_SEL_B 0x46144
  6479. #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
  6480. /* For each transcoder, we need to select the corresponding port clock */
  6481. #define TRANS_CLK_SEL_DISABLED (0x0 << 29)
  6482. #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
  6483. #define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
  6484. #define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
  6485. #define CDCLK_FREQ _MMIO(0x46200)
  6486. #define _TRANSA_MSA_MISC 0x60410
  6487. #define _TRANSB_MSA_MISC 0x61410
  6488. #define _TRANSC_MSA_MISC 0x62410
  6489. #define _TRANS_EDP_MSA_MISC 0x6f410
  6490. #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
  6491. /* See DP_MSA_MISC_* for the bit definitions */
  6492. #define _TRANS_A_SET_CONTEXT_LATENCY 0x6007C
  6493. #define _TRANS_B_SET_CONTEXT_LATENCY 0x6107C
  6494. #define _TRANS_C_SET_CONTEXT_LATENCY 0x6207C
  6495. #define _TRANS_D_SET_CONTEXT_LATENCY 0x6307C
  6496. #define TRANS_SET_CONTEXT_LATENCY(tran) _MMIO_TRANS2(tran, _TRANS_A_SET_CONTEXT_LATENCY)
  6497. #define TRANS_SET_CONTEXT_LATENCY_MASK REG_GENMASK(15, 0)
  6498. #define TRANS_SET_CONTEXT_LATENCY_VALUE(x) REG_FIELD_PREP(TRANS_SET_CONTEXT_LATENCY_MASK, (x))
  6499. /* LCPLL Control */
  6500. #define LCPLL_CTL _MMIO(0x130040)
  6501. #define LCPLL_PLL_DISABLE (1 << 31)
  6502. #define LCPLL_PLL_LOCK (1 << 30)
  6503. #define LCPLL_REF_NON_SSC (0 << 28)
  6504. #define LCPLL_REF_BCLK (2 << 28)
  6505. #define LCPLL_REF_PCH_SSC (3 << 28)
  6506. #define LCPLL_REF_MASK (3 << 28)
  6507. #define LCPLL_CLK_FREQ_MASK (3 << 26)
  6508. #define LCPLL_CLK_FREQ_450 (0 << 26)
  6509. #define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
  6510. #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
  6511. #define LCPLL_CLK_FREQ_675_BDW (3 << 26)
  6512. #define LCPLL_CD_CLOCK_DISABLE (1 << 25)
  6513. #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
  6514. #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
  6515. #define LCPLL_POWER_DOWN_ALLOW (1 << 22)
  6516. #define LCPLL_CD_SOURCE_FCLK (1 << 21)
  6517. #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
  6518. /*
  6519. * SKL Clocks
  6520. */
  6521. /* CDCLK_CTL */
  6522. #define CDCLK_CTL _MMIO(0x46000)
  6523. #define CDCLK_FREQ_SEL_MASK REG_GENMASK(27, 26)
  6524. #define CDCLK_FREQ_450_432 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 0)
  6525. #define CDCLK_FREQ_540 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 1)
  6526. #define CDCLK_FREQ_337_308 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 2)
  6527. #define CDCLK_FREQ_675_617 REG_FIELD_PREP(CDCLK_FREQ_SEL_MASK, 3)
  6528. #define BXT_CDCLK_CD2X_DIV_SEL_MASK REG_GENMASK(23, 22)
  6529. #define BXT_CDCLK_CD2X_DIV_SEL_1 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 0)
  6530. #define BXT_CDCLK_CD2X_DIV_SEL_1_5 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 1)
  6531. #define BXT_CDCLK_CD2X_DIV_SEL_2 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 2)
  6532. #define BXT_CDCLK_CD2X_DIV_SEL_4 REG_FIELD_PREP(BXT_CDCLK_CD2X_DIV_SEL_MASK, 3)
  6533. #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
  6534. #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
  6535. #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
  6536. #define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
  6537. #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
  6538. #define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
  6539. #define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
  6540. #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
  6541. #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
  6542. /* CDCLK_SQUASH_CTL */
  6543. #define CDCLK_SQUASH_CTL _MMIO(0x46008)
  6544. #define CDCLK_SQUASH_ENABLE REG_BIT(31)
  6545. #define CDCLK_SQUASH_WINDOW_SIZE_MASK REG_GENMASK(27, 24)
  6546. #define CDCLK_SQUASH_WINDOW_SIZE(x) REG_FIELD_PREP(CDCLK_SQUASH_WINDOW_SIZE_MASK, (x))
  6547. #define CDCLK_SQUASH_WAVEFORM_MASK REG_GENMASK(15, 0)
  6548. #define CDCLK_SQUASH_WAVEFORM(x) REG_FIELD_PREP(CDCLK_SQUASH_WAVEFORM_MASK, (x))
  6549. /* LCPLL_CTL */
  6550. #define LCPLL1_CTL _MMIO(0x46010)
  6551. #define LCPLL2_CTL _MMIO(0x46014)
  6552. #define LCPLL_PLL_ENABLE (1 << 31)
  6553. /* DPLL control1 */
  6554. #define DPLL_CTRL1 _MMIO(0x6C058)
  6555. #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
  6556. #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
  6557. #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
  6558. #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
  6559. #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
  6560. #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
  6561. #define DPLL_CTRL1_LINK_RATE_2700 0
  6562. #define DPLL_CTRL1_LINK_RATE_1350 1
  6563. #define DPLL_CTRL1_LINK_RATE_810 2
  6564. #define DPLL_CTRL1_LINK_RATE_1620 3
  6565. #define DPLL_CTRL1_LINK_RATE_1080 4
  6566. #define DPLL_CTRL1_LINK_RATE_2160 5
  6567. /* DPLL control2 */
  6568. #define DPLL_CTRL2 _MMIO(0x6C05C)
  6569. #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
  6570. #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
  6571. #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
  6572. #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
  6573. #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
  6574. /* DPLL Status */
  6575. #define DPLL_STATUS _MMIO(0x6C060)
  6576. #define DPLL_LOCK(id) (1 << ((id) * 8))
  6577. /* DPLL cfg */
  6578. #define _DPLL1_CFGCR1 0x6C040
  6579. #define _DPLL2_CFGCR1 0x6C048
  6580. #define _DPLL3_CFGCR1 0x6C050
  6581. #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
  6582. #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
  6583. #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
  6584. #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
  6585. #define _DPLL1_CFGCR2 0x6C044
  6586. #define _DPLL2_CFGCR2 0x6C04C
  6587. #define _DPLL3_CFGCR2 0x6C054
  6588. #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
  6589. #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
  6590. #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
  6591. #define DPLL_CFGCR2_KDIV_MASK (3 << 5)
  6592. #define DPLL_CFGCR2_KDIV(x) ((x) << 5)
  6593. #define DPLL_CFGCR2_KDIV_5 (0 << 5)
  6594. #define DPLL_CFGCR2_KDIV_2 (1 << 5)
  6595. #define DPLL_CFGCR2_KDIV_3 (2 << 5)
  6596. #define DPLL_CFGCR2_KDIV_1 (3 << 5)
  6597. #define DPLL_CFGCR2_PDIV_MASK (7 << 2)
  6598. #define DPLL_CFGCR2_PDIV(x) ((x) << 2)
  6599. #define DPLL_CFGCR2_PDIV_1 (0 << 2)
  6600. #define DPLL_CFGCR2_PDIV_2 (1 << 2)
  6601. #define DPLL_CFGCR2_PDIV_3 (2 << 2)
  6602. #define DPLL_CFGCR2_PDIV_7 (4 << 2)
  6603. #define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2)
  6604. #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
  6605. #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
  6606. #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
  6607. /* ICL Clocks */
  6608. #define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
  6609. #define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5))
  6610. #define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10)
  6611. #define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \
  6612. (tc_port) + 12 : \
  6613. (tc_port) - TC_PORT_4 + 21))
  6614. #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
  6615. #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
  6616. #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
  6617. #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27)
  6618. #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
  6619. (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
  6620. #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
  6621. ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
  6622. /*
  6623. * DG1 Clocks
  6624. * First registers controls the first A and B, while the second register
  6625. * controls the phy C and D. The bits on these registers are the
  6626. * same, but refer to different phys
  6627. */
  6628. #define _DG1_DPCLKA_CFGCR0 0x164280
  6629. #define _DG1_DPCLKA1_CFGCR0 0x16C280
  6630. #define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2)
  6631. #define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2)
  6632. #define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \
  6633. _DG1_DPCLKA_CFGCR0, \
  6634. _DG1_DPCLKA1_CFGCR0)
  6635. #define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
  6636. #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2)
  6637. #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
  6638. #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
  6639. /* ADLS Clocks */
  6640. #define _ADLS_DPCLKA_CFGCR0 0x164280
  6641. #define _ADLS_DPCLKA_CFGCR1 0x1642BC
  6642. #define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \
  6643. _ADLS_DPCLKA_CFGCR0, \
  6644. _ADLS_DPCLKA_CFGCR1)
  6645. #define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2)
  6646. /* ADLS DPCLKA_CFGCR0 DDI mask */
  6647. #define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4)
  6648. #define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2)
  6649. #define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0)
  6650. /* ADLS DPCLKA_CFGCR1 DDI mask */
  6651. #define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2)
  6652. #define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0)
  6653. #define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \
  6654. ADLS_DPCLKA_DDIA_SEL_MASK, \
  6655. ADLS_DPCLKA_DDIB_SEL_MASK, \
  6656. ADLS_DPCLKA_DDII_SEL_MASK, \
  6657. ADLS_DPCLKA_DDIJ_SEL_MASK, \
  6658. ADLS_DPCLKA_DDIK_SEL_MASK)
  6659. /* ICL PLL */
  6660. #define DPLL0_ENABLE 0x46010
  6661. #define DPLL1_ENABLE 0x46014
  6662. #define _ADLS_DPLL2_ENABLE 0x46018
  6663. #define _ADLS_DPLL3_ENABLE 0x46030
  6664. #define PLL_ENABLE (1 << 31)
  6665. #define PLL_LOCK (1 << 30)
  6666. #define PLL_POWER_ENABLE (1 << 27)
  6667. #define PLL_POWER_STATE (1 << 26)
  6668. #define ICL_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
  6669. _ADLS_DPLL2_ENABLE, _ADLS_DPLL3_ENABLE)
  6670. #define _DG2_PLL3_ENABLE 0x4601C
  6671. #define DG2_PLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
  6672. _ADLS_DPLL2_ENABLE, _DG2_PLL3_ENABLE)
  6673. #define TBT_PLL_ENABLE _MMIO(0x46020)
  6674. #define _MG_PLL1_ENABLE 0x46030
  6675. #define _MG_PLL2_ENABLE 0x46034
  6676. #define _MG_PLL3_ENABLE 0x46038
  6677. #define _MG_PLL4_ENABLE 0x4603C
  6678. /* Bits are the same as DPLL0_ENABLE */
  6679. #define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
  6680. _MG_PLL2_ENABLE)
  6681. /* DG1 PLL */
  6682. #define DG1_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
  6683. _MG_PLL1_ENABLE, _MG_PLL2_ENABLE)
  6684. /* ADL-P Type C PLL */
  6685. #define PORTTC1_PLL_ENABLE 0x46038
  6686. #define PORTTC2_PLL_ENABLE 0x46040
  6687. #define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \
  6688. PORTTC1_PLL_ENABLE, \
  6689. PORTTC2_PLL_ENABLE)
  6690. #define _ICL_DPLL0_CFGCR0 0x164000
  6691. #define _ICL_DPLL1_CFGCR0 0x164080
  6692. #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
  6693. _ICL_DPLL1_CFGCR0)
  6694. #define DPLL_CFGCR0_HDMI_MODE (1 << 30)
  6695. #define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
  6696. #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
  6697. #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
  6698. #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
  6699. #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
  6700. #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
  6701. #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
  6702. #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
  6703. #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
  6704. #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
  6705. #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
  6706. #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
  6707. #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
  6708. #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
  6709. #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
  6710. #define _ICL_DPLL0_CFGCR1 0x164004
  6711. #define _ICL_DPLL1_CFGCR1 0x164084
  6712. #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
  6713. _ICL_DPLL1_CFGCR1)
  6714. #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
  6715. #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
  6716. #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
  6717. #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
  6718. #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
  6719. #define DPLL_CFGCR1_KDIV_MASK (7 << 6)
  6720. #define DPLL_CFGCR1_KDIV_SHIFT (6)
  6721. #define DPLL_CFGCR1_KDIV(x) ((x) << 6)
  6722. #define DPLL_CFGCR1_KDIV_1 (1 << 6)
  6723. #define DPLL_CFGCR1_KDIV_2 (2 << 6)
  6724. #define DPLL_CFGCR1_KDIV_3 (4 << 6)
  6725. #define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
  6726. #define DPLL_CFGCR1_PDIV_SHIFT (2)
  6727. #define DPLL_CFGCR1_PDIV(x) ((x) << 2)
  6728. #define DPLL_CFGCR1_PDIV_2 (1 << 2)
  6729. #define DPLL_CFGCR1_PDIV_3 (2 << 2)
  6730. #define DPLL_CFGCR1_PDIV_5 (4 << 2)
  6731. #define DPLL_CFGCR1_PDIV_7 (8 << 2)
  6732. #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
  6733. #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
  6734. #define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
  6735. #define _TGL_DPLL0_CFGCR0 0x164284
  6736. #define _TGL_DPLL1_CFGCR0 0x16428C
  6737. #define _TGL_TBTPLL_CFGCR0 0x16429C
  6738. #define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
  6739. _TGL_DPLL1_CFGCR0, \
  6740. _TGL_TBTPLL_CFGCR0)
  6741. #define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
  6742. _TGL_DPLL1_CFGCR0)
  6743. #define _TGL_DPLL0_DIV0 0x164B00
  6744. #define _TGL_DPLL1_DIV0 0x164C00
  6745. #define TGL_DPLL0_DIV0(pll) _MMIO_PLL(pll, _TGL_DPLL0_DIV0, _TGL_DPLL1_DIV0)
  6746. #define TGL_DPLL0_DIV0_AFC_STARTUP_MASK REG_GENMASK(27, 25)
  6747. #define TGL_DPLL0_DIV0_AFC_STARTUP(val) REG_FIELD_PREP(TGL_DPLL0_DIV0_AFC_STARTUP_MASK, (val))
  6748. #define _TGL_DPLL0_CFGCR1 0x164288
  6749. #define _TGL_DPLL1_CFGCR1 0x164290
  6750. #define _TGL_TBTPLL_CFGCR1 0x1642A0
  6751. #define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
  6752. _TGL_DPLL1_CFGCR1, \
  6753. _TGL_TBTPLL_CFGCR1)
  6754. #define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
  6755. _TGL_DPLL1_CFGCR1)
  6756. #define _DG1_DPLL2_CFGCR0 0x16C284
  6757. #define _DG1_DPLL3_CFGCR0 0x16C28C
  6758. #define DG1_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
  6759. _TGL_DPLL1_CFGCR0, \
  6760. _DG1_DPLL2_CFGCR0, \
  6761. _DG1_DPLL3_CFGCR0)
  6762. #define _DG1_DPLL2_CFGCR1 0x16C288
  6763. #define _DG1_DPLL3_CFGCR1 0x16C290
  6764. #define DG1_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
  6765. _TGL_DPLL1_CFGCR1, \
  6766. _DG1_DPLL2_CFGCR1, \
  6767. _DG1_DPLL3_CFGCR1)
  6768. /* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
  6769. #define _ADLS_DPLL3_CFGCR0 0x1642C0
  6770. #define _ADLS_DPLL4_CFGCR0 0x164294
  6771. #define ADLS_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
  6772. _TGL_DPLL1_CFGCR0, \
  6773. _ADLS_DPLL4_CFGCR0, \
  6774. _ADLS_DPLL3_CFGCR0)
  6775. #define _ADLS_DPLL3_CFGCR1 0x1642C4
  6776. #define _ADLS_DPLL4_CFGCR1 0x164298
  6777. #define ADLS_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
  6778. _TGL_DPLL1_CFGCR1, \
  6779. _ADLS_DPLL4_CFGCR1, \
  6780. _ADLS_DPLL3_CFGCR1)
  6781. #define _DKL_PHY1_BASE 0x168000
  6782. #define _DKL_PHY2_BASE 0x169000
  6783. #define _DKL_PHY3_BASE 0x16A000
  6784. #define _DKL_PHY4_BASE 0x16B000
  6785. #define _DKL_PHY5_BASE 0x16C000
  6786. #define _DKL_PHY6_BASE 0x16D000
  6787. #define DKL_REG_TC_PORT(__reg) \
  6788. (TC_PORT_1 + ((__reg).reg - _DKL_PHY1_BASE) / (_DKL_PHY2_BASE - _DKL_PHY1_BASE))
  6789. /* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
  6790. #define _DKL_PCS_DW5 0x14
  6791. #define DKL_PCS_DW5(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
  6792. _DKL_PHY2_BASE) + \
  6793. _DKL_PCS_DW5)
  6794. #define DKL_PCS_DW5_CORE_SOFTRESET REG_BIT(11)
  6795. #define _DKL_PLL_DIV0 0x200
  6796. #define DKL_PLL_DIV0_AFC_STARTUP_MASK REG_GENMASK(27, 25)
  6797. #define DKL_PLL_DIV0_AFC_STARTUP(val) REG_FIELD_PREP(DKL_PLL_DIV0_AFC_STARTUP_MASK, (val))
  6798. #define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
  6799. #define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
  6800. #define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
  6801. #define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
  6802. #define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
  6803. #define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
  6804. #define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
  6805. #define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
  6806. #define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
  6807. #define DKL_PLL_DIV0_MASK (DKL_PLL_DIV0_INTEG_COEFF_MASK | \
  6808. DKL_PLL_DIV0_PROP_COEFF_MASK | \
  6809. DKL_PLL_DIV0_FBPREDIV_MASK | \
  6810. DKL_PLL_DIV0_FBDIV_INT_MASK)
  6811. #define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
  6812. _DKL_PHY2_BASE) + \
  6813. _DKL_PLL_DIV0)
  6814. #define _DKL_PLL_DIV1 0x204
  6815. #define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
  6816. #define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
  6817. #define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
  6818. #define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
  6819. #define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
  6820. _DKL_PHY2_BASE) + \
  6821. _DKL_PLL_DIV1)
  6822. #define _DKL_PLL_SSC 0x210
  6823. #define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
  6824. #define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
  6825. #define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
  6826. #define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
  6827. #define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
  6828. #define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
  6829. #define DKL_PLL_SSC_EN (1 << 9)
  6830. #define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
  6831. _DKL_PHY2_BASE) + \
  6832. _DKL_PLL_SSC)
  6833. #define _DKL_PLL_BIAS 0x214
  6834. #define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
  6835. #define DKL_PLL_BIAS_FBDIV_SHIFT (8)
  6836. #define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
  6837. #define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
  6838. #define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
  6839. _DKL_PHY2_BASE) + \
  6840. _DKL_PLL_BIAS)
  6841. #define _DKL_PLL_TDC_COLDST_BIAS 0x218
  6842. #define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
  6843. #define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
  6844. #define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
  6845. #define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
  6846. #define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
  6847. _DKL_PHY1_BASE, \
  6848. _DKL_PHY2_BASE) + \
  6849. _DKL_PLL_TDC_COLDST_BIAS)
  6850. #define _DKL_REFCLKIN_CTL 0x12C
  6851. /* Bits are the same as MG_REFCLKIN_CTL */
  6852. #define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
  6853. _DKL_PHY1_BASE, \
  6854. _DKL_PHY2_BASE) + \
  6855. _DKL_REFCLKIN_CTL)
  6856. #define _DKL_CLKTOP2_HSCLKCTL 0xD4
  6857. /* Bits are the same as MG_CLKTOP2_HSCLKCTL */
  6858. #define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
  6859. _DKL_PHY1_BASE, \
  6860. _DKL_PHY2_BASE) + \
  6861. _DKL_CLKTOP2_HSCLKCTL)
  6862. #define _DKL_CLKTOP2_CORECLKCTL1 0xD8
  6863. /* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
  6864. #define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
  6865. _DKL_PHY1_BASE, \
  6866. _DKL_PHY2_BASE) + \
  6867. _DKL_CLKTOP2_CORECLKCTL1)
  6868. #define _DKL_TX_DPCNTL0 0x2C0
  6869. #define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
  6870. #define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
  6871. #define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
  6872. #define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
  6873. #define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
  6874. #define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
  6875. #define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
  6876. _DKL_PHY1_BASE, \
  6877. _DKL_PHY2_BASE) + \
  6878. _DKL_TX_DPCNTL0)
  6879. #define _DKL_TX_DPCNTL1 0x2C4
  6880. /* Bits are the same as DKL_TX_DPCNTRL0 */
  6881. #define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
  6882. _DKL_PHY1_BASE, \
  6883. _DKL_PHY2_BASE) + \
  6884. _DKL_TX_DPCNTL1)
  6885. #define _DKL_TX_DPCNTL2 0x2C8
  6886. #define DKL_TX_DP20BITMODE REG_BIT(2)
  6887. #define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1_MASK REG_GENMASK(4, 3)
  6888. #define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1(val) REG_FIELD_PREP(DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX1_MASK, (val))
  6889. #define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2_MASK REG_GENMASK(6, 5)
  6890. #define DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2(val) REG_FIELD_PREP(DKL_TX_DPCNTL2_CFG_LOADGENSELECT_TX2_MASK, (val))
  6891. #define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
  6892. _DKL_PHY1_BASE, \
  6893. _DKL_PHY2_BASE) + \
  6894. _DKL_TX_DPCNTL2)
  6895. #define _DKL_TX_FW_CALIB 0x2F8
  6896. #define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
  6897. #define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
  6898. _DKL_PHY1_BASE, \
  6899. _DKL_PHY2_BASE) + \
  6900. _DKL_TX_FW_CALIB)
  6901. #define _DKL_TX_PMD_LANE_SUS 0xD00
  6902. #define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
  6903. _DKL_PHY1_BASE, \
  6904. _DKL_PHY2_BASE) + \
  6905. _DKL_TX_PMD_LANE_SUS)
  6906. #define _DKL_TX_DW17 0xDC4
  6907. #define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
  6908. _DKL_PHY1_BASE, \
  6909. _DKL_PHY2_BASE) + \
  6910. _DKL_TX_DW17)
  6911. #define _DKL_TX_DW18 0xDC8
  6912. #define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
  6913. _DKL_PHY1_BASE, \
  6914. _DKL_PHY2_BASE) + \
  6915. _DKL_TX_DW18)
  6916. #define _DKL_DP_MODE 0xA0
  6917. #define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
  6918. _DKL_PHY1_BASE, \
  6919. _DKL_PHY2_BASE) + \
  6920. _DKL_DP_MODE)
  6921. #define _DKL_CMN_UC_DW27 0x36C
  6922. #define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
  6923. #define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
  6924. _DKL_PHY1_BASE, \
  6925. _DKL_PHY2_BASE) + \
  6926. _DKL_CMN_UC_DW27)
  6927. /*
  6928. * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
  6929. * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
  6930. * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
  6931. * bits that point the 4KB window into the full PHY register space.
  6932. */
  6933. #define _HIP_INDEX_REG0 0x1010A0
  6934. #define _HIP_INDEX_REG1 0x1010A4
  6935. #define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
  6936. : _HIP_INDEX_REG1)
  6937. #define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
  6938. #define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
  6939. /* BXT display engine PLL */
  6940. #define BXT_DE_PLL_CTL _MMIO(0x6d000)
  6941. #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
  6942. #define BXT_DE_PLL_RATIO_MASK 0xff
  6943. #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
  6944. #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
  6945. #define BXT_DE_PLL_LOCK (1 << 30)
  6946. #define BXT_DE_PLL_FREQ_REQ (1 << 23)
  6947. #define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22)
  6948. #define ICL_CDCLK_PLL_RATIO(x) (x)
  6949. #define ICL_CDCLK_PLL_RATIO_MASK 0xff
  6950. /* GEN9 DC */
  6951. #define DC_STATE_EN _MMIO(0x45504)
  6952. #define DC_STATE_DISABLE 0
  6953. #define DC_STATE_EN_DC3CO REG_BIT(30)
  6954. #define DC_STATE_DC3CO_STATUS REG_BIT(29)
  6955. #define DC_STATE_EN_UPTO_DC5 (1 << 0)
  6956. #define DC_STATE_EN_DC9 (1 << 3)
  6957. #define DC_STATE_EN_UPTO_DC6 (2 << 0)
  6958. #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
  6959. #define DC_STATE_DEBUG _MMIO(0x45520)
  6960. #define DC_STATE_DEBUG_MASK_CORES (1 << 0)
  6961. #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
  6962. #define D_COMP_BDW _MMIO(0x138144)
  6963. /* Pipe WM_LINETIME - watermark line time */
  6964. #define _WM_LINETIME_A 0x45270
  6965. #define _WM_LINETIME_B 0x45274
  6966. #define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
  6967. #define HSW_LINETIME_MASK REG_GENMASK(8, 0)
  6968. #define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
  6969. #define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16)
  6970. #define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
  6971. /* SFUSE_STRAP */
  6972. #define SFUSE_STRAP _MMIO(0xc2014)
  6973. #define SFUSE_STRAP_FUSE_LOCK (1 << 13)
  6974. #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
  6975. #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
  6976. #define SFUSE_STRAP_CRT_DISABLED (1 << 6)
  6977. #define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
  6978. #define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
  6979. #define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
  6980. #define SFUSE_STRAP_DDID_DETECTED (1 << 0)
  6981. #define WM_MISC _MMIO(0x45260)
  6982. #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
  6983. #define WM_DBG _MMIO(0x45280)
  6984. #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
  6985. #define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
  6986. #define WM_DBG_DISALLOW_SPRITE (1 << 2)
  6987. /* pipe CSC */
  6988. #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
  6989. #define _PIPE_A_CSC_COEFF_BY 0x49014
  6990. #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
  6991. #define _PIPE_A_CSC_COEFF_BU 0x4901c
  6992. #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
  6993. #define _PIPE_A_CSC_COEFF_BV 0x49024
  6994. #define _PIPE_A_CSC_MODE 0x49028
  6995. #define ICL_CSC_ENABLE (1 << 31) /* icl+ */
  6996. #define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
  6997. #define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
  6998. #define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
  6999. #define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
  7000. #define _PIPE_A_CSC_PREOFF_HI 0x49030
  7001. #define _PIPE_A_CSC_PREOFF_ME 0x49034
  7002. #define _PIPE_A_CSC_PREOFF_LO 0x49038
  7003. #define _PIPE_A_CSC_POSTOFF_HI 0x49040
  7004. #define _PIPE_A_CSC_POSTOFF_ME 0x49044
  7005. #define _PIPE_A_CSC_POSTOFF_LO 0x49048
  7006. #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
  7007. #define _PIPE_B_CSC_COEFF_BY 0x49114
  7008. #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
  7009. #define _PIPE_B_CSC_COEFF_BU 0x4911c
  7010. #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
  7011. #define _PIPE_B_CSC_COEFF_BV 0x49124
  7012. #define _PIPE_B_CSC_MODE 0x49128
  7013. #define _PIPE_B_CSC_PREOFF_HI 0x49130
  7014. #define _PIPE_B_CSC_PREOFF_ME 0x49134
  7015. #define _PIPE_B_CSC_PREOFF_LO 0x49138
  7016. #define _PIPE_B_CSC_POSTOFF_HI 0x49140
  7017. #define _PIPE_B_CSC_POSTOFF_ME 0x49144
  7018. #define _PIPE_B_CSC_POSTOFF_LO 0x49148
  7019. #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
  7020. #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
  7021. #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
  7022. #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
  7023. #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
  7024. #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
  7025. #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
  7026. #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
  7027. #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
  7028. #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
  7029. #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
  7030. #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
  7031. #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
  7032. /* Pipe Output CSC */
  7033. #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
  7034. #define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
  7035. #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
  7036. #define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
  7037. #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
  7038. #define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
  7039. #define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
  7040. #define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
  7041. #define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
  7042. #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
  7043. #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
  7044. #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
  7045. #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
  7046. #define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
  7047. #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
  7048. #define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
  7049. #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
  7050. #define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
  7051. #define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
  7052. #define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
  7053. #define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
  7054. #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
  7055. #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
  7056. #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
  7057. #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
  7058. _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
  7059. _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
  7060. #define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
  7061. _PIPE_A_OUTPUT_CSC_COEFF_BY, \
  7062. _PIPE_B_OUTPUT_CSC_COEFF_BY)
  7063. #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
  7064. _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
  7065. _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
  7066. #define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
  7067. _PIPE_A_OUTPUT_CSC_COEFF_BU, \
  7068. _PIPE_B_OUTPUT_CSC_COEFF_BU)
  7069. #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
  7070. _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
  7071. _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
  7072. #define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
  7073. _PIPE_A_OUTPUT_CSC_COEFF_BV, \
  7074. _PIPE_B_OUTPUT_CSC_COEFF_BV)
  7075. #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
  7076. _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
  7077. _PIPE_B_OUTPUT_CSC_PREOFF_HI)
  7078. #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
  7079. _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
  7080. _PIPE_B_OUTPUT_CSC_PREOFF_ME)
  7081. #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
  7082. _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
  7083. _PIPE_B_OUTPUT_CSC_PREOFF_LO)
  7084. #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
  7085. _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
  7086. _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
  7087. #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
  7088. _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
  7089. _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
  7090. #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
  7091. _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
  7092. _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
  7093. /* pipe degamma/gamma LUTs on IVB+ */
  7094. #define _PAL_PREC_INDEX_A 0x4A400
  7095. #define _PAL_PREC_INDEX_B 0x4AC00
  7096. #define _PAL_PREC_INDEX_C 0x4B400
  7097. #define PAL_PREC_10_12_BIT (0 << 31)
  7098. #define PAL_PREC_SPLIT_MODE (1 << 31)
  7099. #define PAL_PREC_AUTO_INCREMENT (1 << 15)
  7100. #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
  7101. #define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
  7102. #define _PAL_PREC_DATA_A 0x4A404
  7103. #define _PAL_PREC_DATA_B 0x4AC04
  7104. #define _PAL_PREC_DATA_C 0x4B404
  7105. #define _PAL_PREC_GC_MAX_A 0x4A410
  7106. #define _PAL_PREC_GC_MAX_B 0x4AC10
  7107. #define _PAL_PREC_GC_MAX_C 0x4B410
  7108. #define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
  7109. #define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
  7110. #define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
  7111. #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
  7112. #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
  7113. #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
  7114. #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
  7115. #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
  7116. #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
  7117. #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
  7118. #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
  7119. #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
  7120. #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
  7121. #define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
  7122. #define _PRE_CSC_GAMC_INDEX_A 0x4A484
  7123. #define _PRE_CSC_GAMC_INDEX_B 0x4AC84
  7124. #define _PRE_CSC_GAMC_INDEX_C 0x4B484
  7125. #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
  7126. #define _PRE_CSC_GAMC_DATA_A 0x4A488
  7127. #define _PRE_CSC_GAMC_DATA_B 0x4AC88
  7128. #define _PRE_CSC_GAMC_DATA_C 0x4B488
  7129. #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
  7130. #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
  7131. /* ICL Multi segmented gamma */
  7132. #define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
  7133. #define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
  7134. #define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
  7135. #define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
  7136. #define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
  7137. #define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
  7138. #define PAL_PREC_MULTI_SEG_RED_LDW_MASK REG_GENMASK(29, 24)
  7139. #define PAL_PREC_MULTI_SEG_RED_UDW_MASK REG_GENMASK(29, 20)
  7140. #define PAL_PREC_MULTI_SEG_GREEN_LDW_MASK REG_GENMASK(19, 14)
  7141. #define PAL_PREC_MULTI_SEG_GREEN_UDW_MASK REG_GENMASK(19, 10)
  7142. #define PAL_PREC_MULTI_SEG_BLUE_LDW_MASK REG_GENMASK(9, 4)
  7143. #define PAL_PREC_MULTI_SEG_BLUE_UDW_MASK REG_GENMASK(9, 0)
  7144. #define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
  7145. _PAL_PREC_MULTI_SEG_INDEX_A, \
  7146. _PAL_PREC_MULTI_SEG_INDEX_B)
  7147. #define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
  7148. _PAL_PREC_MULTI_SEG_DATA_A, \
  7149. _PAL_PREC_MULTI_SEG_DATA_B)
  7150. #define _MMIO_PLANE_GAMC(plane, i, a, b) _MMIO(_PIPE(plane, a, b) + (i) * 4)
  7151. /* Plane CSC Registers */
  7152. #define _PLANE_CSC_RY_GY_1_A 0x70210
  7153. #define _PLANE_CSC_RY_GY_2_A 0x70310
  7154. #define _PLANE_CSC_RY_GY_1_B 0x71210
  7155. #define _PLANE_CSC_RY_GY_2_B 0x71310
  7156. #define _PLANE_CSC_RY_GY_1(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_1_A, \
  7157. _PLANE_CSC_RY_GY_1_B)
  7158. #define _PLANE_CSC_RY_GY_2(pipe) _PIPE(pipe, _PLANE_CSC_RY_GY_2_A, \
  7159. _PLANE_CSC_RY_GY_2_B)
  7160. #define PLANE_CSC_COEFF(pipe, plane, index) _MMIO_PLANE(plane, \
  7161. _PLANE_CSC_RY_GY_1(pipe) + (index) * 4, \
  7162. _PLANE_CSC_RY_GY_2(pipe) + (index) * 4)
  7163. #define _PLANE_CSC_PREOFF_HI_1_A 0x70228
  7164. #define _PLANE_CSC_PREOFF_HI_2_A 0x70328
  7165. #define _PLANE_CSC_PREOFF_HI_1_B 0x71228
  7166. #define _PLANE_CSC_PREOFF_HI_2_B 0x71328
  7167. #define _PLANE_CSC_PREOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_1_A, \
  7168. _PLANE_CSC_PREOFF_HI_1_B)
  7169. #define _PLANE_CSC_PREOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_PREOFF_HI_2_A, \
  7170. _PLANE_CSC_PREOFF_HI_2_B)
  7171. #define PLANE_CSC_PREOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_PREOFF_HI_1(pipe) + \
  7172. (index) * 4, _PLANE_CSC_PREOFF_HI_2(pipe) + \
  7173. (index) * 4)
  7174. #define _PLANE_CSC_POSTOFF_HI_1_A 0x70234
  7175. #define _PLANE_CSC_POSTOFF_HI_2_A 0x70334
  7176. #define _PLANE_CSC_POSTOFF_HI_1_B 0x71234
  7177. #define _PLANE_CSC_POSTOFF_HI_2_B 0x71334
  7178. #define _PLANE_CSC_POSTOFF_HI_1(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_1_A, \
  7179. _PLANE_CSC_POSTOFF_HI_1_B)
  7180. #define _PLANE_CSC_POSTOFF_HI_2(pipe) _PIPE(pipe, _PLANE_CSC_POSTOFF_HI_2_A, \
  7181. _PLANE_CSC_POSTOFF_HI_2_B)
  7182. #define PLANE_CSC_POSTOFF(pipe, plane, index) _MMIO_PLANE(plane, _PLANE_CSC_POSTOFF_HI_1(pipe) + \
  7183. (index) * 4, _PLANE_CSC_POSTOFF_HI_2(pipe) + \
  7184. (index) * 4)
  7185. /* pipe CSC & degamma/gamma LUTs on CHV */
  7186. #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
  7187. #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
  7188. #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
  7189. #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
  7190. #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
  7191. #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
  7192. #define CGM_PIPE_DEGAMMA_RED_MASK REG_GENMASK(13, 0)
  7193. #define CGM_PIPE_DEGAMMA_GREEN_MASK REG_GENMASK(29, 16)
  7194. #define CGM_PIPE_DEGAMMA_BLUE_MASK REG_GENMASK(13, 0)
  7195. #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
  7196. #define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
  7197. #define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
  7198. #define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
  7199. #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
  7200. #define CGM_PIPE_MODE_GAMMA (1 << 2)
  7201. #define CGM_PIPE_MODE_CSC (1 << 1)
  7202. #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
  7203. #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
  7204. #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
  7205. #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
  7206. #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
  7207. #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
  7208. #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
  7209. #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
  7210. #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
  7211. #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
  7212. #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
  7213. #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
  7214. #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
  7215. #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
  7216. #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
  7217. #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
  7218. #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
  7219. /* Gen4+ Timestamp and Pipe Frame time stamp registers */
  7220. #define GEN4_TIMESTAMP _MMIO(0x2358)
  7221. #define ILK_TIMESTAMP_HI _MMIO(0x70070)
  7222. #define IVB_TIMESTAMP_CTR _MMIO(0x44070)
  7223. #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
  7224. #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
  7225. #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
  7226. #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
  7227. #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
  7228. #define _PIPE_FRMTMSTMP_A 0x70048
  7229. #define PIPE_FRMTMSTMP(pipe) \
  7230. _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
  7231. /* Display Stream Splitter Control */
  7232. #define DSS_CTL1 _MMIO(0x67400)
  7233. #define SPLITTER_ENABLE (1 << 31)
  7234. #define JOINER_ENABLE (1 << 30)
  7235. #define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
  7236. #define DUAL_LINK_MODE_FRONTBACK (0 << 24)
  7237. #define OVERLAP_PIXELS_MASK (0xf << 16)
  7238. #define OVERLAP_PIXELS(pixels) ((pixels) << 16)
  7239. #define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
  7240. #define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
  7241. #define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
  7242. #define DSS_CTL2 _MMIO(0x67404)
  7243. #define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
  7244. #define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
  7245. #define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
  7246. #define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
  7247. #define _ICL_PIPE_DSS_CTL1_PB 0x78200
  7248. #define _ICL_PIPE_DSS_CTL1_PC 0x78400
  7249. #define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7250. _ICL_PIPE_DSS_CTL1_PB, \
  7251. _ICL_PIPE_DSS_CTL1_PC)
  7252. #define BIG_JOINER_ENABLE (1 << 29)
  7253. #define MASTER_BIG_JOINER_ENABLE (1 << 28)
  7254. #define VGA_CENTERING_ENABLE (1 << 27)
  7255. #define SPLITTER_CONFIGURATION_MASK REG_GENMASK(26, 25)
  7256. #define SPLITTER_CONFIGURATION_2_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 0)
  7257. #define SPLITTER_CONFIGURATION_4_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 1)
  7258. #define UNCOMPRESSED_JOINER_MASTER (1 << 21)
  7259. #define UNCOMPRESSED_JOINER_SLAVE (1 << 20)
  7260. #define _ICL_PIPE_DSS_CTL2_PB 0x78204
  7261. #define _ICL_PIPE_DSS_CTL2_PC 0x78404
  7262. #define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7263. _ICL_PIPE_DSS_CTL2_PB, \
  7264. _ICL_PIPE_DSS_CTL2_PC)
  7265. #define GEN12_GSMBASE _MMIO(0x108100)
  7266. #define GEN12_DSMBASE _MMIO(0x1080C0)
  7267. #define XEHP_CLOCK_GATE_DIS _MMIO(0x101014)
  7268. #define SGSI_SIDECLK_DIS REG_BIT(17)
  7269. #define SGGI_DIS REG_BIT(15)
  7270. #define SGR_DIS REG_BIT(13)
  7271. #define _ICL_PHY_MISC_A 0x64C00
  7272. #define _ICL_PHY_MISC_B 0x64C04
  7273. #define _DG2_PHY_MISC_TC1 0x64C14 /* TC1="PHY E" but offset as if "PHY F" */
  7274. #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, _ICL_PHY_MISC_B)
  7275. #define DG2_PHY_MISC(port) ((port) == PHY_E ? _MMIO(_DG2_PHY_MISC_TC1) : \
  7276. ICL_PHY_MISC(port))
  7277. #define ICL_PHY_MISC_MUX_DDID (1 << 28)
  7278. #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
  7279. #define DG2_PHY_DP_TX_ACK_MASK REG_GENMASK(23, 20)
  7280. /* Icelake Display Stream Compression Registers */
  7281. #define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
  7282. #define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
  7283. #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
  7284. #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
  7285. #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
  7286. #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
  7287. #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7288. _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
  7289. _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
  7290. #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7291. _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
  7292. _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
  7293. #define DSC_ALT_ICH_SEL (1 << 20)
  7294. #define DSC_VBR_ENABLE (1 << 19)
  7295. #define DSC_422_ENABLE (1 << 18)
  7296. #define DSC_COLOR_SPACE_CONVERSION (1 << 17)
  7297. #define DSC_BLOCK_PREDICTION (1 << 16)
  7298. #define DSC_LINE_BUF_DEPTH_SHIFT 12
  7299. #define DSC_BPC_SHIFT 8
  7300. #define DSC_VER_MIN_SHIFT 4
  7301. #define DSC_VER_MAJ (0x1 << 0)
  7302. #define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
  7303. #define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
  7304. #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
  7305. #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
  7306. #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
  7307. #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
  7308. #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7309. _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
  7310. _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
  7311. #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7312. _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
  7313. _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
  7314. #define DSC_BPP(bpp) ((bpp) << 0)
  7315. #define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
  7316. #define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
  7317. #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
  7318. #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
  7319. #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
  7320. #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
  7321. #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7322. _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
  7323. _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
  7324. #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7325. _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
  7326. _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
  7327. #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
  7328. #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
  7329. #define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
  7330. #define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
  7331. #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
  7332. #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
  7333. #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
  7334. #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
  7335. #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7336. _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
  7337. _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
  7338. #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7339. _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
  7340. _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
  7341. #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
  7342. #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
  7343. #define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
  7344. #define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
  7345. #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
  7346. #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
  7347. #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
  7348. #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
  7349. #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7350. _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
  7351. _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
  7352. #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7353. _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
  7354. _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
  7355. #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
  7356. #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
  7357. #define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
  7358. #define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
  7359. #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
  7360. #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
  7361. #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
  7362. #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
  7363. #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7364. _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
  7365. _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
  7366. #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7367. _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
  7368. _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
  7369. #define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
  7370. #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
  7371. #define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
  7372. #define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
  7373. #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
  7374. #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
  7375. #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
  7376. #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
  7377. #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7378. _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
  7379. _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
  7380. #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7381. _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
  7382. _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
  7383. #define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
  7384. #define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
  7385. #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
  7386. #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
  7387. #define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
  7388. #define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
  7389. #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
  7390. #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
  7391. #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
  7392. #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
  7393. #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7394. _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
  7395. _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
  7396. #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7397. _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
  7398. _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
  7399. #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
  7400. #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
  7401. #define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
  7402. #define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
  7403. #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
  7404. #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
  7405. #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
  7406. #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
  7407. #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7408. _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
  7409. _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
  7410. #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7411. _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
  7412. _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
  7413. #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
  7414. #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
  7415. #define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
  7416. #define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
  7417. #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
  7418. #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
  7419. #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
  7420. #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
  7421. #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7422. _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
  7423. _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
  7424. #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7425. _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
  7426. _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
  7427. #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
  7428. #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
  7429. #define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
  7430. #define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
  7431. #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
  7432. #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
  7433. #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
  7434. #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
  7435. #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7436. _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
  7437. _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
  7438. #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7439. _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
  7440. _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
  7441. #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
  7442. #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
  7443. #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
  7444. #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
  7445. #define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
  7446. #define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
  7447. #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
  7448. #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
  7449. #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
  7450. #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
  7451. #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7452. _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
  7453. _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
  7454. #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7455. _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
  7456. _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
  7457. #define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
  7458. #define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
  7459. #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
  7460. #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
  7461. #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
  7462. #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
  7463. #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7464. _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
  7465. _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
  7466. #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7467. _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
  7468. _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
  7469. #define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
  7470. #define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
  7471. #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
  7472. #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
  7473. #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
  7474. #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
  7475. #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7476. _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
  7477. _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
  7478. #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7479. _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
  7480. _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
  7481. #define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
  7482. #define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
  7483. #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
  7484. #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
  7485. #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
  7486. #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
  7487. #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7488. _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
  7489. _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
  7490. #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7491. _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
  7492. _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
  7493. #define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
  7494. #define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
  7495. #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
  7496. #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
  7497. #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
  7498. #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
  7499. #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7500. _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
  7501. _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
  7502. #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7503. _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
  7504. _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
  7505. #define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
  7506. #define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
  7507. #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
  7508. #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
  7509. #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
  7510. #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
  7511. #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7512. _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
  7513. _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
  7514. #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7515. _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
  7516. _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
  7517. #define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
  7518. #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
  7519. #define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
  7520. /* Icelake Rate Control Buffer Threshold Registers */
  7521. #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
  7522. #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
  7523. #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
  7524. #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
  7525. #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
  7526. #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
  7527. #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
  7528. #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
  7529. #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
  7530. #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
  7531. #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
  7532. #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
  7533. #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7534. _ICL_DSC0_RC_BUF_THRESH_0_PB, \
  7535. _ICL_DSC0_RC_BUF_THRESH_0_PC)
  7536. #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7537. _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
  7538. _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
  7539. #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7540. _ICL_DSC1_RC_BUF_THRESH_0_PB, \
  7541. _ICL_DSC1_RC_BUF_THRESH_0_PC)
  7542. #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7543. _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
  7544. _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
  7545. #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
  7546. #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
  7547. #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
  7548. #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
  7549. #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
  7550. #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
  7551. #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
  7552. #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
  7553. #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
  7554. #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
  7555. #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
  7556. #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
  7557. #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7558. _ICL_DSC0_RC_BUF_THRESH_1_PB, \
  7559. _ICL_DSC0_RC_BUF_THRESH_1_PC)
  7560. #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7561. _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
  7562. _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
  7563. #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7564. _ICL_DSC1_RC_BUF_THRESH_1_PB, \
  7565. _ICL_DSC1_RC_BUF_THRESH_1_PC)
  7566. #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
  7567. _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
  7568. _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
  7569. #define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
  7570. #define MODULAR_FIA_MASK (1 << 4)
  7571. #define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
  7572. #define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
  7573. #define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
  7574. #define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
  7575. #define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
  7576. #define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
  7577. #define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
  7578. #define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
  7579. #define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
  7580. #define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
  7581. #define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
  7582. #define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
  7583. #define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
  7584. #define _TCSS_DDI_STATUS_1 0x161500
  7585. #define _TCSS_DDI_STATUS_2 0x161504
  7586. #define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \
  7587. _TCSS_DDI_STATUS_1, \
  7588. _TCSS_DDI_STATUS_2))
  7589. #define TCSS_DDI_STATUS_READY REG_BIT(2)
  7590. #define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1)
  7591. #define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0)
  7592. #define PRIMARY_SPI_TRIGGER _MMIO(0x102040)
  7593. #define PRIMARY_SPI_ADDRESS _MMIO(0x102080)
  7594. #define PRIMARY_SPI_REGIONID _MMIO(0x102084)
  7595. #define SPI_STATIC_REGIONS _MMIO(0x102090)
  7596. #define OPTIONROM_SPI_REGIONID_MASK REG_GENMASK(7, 0)
  7597. #define OROM_OFFSET _MMIO(0x1020c0)
  7598. #define OROM_OFFSET_MASK REG_GENMASK(20, 16)
  7599. /* This register controls the Display State Buffer (DSB) engines. */
  7600. #define _DSBSL_INSTANCE_BASE 0x70B00
  7601. #define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
  7602. (pipe) * 0x1000 + (id) * 0x100)
  7603. #define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
  7604. #define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
  7605. #define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
  7606. #define DSB_ENABLE (1 << 31)
  7607. #define DSB_STATUS (1 << 0)
  7608. #define CLKREQ_POLICY _MMIO(0x101038)
  7609. #define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1)
  7610. #define CLKGATE_DIS_MISC _MMIO(0x46534)
  7611. #define CLKGATE_DIS_MISC_DMASC_GATING_DIS REG_BIT(21)
  7612. #define GEN12_CULLBIT1 _MMIO(0x6100)
  7613. #define GEN12_CULLBIT2 _MMIO(0x7030)
  7614. #define GEN12_STATE_ACK_DEBUG _MMIO(0x20BC)
  7615. #define MTL_LATENCY_LP0_LP1 _MMIO(0x45780)
  7616. #define MTL_LATENCY_LP2_LP3 _MMIO(0x45784)
  7617. #define MTL_LATENCY_LP4_LP5 _MMIO(0x45788)
  7618. #define MTL_LATENCY_LEVEL_EVEN_MASK REG_GENMASK(12, 0)
  7619. #define MTL_LATENCY_LEVEL_ODD_MASK REG_GENMASK(28, 16)
  7620. #define MTL_LATENCY_SAGV _MMIO(0x4578b)
  7621. #define MTL_LATENCY_QCLK_SAGV REG_GENMASK(12, 0)
  7622. #define MTL_MEM_SS_INFO_GLOBAL _MMIO(0x45700)
  7623. #define MTL_N_OF_ENABLED_QGV_POINTS_MASK REG_GENMASK(11, 8)
  7624. #define MTL_N_OF_POPULATED_CH_MASK REG_GENMASK(7, 4)
  7625. #define MTL_DDR_TYPE_MASK REG_GENMASK(3, 0)
  7626. #define MTL_MEM_SS_INFO_QGV_POINT_LOW(point) _MMIO(0x45710 + (point) * 2)
  7627. #define MTL_TRCD_MASK REG_GENMASK(31, 24)
  7628. #define MTL_TRP_MASK REG_GENMASK(23, 16)
  7629. #define MTL_DCLK_MASK REG_GENMASK(15, 0)
  7630. #define MTL_MEM_SS_INFO_QGV_POINT_HIGH(point) _MMIO(0x45714 + (point) * 2)
  7631. #define MTL_TRAS_MASK REG_GENMASK(16, 8)
  7632. #define MTL_TRDPRE_MASK REG_GENMASK(7, 0)
  7633. #endif /* _I915_REG_H_ */