i915_irq.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /* SPDX-License-Identifier: MIT */
  2. /*
  3. * Copyright © 2019 Intel Corporation
  4. */
  5. #ifndef __I915_IRQ_H__
  6. #define __I915_IRQ_H__
  7. #include <linux/ktime.h>
  8. #include <linux/types.h>
  9. #include "i915_reg.h"
  10. enum pipe;
  11. struct drm_crtc;
  12. struct drm_device;
  13. struct drm_display_mode;
  14. struct drm_i915_private;
  15. struct intel_crtc;
  16. struct intel_uncore;
  17. void intel_irq_init(struct drm_i915_private *dev_priv);
  18. void intel_irq_fini(struct drm_i915_private *dev_priv);
  19. int intel_irq_install(struct drm_i915_private *dev_priv);
  20. void intel_irq_uninstall(struct drm_i915_private *dev_priv);
  21. u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
  22. enum pipe pipe);
  23. void
  24. i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  25. u32 status_mask);
  26. void
  27. i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
  28. u32 status_mask);
  29. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
  30. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
  31. void intel_hpd_irq_setup(struct drm_i915_private *i915);
  32. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  33. u32 mask,
  34. u32 bits);
  35. void ilk_enable_display_irq(struct drm_i915_private *i915, u32 bits);
  36. void ilk_disable_display_irq(struct drm_i915_private *i915, u32 bits);
  37. void bdw_enable_pipe_irq(struct drm_i915_private *i915, enum pipe pipe, u32 bits);
  38. void bdw_disable_pipe_irq(struct drm_i915_private *i915, enum pipe pipe, u32 bits);
  39. void ibx_enable_display_interrupt(struct drm_i915_private *i915, u32 bits);
  40. void ibx_disable_display_interrupt(struct drm_i915_private *i915, u32 bits);
  41. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
  42. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask);
  43. void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv);
  44. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv);
  45. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv);
  46. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv);
  47. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
  48. u32 gen6_sanitize_rps_pm_mask(const struct drm_i915_private *i915, u32 mask);
  49. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
  50. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
  51. bool intel_irqs_enabled(struct drm_i915_private *dev_priv);
  52. void intel_synchronize_irq(struct drm_i915_private *i915);
  53. void intel_synchronize_hardirq(struct drm_i915_private *i915);
  54. int intel_get_crtc_scanline(struct intel_crtc *crtc);
  55. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  56. u8 pipe_mask);
  57. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  58. u8 pipe_mask);
  59. u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv);
  60. bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  61. ktime_t *vblank_time, bool in_vblank_irq);
  62. u32 i915_get_vblank_counter(struct drm_crtc *crtc);
  63. u32 g4x_get_vblank_counter(struct drm_crtc *crtc);
  64. int i8xx_enable_vblank(struct drm_crtc *crtc);
  65. int i915gm_enable_vblank(struct drm_crtc *crtc);
  66. int i965_enable_vblank(struct drm_crtc *crtc);
  67. int ilk_enable_vblank(struct drm_crtc *crtc);
  68. int bdw_enable_vblank(struct drm_crtc *crtc);
  69. void i8xx_disable_vblank(struct drm_crtc *crtc);
  70. void i915gm_disable_vblank(struct drm_crtc *crtc);
  71. void i965_disable_vblank(struct drm_crtc *crtc);
  72. void ilk_disable_vblank(struct drm_crtc *crtc);
  73. void bdw_disable_vblank(struct drm_crtc *crtc);
  74. void gen2_irq_reset(struct intel_uncore *uncore);
  75. void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
  76. i915_reg_t iir, i915_reg_t ier);
  77. void gen2_irq_init(struct intel_uncore *uncore,
  78. u32 imr_val, u32 ier_val);
  79. void gen3_irq_init(struct intel_uncore *uncore,
  80. i915_reg_t imr, u32 imr_val,
  81. i915_reg_t ier, u32 ier_val,
  82. i915_reg_t iir);
  83. #define GEN8_IRQ_RESET_NDX(uncore, type, which) \
  84. ({ \
  85. unsigned int which_ = which; \
  86. gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \
  87. GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \
  88. })
  89. #define GEN3_IRQ_RESET(uncore, type) \
  90. gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER)
  91. #define GEN2_IRQ_RESET(uncore) \
  92. gen2_irq_reset(uncore)
  93. #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \
  94. ({ \
  95. unsigned int which_ = which; \
  96. gen3_irq_init((uncore), \
  97. GEN8_##type##_IMR(which_), imr_val, \
  98. GEN8_##type##_IER(which_), ier_val, \
  99. GEN8_##type##_IIR(which_)); \
  100. })
  101. #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \
  102. gen3_irq_init((uncore), \
  103. type##IMR, imr_val, \
  104. type##IER, ier_val, \
  105. type##IIR)
  106. #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \
  107. gen2_irq_init((uncore), imr_val, ier_val)
  108. #endif /* __I915_IRQ_H__ */