interrupt.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <[email protected]>
  25. * Zhi Wang <[email protected]>
  26. *
  27. * Contributors:
  28. * Min he <[email protected]>
  29. *
  30. */
  31. #ifndef _GVT_INTERRUPT_H_
  32. #define _GVT_INTERRUPT_H_
  33. #include <linux/hrtimer.h>
  34. #include <linux/kernel.h>
  35. #include "i915_reg_defs.h"
  36. enum intel_gvt_event_type {
  37. RCS_MI_USER_INTERRUPT = 0,
  38. RCS_DEBUG,
  39. RCS_MMIO_SYNC_FLUSH,
  40. RCS_CMD_STREAMER_ERR,
  41. RCS_PIPE_CONTROL,
  42. RCS_L3_PARITY_ERR,
  43. RCS_WATCHDOG_EXCEEDED,
  44. RCS_PAGE_DIRECTORY_FAULT,
  45. RCS_AS_CONTEXT_SWITCH,
  46. RCS_MONITOR_BUFF_HALF_FULL,
  47. VCS_MI_USER_INTERRUPT,
  48. VCS_MMIO_SYNC_FLUSH,
  49. VCS_CMD_STREAMER_ERR,
  50. VCS_MI_FLUSH_DW,
  51. VCS_WATCHDOG_EXCEEDED,
  52. VCS_PAGE_DIRECTORY_FAULT,
  53. VCS_AS_CONTEXT_SWITCH,
  54. VCS2_MI_USER_INTERRUPT,
  55. VCS2_MI_FLUSH_DW,
  56. VCS2_AS_CONTEXT_SWITCH,
  57. BCS_MI_USER_INTERRUPT,
  58. BCS_MMIO_SYNC_FLUSH,
  59. BCS_CMD_STREAMER_ERR,
  60. BCS_MI_FLUSH_DW,
  61. BCS_PAGE_DIRECTORY_FAULT,
  62. BCS_AS_CONTEXT_SWITCH,
  63. VECS_MI_USER_INTERRUPT,
  64. VECS_MI_FLUSH_DW,
  65. VECS_AS_CONTEXT_SWITCH,
  66. PIPE_A_FIFO_UNDERRUN,
  67. PIPE_B_FIFO_UNDERRUN,
  68. PIPE_A_CRC_ERR,
  69. PIPE_B_CRC_ERR,
  70. PIPE_A_CRC_DONE,
  71. PIPE_B_CRC_DONE,
  72. PIPE_A_ODD_FIELD,
  73. PIPE_B_ODD_FIELD,
  74. PIPE_A_EVEN_FIELD,
  75. PIPE_B_EVEN_FIELD,
  76. PIPE_A_LINE_COMPARE,
  77. PIPE_B_LINE_COMPARE,
  78. PIPE_C_LINE_COMPARE,
  79. PIPE_A_VBLANK,
  80. PIPE_B_VBLANK,
  81. PIPE_C_VBLANK,
  82. PIPE_A_VSYNC,
  83. PIPE_B_VSYNC,
  84. PIPE_C_VSYNC,
  85. PRIMARY_A_FLIP_DONE,
  86. PRIMARY_B_FLIP_DONE,
  87. PRIMARY_C_FLIP_DONE,
  88. SPRITE_A_FLIP_DONE,
  89. SPRITE_B_FLIP_DONE,
  90. SPRITE_C_FLIP_DONE,
  91. PCU_THERMAL,
  92. PCU_PCODE2DRIVER_MAILBOX,
  93. DPST_PHASE_IN,
  94. DPST_HISTOGRAM,
  95. GSE,
  96. DP_A_HOTPLUG,
  97. AUX_CHANNEL_A,
  98. PERF_COUNTER,
  99. POISON,
  100. GTT_FAULT,
  101. ERROR_INTERRUPT_COMBINED,
  102. FDI_RX_INTERRUPTS_TRANSCODER_A,
  103. AUDIO_CP_CHANGE_TRANSCODER_A,
  104. AUDIO_CP_REQUEST_TRANSCODER_A,
  105. FDI_RX_INTERRUPTS_TRANSCODER_B,
  106. AUDIO_CP_CHANGE_TRANSCODER_B,
  107. AUDIO_CP_REQUEST_TRANSCODER_B,
  108. FDI_RX_INTERRUPTS_TRANSCODER_C,
  109. AUDIO_CP_CHANGE_TRANSCODER_C,
  110. AUDIO_CP_REQUEST_TRANSCODER_C,
  111. ERR_AND_DBG,
  112. GMBUS,
  113. SDVO_B_HOTPLUG,
  114. CRT_HOTPLUG,
  115. DP_B_HOTPLUG,
  116. DP_C_HOTPLUG,
  117. DP_D_HOTPLUG,
  118. AUX_CHANNEL_B,
  119. AUX_CHANNEL_C,
  120. AUX_CHANNEL_D,
  121. AUDIO_POWER_STATE_CHANGE_B,
  122. AUDIO_POWER_STATE_CHANGE_C,
  123. AUDIO_POWER_STATE_CHANGE_D,
  124. INTEL_GVT_EVENT_RESERVED,
  125. INTEL_GVT_EVENT_MAX,
  126. };
  127. struct intel_gvt_irq;
  128. struct intel_gvt;
  129. struct intel_vgpu;
  130. typedef void (*gvt_event_virt_handler_t)(struct intel_gvt_irq *irq,
  131. enum intel_gvt_event_type event, struct intel_vgpu *vgpu);
  132. struct intel_gvt_irq_ops {
  133. void (*init_irq)(struct intel_gvt_irq *irq);
  134. void (*check_pending_irq)(struct intel_vgpu *vgpu);
  135. };
  136. /* the list of physical interrupt control register groups */
  137. enum intel_gvt_irq_type {
  138. INTEL_GVT_IRQ_INFO_GT,
  139. INTEL_GVT_IRQ_INFO_DPY,
  140. INTEL_GVT_IRQ_INFO_PCH,
  141. INTEL_GVT_IRQ_INFO_PM,
  142. INTEL_GVT_IRQ_INFO_MASTER,
  143. INTEL_GVT_IRQ_INFO_GT0,
  144. INTEL_GVT_IRQ_INFO_GT1,
  145. INTEL_GVT_IRQ_INFO_GT2,
  146. INTEL_GVT_IRQ_INFO_GT3,
  147. INTEL_GVT_IRQ_INFO_DE_PIPE_A,
  148. INTEL_GVT_IRQ_INFO_DE_PIPE_B,
  149. INTEL_GVT_IRQ_INFO_DE_PIPE_C,
  150. INTEL_GVT_IRQ_INFO_DE_PORT,
  151. INTEL_GVT_IRQ_INFO_DE_MISC,
  152. INTEL_GVT_IRQ_INFO_AUD,
  153. INTEL_GVT_IRQ_INFO_PCU,
  154. INTEL_GVT_IRQ_INFO_MAX,
  155. };
  156. #define INTEL_GVT_IRQ_BITWIDTH 32
  157. /* device specific interrupt bit definitions */
  158. struct intel_gvt_irq_info {
  159. char *name;
  160. i915_reg_t reg_base;
  161. enum intel_gvt_event_type bit_to_event[INTEL_GVT_IRQ_BITWIDTH];
  162. unsigned long warned;
  163. int group;
  164. DECLARE_BITMAP(downstream_irq_bitmap, INTEL_GVT_IRQ_BITWIDTH);
  165. bool has_upstream_irq;
  166. };
  167. /* per-event information */
  168. struct intel_gvt_event_info {
  169. int bit; /* map to register bit */
  170. int policy; /* forwarding policy */
  171. struct intel_gvt_irq_info *info; /* register info */
  172. gvt_event_virt_handler_t v_handler; /* for v_event */
  173. };
  174. struct intel_gvt_irq_map {
  175. int up_irq_group;
  176. int up_irq_bit;
  177. int down_irq_group;
  178. u32 down_irq_bitmask;
  179. };
  180. /* structure containing device specific IRQ state */
  181. struct intel_gvt_irq {
  182. const struct intel_gvt_irq_ops *ops;
  183. struct intel_gvt_irq_info *info[INTEL_GVT_IRQ_INFO_MAX];
  184. DECLARE_BITMAP(irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX);
  185. struct intel_gvt_event_info events[INTEL_GVT_EVENT_MAX];
  186. DECLARE_BITMAP(pending_events, INTEL_GVT_EVENT_MAX);
  187. struct intel_gvt_irq_map *irq_map;
  188. };
  189. int intel_gvt_init_irq(struct intel_gvt *gvt);
  190. void intel_vgpu_trigger_virtual_event(struct intel_vgpu *vgpu,
  191. enum intel_gvt_event_type event);
  192. int intel_vgpu_reg_iir_handler(struct intel_vgpu *vgpu, unsigned int reg,
  193. void *p_data, unsigned int bytes);
  194. int intel_vgpu_reg_ier_handler(struct intel_vgpu *vgpu,
  195. unsigned int reg, void *p_data, unsigned int bytes);
  196. int intel_vgpu_reg_master_irq_handler(struct intel_vgpu *vgpu,
  197. unsigned int reg, void *p_data, unsigned int bytes);
  198. int intel_vgpu_reg_imr_handler(struct intel_vgpu *vgpu,
  199. unsigned int reg, void *p_data, unsigned int bytes);
  200. int gvt_ring_id_to_pipe_control_notify_event(int ring_id);
  201. int gvt_ring_id_to_mi_flush_dw_event(int ring_id);
  202. int gvt_ring_id_to_mi_user_interrupt_event(int ring_id);
  203. #endif /* _GVT_INTERRUPT_H_ */