interrupt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Kevin Tian <[email protected]>
  25. * Zhi Wang <[email protected]>
  26. *
  27. * Contributors:
  28. * Min he <[email protected]>
  29. *
  30. */
  31. #include <linux/eventfd.h>
  32. #include "i915_drv.h"
  33. #include "i915_reg.h"
  34. #include "gvt.h"
  35. #include "trace.h"
  36. /* common offset among interrupt control registers */
  37. #define regbase_to_isr(base) (base)
  38. #define regbase_to_imr(base) (base + 0x4)
  39. #define regbase_to_iir(base) (base + 0x8)
  40. #define regbase_to_ier(base) (base + 0xC)
  41. #define iir_to_regbase(iir) (iir - 0x8)
  42. #define ier_to_regbase(ier) (ier - 0xC)
  43. #define get_event_virt_handler(irq, e) (irq->events[e].v_handler)
  44. #define get_irq_info(irq, e) (irq->events[e].info)
  45. #define irq_to_gvt(irq) \
  46. container_of(irq, struct intel_gvt, irq)
  47. static void update_upstream_irq(struct intel_vgpu *vgpu,
  48. struct intel_gvt_irq_info *info);
  49. static const char * const irq_name[INTEL_GVT_EVENT_MAX] = {
  50. [RCS_MI_USER_INTERRUPT] = "Render CS MI USER INTERRUPT",
  51. [RCS_DEBUG] = "Render EU debug from SVG",
  52. [RCS_MMIO_SYNC_FLUSH] = "Render MMIO sync flush status",
  53. [RCS_CMD_STREAMER_ERR] = "Render CS error interrupt",
  54. [RCS_PIPE_CONTROL] = "Render PIPE CONTROL notify",
  55. [RCS_WATCHDOG_EXCEEDED] = "Render CS Watchdog counter exceeded",
  56. [RCS_PAGE_DIRECTORY_FAULT] = "Render page directory faults",
  57. [RCS_AS_CONTEXT_SWITCH] = "Render AS Context Switch Interrupt",
  58. [VCS_MI_USER_INTERRUPT] = "Video CS MI USER INTERRUPT",
  59. [VCS_MMIO_SYNC_FLUSH] = "Video MMIO sync flush status",
  60. [VCS_CMD_STREAMER_ERR] = "Video CS error interrupt",
  61. [VCS_MI_FLUSH_DW] = "Video MI FLUSH DW notify",
  62. [VCS_WATCHDOG_EXCEEDED] = "Video CS Watchdog counter exceeded",
  63. [VCS_PAGE_DIRECTORY_FAULT] = "Video page directory faults",
  64. [VCS_AS_CONTEXT_SWITCH] = "Video AS Context Switch Interrupt",
  65. [VCS2_MI_USER_INTERRUPT] = "VCS2 Video CS MI USER INTERRUPT",
  66. [VCS2_MI_FLUSH_DW] = "VCS2 Video MI FLUSH DW notify",
  67. [VCS2_AS_CONTEXT_SWITCH] = "VCS2 Context Switch Interrupt",
  68. [BCS_MI_USER_INTERRUPT] = "Blitter CS MI USER INTERRUPT",
  69. [BCS_MMIO_SYNC_FLUSH] = "Billter MMIO sync flush status",
  70. [BCS_CMD_STREAMER_ERR] = "Blitter CS error interrupt",
  71. [BCS_MI_FLUSH_DW] = "Blitter MI FLUSH DW notify",
  72. [BCS_PAGE_DIRECTORY_FAULT] = "Blitter page directory faults",
  73. [BCS_AS_CONTEXT_SWITCH] = "Blitter AS Context Switch Interrupt",
  74. [VECS_MI_FLUSH_DW] = "Video Enhanced Streamer MI FLUSH DW notify",
  75. [VECS_AS_CONTEXT_SWITCH] = "VECS Context Switch Interrupt",
  76. [PIPE_A_FIFO_UNDERRUN] = "Pipe A FIFO underrun",
  77. [PIPE_A_CRC_ERR] = "Pipe A CRC error",
  78. [PIPE_A_CRC_DONE] = "Pipe A CRC done",
  79. [PIPE_A_VSYNC] = "Pipe A vsync",
  80. [PIPE_A_LINE_COMPARE] = "Pipe A line compare",
  81. [PIPE_A_ODD_FIELD] = "Pipe A odd field",
  82. [PIPE_A_EVEN_FIELD] = "Pipe A even field",
  83. [PIPE_A_VBLANK] = "Pipe A vblank",
  84. [PIPE_B_FIFO_UNDERRUN] = "Pipe B FIFO underrun",
  85. [PIPE_B_CRC_ERR] = "Pipe B CRC error",
  86. [PIPE_B_CRC_DONE] = "Pipe B CRC done",
  87. [PIPE_B_VSYNC] = "Pipe B vsync",
  88. [PIPE_B_LINE_COMPARE] = "Pipe B line compare",
  89. [PIPE_B_ODD_FIELD] = "Pipe B odd field",
  90. [PIPE_B_EVEN_FIELD] = "Pipe B even field",
  91. [PIPE_B_VBLANK] = "Pipe B vblank",
  92. [PIPE_C_VBLANK] = "Pipe C vblank",
  93. [DPST_PHASE_IN] = "DPST phase in event",
  94. [DPST_HISTOGRAM] = "DPST histogram event",
  95. [GSE] = "GSE",
  96. [DP_A_HOTPLUG] = "DP A Hotplug",
  97. [AUX_CHANNEL_A] = "AUX Channel A",
  98. [PERF_COUNTER] = "Performance counter",
  99. [POISON] = "Poison",
  100. [GTT_FAULT] = "GTT fault",
  101. [PRIMARY_A_FLIP_DONE] = "Primary Plane A flip done",
  102. [PRIMARY_B_FLIP_DONE] = "Primary Plane B flip done",
  103. [PRIMARY_C_FLIP_DONE] = "Primary Plane C flip done",
  104. [SPRITE_A_FLIP_DONE] = "Sprite Plane A flip done",
  105. [SPRITE_B_FLIP_DONE] = "Sprite Plane B flip done",
  106. [SPRITE_C_FLIP_DONE] = "Sprite Plane C flip done",
  107. [PCU_THERMAL] = "PCU Thermal Event",
  108. [PCU_PCODE2DRIVER_MAILBOX] = "PCU pcode2driver mailbox event",
  109. [FDI_RX_INTERRUPTS_TRANSCODER_A] = "FDI RX Interrupts Combined A",
  110. [AUDIO_CP_CHANGE_TRANSCODER_A] = "Audio CP Change Transcoder A",
  111. [AUDIO_CP_REQUEST_TRANSCODER_A] = "Audio CP Request Transcoder A",
  112. [FDI_RX_INTERRUPTS_TRANSCODER_B] = "FDI RX Interrupts Combined B",
  113. [AUDIO_CP_CHANGE_TRANSCODER_B] = "Audio CP Change Transcoder B",
  114. [AUDIO_CP_REQUEST_TRANSCODER_B] = "Audio CP Request Transcoder B",
  115. [FDI_RX_INTERRUPTS_TRANSCODER_C] = "FDI RX Interrupts Combined C",
  116. [AUDIO_CP_CHANGE_TRANSCODER_C] = "Audio CP Change Transcoder C",
  117. [AUDIO_CP_REQUEST_TRANSCODER_C] = "Audio CP Request Transcoder C",
  118. [ERR_AND_DBG] = "South Error and Debug Interrupts Combined",
  119. [GMBUS] = "Gmbus",
  120. [SDVO_B_HOTPLUG] = "SDVO B hotplug",
  121. [CRT_HOTPLUG] = "CRT Hotplug",
  122. [DP_B_HOTPLUG] = "DisplayPort/HDMI/DVI B Hotplug",
  123. [DP_C_HOTPLUG] = "DisplayPort/HDMI/DVI C Hotplug",
  124. [DP_D_HOTPLUG] = "DisplayPort/HDMI/DVI D Hotplug",
  125. [AUX_CHANNEL_B] = "AUX Channel B",
  126. [AUX_CHANNEL_C] = "AUX Channel C",
  127. [AUX_CHANNEL_D] = "AUX Channel D",
  128. [AUDIO_POWER_STATE_CHANGE_B] = "Audio Power State change Port B",
  129. [AUDIO_POWER_STATE_CHANGE_C] = "Audio Power State change Port C",
  130. [AUDIO_POWER_STATE_CHANGE_D] = "Audio Power State change Port D",
  131. [INTEL_GVT_EVENT_RESERVED] = "RESERVED EVENTS!!!",
  132. };
  133. static inline struct intel_gvt_irq_info *regbase_to_irq_info(
  134. struct intel_gvt *gvt,
  135. unsigned int reg)
  136. {
  137. struct intel_gvt_irq *irq = &gvt->irq;
  138. int i;
  139. for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
  140. if (i915_mmio_reg_offset(irq->info[i]->reg_base) == reg)
  141. return irq->info[i];
  142. }
  143. return NULL;
  144. }
  145. /**
  146. * intel_vgpu_reg_imr_handler - Generic IMR register emulation write handler
  147. * @vgpu: a vGPU
  148. * @reg: register offset written by guest
  149. * @p_data: register data written by guest
  150. * @bytes: register data length
  151. *
  152. * This function is used to emulate the generic IMR register bit change
  153. * behavior.
  154. *
  155. * Returns:
  156. * Zero on success, negative error code if failed.
  157. *
  158. */
  159. int intel_vgpu_reg_imr_handler(struct intel_vgpu *vgpu,
  160. unsigned int reg, void *p_data, unsigned int bytes)
  161. {
  162. struct intel_gvt *gvt = vgpu->gvt;
  163. const struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  164. u32 imr = *(u32 *)p_data;
  165. trace_write_ir(vgpu->id, "IMR", reg, imr, vgpu_vreg(vgpu, reg),
  166. (vgpu_vreg(vgpu, reg) ^ imr));
  167. vgpu_vreg(vgpu, reg) = imr;
  168. ops->check_pending_irq(vgpu);
  169. return 0;
  170. }
  171. /**
  172. * intel_vgpu_reg_master_irq_handler - master IRQ write emulation handler
  173. * @vgpu: a vGPU
  174. * @reg: register offset written by guest
  175. * @p_data: register data written by guest
  176. * @bytes: register data length
  177. *
  178. * This function is used to emulate the master IRQ register on gen8+.
  179. *
  180. * Returns:
  181. * Zero on success, negative error code if failed.
  182. *
  183. */
  184. int intel_vgpu_reg_master_irq_handler(struct intel_vgpu *vgpu,
  185. unsigned int reg, void *p_data, unsigned int bytes)
  186. {
  187. struct intel_gvt *gvt = vgpu->gvt;
  188. const struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  189. u32 ier = *(u32 *)p_data;
  190. u32 virtual_ier = vgpu_vreg(vgpu, reg);
  191. trace_write_ir(vgpu->id, "MASTER_IRQ", reg, ier, virtual_ier,
  192. (virtual_ier ^ ier));
  193. /*
  194. * GEN8_MASTER_IRQ is a special irq register,
  195. * only bit 31 is allowed to be modified
  196. * and treated as an IER bit.
  197. */
  198. ier &= GEN8_MASTER_IRQ_CONTROL;
  199. virtual_ier &= GEN8_MASTER_IRQ_CONTROL;
  200. vgpu_vreg(vgpu, reg) &= ~GEN8_MASTER_IRQ_CONTROL;
  201. vgpu_vreg(vgpu, reg) |= ier;
  202. ops->check_pending_irq(vgpu);
  203. return 0;
  204. }
  205. /**
  206. * intel_vgpu_reg_ier_handler - Generic IER write emulation handler
  207. * @vgpu: a vGPU
  208. * @reg: register offset written by guest
  209. * @p_data: register data written by guest
  210. * @bytes: register data length
  211. *
  212. * This function is used to emulate the generic IER register behavior.
  213. *
  214. * Returns:
  215. * Zero on success, negative error code if failed.
  216. *
  217. */
  218. int intel_vgpu_reg_ier_handler(struct intel_vgpu *vgpu,
  219. unsigned int reg, void *p_data, unsigned int bytes)
  220. {
  221. struct intel_gvt *gvt = vgpu->gvt;
  222. struct drm_i915_private *i915 = gvt->gt->i915;
  223. const struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  224. struct intel_gvt_irq_info *info;
  225. u32 ier = *(u32 *)p_data;
  226. trace_write_ir(vgpu->id, "IER", reg, ier, vgpu_vreg(vgpu, reg),
  227. (vgpu_vreg(vgpu, reg) ^ ier));
  228. vgpu_vreg(vgpu, reg) = ier;
  229. info = regbase_to_irq_info(gvt, ier_to_regbase(reg));
  230. if (drm_WARN_ON(&i915->drm, !info))
  231. return -EINVAL;
  232. if (info->has_upstream_irq)
  233. update_upstream_irq(vgpu, info);
  234. ops->check_pending_irq(vgpu);
  235. return 0;
  236. }
  237. /**
  238. * intel_vgpu_reg_iir_handler - Generic IIR write emulation handler
  239. * @vgpu: a vGPU
  240. * @reg: register offset written by guest
  241. * @p_data: register data written by guest
  242. * @bytes: register data length
  243. *
  244. * This function is used to emulate the generic IIR register behavior.
  245. *
  246. * Returns:
  247. * Zero on success, negative error code if failed.
  248. *
  249. */
  250. int intel_vgpu_reg_iir_handler(struct intel_vgpu *vgpu, unsigned int reg,
  251. void *p_data, unsigned int bytes)
  252. {
  253. struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
  254. struct intel_gvt_irq_info *info = regbase_to_irq_info(vgpu->gvt,
  255. iir_to_regbase(reg));
  256. u32 iir = *(u32 *)p_data;
  257. trace_write_ir(vgpu->id, "IIR", reg, iir, vgpu_vreg(vgpu, reg),
  258. (vgpu_vreg(vgpu, reg) ^ iir));
  259. if (drm_WARN_ON(&i915->drm, !info))
  260. return -EINVAL;
  261. vgpu_vreg(vgpu, reg) &= ~iir;
  262. if (info->has_upstream_irq)
  263. update_upstream_irq(vgpu, info);
  264. return 0;
  265. }
  266. static struct intel_gvt_irq_map gen8_irq_map[] = {
  267. { INTEL_GVT_IRQ_INFO_MASTER, 0, INTEL_GVT_IRQ_INFO_GT0, 0xffff },
  268. { INTEL_GVT_IRQ_INFO_MASTER, 1, INTEL_GVT_IRQ_INFO_GT0, 0xffff0000 },
  269. { INTEL_GVT_IRQ_INFO_MASTER, 2, INTEL_GVT_IRQ_INFO_GT1, 0xffff },
  270. { INTEL_GVT_IRQ_INFO_MASTER, 3, INTEL_GVT_IRQ_INFO_GT1, 0xffff0000 },
  271. { INTEL_GVT_IRQ_INFO_MASTER, 4, INTEL_GVT_IRQ_INFO_GT2, 0xffff },
  272. { INTEL_GVT_IRQ_INFO_MASTER, 6, INTEL_GVT_IRQ_INFO_GT3, 0xffff },
  273. { INTEL_GVT_IRQ_INFO_MASTER, 16, INTEL_GVT_IRQ_INFO_DE_PIPE_A, ~0 },
  274. { INTEL_GVT_IRQ_INFO_MASTER, 17, INTEL_GVT_IRQ_INFO_DE_PIPE_B, ~0 },
  275. { INTEL_GVT_IRQ_INFO_MASTER, 18, INTEL_GVT_IRQ_INFO_DE_PIPE_C, ~0 },
  276. { INTEL_GVT_IRQ_INFO_MASTER, 20, INTEL_GVT_IRQ_INFO_DE_PORT, ~0 },
  277. { INTEL_GVT_IRQ_INFO_MASTER, 22, INTEL_GVT_IRQ_INFO_DE_MISC, ~0 },
  278. { INTEL_GVT_IRQ_INFO_MASTER, 23, INTEL_GVT_IRQ_INFO_PCH, ~0 },
  279. { INTEL_GVT_IRQ_INFO_MASTER, 30, INTEL_GVT_IRQ_INFO_PCU, ~0 },
  280. { -1, -1, ~0 },
  281. };
  282. static void update_upstream_irq(struct intel_vgpu *vgpu,
  283. struct intel_gvt_irq_info *info)
  284. {
  285. struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
  286. struct intel_gvt_irq *irq = &vgpu->gvt->irq;
  287. struct intel_gvt_irq_map *map = irq->irq_map;
  288. struct intel_gvt_irq_info *up_irq_info = NULL;
  289. u32 set_bits = 0;
  290. u32 clear_bits = 0;
  291. int bit;
  292. u32 val = vgpu_vreg(vgpu,
  293. regbase_to_iir(i915_mmio_reg_offset(info->reg_base)))
  294. & vgpu_vreg(vgpu,
  295. regbase_to_ier(i915_mmio_reg_offset(info->reg_base)));
  296. if (!info->has_upstream_irq)
  297. return;
  298. for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
  299. if (info->group != map->down_irq_group)
  300. continue;
  301. if (!up_irq_info)
  302. up_irq_info = irq->info[map->up_irq_group];
  303. else
  304. drm_WARN_ON(&i915->drm, up_irq_info !=
  305. irq->info[map->up_irq_group]);
  306. bit = map->up_irq_bit;
  307. if (val & map->down_irq_bitmask)
  308. set_bits |= (1 << bit);
  309. else
  310. clear_bits |= (1 << bit);
  311. }
  312. if (drm_WARN_ON(&i915->drm, !up_irq_info))
  313. return;
  314. if (up_irq_info->group == INTEL_GVT_IRQ_INFO_MASTER) {
  315. u32 isr = i915_mmio_reg_offset(up_irq_info->reg_base);
  316. vgpu_vreg(vgpu, isr) &= ~clear_bits;
  317. vgpu_vreg(vgpu, isr) |= set_bits;
  318. } else {
  319. u32 iir = regbase_to_iir(
  320. i915_mmio_reg_offset(up_irq_info->reg_base));
  321. u32 imr = regbase_to_imr(
  322. i915_mmio_reg_offset(up_irq_info->reg_base));
  323. vgpu_vreg(vgpu, iir) |= (set_bits & ~vgpu_vreg(vgpu, imr));
  324. }
  325. if (up_irq_info->has_upstream_irq)
  326. update_upstream_irq(vgpu, up_irq_info);
  327. }
  328. static void init_irq_map(struct intel_gvt_irq *irq)
  329. {
  330. struct intel_gvt_irq_map *map;
  331. struct intel_gvt_irq_info *up_info, *down_info;
  332. int up_bit;
  333. for (map = irq->irq_map; map->up_irq_bit != -1; map++) {
  334. up_info = irq->info[map->up_irq_group];
  335. up_bit = map->up_irq_bit;
  336. down_info = irq->info[map->down_irq_group];
  337. set_bit(up_bit, up_info->downstream_irq_bitmap);
  338. down_info->has_upstream_irq = true;
  339. gvt_dbg_irq("[up] grp %d bit %d -> [down] grp %d bitmask %x\n",
  340. up_info->group, up_bit,
  341. down_info->group, map->down_irq_bitmask);
  342. }
  343. }
  344. /* =======================vEvent injection===================== */
  345. #define MSI_CAP_CONTROL(offset) (offset + 2)
  346. #define MSI_CAP_ADDRESS(offset) (offset + 4)
  347. #define MSI_CAP_DATA(offset) (offset + 8)
  348. #define MSI_CAP_EN 0x1
  349. static int inject_virtual_interrupt(struct intel_vgpu *vgpu)
  350. {
  351. unsigned long offset = vgpu->gvt->device_info.msi_cap_offset;
  352. u16 control, data;
  353. u32 addr;
  354. control = *(u16 *)(vgpu_cfg_space(vgpu) + MSI_CAP_CONTROL(offset));
  355. addr = *(u32 *)(vgpu_cfg_space(vgpu) + MSI_CAP_ADDRESS(offset));
  356. data = *(u16 *)(vgpu_cfg_space(vgpu) + MSI_CAP_DATA(offset));
  357. /* Do not generate MSI if MSIEN is disabled */
  358. if (!(control & MSI_CAP_EN))
  359. return 0;
  360. if (WARN(control & GENMASK(15, 1), "only support one MSI format\n"))
  361. return -EINVAL;
  362. trace_inject_msi(vgpu->id, addr, data);
  363. /*
  364. * When guest is powered off, msi_trigger is set to NULL, but vgpu's
  365. * config and mmio register isn't restored to default during guest
  366. * poweroff. If this vgpu is still used in next vm, this vgpu's pipe
  367. * may be enabled, then once this vgpu is active, it will get inject
  368. * vblank interrupt request. But msi_trigger is null until msi is
  369. * enabled by guest. so if msi_trigger is null, success is still
  370. * returned and don't inject interrupt into guest.
  371. */
  372. if (!vgpu->attached)
  373. return -ESRCH;
  374. if (vgpu->msi_trigger && eventfd_signal(vgpu->msi_trigger, 1) != 1)
  375. return -EFAULT;
  376. return 0;
  377. }
  378. static void propagate_event(struct intel_gvt_irq *irq,
  379. enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
  380. {
  381. struct intel_gvt_irq_info *info;
  382. unsigned int reg_base;
  383. int bit;
  384. info = get_irq_info(irq, event);
  385. if (WARN_ON(!info))
  386. return;
  387. reg_base = i915_mmio_reg_offset(info->reg_base);
  388. bit = irq->events[event].bit;
  389. if (!test_bit(bit, (void *)&vgpu_vreg(vgpu,
  390. regbase_to_imr(reg_base)))) {
  391. trace_propagate_event(vgpu->id, irq_name[event], bit);
  392. set_bit(bit, (void *)&vgpu_vreg(vgpu,
  393. regbase_to_iir(reg_base)));
  394. }
  395. }
  396. /* =======================vEvent Handlers===================== */
  397. static void handle_default_event_virt(struct intel_gvt_irq *irq,
  398. enum intel_gvt_event_type event, struct intel_vgpu *vgpu)
  399. {
  400. if (!vgpu->irq.irq_warn_once[event]) {
  401. gvt_dbg_core("vgpu%d: IRQ receive event %d (%s)\n",
  402. vgpu->id, event, irq_name[event]);
  403. vgpu->irq.irq_warn_once[event] = true;
  404. }
  405. propagate_event(irq, event, vgpu);
  406. }
  407. /* =====================GEN specific logic======================= */
  408. /* GEN8 interrupt routines. */
  409. #define DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(regname, regbase) \
  410. static struct intel_gvt_irq_info gen8_##regname##_info = { \
  411. .name = #regname"-IRQ", \
  412. .reg_base = (regbase), \
  413. .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] = \
  414. INTEL_GVT_EVENT_RESERVED}, \
  415. }
  416. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt0, GEN8_GT_ISR(0));
  417. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt1, GEN8_GT_ISR(1));
  418. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt2, GEN8_GT_ISR(2));
  419. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(gt3, GEN8_GT_ISR(3));
  420. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_a, GEN8_DE_PIPE_ISR(PIPE_A));
  421. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_b, GEN8_DE_PIPE_ISR(PIPE_B));
  422. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_pipe_c, GEN8_DE_PIPE_ISR(PIPE_C));
  423. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_port, GEN8_DE_PORT_ISR);
  424. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(de_misc, GEN8_DE_MISC_ISR);
  425. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(pcu, GEN8_PCU_ISR);
  426. DEFINE_GVT_GEN8_INTEL_GVT_IRQ_INFO(master, GEN8_MASTER_IRQ);
  427. static struct intel_gvt_irq_info gvt_base_pch_info = {
  428. .name = "PCH-IRQ",
  429. .reg_base = SDEISR,
  430. .bit_to_event = {[0 ... INTEL_GVT_IRQ_BITWIDTH-1] =
  431. INTEL_GVT_EVENT_RESERVED},
  432. };
  433. static void gen8_check_pending_irq(struct intel_vgpu *vgpu)
  434. {
  435. struct intel_gvt_irq *irq = &vgpu->gvt->irq;
  436. int i;
  437. if (!(vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ)) &
  438. GEN8_MASTER_IRQ_CONTROL))
  439. return;
  440. for_each_set_bit(i, irq->irq_info_bitmap, INTEL_GVT_IRQ_INFO_MAX) {
  441. struct intel_gvt_irq_info *info = irq->info[i];
  442. u32 reg_base;
  443. if (!info->has_upstream_irq)
  444. continue;
  445. reg_base = i915_mmio_reg_offset(info->reg_base);
  446. if ((vgpu_vreg(vgpu, regbase_to_iir(reg_base))
  447. & vgpu_vreg(vgpu, regbase_to_ier(reg_base))))
  448. update_upstream_irq(vgpu, info);
  449. }
  450. if (vgpu_vreg(vgpu, i915_mmio_reg_offset(GEN8_MASTER_IRQ))
  451. & ~GEN8_MASTER_IRQ_CONTROL)
  452. inject_virtual_interrupt(vgpu);
  453. }
  454. static void gen8_init_irq(
  455. struct intel_gvt_irq *irq)
  456. {
  457. struct intel_gvt *gvt = irq_to_gvt(irq);
  458. #define SET_BIT_INFO(s, b, e, i) \
  459. do { \
  460. s->events[e].bit = b; \
  461. s->events[e].info = s->info[i]; \
  462. s->info[i]->bit_to_event[b] = e;\
  463. } while (0)
  464. #define SET_IRQ_GROUP(s, g, i) \
  465. do { \
  466. s->info[g] = i; \
  467. (i)->group = g; \
  468. set_bit(g, s->irq_info_bitmap); \
  469. } while (0)
  470. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_MASTER, &gen8_master_info);
  471. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT0, &gen8_gt0_info);
  472. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT1, &gen8_gt1_info);
  473. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT2, &gen8_gt2_info);
  474. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_GT3, &gen8_gt3_info);
  475. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_A, &gen8_de_pipe_a_info);
  476. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_B, &gen8_de_pipe_b_info);
  477. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PIPE_C, &gen8_de_pipe_c_info);
  478. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_PORT, &gen8_de_port_info);
  479. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_DE_MISC, &gen8_de_misc_info);
  480. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCU, &gen8_pcu_info);
  481. SET_IRQ_GROUP(irq, INTEL_GVT_IRQ_INFO_PCH, &gvt_base_pch_info);
  482. /* GEN8 level 2 interrupts. */
  483. /* GEN8 interrupt GT0 events */
  484. SET_BIT_INFO(irq, 0, RCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
  485. SET_BIT_INFO(irq, 4, RCS_PIPE_CONTROL, INTEL_GVT_IRQ_INFO_GT0);
  486. SET_BIT_INFO(irq, 8, RCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
  487. SET_BIT_INFO(irq, 16, BCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT0);
  488. SET_BIT_INFO(irq, 20, BCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT0);
  489. SET_BIT_INFO(irq, 24, BCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT0);
  490. /* GEN8 interrupt GT1 events */
  491. SET_BIT_INFO(irq, 0, VCS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT1);
  492. SET_BIT_INFO(irq, 4, VCS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT1);
  493. SET_BIT_INFO(irq, 8, VCS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT1);
  494. if (HAS_ENGINE(gvt->gt, VCS1)) {
  495. SET_BIT_INFO(irq, 16, VCS2_MI_USER_INTERRUPT,
  496. INTEL_GVT_IRQ_INFO_GT1);
  497. SET_BIT_INFO(irq, 20, VCS2_MI_FLUSH_DW,
  498. INTEL_GVT_IRQ_INFO_GT1);
  499. SET_BIT_INFO(irq, 24, VCS2_AS_CONTEXT_SWITCH,
  500. INTEL_GVT_IRQ_INFO_GT1);
  501. }
  502. /* GEN8 interrupt GT3 events */
  503. SET_BIT_INFO(irq, 0, VECS_MI_USER_INTERRUPT, INTEL_GVT_IRQ_INFO_GT3);
  504. SET_BIT_INFO(irq, 4, VECS_MI_FLUSH_DW, INTEL_GVT_IRQ_INFO_GT3);
  505. SET_BIT_INFO(irq, 8, VECS_AS_CONTEXT_SWITCH, INTEL_GVT_IRQ_INFO_GT3);
  506. SET_BIT_INFO(irq, 0, PIPE_A_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  507. SET_BIT_INFO(irq, 0, PIPE_B_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  508. SET_BIT_INFO(irq, 0, PIPE_C_VBLANK, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  509. /* GEN8 interrupt DE PORT events */
  510. SET_BIT_INFO(irq, 0, AUX_CHANNEL_A, INTEL_GVT_IRQ_INFO_DE_PORT);
  511. SET_BIT_INFO(irq, 3, DP_A_HOTPLUG, INTEL_GVT_IRQ_INFO_DE_PORT);
  512. /* GEN8 interrupt DE MISC events */
  513. SET_BIT_INFO(irq, 0, GSE, INTEL_GVT_IRQ_INFO_DE_MISC);
  514. /* PCH events */
  515. SET_BIT_INFO(irq, 17, GMBUS, INTEL_GVT_IRQ_INFO_PCH);
  516. SET_BIT_INFO(irq, 19, CRT_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  517. SET_BIT_INFO(irq, 21, DP_B_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  518. SET_BIT_INFO(irq, 22, DP_C_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  519. SET_BIT_INFO(irq, 23, DP_D_HOTPLUG, INTEL_GVT_IRQ_INFO_PCH);
  520. if (IS_BROADWELL(gvt->gt->i915)) {
  521. SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_PCH);
  522. SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_PCH);
  523. SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_PCH);
  524. SET_BIT_INFO(irq, 4, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  525. SET_BIT_INFO(irq, 5, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  526. SET_BIT_INFO(irq, 4, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  527. SET_BIT_INFO(irq, 5, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  528. SET_BIT_INFO(irq, 4, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  529. SET_BIT_INFO(irq, 5, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  530. } else if (GRAPHICS_VER(gvt->gt->i915) >= 9) {
  531. SET_BIT_INFO(irq, 25, AUX_CHANNEL_B, INTEL_GVT_IRQ_INFO_DE_PORT);
  532. SET_BIT_INFO(irq, 26, AUX_CHANNEL_C, INTEL_GVT_IRQ_INFO_DE_PORT);
  533. SET_BIT_INFO(irq, 27, AUX_CHANNEL_D, INTEL_GVT_IRQ_INFO_DE_PORT);
  534. SET_BIT_INFO(irq, 3, PRIMARY_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  535. SET_BIT_INFO(irq, 3, PRIMARY_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  536. SET_BIT_INFO(irq, 3, PRIMARY_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  537. SET_BIT_INFO(irq, 4, SPRITE_A_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_A);
  538. SET_BIT_INFO(irq, 4, SPRITE_B_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_B);
  539. SET_BIT_INFO(irq, 4, SPRITE_C_FLIP_DONE, INTEL_GVT_IRQ_INFO_DE_PIPE_C);
  540. }
  541. /* GEN8 interrupt PCU events */
  542. SET_BIT_INFO(irq, 24, PCU_THERMAL, INTEL_GVT_IRQ_INFO_PCU);
  543. SET_BIT_INFO(irq, 25, PCU_PCODE2DRIVER_MAILBOX, INTEL_GVT_IRQ_INFO_PCU);
  544. }
  545. static const struct intel_gvt_irq_ops gen8_irq_ops = {
  546. .init_irq = gen8_init_irq,
  547. .check_pending_irq = gen8_check_pending_irq,
  548. };
  549. /**
  550. * intel_vgpu_trigger_virtual_event - Trigger a virtual event for a vGPU
  551. * @vgpu: a vGPU
  552. * @event: interrupt event
  553. *
  554. * This function is used to trigger a virtual interrupt event for vGPU.
  555. * The caller provides the event to be triggered, the framework itself
  556. * will emulate the IRQ register bit change.
  557. *
  558. */
  559. void intel_vgpu_trigger_virtual_event(struct intel_vgpu *vgpu,
  560. enum intel_gvt_event_type event)
  561. {
  562. struct drm_i915_private *i915 = vgpu->gvt->gt->i915;
  563. struct intel_gvt *gvt = vgpu->gvt;
  564. struct intel_gvt_irq *irq = &gvt->irq;
  565. gvt_event_virt_handler_t handler;
  566. const struct intel_gvt_irq_ops *ops = gvt->irq.ops;
  567. handler = get_event_virt_handler(irq, event);
  568. drm_WARN_ON(&i915->drm, !handler);
  569. handler(irq, event, vgpu);
  570. ops->check_pending_irq(vgpu);
  571. }
  572. static void init_events(
  573. struct intel_gvt_irq *irq)
  574. {
  575. int i;
  576. for (i = 0; i < INTEL_GVT_EVENT_MAX; i++) {
  577. irq->events[i].info = NULL;
  578. irq->events[i].v_handler = handle_default_event_virt;
  579. }
  580. }
  581. /**
  582. * intel_gvt_init_irq - initialize GVT-g IRQ emulation subsystem
  583. * @gvt: a GVT device
  584. *
  585. * This function is called at driver loading stage, to initialize the GVT-g IRQ
  586. * emulation subsystem.
  587. *
  588. * Returns:
  589. * Zero on success, negative error code if failed.
  590. */
  591. int intel_gvt_init_irq(struct intel_gvt *gvt)
  592. {
  593. struct intel_gvt_irq *irq = &gvt->irq;
  594. gvt_dbg_core("init irq framework\n");
  595. irq->ops = &gen8_irq_ops;
  596. irq->irq_map = gen8_irq_map;
  597. /* common event initialization */
  598. init_events(irq);
  599. /* gen specific initialization */
  600. irq->ops->init_irq(irq);
  601. init_irq_map(irq);
  602. return 0;
  603. }