i810_drv.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /* i810_drv.h -- Private header for the Matrox g200/g400 driver -*- linux-c -*-
  2. * Created: Mon Dec 13 01:50:01 1999 by [email protected]
  3. *
  4. * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
  5. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  6. * All rights reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the next
  16. * paragraph) shall be included in all copies or substantial portions of the
  17. * Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  25. * DEALINGS IN THE SOFTWARE.
  26. *
  27. * Authors: Rickard E. (Rik) Faith <[email protected]>
  28. * Jeff Hartmann <[email protected]>
  29. *
  30. */
  31. #ifndef _I810_DRV_H_
  32. #define _I810_DRV_H_
  33. #include <drm/drm_ioctl.h>
  34. #include <drm/drm_legacy.h>
  35. #include <drm/i810_drm.h>
  36. /* General customization:
  37. */
  38. #define DRIVER_AUTHOR "VA Linux Systems Inc."
  39. #define DRIVER_NAME "i810"
  40. #define DRIVER_DESC "Intel i810"
  41. #define DRIVER_DATE "20030605"
  42. /* Interface history
  43. *
  44. * 1.1 - XFree86 4.1
  45. * 1.2 - XvMC interfaces
  46. * - XFree86 4.2
  47. * 1.2.1 - Disable copying code (leave stub ioctls for backwards compatibility)
  48. * - Remove requirement for interrupt (leave stubs again)
  49. * 1.3 - Add page flipping.
  50. * 1.4 - fix DRM interface
  51. */
  52. #define DRIVER_MAJOR 1
  53. #define DRIVER_MINOR 4
  54. #define DRIVER_PATCHLEVEL 0
  55. typedef struct drm_i810_buf_priv {
  56. u32 *in_use;
  57. int my_use_idx;
  58. int currently_mapped;
  59. void *virtual;
  60. void *kernel_virtual;
  61. drm_local_map_t map;
  62. } drm_i810_buf_priv_t;
  63. typedef struct _drm_i810_ring_buffer {
  64. int tail_mask;
  65. unsigned long Start;
  66. unsigned long End;
  67. unsigned long Size;
  68. u8 *virtual_start;
  69. int head;
  70. int tail;
  71. int space;
  72. drm_local_map_t map;
  73. } drm_i810_ring_buffer_t;
  74. typedef struct drm_i810_private {
  75. struct drm_local_map *sarea_map;
  76. struct drm_local_map *mmio_map;
  77. drm_i810_sarea_t *sarea_priv;
  78. drm_i810_ring_buffer_t ring;
  79. void *hw_status_page;
  80. unsigned long counter;
  81. dma_addr_t dma_status_page;
  82. struct drm_buf *mmap_buffer;
  83. u32 front_di1, back_di1, zi1;
  84. int back_offset;
  85. int depth_offset;
  86. int overlay_offset;
  87. int overlay_physical;
  88. int w, h;
  89. int pitch;
  90. int back_pitch;
  91. int depth_pitch;
  92. int do_boxes;
  93. int dma_used;
  94. int current_page;
  95. int page_flipping;
  96. wait_queue_head_t irq_queue;
  97. atomic_t irq_received;
  98. atomic_t irq_emitted;
  99. int front_offset;
  100. } drm_i810_private_t;
  101. /* i810_dma.c */
  102. extern int i810_driver_dma_quiescent(struct drm_device *dev);
  103. void i810_driver_reclaim_buffers(struct drm_device *dev,
  104. struct drm_file *file_priv);
  105. extern int i810_driver_load(struct drm_device *, unsigned long flags);
  106. extern void i810_driver_lastclose(struct drm_device *dev);
  107. extern void i810_driver_preclose(struct drm_device *dev,
  108. struct drm_file *file_priv);
  109. extern long i810_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
  110. extern const struct drm_ioctl_desc i810_ioctls[];
  111. extern int i810_max_ioctl;
  112. #define I810_BASE(reg) ((unsigned long) \
  113. dev_priv->mmio_map->handle)
  114. #define I810_ADDR(reg) (I810_BASE(reg) + reg)
  115. #define I810_DEREF(reg) (*(__volatile__ int *)I810_ADDR(reg))
  116. #define I810_READ(reg) I810_DEREF(reg)
  117. #define I810_WRITE(reg, val) do { I810_DEREF(reg) = val; } while (0)
  118. #define I810_DEREF16(reg) (*(__volatile__ u16 *)I810_ADDR(reg))
  119. #define I810_READ16(reg) I810_DEREF16(reg)
  120. #define I810_WRITE16(reg, val) do { I810_DEREF16(reg) = val; } while (0)
  121. #define I810_VERBOSE 0
  122. #define RING_LOCALS unsigned int outring, ringmask; \
  123. volatile char *virt;
  124. #define BEGIN_LP_RING(n) do { \
  125. if (I810_VERBOSE) \
  126. DRM_DEBUG("BEGIN_LP_RING(%d)\n", n); \
  127. if (dev_priv->ring.space < n*4) \
  128. i810_wait_ring(dev, n*4); \
  129. dev_priv->ring.space -= n*4; \
  130. outring = dev_priv->ring.tail; \
  131. ringmask = dev_priv->ring.tail_mask; \
  132. virt = dev_priv->ring.virtual_start; \
  133. } while (0)
  134. #define ADVANCE_LP_RING() do { \
  135. if (I810_VERBOSE) \
  136. DRM_DEBUG("ADVANCE_LP_RING\n"); \
  137. dev_priv->ring.tail = outring; \
  138. I810_WRITE(LP_RING + RING_TAIL, outring); \
  139. } while (0)
  140. #define OUT_RING(n) do { \
  141. if (I810_VERBOSE) \
  142. DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
  143. *(volatile unsigned int *)(virt + outring) = n; \
  144. outring += 4; \
  145. outring &= ringmask; \
  146. } while (0)
  147. #define GFX_OP_USER_INTERRUPT ((0<<29)|(2<<23))
  148. #define GFX_OP_BREAKPOINT_INTERRUPT ((0<<29)|(1<<23))
  149. #define CMD_REPORT_HEAD (7<<23)
  150. #define CMD_STORE_DWORD_IDX ((0x21<<23) | 0x1)
  151. #define CMD_OP_BATCH_BUFFER ((0x0<<29)|(0x30<<23)|0x1)
  152. #define INST_PARSER_CLIENT 0x00000000
  153. #define INST_OP_FLUSH 0x02000000
  154. #define INST_FLUSH_MAP_CACHE 0x00000001
  155. #define BB1_START_ADDR_MASK (~0x7)
  156. #define BB1_PROTECTED (1<<0)
  157. #define BB1_UNPROTECTED (0<<0)
  158. #define BB2_END_ADDR_MASK (~0x7)
  159. #define I810REG_HWSTAM 0x02098
  160. #define I810REG_INT_IDENTITY_R 0x020a4
  161. #define I810REG_INT_MASK_R 0x020a8
  162. #define I810REG_INT_ENABLE_R 0x020a0
  163. #define LP_RING 0x2030
  164. #define HP_RING 0x2040
  165. #define RING_TAIL 0x00
  166. #define TAIL_ADDR 0x000FFFF8
  167. #define RING_HEAD 0x04
  168. #define HEAD_WRAP_COUNT 0xFFE00000
  169. #define HEAD_WRAP_ONE 0x00200000
  170. #define HEAD_ADDR 0x001FFFFC
  171. #define RING_START 0x08
  172. #define START_ADDR 0x00FFFFF8
  173. #define RING_LEN 0x0C
  174. #define RING_NR_PAGES 0x000FF000
  175. #define RING_REPORT_MASK 0x00000006
  176. #define RING_REPORT_64K 0x00000002
  177. #define RING_REPORT_128K 0x00000004
  178. #define RING_NO_REPORT 0x00000000
  179. #define RING_VALID_MASK 0x00000001
  180. #define RING_VALID 0x00000001
  181. #define RING_INVALID 0x00000000
  182. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  183. #define SC_UPDATE_SCISSOR (0x1<<1)
  184. #define SC_ENABLE_MASK (0x1<<0)
  185. #define SC_ENABLE (0x1<<0)
  186. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  187. #define SCI_YMIN_MASK (0xffff<<16)
  188. #define SCI_XMIN_MASK (0xffff<<0)
  189. #define SCI_YMAX_MASK (0xffff<<16)
  190. #define SCI_XMAX_MASK (0xffff<<0)
  191. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  192. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  193. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x2)
  194. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  195. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  196. #define GFX_OP_PRIMITIVE ((0x3<<29)|(0x1f<<24))
  197. #define CMD_OP_Z_BUFFER_INFO ((0x0<<29)|(0x16<<23))
  198. #define CMD_OP_DESTBUFFER_INFO ((0x0<<29)|(0x15<<23))
  199. #define CMD_OP_FRONTBUFFER_INFO ((0x0<<29)|(0x14<<23))
  200. #define CMD_OP_WAIT_FOR_EVENT ((0x0<<29)|(0x03<<23))
  201. #define BR00_BITBLT_CLIENT 0x40000000
  202. #define BR00_OP_COLOR_BLT 0x10000000
  203. #define BR00_OP_SRC_COPY_BLT 0x10C00000
  204. #define BR13_SOLID_PATTERN 0x80000000
  205. #define WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  206. #define WAIT_FOR_PLANE_A_FLIP (1<<2)
  207. #define WAIT_FOR_VBLANK (1<<3)
  208. #endif