ti-dlpc3433.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2021 RenewOutReach
  4. * Copyright (C) 2021 Amarula Solutions(India)
  5. *
  6. * Author:
  7. * Jagan Teki <[email protected]>
  8. * Christopher Vollo <[email protected]>
  9. */
  10. #include <drm/drm_atomic_helper.h>
  11. #include <drm/drm_of.h>
  12. #include <drm/drm_print.h>
  13. #include <drm/drm_mipi_dsi.h>
  14. #include <linux/delay.h>
  15. #include <linux/gpio/consumer.h>
  16. #include <linux/i2c.h>
  17. #include <linux/media-bus-format.h>
  18. #include <linux/module.h>
  19. #include <linux/regmap.h>
  20. #include <linux/regulator/consumer.h>
  21. enum cmd_registers {
  22. WR_INPUT_SOURCE = 0x05, /* Write Input Source Select */
  23. WR_EXT_SOURCE_FMT = 0x07, /* Write External Video Source Format */
  24. WR_IMAGE_CROP = 0x10, /* Write Image Crop */
  25. WR_DISPLAY_SIZE = 0x12, /* Write Display Size */
  26. WR_IMAGE_FREEZE = 0x1A, /* Write Image Freeze */
  27. WR_INPUT_IMAGE_SIZE = 0x2E, /* Write External Input Image Size */
  28. WR_RGB_LED_EN = 0x52, /* Write RGB LED Enable */
  29. WR_RGB_LED_CURRENT = 0x54, /* Write RGB LED Current */
  30. WR_RGB_LED_MAX_CURRENT = 0x5C, /* Write RGB LED Max Current */
  31. WR_DSI_HS_CLK = 0xBD, /* Write DSI HS Clock */
  32. RD_DEVICE_ID = 0xD4, /* Read Controller Device ID */
  33. WR_DSI_PORT_EN = 0xD7, /* Write DSI Port Enable */
  34. };
  35. enum input_source {
  36. INPUT_EXTERNAL_VIDEO = 0,
  37. INPUT_TEST_PATTERN,
  38. INPUT_SPLASH_SCREEN,
  39. };
  40. #define DEV_ID_MASK GENMASK(3, 0)
  41. #define IMAGE_FREESE_EN BIT(0)
  42. #define DSI_PORT_EN 0
  43. #define EXT_SOURCE_FMT_DSI 0
  44. #define RED_LED_EN BIT(0)
  45. #define GREEN_LED_EN BIT(1)
  46. #define BLUE_LED_EN BIT(2)
  47. #define LED_MASK GENMASK(2, 0)
  48. #define MAX_BYTE_SIZE 8
  49. struct dlpc {
  50. struct device *dev;
  51. struct drm_bridge bridge;
  52. struct drm_bridge *next_bridge;
  53. struct device_node *host_node;
  54. struct mipi_dsi_device *dsi;
  55. struct drm_display_mode mode;
  56. struct gpio_desc *enable_gpio;
  57. struct regulator *vcc_intf;
  58. struct regulator *vcc_flsh;
  59. struct regmap *regmap;
  60. unsigned int dsi_lanes;
  61. };
  62. static inline struct dlpc *bridge_to_dlpc(struct drm_bridge *bridge)
  63. {
  64. return container_of(bridge, struct dlpc, bridge);
  65. }
  66. static bool dlpc_writeable_noinc_reg(struct device *dev, unsigned int reg)
  67. {
  68. switch (reg) {
  69. case WR_IMAGE_CROP:
  70. case WR_DISPLAY_SIZE:
  71. case WR_INPUT_IMAGE_SIZE:
  72. case WR_DSI_HS_CLK:
  73. return true;
  74. default:
  75. return false;
  76. }
  77. }
  78. static const struct regmap_range dlpc_volatile_ranges[] = {
  79. { .range_min = 0x10, .range_max = 0xBF },
  80. };
  81. static const struct regmap_access_table dlpc_volatile_table = {
  82. .yes_ranges = dlpc_volatile_ranges,
  83. .n_yes_ranges = ARRAY_SIZE(dlpc_volatile_ranges),
  84. };
  85. static struct regmap_config dlpc_regmap_config = {
  86. .reg_bits = 8,
  87. .val_bits = 8,
  88. .max_register = WR_DSI_PORT_EN,
  89. .writeable_noinc_reg = dlpc_writeable_noinc_reg,
  90. .volatile_table = &dlpc_volatile_table,
  91. .cache_type = REGCACHE_RBTREE,
  92. .name = "dlpc3433",
  93. };
  94. static void dlpc_atomic_enable(struct drm_bridge *bridge,
  95. struct drm_bridge_state *old_bridge_state)
  96. {
  97. struct dlpc *dlpc = bridge_to_dlpc(bridge);
  98. struct device *dev = dlpc->dev;
  99. struct drm_display_mode *mode = &dlpc->mode;
  100. struct regmap *regmap = dlpc->regmap;
  101. char buf[MAX_BYTE_SIZE];
  102. unsigned int devid;
  103. regmap_read(regmap, RD_DEVICE_ID, &devid);
  104. devid &= DEV_ID_MASK;
  105. DRM_DEV_DEBUG(dev, "DLPC3433 device id: 0x%02x\n", devid);
  106. if (devid != 0x01) {
  107. DRM_DEV_ERROR(dev, "Unsupported DLPC device id: 0x%02x\n", devid);
  108. return;
  109. }
  110. /* disable image freeze */
  111. regmap_write(regmap, WR_IMAGE_FREEZE, IMAGE_FREESE_EN);
  112. /* enable DSI port */
  113. regmap_write(regmap, WR_DSI_PORT_EN, DSI_PORT_EN);
  114. memset(buf, 0, MAX_BYTE_SIZE);
  115. /* set image crop */
  116. buf[4] = mode->hdisplay & 0xff;
  117. buf[5] = (mode->hdisplay & 0xff00) >> 8;
  118. buf[6] = mode->vdisplay & 0xff;
  119. buf[7] = (mode->vdisplay & 0xff00) >> 8;
  120. regmap_noinc_write(regmap, WR_IMAGE_CROP, buf, MAX_BYTE_SIZE);
  121. /* set display size */
  122. buf[4] = mode->hdisplay & 0xff;
  123. buf[5] = (mode->hdisplay & 0xff00) >> 8;
  124. buf[6] = mode->vdisplay & 0xff;
  125. buf[7] = (mode->vdisplay & 0xff00) >> 8;
  126. regmap_noinc_write(regmap, WR_DISPLAY_SIZE, buf, MAX_BYTE_SIZE);
  127. /* set input image size */
  128. buf[0] = mode->hdisplay & 0xff;
  129. buf[1] = (mode->hdisplay & 0xff00) >> 8;
  130. buf[2] = mode->vdisplay & 0xff;
  131. buf[3] = (mode->vdisplay & 0xff00) >> 8;
  132. regmap_noinc_write(regmap, WR_INPUT_IMAGE_SIZE, buf, 4);
  133. /* set external video port */
  134. regmap_write(regmap, WR_INPUT_SOURCE, INPUT_EXTERNAL_VIDEO);
  135. /* set external video format select as DSI */
  136. regmap_write(regmap, WR_EXT_SOURCE_FMT, EXT_SOURCE_FMT_DSI);
  137. /* disable image freeze */
  138. regmap_write(regmap, WR_IMAGE_FREEZE, 0x00);
  139. /* enable RGB led */
  140. regmap_update_bits(regmap, WR_RGB_LED_EN, LED_MASK,
  141. RED_LED_EN | GREEN_LED_EN | BLUE_LED_EN);
  142. msleep(10);
  143. }
  144. static void dlpc_atomic_pre_enable(struct drm_bridge *bridge,
  145. struct drm_bridge_state *old_bridge_state)
  146. {
  147. struct dlpc *dlpc = bridge_to_dlpc(bridge);
  148. int ret;
  149. gpiod_set_value(dlpc->enable_gpio, 1);
  150. msleep(500);
  151. ret = regulator_enable(dlpc->vcc_intf);
  152. if (ret)
  153. DRM_DEV_ERROR(dlpc->dev,
  154. "failed to enable VCC_INTF regulator: %d\n", ret);
  155. ret = regulator_enable(dlpc->vcc_flsh);
  156. if (ret)
  157. DRM_DEV_ERROR(dlpc->dev,
  158. "failed to enable VCC_FLSH regulator: %d\n", ret);
  159. msleep(10);
  160. }
  161. static void dlpc_atomic_post_disable(struct drm_bridge *bridge,
  162. struct drm_bridge_state *old_bridge_state)
  163. {
  164. struct dlpc *dlpc = bridge_to_dlpc(bridge);
  165. regulator_disable(dlpc->vcc_flsh);
  166. regulator_disable(dlpc->vcc_intf);
  167. msleep(10);
  168. gpiod_set_value(dlpc->enable_gpio, 0);
  169. msleep(500);
  170. }
  171. #define MAX_INPUT_SEL_FORMATS 1
  172. static u32 *
  173. dlpc_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
  174. struct drm_bridge_state *bridge_state,
  175. struct drm_crtc_state *crtc_state,
  176. struct drm_connector_state *conn_state,
  177. u32 output_fmt,
  178. unsigned int *num_input_fmts)
  179. {
  180. u32 *input_fmts;
  181. *num_input_fmts = 0;
  182. input_fmts = kcalloc(MAX_INPUT_SEL_FORMATS, sizeof(*input_fmts),
  183. GFP_KERNEL);
  184. if (!input_fmts)
  185. return NULL;
  186. /* This is the DSI-end bus format */
  187. input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
  188. *num_input_fmts = 1;
  189. return input_fmts;
  190. }
  191. static void dlpc_mode_set(struct drm_bridge *bridge,
  192. const struct drm_display_mode *mode,
  193. const struct drm_display_mode *adjusted_mode)
  194. {
  195. struct dlpc *dlpc = bridge_to_dlpc(bridge);
  196. drm_mode_copy(&dlpc->mode, adjusted_mode);
  197. }
  198. static int dlpc_attach(struct drm_bridge *bridge,
  199. enum drm_bridge_attach_flags flags)
  200. {
  201. struct dlpc *dlpc = bridge_to_dlpc(bridge);
  202. return drm_bridge_attach(bridge->encoder, dlpc->next_bridge, bridge, flags);
  203. }
  204. static const struct drm_bridge_funcs dlpc_bridge_funcs = {
  205. .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
  206. .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
  207. .atomic_get_input_bus_fmts = dlpc_atomic_get_input_bus_fmts,
  208. .atomic_reset = drm_atomic_helper_bridge_reset,
  209. .atomic_pre_enable = dlpc_atomic_pre_enable,
  210. .atomic_enable = dlpc_atomic_enable,
  211. .atomic_post_disable = dlpc_atomic_post_disable,
  212. .mode_set = dlpc_mode_set,
  213. .attach = dlpc_attach,
  214. };
  215. static int dlpc3433_parse_dt(struct dlpc *dlpc)
  216. {
  217. struct device *dev = dlpc->dev;
  218. struct device_node *endpoint;
  219. int ret;
  220. dlpc->enable_gpio = devm_gpiod_get(dev, "enable", GPIOD_OUT_LOW);
  221. if (IS_ERR(dlpc->enable_gpio))
  222. return PTR_ERR(dlpc->enable_gpio);
  223. dlpc->vcc_intf = devm_regulator_get(dlpc->dev, "vcc_intf");
  224. if (IS_ERR(dlpc->vcc_intf))
  225. return dev_err_probe(dev, PTR_ERR(dlpc->vcc_intf),
  226. "failed to get VCC_INTF supply\n");
  227. dlpc->vcc_flsh = devm_regulator_get(dlpc->dev, "vcc_flsh");
  228. if (IS_ERR(dlpc->vcc_flsh))
  229. return dev_err_probe(dev, PTR_ERR(dlpc->vcc_flsh),
  230. "failed to get VCC_FLSH supply\n");
  231. dlpc->next_bridge = devm_drm_of_get_bridge(dev, dev->of_node, 1, 0);
  232. if (IS_ERR(dlpc->next_bridge))
  233. return PTR_ERR(dlpc->next_bridge);
  234. endpoint = of_graph_get_endpoint_by_regs(dev->of_node, 0, 0);
  235. dlpc->dsi_lanes = of_property_count_u32_elems(endpoint, "data-lanes");
  236. if (dlpc->dsi_lanes < 0 || dlpc->dsi_lanes > 4) {
  237. ret = -EINVAL;
  238. goto err_put_endpoint;
  239. }
  240. dlpc->host_node = of_graph_get_remote_port_parent(endpoint);
  241. if (!dlpc->host_node) {
  242. ret = -ENODEV;
  243. goto err_put_host;
  244. }
  245. of_node_put(endpoint);
  246. return 0;
  247. err_put_host:
  248. of_node_put(dlpc->host_node);
  249. err_put_endpoint:
  250. of_node_put(endpoint);
  251. return ret;
  252. }
  253. static int dlpc_host_attach(struct dlpc *dlpc)
  254. {
  255. struct device *dev = dlpc->dev;
  256. struct mipi_dsi_host *host;
  257. struct mipi_dsi_device_info info = {
  258. .type = "dlpc3433",
  259. .channel = 0,
  260. .node = NULL,
  261. };
  262. host = of_find_mipi_dsi_host_by_node(dlpc->host_node);
  263. if (!host) {
  264. DRM_DEV_ERROR(dev, "failed to find dsi host\n");
  265. return -EPROBE_DEFER;
  266. }
  267. dlpc->dsi = mipi_dsi_device_register_full(host, &info);
  268. if (IS_ERR(dlpc->dsi)) {
  269. DRM_DEV_ERROR(dev, "failed to create dsi device\n");
  270. return PTR_ERR(dlpc->dsi);
  271. }
  272. dlpc->dsi->mode_flags = MIPI_DSI_MODE_VIDEO_BURST;
  273. dlpc->dsi->format = MIPI_DSI_FMT_RGB565;
  274. dlpc->dsi->lanes = dlpc->dsi_lanes;
  275. return devm_mipi_dsi_attach(dev, dlpc->dsi);
  276. }
  277. static int dlpc3433_probe(struct i2c_client *client)
  278. {
  279. struct device *dev = &client->dev;
  280. struct dlpc *dlpc;
  281. int ret;
  282. dlpc = devm_kzalloc(dev, sizeof(*dlpc), GFP_KERNEL);
  283. if (!dlpc)
  284. return -ENOMEM;
  285. dlpc->dev = dev;
  286. dlpc->regmap = devm_regmap_init_i2c(client, &dlpc_regmap_config);
  287. if (IS_ERR(dlpc->regmap))
  288. return PTR_ERR(dlpc->regmap);
  289. ret = dlpc3433_parse_dt(dlpc);
  290. if (ret)
  291. return ret;
  292. dev_set_drvdata(dev, dlpc);
  293. i2c_set_clientdata(client, dlpc);
  294. dlpc->bridge.funcs = &dlpc_bridge_funcs;
  295. dlpc->bridge.of_node = dev->of_node;
  296. drm_bridge_add(&dlpc->bridge);
  297. ret = dlpc_host_attach(dlpc);
  298. if (ret) {
  299. DRM_DEV_ERROR(dev, "failed to attach dsi host\n");
  300. goto err_remove_bridge;
  301. }
  302. return 0;
  303. err_remove_bridge:
  304. drm_bridge_remove(&dlpc->bridge);
  305. return ret;
  306. }
  307. static void dlpc3433_remove(struct i2c_client *client)
  308. {
  309. struct dlpc *dlpc = i2c_get_clientdata(client);
  310. drm_bridge_remove(&dlpc->bridge);
  311. of_node_put(dlpc->host_node);
  312. }
  313. static const struct i2c_device_id dlpc3433_id[] = {
  314. { "ti,dlpc3433", 0 },
  315. { /* sentinel */ }
  316. };
  317. MODULE_DEVICE_TABLE(i2c, dlpc3433_id);
  318. static const struct of_device_id dlpc3433_match_table[] = {
  319. { .compatible = "ti,dlpc3433" },
  320. { /* sentinel */ }
  321. };
  322. MODULE_DEVICE_TABLE(of, dlpc3433_match_table);
  323. static struct i2c_driver dlpc3433_driver = {
  324. .probe_new = dlpc3433_probe,
  325. .remove = dlpc3433_remove,
  326. .id_table = dlpc3433_id,
  327. .driver = {
  328. .name = "ti-dlpc3433",
  329. .of_match_table = dlpc3433_match_table,
  330. },
  331. };
  332. module_i2c_driver(dlpc3433_driver);
  333. MODULE_AUTHOR("Jagan Teki <[email protected]>");
  334. MODULE_AUTHOR("Christopher Vollo <[email protected]>");
  335. MODULE_DESCRIPTION("TI DLPC3433 MIPI DSI Display Controller Bridge");
  336. MODULE_LICENSE("GPL");